xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/trinity_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/seq_file.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "r600_dpm.h"
28*4882a593Smuzhiyun #include "radeon.h"
29*4882a593Smuzhiyun #include "radeon_asic.h"
30*4882a593Smuzhiyun #include "trinity_dpm.h"
31*4882a593Smuzhiyun #include "trinityd.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define TRINITY_MAX_DEEPSLEEP_DIVIDER_ID 5
34*4882a593Smuzhiyun #define TRINITY_MINIMUM_ENGINE_CLOCK 800
35*4882a593Smuzhiyun #define SCLK_MIN_DIV_INTV_SHIFT     12
36*4882a593Smuzhiyun #define TRINITY_DISPCLK_BYPASS_THRESHOLD 10000
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifndef TRINITY_MGCG_SEQUENCE
39*4882a593Smuzhiyun #define TRINITY_MGCG_SEQUENCE  100
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const u32 trinity_mgcg_shls_default[] =
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	/* Register, Value, Mask */
44*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
45*4882a593Smuzhiyun 	0x00003fc4, 0xc0000000, 0xffffffff,
46*4882a593Smuzhiyun 	0x00005448, 0x00000100, 0xffffffff,
47*4882a593Smuzhiyun 	0x000055e4, 0x00000100, 0xffffffff,
48*4882a593Smuzhiyun 	0x0000160c, 0x00000100, 0xffffffff,
49*4882a593Smuzhiyun 	0x00008984, 0x06000100, 0xffffffff,
50*4882a593Smuzhiyun 	0x0000c164, 0x00000100, 0xffffffff,
51*4882a593Smuzhiyun 	0x00008a18, 0x00000100, 0xffffffff,
52*4882a593Smuzhiyun 	0x0000897c, 0x06000100, 0xffffffff,
53*4882a593Smuzhiyun 	0x00008b28, 0x00000100, 0xffffffff,
54*4882a593Smuzhiyun 	0x00009144, 0x00800200, 0xffffffff,
55*4882a593Smuzhiyun 	0x00009a60, 0x00000100, 0xffffffff,
56*4882a593Smuzhiyun 	0x00009868, 0x00000100, 0xffffffff,
57*4882a593Smuzhiyun 	0x00008d58, 0x00000100, 0xffffffff,
58*4882a593Smuzhiyun 	0x00009510, 0x00000100, 0xffffffff,
59*4882a593Smuzhiyun 	0x0000949c, 0x00000100, 0xffffffff,
60*4882a593Smuzhiyun 	0x00009654, 0x00000100, 0xffffffff,
61*4882a593Smuzhiyun 	0x00009030, 0x00000100, 0xffffffff,
62*4882a593Smuzhiyun 	0x00009034, 0x00000100, 0xffffffff,
63*4882a593Smuzhiyun 	0x00009038, 0x00000100, 0xffffffff,
64*4882a593Smuzhiyun 	0x0000903c, 0x00000100, 0xffffffff,
65*4882a593Smuzhiyun 	0x00009040, 0x00000100, 0xffffffff,
66*4882a593Smuzhiyun 	0x0000a200, 0x00000100, 0xffffffff,
67*4882a593Smuzhiyun 	0x0000a204, 0x00000100, 0xffffffff,
68*4882a593Smuzhiyun 	0x0000a208, 0x00000100, 0xffffffff,
69*4882a593Smuzhiyun 	0x0000a20c, 0x00000100, 0xffffffff,
70*4882a593Smuzhiyun 	0x00009744, 0x00000100, 0xffffffff,
71*4882a593Smuzhiyun 	0x00003f80, 0x00000100, 0xffffffff,
72*4882a593Smuzhiyun 	0x0000a210, 0x00000100, 0xffffffff,
73*4882a593Smuzhiyun 	0x0000a214, 0x00000100, 0xffffffff,
74*4882a593Smuzhiyun 	0x000004d8, 0x00000100, 0xffffffff,
75*4882a593Smuzhiyun 	0x00009664, 0x00000100, 0xffffffff,
76*4882a593Smuzhiyun 	0x00009698, 0x00000100, 0xffffffff,
77*4882a593Smuzhiyun 	0x000004d4, 0x00000200, 0xffffffff,
78*4882a593Smuzhiyun 	0x000004d0, 0x00000000, 0xffffffff,
79*4882a593Smuzhiyun 	0x000030cc, 0x00000104, 0xffffffff,
80*4882a593Smuzhiyun 	0x0000d0c0, 0x00000100, 0xffffffff,
81*4882a593Smuzhiyun 	0x0000d8c0, 0x00000100, 0xffffffff,
82*4882a593Smuzhiyun 	0x0000951c, 0x00010000, 0xffffffff,
83*4882a593Smuzhiyun 	0x00009160, 0x00030002, 0xffffffff,
84*4882a593Smuzhiyun 	0x00009164, 0x00050004, 0xffffffff,
85*4882a593Smuzhiyun 	0x00009168, 0x00070006, 0xffffffff,
86*4882a593Smuzhiyun 	0x00009178, 0x00070000, 0xffffffff,
87*4882a593Smuzhiyun 	0x0000917c, 0x00030002, 0xffffffff,
88*4882a593Smuzhiyun 	0x00009180, 0x00050004, 0xffffffff,
89*4882a593Smuzhiyun 	0x0000918c, 0x00010006, 0xffffffff,
90*4882a593Smuzhiyun 	0x00009190, 0x00090008, 0xffffffff,
91*4882a593Smuzhiyun 	0x00009194, 0x00070000, 0xffffffff,
92*4882a593Smuzhiyun 	0x00009198, 0x00030002, 0xffffffff,
93*4882a593Smuzhiyun 	0x0000919c, 0x00050004, 0xffffffff,
94*4882a593Smuzhiyun 	0x000091a8, 0x00010006, 0xffffffff,
95*4882a593Smuzhiyun 	0x000091ac, 0x00090008, 0xffffffff,
96*4882a593Smuzhiyun 	0x000091b0, 0x00070000, 0xffffffff,
97*4882a593Smuzhiyun 	0x000091b4, 0x00030002, 0xffffffff,
98*4882a593Smuzhiyun 	0x000091b8, 0x00050004, 0xffffffff,
99*4882a593Smuzhiyun 	0x000091c4, 0x00010006, 0xffffffff,
100*4882a593Smuzhiyun 	0x000091c8, 0x00090008, 0xffffffff,
101*4882a593Smuzhiyun 	0x000091cc, 0x00070000, 0xffffffff,
102*4882a593Smuzhiyun 	0x000091d0, 0x00030002, 0xffffffff,
103*4882a593Smuzhiyun 	0x000091d4, 0x00050004, 0xffffffff,
104*4882a593Smuzhiyun 	0x000091e0, 0x00010006, 0xffffffff,
105*4882a593Smuzhiyun 	0x000091e4, 0x00090008, 0xffffffff,
106*4882a593Smuzhiyun 	0x000091e8, 0x00000000, 0xffffffff,
107*4882a593Smuzhiyun 	0x000091ec, 0x00070000, 0xffffffff,
108*4882a593Smuzhiyun 	0x000091f0, 0x00030002, 0xffffffff,
109*4882a593Smuzhiyun 	0x000091f4, 0x00050004, 0xffffffff,
110*4882a593Smuzhiyun 	0x00009200, 0x00010006, 0xffffffff,
111*4882a593Smuzhiyun 	0x00009204, 0x00090008, 0xffffffff,
112*4882a593Smuzhiyun 	0x00009208, 0x00070000, 0xffffffff,
113*4882a593Smuzhiyun 	0x0000920c, 0x00030002, 0xffffffff,
114*4882a593Smuzhiyun 	0x00009210, 0x00050004, 0xffffffff,
115*4882a593Smuzhiyun 	0x0000921c, 0x00010006, 0xffffffff,
116*4882a593Smuzhiyun 	0x00009220, 0x00090008, 0xffffffff,
117*4882a593Smuzhiyun 	0x00009294, 0x00000000, 0xffffffff
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const u32 trinity_mgcg_shls_enable[] =
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	/* Register, Value, Mask */
123*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
124*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
125*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0x000133FF,
126*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
127*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xE00B03FC,
128*4882a593Smuzhiyun 	0x00009150, 0x96944200, 0xffffffff
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static const u32 trinity_mgcg_shls_disable[] =
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	/* Register, Value, Mask */
134*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
135*4882a593Smuzhiyun 	0x00009150, 0x00600000, 0xffffffff,
136*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
137*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0x000133FF,
138*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
139*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xE00B03FC
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun #endif
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #ifndef TRINITY_SYSLS_SEQUENCE
144*4882a593Smuzhiyun #define TRINITY_SYSLS_SEQUENCE  100
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const u32 trinity_sysls_default[] =
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	/* Register, Value, Mask */
149*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
150*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
151*4882a593Smuzhiyun 	0x0000d8bc, 0x00000000, 0xffffffff,
152*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
153*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
154*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
155*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
156*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
157*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
158*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
159*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
160*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
161*4882a593Smuzhiyun 	0x00002f50, 0x00000404, 0xffffffff,
162*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
163*4882a593Smuzhiyun 	0x0000641c, 0x00000000, 0xffffffff,
164*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
165*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static const u32 trinity_sysls_disable[] =
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	/* Register, Value, Mask */
171*4882a593Smuzhiyun 	0x0000d0c0, 0x00000000, 0xffffffff,
172*4882a593Smuzhiyun 	0x0000d8c0, 0x00000000, 0xffffffff,
173*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
174*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
175*4882a593Smuzhiyun 	0x0000d8bc, 0x00000000, 0xffffffff,
176*4882a593Smuzhiyun 	0x000015c0, 0x00041401, 0xffffffff,
177*4882a593Smuzhiyun 	0x0000264c, 0x00040400, 0xffffffff,
178*4882a593Smuzhiyun 	0x00002648, 0x00040400, 0xffffffff,
179*4882a593Smuzhiyun 	0x00002650, 0x00040400, 0xffffffff,
180*4882a593Smuzhiyun 	0x000020b8, 0x00040400, 0xffffffff,
181*4882a593Smuzhiyun 	0x000020bc, 0x00040400, 0xffffffff,
182*4882a593Smuzhiyun 	0x000020c0, 0x00040c80, 0xffffffff,
183*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
184*4882a593Smuzhiyun 	0x0000f4a4, 0x00680000, 0xffffffff,
185*4882a593Smuzhiyun 	0x00002f50, 0x00000404, 0xffffffff,
186*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
187*4882a593Smuzhiyun 	0x0000641c, 0x00007ffd, 0xffffffff,
188*4882a593Smuzhiyun 	0x00000c7c, 0x0000ff00, 0xffffffff,
189*4882a593Smuzhiyun 	0x00006dfc, 0x0000007f, 0xffffffff
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const u32 trinity_sysls_enable[] =
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	/* Register, Value, Mask */
195*4882a593Smuzhiyun 	0x000055e8, 0x00000001, 0xffffffff,
196*4882a593Smuzhiyun 	0x0000d0bc, 0x00000100, 0xffffffff,
197*4882a593Smuzhiyun 	0x0000d8bc, 0x00000100, 0xffffffff,
198*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
199*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
200*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
201*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
202*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
203*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
204*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
205*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
206*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
207*4882a593Smuzhiyun 	0x00002f50, 0x00000903, 0xffffffff,
208*4882a593Smuzhiyun 	0x000004c8, 0x00000000, 0xffffffff,
209*4882a593Smuzhiyun 	0x0000641c, 0x00000000, 0xffffffff,
210*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
211*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun #endif
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const u32 trinity_override_mgpg_sequences[] =
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	/* Register, Value */
218*4882a593Smuzhiyun 	0x00000200, 0xE030032C,
219*4882a593Smuzhiyun 	0x00000204, 0x00000FFF,
220*4882a593Smuzhiyun 	0x00000200, 0xE0300058,
221*4882a593Smuzhiyun 	0x00000204, 0x00030301,
222*4882a593Smuzhiyun 	0x00000200, 0xE0300054,
223*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
224*4882a593Smuzhiyun 	0x00000200, 0xE0300074,
225*4882a593Smuzhiyun 	0x00000204, 0x00030301,
226*4882a593Smuzhiyun 	0x00000200, 0xE0300070,
227*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
228*4882a593Smuzhiyun 	0x00000200, 0xE0300090,
229*4882a593Smuzhiyun 	0x00000204, 0x00030301,
230*4882a593Smuzhiyun 	0x00000200, 0xE030008C,
231*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
232*4882a593Smuzhiyun 	0x00000200, 0xE03000AC,
233*4882a593Smuzhiyun 	0x00000204, 0x00030301,
234*4882a593Smuzhiyun 	0x00000200, 0xE03000A8,
235*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
236*4882a593Smuzhiyun 	0x00000200, 0xE03000C8,
237*4882a593Smuzhiyun 	0x00000204, 0x00030301,
238*4882a593Smuzhiyun 	0x00000200, 0xE03000C4,
239*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
240*4882a593Smuzhiyun 	0x00000200, 0xE03000E4,
241*4882a593Smuzhiyun 	0x00000204, 0x00030301,
242*4882a593Smuzhiyun 	0x00000200, 0xE03000E0,
243*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
244*4882a593Smuzhiyun 	0x00000200, 0xE0300100,
245*4882a593Smuzhiyun 	0x00000204, 0x00030301,
246*4882a593Smuzhiyun 	0x00000200, 0xE03000FC,
247*4882a593Smuzhiyun 	0x00000204, 0x500010FF,
248*4882a593Smuzhiyun 	0x00000200, 0xE0300058,
249*4882a593Smuzhiyun 	0x00000204, 0x00030303,
250*4882a593Smuzhiyun 	0x00000200, 0xE0300054,
251*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
252*4882a593Smuzhiyun 	0x00000200, 0xE0300074,
253*4882a593Smuzhiyun 	0x00000204, 0x00030303,
254*4882a593Smuzhiyun 	0x00000200, 0xE0300070,
255*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
256*4882a593Smuzhiyun 	0x00000200, 0xE0300090,
257*4882a593Smuzhiyun 	0x00000204, 0x00030303,
258*4882a593Smuzhiyun 	0x00000200, 0xE030008C,
259*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
260*4882a593Smuzhiyun 	0x00000200, 0xE03000AC,
261*4882a593Smuzhiyun 	0x00000204, 0x00030303,
262*4882a593Smuzhiyun 	0x00000200, 0xE03000A8,
263*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
264*4882a593Smuzhiyun 	0x00000200, 0xE03000C8,
265*4882a593Smuzhiyun 	0x00000204, 0x00030303,
266*4882a593Smuzhiyun 	0x00000200, 0xE03000C4,
267*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
268*4882a593Smuzhiyun 	0x00000200, 0xE03000E4,
269*4882a593Smuzhiyun 	0x00000204, 0x00030303,
270*4882a593Smuzhiyun 	0x00000200, 0xE03000E0,
271*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
272*4882a593Smuzhiyun 	0x00000200, 0xE0300100,
273*4882a593Smuzhiyun 	0x00000204, 0x00030303,
274*4882a593Smuzhiyun 	0x00000200, 0xE03000FC,
275*4882a593Smuzhiyun 	0x00000204, 0x600010FF,
276*4882a593Smuzhiyun 	0x00000200, 0xE0300058,
277*4882a593Smuzhiyun 	0x00000204, 0x00030303,
278*4882a593Smuzhiyun 	0x00000200, 0xE0300054,
279*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
280*4882a593Smuzhiyun 	0x00000200, 0xE0300074,
281*4882a593Smuzhiyun 	0x00000204, 0x00030303,
282*4882a593Smuzhiyun 	0x00000200, 0xE0300070,
283*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
284*4882a593Smuzhiyun 	0x00000200, 0xE0300090,
285*4882a593Smuzhiyun 	0x00000204, 0x00030303,
286*4882a593Smuzhiyun 	0x00000200, 0xE030008C,
287*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
288*4882a593Smuzhiyun 	0x00000200, 0xE03000AC,
289*4882a593Smuzhiyun 	0x00000204, 0x00030303,
290*4882a593Smuzhiyun 	0x00000200, 0xE03000A8,
291*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
292*4882a593Smuzhiyun 	0x00000200, 0xE03000C8,
293*4882a593Smuzhiyun 	0x00000204, 0x00030303,
294*4882a593Smuzhiyun 	0x00000200, 0xE03000C4,
295*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
296*4882a593Smuzhiyun 	0x00000200, 0xE03000E4,
297*4882a593Smuzhiyun 	0x00000204, 0x00030303,
298*4882a593Smuzhiyun 	0x00000200, 0xE03000E0,
299*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
300*4882a593Smuzhiyun 	0x00000200, 0xE0300100,
301*4882a593Smuzhiyun 	0x00000204, 0x00030303,
302*4882a593Smuzhiyun 	0x00000200, 0xE03000FC,
303*4882a593Smuzhiyun 	0x00000204, 0x700010FF,
304*4882a593Smuzhiyun 	0x00000200, 0xE0300058,
305*4882a593Smuzhiyun 	0x00000204, 0x00010303,
306*4882a593Smuzhiyun 	0x00000200, 0xE0300054,
307*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
308*4882a593Smuzhiyun 	0x00000200, 0xE0300074,
309*4882a593Smuzhiyun 	0x00000204, 0x00010303,
310*4882a593Smuzhiyun 	0x00000200, 0xE0300070,
311*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
312*4882a593Smuzhiyun 	0x00000200, 0xE0300090,
313*4882a593Smuzhiyun 	0x00000204, 0x00010303,
314*4882a593Smuzhiyun 	0x00000200, 0xE030008C,
315*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
316*4882a593Smuzhiyun 	0x00000200, 0xE03000AC,
317*4882a593Smuzhiyun 	0x00000204, 0x00010303,
318*4882a593Smuzhiyun 	0x00000200, 0xE03000A8,
319*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
320*4882a593Smuzhiyun 	0x00000200, 0xE03000C4,
321*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
322*4882a593Smuzhiyun 	0x00000200, 0xE03000C8,
323*4882a593Smuzhiyun 	0x00000204, 0x00010303,
324*4882a593Smuzhiyun 	0x00000200, 0xE03000E4,
325*4882a593Smuzhiyun 	0x00000204, 0x00010303,
326*4882a593Smuzhiyun 	0x00000200, 0xE03000E0,
327*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
328*4882a593Smuzhiyun 	0x00000200, 0xE0300100,
329*4882a593Smuzhiyun 	0x00000204, 0x00010303,
330*4882a593Smuzhiyun 	0x00000200, 0xE03000FC,
331*4882a593Smuzhiyun 	0x00000204, 0x800010FF,
332*4882a593Smuzhiyun 	0x00000200, 0x0001f198,
333*4882a593Smuzhiyun 	0x00000204, 0x0003ffff,
334*4882a593Smuzhiyun 	0x00000200, 0x0001f19C,
335*4882a593Smuzhiyun 	0x00000204, 0x3fffffff,
336*4882a593Smuzhiyun 	0x00000200, 0xE030032C,
337*4882a593Smuzhiyun 	0x00000204, 0x00000000,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun extern void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable);
341*4882a593Smuzhiyun static void trinity_program_clk_gating_hw_sequence(struct radeon_device *rdev,
342*4882a593Smuzhiyun 						   const u32 *seq, u32 count);
343*4882a593Smuzhiyun static void trinity_override_dynamic_mg_powergating(struct radeon_device *rdev);
344*4882a593Smuzhiyun static void trinity_apply_state_adjust_rules(struct radeon_device *rdev,
345*4882a593Smuzhiyun 					     struct radeon_ps *new_rps,
346*4882a593Smuzhiyun 					     struct radeon_ps *old_rps);
347*4882a593Smuzhiyun 
trinity_get_ps(struct radeon_ps * rps)348*4882a593Smuzhiyun static struct trinity_ps *trinity_get_ps(struct radeon_ps *rps)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct trinity_ps *ps = rps->ps_priv;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	return ps;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
trinity_get_pi(struct radeon_device * rdev)355*4882a593Smuzhiyun static struct trinity_power_info *trinity_get_pi(struct radeon_device *rdev)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct trinity_power_info *pi = rdev->pm.dpm.priv;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return pi;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
trinity_gfx_powergating_initialize(struct radeon_device * rdev)362*4882a593Smuzhiyun static void trinity_gfx_powergating_initialize(struct radeon_device *rdev)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
365*4882a593Smuzhiyun 	u32 p, u;
366*4882a593Smuzhiyun 	u32 value;
367*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
368*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
369*4882a593Smuzhiyun 	u32 sssd = 1;
370*4882a593Smuzhiyun 	int ret;
371*4882a593Smuzhiyun 	u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
374*4882a593Smuzhiyun 					     25000, false, &dividers);
375*4882a593Smuzhiyun 	if (ret)
376*4882a593Smuzhiyun 		return;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	value = RREG32_SMC(GFX_POWER_GATING_CNTL);
379*4882a593Smuzhiyun 	value &= ~(SSSD_MASK | PDS_DIV_MASK);
380*4882a593Smuzhiyun 	if (sssd)
381*4882a593Smuzhiyun 		value |= SSSD(1);
382*4882a593Smuzhiyun 	value |= PDS_DIV(dividers.post_div);
383*4882a593Smuzhiyun 	WREG32_SMC(GFX_POWER_GATING_CNTL, value);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	r600_calculate_u_and_p(500, xclk, 16, &p, &u);
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	WREG32(CG_PG_CTRL, SP(p) | SU(u));
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	WREG32_P(CG_GIPOTS, CG_GIPOT(p), ~CG_GIPOT_MASK);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* XXX double check hw_rev */
392*4882a593Smuzhiyun 	if (pi->override_dynamic_mgpg && (hw_rev == 0))
393*4882a593Smuzhiyun 		trinity_override_dynamic_mg_powergating(rdev);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #define CGCG_CGTT_LOCAL0_MASK       0xFFFF33FF
398*4882a593Smuzhiyun #define CGCG_CGTT_LOCAL1_MASK       0xFFFB0FFE
399*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG_DISABLE    0x00600000
400*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG_ENABLE     0x96944200
401*4882a593Smuzhiyun 
trinity_mg_clockgating_enable(struct radeon_device * rdev,bool enable)402*4882a593Smuzhiyun static void trinity_mg_clockgating_enable(struct radeon_device *rdev,
403*4882a593Smuzhiyun 					  bool enable)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	u32 local0;
406*4882a593Smuzhiyun 	u32 local1;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (enable) {
409*4882a593Smuzhiyun 		local0 = RREG32_CG(CG_CGTT_LOCAL_0);
410*4882a593Smuzhiyun 		local1 = RREG32_CG(CG_CGTT_LOCAL_1);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_0,
413*4882a593Smuzhiyun 			  (0x00380000 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
414*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_1,
415*4882a593Smuzhiyun 			  (0x0E000000 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		WREG32(CGTS_SM_CTRL_REG, CGTS_SM_CTRL_REG_ENABLE);
418*4882a593Smuzhiyun 	} else {
419*4882a593Smuzhiyun 		WREG32(CGTS_SM_CTRL_REG, CGTS_SM_CTRL_REG_DISABLE);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		local0 = RREG32_CG(CG_CGTT_LOCAL_0);
422*4882a593Smuzhiyun 		local1 = RREG32_CG(CG_CGTT_LOCAL_1);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_0,
425*4882a593Smuzhiyun 			  CGCG_CGTT_LOCAL0_MASK | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
426*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_1,
427*4882a593Smuzhiyun 			  CGCG_CGTT_LOCAL1_MASK | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
trinity_mg_clockgating_initialize(struct radeon_device * rdev)431*4882a593Smuzhiyun static void trinity_mg_clockgating_initialize(struct radeon_device *rdev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	u32 count;
434*4882a593Smuzhiyun 	const u32 *seq = NULL;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	seq = &trinity_mgcg_shls_default[0];
437*4882a593Smuzhiyun 	count = sizeof(trinity_mgcg_shls_default) / (3 * sizeof(u32));
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	trinity_program_clk_gating_hw_sequence(rdev, seq, count);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
trinity_gfx_clockgating_enable(struct radeon_device * rdev,bool enable)442*4882a593Smuzhiyun static void trinity_gfx_clockgating_enable(struct radeon_device *rdev,
443*4882a593Smuzhiyun 					   bool enable)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	if (enable) {
446*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
447*4882a593Smuzhiyun 	} else {
448*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
449*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
450*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
451*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
trinity_program_clk_gating_hw_sequence(struct radeon_device * rdev,const u32 * seq,u32 count)455*4882a593Smuzhiyun static void trinity_program_clk_gating_hw_sequence(struct radeon_device *rdev,
456*4882a593Smuzhiyun 						   const u32 *seq, u32 count)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	u32 i, length = count * 3;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	for (i = 0; i < length; i += 3)
461*4882a593Smuzhiyun 		WREG32_P(seq[i], seq[i+1], ~seq[i+2]);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
trinity_program_override_mgpg_sequences(struct radeon_device * rdev,const u32 * seq,u32 count)464*4882a593Smuzhiyun static void trinity_program_override_mgpg_sequences(struct radeon_device *rdev,
465*4882a593Smuzhiyun 						    const u32 *seq, u32 count)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun 	u32  i, length = count * 2;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	for (i = 0; i < length; i += 2)
470*4882a593Smuzhiyun 		WREG32(seq[i], seq[i+1]);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
trinity_override_dynamic_mg_powergating(struct radeon_device * rdev)474*4882a593Smuzhiyun static void trinity_override_dynamic_mg_powergating(struct radeon_device *rdev)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	u32 count;
477*4882a593Smuzhiyun 	const u32 *seq = NULL;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	seq = &trinity_override_mgpg_sequences[0];
480*4882a593Smuzhiyun 	count = sizeof(trinity_override_mgpg_sequences) / (2 * sizeof(u32));
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	trinity_program_override_mgpg_sequences(rdev, seq, count);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
trinity_ls_clockgating_enable(struct radeon_device * rdev,bool enable)485*4882a593Smuzhiyun static void trinity_ls_clockgating_enable(struct radeon_device *rdev,
486*4882a593Smuzhiyun 					  bool enable)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	u32 count;
489*4882a593Smuzhiyun 	const u32 *seq = NULL;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (enable) {
492*4882a593Smuzhiyun 		seq = &trinity_sysls_enable[0];
493*4882a593Smuzhiyun 		count = sizeof(trinity_sysls_enable) / (3 * sizeof(u32));
494*4882a593Smuzhiyun 	} else {
495*4882a593Smuzhiyun 		seq = &trinity_sysls_disable[0];
496*4882a593Smuzhiyun 		count = sizeof(trinity_sysls_disable) / (3 * sizeof(u32));
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	trinity_program_clk_gating_hw_sequence(rdev, seq, count);
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
trinity_gfx_powergating_enable(struct radeon_device * rdev,bool enable)502*4882a593Smuzhiyun static void trinity_gfx_powergating_enable(struct radeon_device *rdev,
503*4882a593Smuzhiyun 					   bool enable)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	if (enable) {
506*4882a593Smuzhiyun 		if (RREG32_SMC(CC_SMU_TST_EFUSE1_MISC) & RB_BACKEND_DISABLE_MASK)
507*4882a593Smuzhiyun 			WREG32_SMC(SMU_SCRATCH_A, (RREG32_SMC(SMU_SCRATCH_A) | 0x01));
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
510*4882a593Smuzhiyun 	} else {
511*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_PWR_DOWN_EN);
512*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
trinity_gfx_dynamic_mgpg_enable(struct radeon_device * rdev,bool enable)516*4882a593Smuzhiyun static void trinity_gfx_dynamic_mgpg_enable(struct radeon_device *rdev,
517*4882a593Smuzhiyun 					    bool enable)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	u32 value;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (enable) {
522*4882a593Smuzhiyun 		value = RREG32_SMC(PM_I_CNTL_1);
523*4882a593Smuzhiyun 		value &= ~DS_PG_CNTL_MASK;
524*4882a593Smuzhiyun 		value |= DS_PG_CNTL(1);
525*4882a593Smuzhiyun 		WREG32_SMC(PM_I_CNTL_1, value);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 		value = RREG32_SMC(SMU_S_PG_CNTL);
528*4882a593Smuzhiyun 		value &= ~DS_PG_EN_MASK;
529*4882a593Smuzhiyun 		value |= DS_PG_EN(1);
530*4882a593Smuzhiyun 		WREG32_SMC(SMU_S_PG_CNTL, value);
531*4882a593Smuzhiyun 	} else {
532*4882a593Smuzhiyun 		value = RREG32_SMC(SMU_S_PG_CNTL);
533*4882a593Smuzhiyun 		value &= ~DS_PG_EN_MASK;
534*4882a593Smuzhiyun 		WREG32_SMC(SMU_S_PG_CNTL, value);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		value = RREG32_SMC(PM_I_CNTL_1);
537*4882a593Smuzhiyun 		value &= ~DS_PG_CNTL_MASK;
538*4882a593Smuzhiyun 		WREG32_SMC(PM_I_CNTL_1, value);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	trinity_gfx_dynamic_mgpg_config(rdev);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun 
trinity_enable_clock_power_gating(struct radeon_device * rdev)545*4882a593Smuzhiyun static void trinity_enable_clock_power_gating(struct radeon_device *rdev)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
550*4882a593Smuzhiyun 		sumo_gfx_clockgating_initialize(rdev);
551*4882a593Smuzhiyun 	if (pi->enable_mg_clock_gating)
552*4882a593Smuzhiyun 		trinity_mg_clockgating_initialize(rdev);
553*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
554*4882a593Smuzhiyun 		trinity_gfx_powergating_initialize(rdev);
555*4882a593Smuzhiyun 	if (pi->enable_mg_clock_gating) {
556*4882a593Smuzhiyun 		trinity_ls_clockgating_enable(rdev, true);
557*4882a593Smuzhiyun 		trinity_mg_clockgating_enable(rdev, true);
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
560*4882a593Smuzhiyun 		trinity_gfx_clockgating_enable(rdev, true);
561*4882a593Smuzhiyun 	if (pi->enable_gfx_dynamic_mgpg)
562*4882a593Smuzhiyun 		trinity_gfx_dynamic_mgpg_enable(rdev, true);
563*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
564*4882a593Smuzhiyun 		trinity_gfx_powergating_enable(rdev, true);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun 
trinity_disable_clock_power_gating(struct radeon_device * rdev)567*4882a593Smuzhiyun static void trinity_disable_clock_power_gating(struct radeon_device *rdev)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
572*4882a593Smuzhiyun 		trinity_gfx_powergating_enable(rdev, false);
573*4882a593Smuzhiyun 	if (pi->enable_gfx_dynamic_mgpg)
574*4882a593Smuzhiyun 		trinity_gfx_dynamic_mgpg_enable(rdev, false);
575*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
576*4882a593Smuzhiyun 		trinity_gfx_clockgating_enable(rdev, false);
577*4882a593Smuzhiyun 	if (pi->enable_mg_clock_gating) {
578*4882a593Smuzhiyun 		trinity_mg_clockgating_enable(rdev, false);
579*4882a593Smuzhiyun 		trinity_ls_clockgating_enable(rdev, false);
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
trinity_set_divider_value(struct radeon_device * rdev,u32 index,u32 sclk)583*4882a593Smuzhiyun static void trinity_set_divider_value(struct radeon_device *rdev,
584*4882a593Smuzhiyun 				      u32 index, u32 sclk)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct atom_clock_dividers  dividers;
587*4882a593Smuzhiyun 	int ret;
588*4882a593Smuzhiyun 	u32 value;
589*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
592*4882a593Smuzhiyun 					     sclk, false, &dividers);
593*4882a593Smuzhiyun 	if (ret)
594*4882a593Smuzhiyun 		return;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
597*4882a593Smuzhiyun 	value &= ~CLK_DIVIDER_MASK;
598*4882a593Smuzhiyun 	value |= CLK_DIVIDER(dividers.post_div);
599*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
602*4882a593Smuzhiyun 					     sclk/2, false, &dividers);
603*4882a593Smuzhiyun 	if (ret)
604*4882a593Smuzhiyun 		return;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_PG_CNTL + ix);
607*4882a593Smuzhiyun 	value &= ~PD_SCLK_DIVIDER_MASK;
608*4882a593Smuzhiyun 	value |= PD_SCLK_DIVIDER(dividers.post_div);
609*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_PG_CNTL + ix, value);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
trinity_set_ds_dividers(struct radeon_device * rdev,u32 index,u32 divider)612*4882a593Smuzhiyun static void trinity_set_ds_dividers(struct radeon_device *rdev,
613*4882a593Smuzhiyun 				    u32 index, u32 divider)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	u32 value;
616*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
619*4882a593Smuzhiyun 	value &= ~DS_DIV_MASK;
620*4882a593Smuzhiyun 	value |= DS_DIV(divider);
621*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
trinity_set_ss_dividers(struct radeon_device * rdev,u32 index,u32 divider)624*4882a593Smuzhiyun static void trinity_set_ss_dividers(struct radeon_device *rdev,
625*4882a593Smuzhiyun 				    u32 index, u32 divider)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	u32 value;
628*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
631*4882a593Smuzhiyun 	value &= ~DS_SH_DIV_MASK;
632*4882a593Smuzhiyun 	value |= DS_SH_DIV(divider);
633*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
trinity_set_vid(struct radeon_device * rdev,u32 index,u32 vid)636*4882a593Smuzhiyun static void trinity_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
639*4882a593Smuzhiyun 	u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid);
640*4882a593Smuzhiyun 	u32 value;
641*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
644*4882a593Smuzhiyun 	value &= ~VID_MASK;
645*4882a593Smuzhiyun 	value |= VID(vid_7bit);
646*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
649*4882a593Smuzhiyun 	value &= ~LVRT_MASK;
650*4882a593Smuzhiyun 	value |= LVRT(0);
651*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
trinity_set_allos_gnb_slow(struct radeon_device * rdev,u32 index,u32 gnb_slow)654*4882a593Smuzhiyun static void trinity_set_allos_gnb_slow(struct radeon_device *rdev,
655*4882a593Smuzhiyun 				       u32 index, u32 gnb_slow)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun 	u32 value;
658*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix);
661*4882a593Smuzhiyun 	value &= ~GNB_SLOW_MASK;
662*4882a593Smuzhiyun 	value |= GNB_SLOW(gnb_slow);
663*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix, value);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
trinity_set_force_nbp_state(struct radeon_device * rdev,u32 index,u32 force_nbp_state)666*4882a593Smuzhiyun static void trinity_set_force_nbp_state(struct radeon_device *rdev,
667*4882a593Smuzhiyun 					u32 index, u32 force_nbp_state)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	u32 value;
670*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix);
673*4882a593Smuzhiyun 	value &= ~FORCE_NBPS1_MASK;
674*4882a593Smuzhiyun 	value |= FORCE_NBPS1(force_nbp_state);
675*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_3 + ix, value);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
trinity_set_display_wm(struct radeon_device * rdev,u32 index,u32 wm)678*4882a593Smuzhiyun static void trinity_set_display_wm(struct radeon_device *rdev,
679*4882a593Smuzhiyun 				   u32 index, u32 wm)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	u32 value;
682*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
685*4882a593Smuzhiyun 	value &= ~DISPLAY_WM_MASK;
686*4882a593Smuzhiyun 	value |= DISPLAY_WM(wm);
687*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
trinity_set_vce_wm(struct radeon_device * rdev,u32 index,u32 wm)690*4882a593Smuzhiyun static void trinity_set_vce_wm(struct radeon_device *rdev,
691*4882a593Smuzhiyun 			       u32 index, u32 wm)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	u32 value;
694*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix);
697*4882a593Smuzhiyun 	value &= ~VCE_WM_MASK;
698*4882a593Smuzhiyun 	value |= VCE_WM(wm);
699*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_1 + ix, value);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
trinity_set_at(struct radeon_device * rdev,u32 index,u32 at)702*4882a593Smuzhiyun static void trinity_set_at(struct radeon_device *rdev,
703*4882a593Smuzhiyun 			   u32 index, u32 at)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	u32 value;
706*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_AT + ix);
709*4882a593Smuzhiyun 	value &= ~AT_MASK;
710*4882a593Smuzhiyun 	value |= AT(at);
711*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_AT + ix, value);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
trinity_program_power_level(struct radeon_device * rdev,struct trinity_pl * pl,u32 index)714*4882a593Smuzhiyun static void trinity_program_power_level(struct radeon_device *rdev,
715*4882a593Smuzhiyun 					struct trinity_pl *pl, u32 index)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (index >= SUMO_MAX_HARDWARE_POWERLEVELS)
720*4882a593Smuzhiyun 		return;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	trinity_set_divider_value(rdev, index, pl->sclk);
723*4882a593Smuzhiyun 	trinity_set_vid(rdev, index, pl->vddc_index);
724*4882a593Smuzhiyun 	trinity_set_ss_dividers(rdev, index, pl->ss_divider_index);
725*4882a593Smuzhiyun 	trinity_set_ds_dividers(rdev, index, pl->ds_divider_index);
726*4882a593Smuzhiyun 	trinity_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
727*4882a593Smuzhiyun 	trinity_set_force_nbp_state(rdev, index, pl->force_nbp_state);
728*4882a593Smuzhiyun 	trinity_set_display_wm(rdev, index, pl->display_wm);
729*4882a593Smuzhiyun 	trinity_set_vce_wm(rdev, index, pl->vce_wm);
730*4882a593Smuzhiyun 	trinity_set_at(rdev, index, pi->at[index]);
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
trinity_power_level_enable_disable(struct radeon_device * rdev,u32 index,bool enable)733*4882a593Smuzhiyun static void trinity_power_level_enable_disable(struct radeon_device *rdev,
734*4882a593Smuzhiyun 					       u32 index, bool enable)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	u32 value;
737*4882a593Smuzhiyun 	u32 ix = index * TRINITY_SIZEOF_DPM_STATE_TABLE;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	value = RREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix);
740*4882a593Smuzhiyun 	value &= ~STATE_VALID_MASK;
741*4882a593Smuzhiyun 	if (enable)
742*4882a593Smuzhiyun 		value |= STATE_VALID(1);
743*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_STATE_0_CNTL_0 + ix, value);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
trinity_dpm_enabled(struct radeon_device * rdev)746*4882a593Smuzhiyun static bool trinity_dpm_enabled(struct radeon_device *rdev)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	if (RREG32_SMC(SMU_SCLK_DPM_CNTL) & SCLK_DPM_EN(1))
749*4882a593Smuzhiyun 		return true;
750*4882a593Smuzhiyun 	else
751*4882a593Smuzhiyun 		return false;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
trinity_start_dpm(struct radeon_device * rdev)754*4882a593Smuzhiyun static void trinity_start_dpm(struct radeon_device *rdev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	u32 value = RREG32_SMC(SMU_SCLK_DPM_CNTL);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	value &= ~(SCLK_DPM_EN_MASK | SCLK_DPM_BOOT_STATE_MASK | VOLTAGE_CHG_EN_MASK);
759*4882a593Smuzhiyun 	value |= SCLK_DPM_EN(1) | SCLK_DPM_BOOT_STATE(0) | VOLTAGE_CHG_EN(1);
760*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_CNTL, value);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
763*4882a593Smuzhiyun 	WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~EN);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	trinity_dpm_config(rdev, true);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
trinity_wait_for_dpm_enabled(struct radeon_device * rdev)768*4882a593Smuzhiyun static void trinity_wait_for_dpm_enabled(struct radeon_device *rdev)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	int i;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
773*4882a593Smuzhiyun 		if (RREG32(SCLK_PWRMGT_CNTL) & DYNAMIC_PM_EN)
774*4882a593Smuzhiyun 			break;
775*4882a593Smuzhiyun 		udelay(1);
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
778*4882a593Smuzhiyun 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_STATE_MASK) == 0)
779*4882a593Smuzhiyun 			break;
780*4882a593Smuzhiyun 		udelay(1);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
783*4882a593Smuzhiyun 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) == 0)
784*4882a593Smuzhiyun 			break;
785*4882a593Smuzhiyun 		udelay(1);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
trinity_stop_dpm(struct radeon_device * rdev)789*4882a593Smuzhiyun static void trinity_stop_dpm(struct radeon_device *rdev)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	u32 sclk_dpm_cntl;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	WREG32_P(CG_CG_VOLTAGE_CNTL, EN, ~EN);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	sclk_dpm_cntl = RREG32_SMC(SMU_SCLK_DPM_CNTL);
796*4882a593Smuzhiyun 	sclk_dpm_cntl &= ~(SCLK_DPM_EN_MASK | VOLTAGE_CHG_EN_MASK);
797*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_CNTL, sclk_dpm_cntl);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	trinity_dpm_config(rdev, false);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
trinity_start_am(struct radeon_device * rdev)802*4882a593Smuzhiyun static void trinity_start_am(struct radeon_device *rdev)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun 	WREG32_P(SCLK_PWRMGT_CNTL, 0, ~(RESET_SCLK_CNT | RESET_BUSY_CNT));
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
trinity_reset_am(struct radeon_device * rdev)807*4882a593Smuzhiyun static void trinity_reset_am(struct radeon_device *rdev)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	WREG32_P(SCLK_PWRMGT_CNTL, RESET_SCLK_CNT | RESET_BUSY_CNT,
810*4882a593Smuzhiyun 		 ~(RESET_SCLK_CNT | RESET_BUSY_CNT));
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
trinity_wait_for_level_0(struct radeon_device * rdev)813*4882a593Smuzhiyun static void trinity_wait_for_level_0(struct radeon_device *rdev)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	int i;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
818*4882a593Smuzhiyun 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) == 0)
819*4882a593Smuzhiyun 			break;
820*4882a593Smuzhiyun 		udelay(1);
821*4882a593Smuzhiyun 	}
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
trinity_enable_power_level_0(struct radeon_device * rdev)824*4882a593Smuzhiyun static void trinity_enable_power_level_0(struct radeon_device *rdev)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	trinity_power_level_enable_disable(rdev, 0, true);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
trinity_force_level_0(struct radeon_device * rdev)829*4882a593Smuzhiyun static void trinity_force_level_0(struct radeon_device *rdev)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	trinity_dpm_force_state(rdev, 0);
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun 
trinity_unforce_levels(struct radeon_device * rdev)834*4882a593Smuzhiyun static void trinity_unforce_levels(struct radeon_device *rdev)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	trinity_dpm_no_forced_level(rdev);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
trinity_program_power_levels_0_to_n(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)839*4882a593Smuzhiyun static void trinity_program_power_levels_0_to_n(struct radeon_device *rdev,
840*4882a593Smuzhiyun 						struct radeon_ps *new_rps,
841*4882a593Smuzhiyun 						struct radeon_ps *old_rps)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(new_rps);
844*4882a593Smuzhiyun 	struct trinity_ps *old_ps = trinity_get_ps(old_rps);
845*4882a593Smuzhiyun 	u32 i;
846*4882a593Smuzhiyun 	u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	for (i = 0; i < new_ps->num_levels; i++) {
849*4882a593Smuzhiyun 		trinity_program_power_level(rdev, &new_ps->levels[i], i);
850*4882a593Smuzhiyun 		trinity_power_level_enable_disable(rdev, i, true);
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	for (i = new_ps->num_levels; i < n_current_state_levels; i++)
854*4882a593Smuzhiyun 		trinity_power_level_enable_disable(rdev, i, false);
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
trinity_program_bootup_state(struct radeon_device * rdev)857*4882a593Smuzhiyun static void trinity_program_bootup_state(struct radeon_device *rdev)
858*4882a593Smuzhiyun {
859*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
860*4882a593Smuzhiyun 	u32 i;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	trinity_program_power_level(rdev, &pi->boot_pl, 0);
863*4882a593Smuzhiyun 	trinity_power_level_enable_disable(rdev, 0, true);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	for (i = 1; i < 8; i++)
866*4882a593Smuzhiyun 		trinity_power_level_enable_disable(rdev, i, false);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
trinity_setup_uvd_clock_table(struct radeon_device * rdev,struct radeon_ps * rps)869*4882a593Smuzhiyun static void trinity_setup_uvd_clock_table(struct radeon_device *rdev,
870*4882a593Smuzhiyun 					  struct radeon_ps *rps)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
873*4882a593Smuzhiyun 	u32 uvdstates = (ps->vclk_low_divider |
874*4882a593Smuzhiyun 			 ps->vclk_high_divider << 8 |
875*4882a593Smuzhiyun 			 ps->dclk_low_divider << 16 |
876*4882a593Smuzhiyun 			 ps->dclk_high_divider << 24);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	WREG32_SMC(SMU_UVD_DPM_STATES, uvdstates);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
trinity_setup_uvd_dpm_interval(struct radeon_device * rdev,u32 interval)881*4882a593Smuzhiyun static void trinity_setup_uvd_dpm_interval(struct radeon_device *rdev,
882*4882a593Smuzhiyun 					   u32 interval)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	u32 p, u;
885*4882a593Smuzhiyun 	u32 tp = RREG32_SMC(PM_TP);
886*4882a593Smuzhiyun 	u32 val;
887*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	r600_calculate_u_and_p(interval, xclk, 16, &p, &u);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	val = (p + tp - 1) / tp;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	WREG32_SMC(SMU_UVD_DPM_CNTL, val);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
trinity_uvd_clocks_zero(struct radeon_ps * rps)896*4882a593Smuzhiyun static bool trinity_uvd_clocks_zero(struct radeon_ps *rps)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	if ((rps->vclk == 0) && (rps->dclk == 0))
899*4882a593Smuzhiyun 		return true;
900*4882a593Smuzhiyun 	else
901*4882a593Smuzhiyun 		return false;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
trinity_uvd_clocks_equal(struct radeon_ps * rps1,struct radeon_ps * rps2)904*4882a593Smuzhiyun static bool trinity_uvd_clocks_equal(struct radeon_ps *rps1,
905*4882a593Smuzhiyun 				     struct radeon_ps *rps2)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	struct trinity_ps *ps1 = trinity_get_ps(rps1);
908*4882a593Smuzhiyun 	struct trinity_ps *ps2 = trinity_get_ps(rps2);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if ((rps1->vclk == rps2->vclk) &&
911*4882a593Smuzhiyun 	    (rps1->dclk == rps2->dclk) &&
912*4882a593Smuzhiyun 	    (ps1->vclk_low_divider == ps2->vclk_low_divider) &&
913*4882a593Smuzhiyun 	    (ps1->vclk_high_divider == ps2->vclk_high_divider) &&
914*4882a593Smuzhiyun 	    (ps1->dclk_low_divider == ps2->dclk_low_divider) &&
915*4882a593Smuzhiyun 	    (ps1->dclk_high_divider == ps2->dclk_high_divider))
916*4882a593Smuzhiyun 		return true;
917*4882a593Smuzhiyun 	else
918*4882a593Smuzhiyun 		return false;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun 
trinity_setup_uvd_clocks(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)921*4882a593Smuzhiyun static void trinity_setup_uvd_clocks(struct radeon_device *rdev,
922*4882a593Smuzhiyun 				     struct radeon_ps *new_rps,
923*4882a593Smuzhiyun 				     struct radeon_ps *old_rps)
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating) {
928*4882a593Smuzhiyun 		trinity_gfx_powergating_enable(rdev, false);
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	if (pi->uvd_dpm) {
932*4882a593Smuzhiyun 		if (trinity_uvd_clocks_zero(new_rps) &&
933*4882a593Smuzhiyun 		    !trinity_uvd_clocks_zero(old_rps)) {
934*4882a593Smuzhiyun 			trinity_setup_uvd_dpm_interval(rdev, 0);
935*4882a593Smuzhiyun 		} else if (!trinity_uvd_clocks_zero(new_rps)) {
936*4882a593Smuzhiyun 			trinity_setup_uvd_clock_table(rdev, new_rps);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 			if (trinity_uvd_clocks_zero(old_rps)) {
939*4882a593Smuzhiyun 				u32 tmp = RREG32(CG_MISC_REG);
940*4882a593Smuzhiyun 				tmp &= 0xfffffffd;
941*4882a593Smuzhiyun 				WREG32(CG_MISC_REG, tmp);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 				radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 				trinity_setup_uvd_dpm_interval(rdev, 3000);
946*4882a593Smuzhiyun 			}
947*4882a593Smuzhiyun 		}
948*4882a593Smuzhiyun 		trinity_uvd_dpm_config(rdev);
949*4882a593Smuzhiyun 	} else {
950*4882a593Smuzhiyun 		if (trinity_uvd_clocks_zero(new_rps) ||
951*4882a593Smuzhiyun 		    trinity_uvd_clocks_equal(new_rps, old_rps))
952*4882a593Smuzhiyun 			return;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 		radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
955*4882a593Smuzhiyun 	}
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating) {
958*4882a593Smuzhiyun 		trinity_gfx_powergating_enable(rdev, true);
959*4882a593Smuzhiyun 	}
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
trinity_set_uvd_clock_before_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)962*4882a593Smuzhiyun static void trinity_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
963*4882a593Smuzhiyun 						       struct radeon_ps *new_rps,
964*4882a593Smuzhiyun 						       struct radeon_ps *old_rps)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(new_rps);
967*4882a593Smuzhiyun 	struct trinity_ps *current_ps = trinity_get_ps(new_rps);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (new_ps->levels[new_ps->num_levels - 1].sclk >=
970*4882a593Smuzhiyun 	    current_ps->levels[current_ps->num_levels - 1].sclk)
971*4882a593Smuzhiyun 		return;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	trinity_setup_uvd_clocks(rdev, new_rps, old_rps);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun 
trinity_set_uvd_clock_after_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)976*4882a593Smuzhiyun static void trinity_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
977*4882a593Smuzhiyun 						      struct radeon_ps *new_rps,
978*4882a593Smuzhiyun 						      struct radeon_ps *old_rps)
979*4882a593Smuzhiyun {
980*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(new_rps);
981*4882a593Smuzhiyun 	struct trinity_ps *current_ps = trinity_get_ps(old_rps);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	if (new_ps->levels[new_ps->num_levels - 1].sclk <
984*4882a593Smuzhiyun 	    current_ps->levels[current_ps->num_levels - 1].sclk)
985*4882a593Smuzhiyun 		return;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	trinity_setup_uvd_clocks(rdev, new_rps, old_rps);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun 
trinity_set_vce_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)990*4882a593Smuzhiyun static void trinity_set_vce_clock(struct radeon_device *rdev,
991*4882a593Smuzhiyun 				  struct radeon_ps *new_rps,
992*4882a593Smuzhiyun 				  struct radeon_ps *old_rps)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	if ((old_rps->evclk != new_rps->evclk) ||
995*4882a593Smuzhiyun 	    (old_rps->ecclk != new_rps->ecclk)) {
996*4882a593Smuzhiyun 		/* turn the clocks on when encoding, off otherwise */
997*4882a593Smuzhiyun 		if (new_rps->evclk || new_rps->ecclk)
998*4882a593Smuzhiyun 			vce_v1_0_enable_mgcg(rdev, false);
999*4882a593Smuzhiyun 		else
1000*4882a593Smuzhiyun 			vce_v1_0_enable_mgcg(rdev, true);
1001*4882a593Smuzhiyun 		radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
1002*4882a593Smuzhiyun 	}
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
trinity_program_ttt(struct radeon_device * rdev)1005*4882a593Smuzhiyun static void trinity_program_ttt(struct radeon_device *rdev)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1008*4882a593Smuzhiyun 	u32 value = RREG32_SMC(SMU_SCLK_DPM_TTT);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	value &= ~(HT_MASK | LT_MASK);
1011*4882a593Smuzhiyun 	value |= HT((pi->thermal_auto_throttling + 49) * 8);
1012*4882a593Smuzhiyun 	value |= LT((pi->thermal_auto_throttling + 49 - pi->sys_info.htc_hyst_lmt) * 8);
1013*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_TTT, value);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
trinity_enable_att(struct radeon_device * rdev)1016*4882a593Smuzhiyun static void trinity_enable_att(struct radeon_device *rdev)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	u32 value = RREG32_SMC(SMU_SCLK_DPM_TT_CNTL);
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	value &= ~SCLK_TT_EN_MASK;
1021*4882a593Smuzhiyun 	value |= SCLK_TT_EN(1);
1022*4882a593Smuzhiyun 	WREG32_SMC(SMU_SCLK_DPM_TT_CNTL, value);
1023*4882a593Smuzhiyun }
1024*4882a593Smuzhiyun 
trinity_program_sclk_dpm(struct radeon_device * rdev)1025*4882a593Smuzhiyun static void trinity_program_sclk_dpm(struct radeon_device *rdev)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	u32 p, u;
1028*4882a593Smuzhiyun 	u32 tp = RREG32_SMC(PM_TP);
1029*4882a593Smuzhiyun 	u32 ni;
1030*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
1031*4882a593Smuzhiyun 	u32 value;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	r600_calculate_u_and_p(400, xclk, 16, &p, &u);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	ni = (p + tp - 1) / tp;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	value = RREG32_SMC(PM_I_CNTL_1);
1038*4882a593Smuzhiyun 	value &= ~SCLK_DPM_MASK;
1039*4882a593Smuzhiyun 	value |= SCLK_DPM(ni);
1040*4882a593Smuzhiyun 	WREG32_SMC(PM_I_CNTL_1, value);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
trinity_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)1043*4882a593Smuzhiyun static int trinity_set_thermal_temperature_range(struct radeon_device *rdev,
1044*4882a593Smuzhiyun 						 int min_temp, int max_temp)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	int low_temp = 0 * 1000;
1047*4882a593Smuzhiyun 	int high_temp = 255 * 1000;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	if (low_temp < min_temp)
1050*4882a593Smuzhiyun 		low_temp = min_temp;
1051*4882a593Smuzhiyun 	if (high_temp > max_temp)
1052*4882a593Smuzhiyun 		high_temp = max_temp;
1053*4882a593Smuzhiyun 	if (high_temp < low_temp) {
1054*4882a593Smuzhiyun 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1055*4882a593Smuzhiyun 		return -EINVAL;
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT_CTRL, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
1059*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT_CTRL, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.min_temp = low_temp;
1062*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.max_temp = high_temp;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	return 0;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
trinity_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)1067*4882a593Smuzhiyun static void trinity_update_current_ps(struct radeon_device *rdev,
1068*4882a593Smuzhiyun 				      struct radeon_ps *rps)
1069*4882a593Smuzhiyun {
1070*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(rps);
1071*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	pi->current_rps = *rps;
1074*4882a593Smuzhiyun 	pi->current_ps = *new_ps;
1075*4882a593Smuzhiyun 	pi->current_rps.ps_priv = &pi->current_ps;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun 
trinity_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)1078*4882a593Smuzhiyun static void trinity_update_requested_ps(struct radeon_device *rdev,
1079*4882a593Smuzhiyun 					struct radeon_ps *rps)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(rps);
1082*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	pi->requested_rps = *rps;
1085*4882a593Smuzhiyun 	pi->requested_ps = *new_ps;
1086*4882a593Smuzhiyun 	pi->requested_rps.ps_priv = &pi->requested_ps;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
trinity_dpm_enable_bapm(struct radeon_device * rdev,bool enable)1089*4882a593Smuzhiyun void trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if (pi->enable_bapm) {
1094*4882a593Smuzhiyun 		trinity_acquire_mutex(rdev);
1095*4882a593Smuzhiyun 		trinity_dpm_bapm_enable(rdev, enable);
1096*4882a593Smuzhiyun 		trinity_release_mutex(rdev);
1097*4882a593Smuzhiyun 	}
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
trinity_dpm_enable(struct radeon_device * rdev)1100*4882a593Smuzhiyun int trinity_dpm_enable(struct radeon_device *rdev)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if (trinity_dpm_enabled(rdev)) {
1107*4882a593Smuzhiyun 		trinity_release_mutex(rdev);
1108*4882a593Smuzhiyun 		return -EINVAL;
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	trinity_program_bootup_state(rdev);
1112*4882a593Smuzhiyun 	sumo_program_vc(rdev, 0x00C00033);
1113*4882a593Smuzhiyun 	trinity_start_am(rdev);
1114*4882a593Smuzhiyun 	if (pi->enable_auto_thermal_throttling) {
1115*4882a593Smuzhiyun 		trinity_program_ttt(rdev);
1116*4882a593Smuzhiyun 		trinity_enable_att(rdev);
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 	trinity_program_sclk_dpm(rdev);
1119*4882a593Smuzhiyun 	trinity_start_dpm(rdev);
1120*4882a593Smuzhiyun 	trinity_wait_for_dpm_enabled(rdev);
1121*4882a593Smuzhiyun 	trinity_dpm_bapm_enable(rdev, false);
1122*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	trinity_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun 	return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
trinity_dpm_late_enable(struct radeon_device * rdev)1129*4882a593Smuzhiyun int trinity_dpm_late_enable(struct radeon_device *rdev)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun 	int ret;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1134*4882a593Smuzhiyun 	trinity_enable_clock_power_gating(rdev);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1137*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1138*4882a593Smuzhiyun 		ret = trinity_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1139*4882a593Smuzhiyun 		if (ret) {
1140*4882a593Smuzhiyun 			trinity_release_mutex(rdev);
1141*4882a593Smuzhiyun 			return ret;
1142*4882a593Smuzhiyun 		}
1143*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = true;
1144*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	return 0;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
trinity_dpm_disable(struct radeon_device * rdev)1151*4882a593Smuzhiyun void trinity_dpm_disable(struct radeon_device *rdev)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1154*4882a593Smuzhiyun 	if (!trinity_dpm_enabled(rdev)) {
1155*4882a593Smuzhiyun 		trinity_release_mutex(rdev);
1156*4882a593Smuzhiyun 		return;
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 	trinity_dpm_bapm_enable(rdev, false);
1159*4882a593Smuzhiyun 	trinity_disable_clock_power_gating(rdev);
1160*4882a593Smuzhiyun 	sumo_clear_vc(rdev);
1161*4882a593Smuzhiyun 	trinity_wait_for_level_0(rdev);
1162*4882a593Smuzhiyun 	trinity_stop_dpm(rdev);
1163*4882a593Smuzhiyun 	trinity_reset_am(rdev);
1164*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1167*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1168*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = false;
1169*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	trinity_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
trinity_get_min_sclk_divider(struct radeon_device * rdev)1175*4882a593Smuzhiyun static void trinity_get_min_sclk_divider(struct radeon_device *rdev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	pi->min_sclk_did =
1180*4882a593Smuzhiyun 		(RREG32_SMC(CC_SMU_MISC_FUSES) & MinSClkDid_MASK) >> MinSClkDid_SHIFT;
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
trinity_setup_nbp_sim(struct radeon_device * rdev,struct radeon_ps * rps)1183*4882a593Smuzhiyun static void trinity_setup_nbp_sim(struct radeon_device *rdev,
1184*4882a593Smuzhiyun 				  struct radeon_ps *rps)
1185*4882a593Smuzhiyun {
1186*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1187*4882a593Smuzhiyun 	struct trinity_ps *new_ps = trinity_get_ps(rps);
1188*4882a593Smuzhiyun 	u32 nbpsconfig;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (pi->sys_info.nb_dpm_enable) {
1191*4882a593Smuzhiyun 		nbpsconfig = RREG32_SMC(NB_PSTATE_CONFIG);
1192*4882a593Smuzhiyun 		nbpsconfig &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK | DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
1193*4882a593Smuzhiyun 		nbpsconfig |= (Dpm0PgNbPsLo(new_ps->Dpm0PgNbPsLo) |
1194*4882a593Smuzhiyun 			       Dpm0PgNbPsHi(new_ps->Dpm0PgNbPsHi) |
1195*4882a593Smuzhiyun 			       DpmXNbPsLo(new_ps->DpmXNbPsLo) |
1196*4882a593Smuzhiyun 			       DpmXNbPsHi(new_ps->DpmXNbPsHi));
1197*4882a593Smuzhiyun 		WREG32_SMC(NB_PSTATE_CONFIG, nbpsconfig);
1198*4882a593Smuzhiyun 	}
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun 
trinity_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)1201*4882a593Smuzhiyun int trinity_dpm_force_performance_level(struct radeon_device *rdev,
1202*4882a593Smuzhiyun 					enum radeon_dpm_forced_level level)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1205*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
1206*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
1207*4882a593Smuzhiyun 	int i, ret;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	if (ps->num_levels <= 1)
1210*4882a593Smuzhiyun 		return 0;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1213*4882a593Smuzhiyun 		/* not supported by the hw */
1214*4882a593Smuzhiyun 		return -EINVAL;
1215*4882a593Smuzhiyun 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1216*4882a593Smuzhiyun 		ret = trinity_dpm_n_levels_disabled(rdev, ps->num_levels - 1);
1217*4882a593Smuzhiyun 		if (ret)
1218*4882a593Smuzhiyun 			return ret;
1219*4882a593Smuzhiyun 	} else {
1220*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels; i++) {
1221*4882a593Smuzhiyun 			ret = trinity_dpm_n_levels_disabled(rdev, 0);
1222*4882a593Smuzhiyun 			if (ret)
1223*4882a593Smuzhiyun 				return ret;
1224*4882a593Smuzhiyun 		}
1225*4882a593Smuzhiyun 	}
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	rdev->pm.dpm.forced_level = level;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	return 0;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
trinity_dpm_pre_set_power_state(struct radeon_device * rdev)1232*4882a593Smuzhiyun int trinity_dpm_pre_set_power_state(struct radeon_device *rdev)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1235*4882a593Smuzhiyun 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
1236*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &requested_ps;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	trinity_update_requested_ps(rdev, new_ps);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	trinity_apply_state_adjust_rules(rdev,
1241*4882a593Smuzhiyun 					 &pi->requested_rps,
1242*4882a593Smuzhiyun 					 &pi->current_rps);
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	return 0;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun 
trinity_dpm_set_power_state(struct radeon_device * rdev)1247*4882a593Smuzhiyun int trinity_dpm_set_power_state(struct radeon_device *rdev)
1248*4882a593Smuzhiyun {
1249*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1250*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1251*4882a593Smuzhiyun 	struct radeon_ps *old_ps = &pi->current_rps;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1254*4882a593Smuzhiyun 	if (pi->enable_dpm) {
1255*4882a593Smuzhiyun 		if (pi->enable_bapm)
1256*4882a593Smuzhiyun 			trinity_dpm_bapm_enable(rdev, rdev->pm.dpm.ac_power);
1257*4882a593Smuzhiyun 		trinity_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
1258*4882a593Smuzhiyun 		trinity_enable_power_level_0(rdev);
1259*4882a593Smuzhiyun 		trinity_force_level_0(rdev);
1260*4882a593Smuzhiyun 		trinity_wait_for_level_0(rdev);
1261*4882a593Smuzhiyun 		trinity_setup_nbp_sim(rdev, new_ps);
1262*4882a593Smuzhiyun 		trinity_program_power_levels_0_to_n(rdev, new_ps, old_ps);
1263*4882a593Smuzhiyun 		trinity_force_level_0(rdev);
1264*4882a593Smuzhiyun 		trinity_unforce_levels(rdev);
1265*4882a593Smuzhiyun 		trinity_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
1266*4882a593Smuzhiyun 		trinity_set_vce_clock(rdev, new_ps, old_ps);
1267*4882a593Smuzhiyun 	}
1268*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	return 0;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
trinity_dpm_post_set_power_state(struct radeon_device * rdev)1273*4882a593Smuzhiyun void trinity_dpm_post_set_power_state(struct radeon_device *rdev)
1274*4882a593Smuzhiyun {
1275*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1276*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	trinity_update_current_ps(rdev, new_ps);
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
trinity_dpm_setup_asic(struct radeon_device * rdev)1281*4882a593Smuzhiyun void trinity_dpm_setup_asic(struct radeon_device *rdev)
1282*4882a593Smuzhiyun {
1283*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1284*4882a593Smuzhiyun 	sumo_program_sstp(rdev);
1285*4882a593Smuzhiyun 	sumo_take_smu_control(rdev, true);
1286*4882a593Smuzhiyun 	trinity_get_min_sclk_divider(rdev);
1287*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1288*4882a593Smuzhiyun }
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun #if 0
1291*4882a593Smuzhiyun void trinity_dpm_reset_asic(struct radeon_device *rdev)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	trinity_acquire_mutex(rdev);
1296*4882a593Smuzhiyun 	if (pi->enable_dpm) {
1297*4882a593Smuzhiyun 		trinity_enable_power_level_0(rdev);
1298*4882a593Smuzhiyun 		trinity_force_level_0(rdev);
1299*4882a593Smuzhiyun 		trinity_wait_for_level_0(rdev);
1300*4882a593Smuzhiyun 		trinity_program_bootup_state(rdev);
1301*4882a593Smuzhiyun 		trinity_force_level_0(rdev);
1302*4882a593Smuzhiyun 		trinity_unforce_levels(rdev);
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun 	trinity_release_mutex(rdev);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun #endif
1307*4882a593Smuzhiyun 
trinity_convert_voltage_index_to_value(struct radeon_device * rdev,u32 vid_2bit)1308*4882a593Smuzhiyun static u16 trinity_convert_voltage_index_to_value(struct radeon_device *rdev,
1309*4882a593Smuzhiyun 						  u32 vid_2bit)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1312*4882a593Smuzhiyun 	u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid_2bit);
1313*4882a593Smuzhiyun 	u32 svi_mode = (RREG32_SMC(PM_CONFIG) & SVI_Mode) ? 1 : 0;
1314*4882a593Smuzhiyun 	u32 step = (svi_mode == 0) ? 1250 : 625;
1315*4882a593Smuzhiyun 	u32 delta = vid_7bit * step + 50;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	if (delta > 155000)
1318*4882a593Smuzhiyun 		return 0;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	return (155000 - delta) / 100;
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun 
trinity_patch_boot_state(struct radeon_device * rdev,struct trinity_ps * ps)1323*4882a593Smuzhiyun static void trinity_patch_boot_state(struct radeon_device *rdev,
1324*4882a593Smuzhiyun 				     struct trinity_ps *ps)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	ps->num_levels = 1;
1329*4882a593Smuzhiyun 	ps->nbps_flags = 0;
1330*4882a593Smuzhiyun 	ps->bapm_flags = 0;
1331*4882a593Smuzhiyun 	ps->levels[0] = pi->boot_pl;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
trinity_calculate_vce_wm(struct radeon_device * rdev,u32 sclk)1334*4882a593Smuzhiyun static u8 trinity_calculate_vce_wm(struct radeon_device *rdev, u32 sclk)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun 	if (sclk < 20000)
1337*4882a593Smuzhiyun 		return 1;
1338*4882a593Smuzhiyun 	return 0;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
trinity_construct_boot_state(struct radeon_device * rdev)1341*4882a593Smuzhiyun static void trinity_construct_boot_state(struct radeon_device *rdev)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
1346*4882a593Smuzhiyun 	pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
1347*4882a593Smuzhiyun 	pi->boot_pl.ds_divider_index = 0;
1348*4882a593Smuzhiyun 	pi->boot_pl.ss_divider_index = 0;
1349*4882a593Smuzhiyun 	pi->boot_pl.allow_gnb_slow = 1;
1350*4882a593Smuzhiyun 	pi->boot_pl.force_nbp_state = 0;
1351*4882a593Smuzhiyun 	pi->boot_pl.display_wm = 0;
1352*4882a593Smuzhiyun 	pi->boot_pl.vce_wm = 0;
1353*4882a593Smuzhiyun 	pi->current_ps.num_levels = 1;
1354*4882a593Smuzhiyun 	pi->current_ps.levels[0] = pi->boot_pl;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
trinity_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)1357*4882a593Smuzhiyun static u8 trinity_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
1358*4882a593Smuzhiyun 						  u32 sclk, u32 min_sclk_in_sr)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1361*4882a593Smuzhiyun 	u32 i;
1362*4882a593Smuzhiyun 	u32 temp;
1363*4882a593Smuzhiyun 	u32 min = (min_sclk_in_sr > TRINITY_MINIMUM_ENGINE_CLOCK) ?
1364*4882a593Smuzhiyun 		min_sclk_in_sr : TRINITY_MINIMUM_ENGINE_CLOCK;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (sclk < min)
1367*4882a593Smuzhiyun 		return 0;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	if (!pi->enable_sclk_ds)
1370*4882a593Smuzhiyun 		return 0;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	for (i = TRINITY_MAX_DEEPSLEEP_DIVIDER_ID;  ; i--) {
1373*4882a593Smuzhiyun 		temp = sclk / sumo_get_sleep_divider_from_id(i);
1374*4882a593Smuzhiyun 		if (temp >= min || i == 0)
1375*4882a593Smuzhiyun 			break;
1376*4882a593Smuzhiyun 	}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	return (u8)i;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun 
trinity_get_valid_engine_clock(struct radeon_device * rdev,u32 lower_limit)1381*4882a593Smuzhiyun static u32 trinity_get_valid_engine_clock(struct radeon_device *rdev,
1382*4882a593Smuzhiyun 					  u32 lower_limit)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1385*4882a593Smuzhiyun 	u32 i;
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
1388*4882a593Smuzhiyun 		if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
1389*4882a593Smuzhiyun 			return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	if (i == pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries)
1393*4882a593Smuzhiyun 		DRM_ERROR("engine clock out of range!");
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	return 0;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun 
trinity_patch_thermal_state(struct radeon_device * rdev,struct trinity_ps * ps,struct trinity_ps * current_ps)1398*4882a593Smuzhiyun static void trinity_patch_thermal_state(struct radeon_device *rdev,
1399*4882a593Smuzhiyun 					struct trinity_ps *ps,
1400*4882a593Smuzhiyun 					struct trinity_ps *current_ps)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1403*4882a593Smuzhiyun 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
1404*4882a593Smuzhiyun 	u32 current_vddc;
1405*4882a593Smuzhiyun 	u32 current_sclk;
1406*4882a593Smuzhiyun 	u32 current_index = 0;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	if (current_ps) {
1409*4882a593Smuzhiyun 		current_vddc = current_ps->levels[current_index].vddc_index;
1410*4882a593Smuzhiyun 		current_sclk = current_ps->levels[current_index].sclk;
1411*4882a593Smuzhiyun 	} else {
1412*4882a593Smuzhiyun 		current_vddc = pi->boot_pl.vddc_index;
1413*4882a593Smuzhiyun 		current_sclk = pi->boot_pl.sclk;
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	ps->levels[0].vddc_index = current_vddc;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	if (ps->levels[0].sclk > current_sclk)
1419*4882a593Smuzhiyun 		ps->levels[0].sclk = current_sclk;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	ps->levels[0].ds_divider_index =
1422*4882a593Smuzhiyun 		trinity_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
1423*4882a593Smuzhiyun 	ps->levels[0].ss_divider_index = ps->levels[0].ds_divider_index;
1424*4882a593Smuzhiyun 	ps->levels[0].allow_gnb_slow = 1;
1425*4882a593Smuzhiyun 	ps->levels[0].force_nbp_state = 0;
1426*4882a593Smuzhiyun 	ps->levels[0].display_wm = 0;
1427*4882a593Smuzhiyun 	ps->levels[0].vce_wm =
1428*4882a593Smuzhiyun 		trinity_calculate_vce_wm(rdev, ps->levels[0].sclk);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
trinity_calculate_display_wm(struct radeon_device * rdev,struct trinity_ps * ps,u32 index)1431*4882a593Smuzhiyun static u8 trinity_calculate_display_wm(struct radeon_device *rdev,
1432*4882a593Smuzhiyun 				       struct trinity_ps *ps, u32 index)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	if (ps == NULL || ps->num_levels <= 1)
1435*4882a593Smuzhiyun 		return 0;
1436*4882a593Smuzhiyun 	else if (ps->num_levels == 2) {
1437*4882a593Smuzhiyun 		if (index == 0)
1438*4882a593Smuzhiyun 			return 0;
1439*4882a593Smuzhiyun 		else
1440*4882a593Smuzhiyun 			return 1;
1441*4882a593Smuzhiyun 	} else {
1442*4882a593Smuzhiyun 		if (index == 0)
1443*4882a593Smuzhiyun 			return 0;
1444*4882a593Smuzhiyun 		else if (ps->levels[index].sclk < 30000)
1445*4882a593Smuzhiyun 			return 0;
1446*4882a593Smuzhiyun 		else
1447*4882a593Smuzhiyun 			return 1;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
trinity_get_uvd_clock_index(struct radeon_device * rdev,struct radeon_ps * rps)1451*4882a593Smuzhiyun static u32 trinity_get_uvd_clock_index(struct radeon_device *rdev,
1452*4882a593Smuzhiyun 				       struct radeon_ps *rps)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1455*4882a593Smuzhiyun 	u32 i = 0;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1458*4882a593Smuzhiyun 		if ((rps->vclk == pi->sys_info.uvd_clock_table_entries[i].vclk) &&
1459*4882a593Smuzhiyun 		    (rps->dclk == pi->sys_info.uvd_clock_table_entries[i].dclk))
1460*4882a593Smuzhiyun 		    break;
1461*4882a593Smuzhiyun 	}
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	if (i >= 4) {
1464*4882a593Smuzhiyun 		DRM_ERROR("UVD clock index not found!\n");
1465*4882a593Smuzhiyun 		i = 3;
1466*4882a593Smuzhiyun 	}
1467*4882a593Smuzhiyun 	return i;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
trinity_adjust_uvd_state(struct radeon_device * rdev,struct radeon_ps * rps)1470*4882a593Smuzhiyun static void trinity_adjust_uvd_state(struct radeon_device *rdev,
1471*4882a593Smuzhiyun 				     struct radeon_ps *rps)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
1474*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1475*4882a593Smuzhiyun 	u32 high_index = 0;
1476*4882a593Smuzhiyun 	u32 low_index = 0;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	if (pi->uvd_dpm && r600_is_uvd_state(rps->class, rps->class2)) {
1479*4882a593Smuzhiyun 		high_index = trinity_get_uvd_clock_index(rdev, rps);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 		switch(high_index) {
1482*4882a593Smuzhiyun 		case 3:
1483*4882a593Smuzhiyun 		case 2:
1484*4882a593Smuzhiyun 			low_index = 1;
1485*4882a593Smuzhiyun 			break;
1486*4882a593Smuzhiyun 		case 1:
1487*4882a593Smuzhiyun 		case 0:
1488*4882a593Smuzhiyun 		default:
1489*4882a593Smuzhiyun 			low_index = 0;
1490*4882a593Smuzhiyun 			break;
1491*4882a593Smuzhiyun 		}
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 		ps->vclk_low_divider =
1494*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[high_index].vclk_did;
1495*4882a593Smuzhiyun 		ps->dclk_low_divider =
1496*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[high_index].dclk_did;
1497*4882a593Smuzhiyun 		ps->vclk_high_divider =
1498*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[low_index].vclk_did;
1499*4882a593Smuzhiyun 		ps->dclk_high_divider =
1500*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[low_index].dclk_did;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun 
trinity_get_vce_clock_voltage(struct radeon_device * rdev,u32 evclk,u32 ecclk,u16 * voltage)1504*4882a593Smuzhiyun static int trinity_get_vce_clock_voltage(struct radeon_device *rdev,
1505*4882a593Smuzhiyun 					 u32 evclk, u32 ecclk, u16 *voltage)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun 	u32 i;
1508*4882a593Smuzhiyun 	int ret = -EINVAL;
1509*4882a593Smuzhiyun 	struct radeon_vce_clock_voltage_dependency_table *table =
1510*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	if (((evclk == 0) && (ecclk == 0)) ||
1513*4882a593Smuzhiyun 	    (table && (table->count == 0))) {
1514*4882a593Smuzhiyun 		*voltage = 0;
1515*4882a593Smuzhiyun 		return 0;
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1519*4882a593Smuzhiyun 		if ((evclk <= table->entries[i].evclk) &&
1520*4882a593Smuzhiyun 		    (ecclk <= table->entries[i].ecclk)) {
1521*4882a593Smuzhiyun 			*voltage = table->entries[i].v;
1522*4882a593Smuzhiyun 			ret = 0;
1523*4882a593Smuzhiyun 			break;
1524*4882a593Smuzhiyun 		}
1525*4882a593Smuzhiyun 	}
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	/* if no match return the highest voltage */
1528*4882a593Smuzhiyun 	if (ret)
1529*4882a593Smuzhiyun 		*voltage = table->entries[table->count - 1].v;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	return ret;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun 
trinity_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)1534*4882a593Smuzhiyun static void trinity_apply_state_adjust_rules(struct radeon_device *rdev,
1535*4882a593Smuzhiyun 					     struct radeon_ps *new_rps,
1536*4882a593Smuzhiyun 					     struct radeon_ps *old_rps)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(new_rps);
1539*4882a593Smuzhiyun 	struct trinity_ps *current_ps = trinity_get_ps(old_rps);
1540*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1541*4882a593Smuzhiyun 	u32 min_voltage = 0; /* ??? */
1542*4882a593Smuzhiyun 	u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
1543*4882a593Smuzhiyun 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
1544*4882a593Smuzhiyun 	u32 i;
1545*4882a593Smuzhiyun 	u16 min_vce_voltage;
1546*4882a593Smuzhiyun 	bool force_high;
1547*4882a593Smuzhiyun 	u32 num_active_displays = rdev->pm.dpm.new_active_crtc_count;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1550*4882a593Smuzhiyun 		return trinity_patch_thermal_state(rdev, ps, current_ps);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	trinity_adjust_uvd_state(rdev, new_rps);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	if (new_rps->vce_active) {
1555*4882a593Smuzhiyun 		new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
1556*4882a593Smuzhiyun 		new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
1557*4882a593Smuzhiyun 	} else {
1558*4882a593Smuzhiyun 		new_rps->evclk = 0;
1559*4882a593Smuzhiyun 		new_rps->ecclk = 0;
1560*4882a593Smuzhiyun 	}
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
1563*4882a593Smuzhiyun 		if (ps->levels[i].vddc_index < min_voltage)
1564*4882a593Smuzhiyun 			ps->levels[i].vddc_index = min_voltage;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 		if (ps->levels[i].sclk < min_sclk)
1567*4882a593Smuzhiyun 			ps->levels[i].sclk =
1568*4882a593Smuzhiyun 				trinity_get_valid_engine_clock(rdev, min_sclk);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 		/* patch in vce limits */
1571*4882a593Smuzhiyun 		if (new_rps->vce_active) {
1572*4882a593Smuzhiyun 			/* sclk */
1573*4882a593Smuzhiyun 			if (ps->levels[i].sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
1574*4882a593Smuzhiyun 				ps->levels[i].sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
1575*4882a593Smuzhiyun 			/* vddc */
1576*4882a593Smuzhiyun 			trinity_get_vce_clock_voltage(rdev, new_rps->evclk, new_rps->ecclk, &min_vce_voltage);
1577*4882a593Smuzhiyun 			if (ps->levels[i].vddc_index < min_vce_voltage)
1578*4882a593Smuzhiyun 				ps->levels[i].vddc_index = min_vce_voltage;
1579*4882a593Smuzhiyun 		}
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 		ps->levels[i].ds_divider_index =
1582*4882a593Smuzhiyun 			sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 		ps->levels[i].ss_divider_index = ps->levels[i].ds_divider_index;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 		ps->levels[i].allow_gnb_slow = 1;
1587*4882a593Smuzhiyun 		ps->levels[i].force_nbp_state = 0;
1588*4882a593Smuzhiyun 		ps->levels[i].display_wm =
1589*4882a593Smuzhiyun 			trinity_calculate_display_wm(rdev, ps, i);
1590*4882a593Smuzhiyun 		ps->levels[i].vce_wm =
1591*4882a593Smuzhiyun 			trinity_calculate_vce_wm(rdev, ps->levels[0].sclk);
1592*4882a593Smuzhiyun 	}
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	if ((new_rps->class & (ATOM_PPLIB_CLASSIFICATION_HDSTATE | ATOM_PPLIB_CLASSIFICATION_SDSTATE)) ||
1595*4882a593Smuzhiyun 	    ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY))
1596*4882a593Smuzhiyun 		ps->bapm_flags |= TRINITY_POWERSTATE_FLAGS_BAPM_DISABLE;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	if (pi->sys_info.nb_dpm_enable) {
1599*4882a593Smuzhiyun 		ps->Dpm0PgNbPsLo = 0x1;
1600*4882a593Smuzhiyun 		ps->Dpm0PgNbPsHi = 0x0;
1601*4882a593Smuzhiyun 		ps->DpmXNbPsLo = 0x2;
1602*4882a593Smuzhiyun 		ps->DpmXNbPsHi = 0x1;
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 		if ((new_rps->class & (ATOM_PPLIB_CLASSIFICATION_HDSTATE | ATOM_PPLIB_CLASSIFICATION_SDSTATE)) ||
1605*4882a593Smuzhiyun 		    ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)) {
1606*4882a593Smuzhiyun 			force_high = ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) ||
1607*4882a593Smuzhiyun 				      ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) &&
1608*4882a593Smuzhiyun 				       (pi->sys_info.uma_channel_number == 1)));
1609*4882a593Smuzhiyun 			force_high = (num_active_displays >= 3) || force_high;
1610*4882a593Smuzhiyun 			ps->Dpm0PgNbPsLo = force_high ? 0x2 : 0x3;
1611*4882a593Smuzhiyun 			ps->Dpm0PgNbPsHi = 0x1;
1612*4882a593Smuzhiyun 			ps->DpmXNbPsLo = force_high ? 0x2 : 0x3;
1613*4882a593Smuzhiyun 			ps->DpmXNbPsHi = 0x2;
1614*4882a593Smuzhiyun 			ps->levels[ps->num_levels - 1].allow_gnb_slow = 0;
1615*4882a593Smuzhiyun 		}
1616*4882a593Smuzhiyun 	}
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
trinity_cleanup_asic(struct radeon_device * rdev)1619*4882a593Smuzhiyun static void trinity_cleanup_asic(struct radeon_device *rdev)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	sumo_take_smu_control(rdev, false);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
1624*4882a593Smuzhiyun #if 0
1625*4882a593Smuzhiyun static void trinity_pre_display_configuration_change(struct radeon_device *rdev)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (pi->voltage_drop_in_dce)
1630*4882a593Smuzhiyun 		trinity_dce_enable_voltage_adjustment(rdev, false);
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun #endif
1633*4882a593Smuzhiyun 
trinity_add_dccac_value(struct radeon_device * rdev)1634*4882a593Smuzhiyun static void trinity_add_dccac_value(struct radeon_device *rdev)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun 	u32 gpu_cac_avrg_cntl_window_size;
1637*4882a593Smuzhiyun 	u32 num_active_displays = rdev->pm.dpm.new_active_crtc_count;
1638*4882a593Smuzhiyun 	u64 disp_clk = rdev->clock.default_dispclk / 100;
1639*4882a593Smuzhiyun 	u32 dc_cac_value;
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	gpu_cac_avrg_cntl_window_size =
1642*4882a593Smuzhiyun 		(RREG32_SMC(GPU_CAC_AVRG_CNTL) & WINDOW_SIZE_MASK) >> WINDOW_SIZE_SHIFT;
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	dc_cac_value = (u32)((14213 * disp_clk * disp_clk * (u64)num_active_displays) >>
1645*4882a593Smuzhiyun 			     (32 - gpu_cac_avrg_cntl_window_size));
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	WREG32_SMC(DC_CAC_VALUE, dc_cac_value);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
trinity_dpm_display_configuration_changed(struct radeon_device * rdev)1650*4882a593Smuzhiyun void trinity_dpm_display_configuration_changed(struct radeon_device *rdev)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1653*4882a593Smuzhiyun 
1654*4882a593Smuzhiyun 	if (pi->voltage_drop_in_dce)
1655*4882a593Smuzhiyun 		trinity_dce_enable_voltage_adjustment(rdev, true);
1656*4882a593Smuzhiyun 	trinity_add_dccac_value(rdev);
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun union power_info {
1660*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO info;
1661*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
1662*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
1663*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
1664*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1665*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
1666*4882a593Smuzhiyun };
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun union pplib_clock_info {
1669*4882a593Smuzhiyun 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1670*4882a593Smuzhiyun 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1671*4882a593Smuzhiyun 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
1672*4882a593Smuzhiyun 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
1673*4882a593Smuzhiyun };
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun union pplib_power_state {
1676*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE v1;
1677*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE_V2 v2;
1678*4882a593Smuzhiyun };
1679*4882a593Smuzhiyun 
trinity_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)1680*4882a593Smuzhiyun static void trinity_parse_pplib_non_clock_info(struct radeon_device *rdev,
1681*4882a593Smuzhiyun 					       struct radeon_ps *rps,
1682*4882a593Smuzhiyun 					       struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
1683*4882a593Smuzhiyun 					       u8 table_rev)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
1688*4882a593Smuzhiyun 	rps->class = le16_to_cpu(non_clock_info->usClassification);
1689*4882a593Smuzhiyun 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
1690*4882a593Smuzhiyun 
1691*4882a593Smuzhiyun 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
1692*4882a593Smuzhiyun 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
1693*4882a593Smuzhiyun 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
1694*4882a593Smuzhiyun 	} else {
1695*4882a593Smuzhiyun 		rps->vclk = 0;
1696*4882a593Smuzhiyun 		rps->dclk = 0;
1697*4882a593Smuzhiyun 	}
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
1700*4882a593Smuzhiyun 		rdev->pm.dpm.boot_ps = rps;
1701*4882a593Smuzhiyun 		trinity_patch_boot_state(rdev, ps);
1702*4882a593Smuzhiyun 	}
1703*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
1704*4882a593Smuzhiyun 		rdev->pm.dpm.uvd_ps = rps;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun 
trinity_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)1707*4882a593Smuzhiyun static void trinity_parse_pplib_clock_info(struct radeon_device *rdev,
1708*4882a593Smuzhiyun 					   struct radeon_ps *rps, int index,
1709*4882a593Smuzhiyun 					   union pplib_clock_info *clock_info)
1710*4882a593Smuzhiyun {
1711*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1712*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
1713*4882a593Smuzhiyun 	struct trinity_pl *pl = &ps->levels[index];
1714*4882a593Smuzhiyun 	u32 sclk;
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 	sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
1717*4882a593Smuzhiyun 	sclk |= clock_info->sumo.ucEngineClockHigh << 16;
1718*4882a593Smuzhiyun 	pl->sclk = sclk;
1719*4882a593Smuzhiyun 	pl->vddc_index = clock_info->sumo.vddcIndex;
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	ps->num_levels = index + 1;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	if (pi->enable_sclk_ds) {
1724*4882a593Smuzhiyun 		pl->ds_divider_index = 5;
1725*4882a593Smuzhiyun 		pl->ss_divider_index = 5;
1726*4882a593Smuzhiyun 	}
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
trinity_parse_power_table(struct radeon_device * rdev)1729*4882a593Smuzhiyun static int trinity_parse_power_table(struct radeon_device *rdev)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
1732*4882a593Smuzhiyun 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
1733*4882a593Smuzhiyun 	union pplib_power_state *power_state;
1734*4882a593Smuzhiyun 	int i, j, k, non_clock_array_index, clock_array_index;
1735*4882a593Smuzhiyun 	union pplib_clock_info *clock_info;
1736*4882a593Smuzhiyun 	struct _StateArray *state_array;
1737*4882a593Smuzhiyun 	struct _ClockInfoArray *clock_info_array;
1738*4882a593Smuzhiyun 	struct _NonClockInfoArray *non_clock_info_array;
1739*4882a593Smuzhiyun 	union power_info *power_info;
1740*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
1741*4882a593Smuzhiyun 	u16 data_offset;
1742*4882a593Smuzhiyun 	u8 frev, crev;
1743*4882a593Smuzhiyun 	u8 *power_state_offset;
1744*4882a593Smuzhiyun 	struct sumo_ps *ps;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
1747*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
1748*4882a593Smuzhiyun 		return -EINVAL;
1749*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	state_array = (struct _StateArray *)
1752*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1753*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
1754*4882a593Smuzhiyun 	clock_info_array = (struct _ClockInfoArray *)
1755*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1756*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
1757*4882a593Smuzhiyun 	non_clock_info_array = (struct _NonClockInfoArray *)
1758*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1759*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
1762*4882a593Smuzhiyun 				  sizeof(struct radeon_ps),
1763*4882a593Smuzhiyun 				  GFP_KERNEL);
1764*4882a593Smuzhiyun 	if (!rdev->pm.dpm.ps)
1765*4882a593Smuzhiyun 		return -ENOMEM;
1766*4882a593Smuzhiyun 	power_state_offset = (u8 *)state_array->states;
1767*4882a593Smuzhiyun 	for (i = 0; i < state_array->ucNumEntries; i++) {
1768*4882a593Smuzhiyun 		u8 *idx;
1769*4882a593Smuzhiyun 		power_state = (union pplib_power_state *)power_state_offset;
1770*4882a593Smuzhiyun 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
1771*4882a593Smuzhiyun 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
1772*4882a593Smuzhiyun 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
1773*4882a593Smuzhiyun 		if (!rdev->pm.power_state[i].clock_info)
1774*4882a593Smuzhiyun 			return -EINVAL;
1775*4882a593Smuzhiyun 		ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
1776*4882a593Smuzhiyun 		if (ps == NULL) {
1777*4882a593Smuzhiyun 			kfree(rdev->pm.dpm.ps);
1778*4882a593Smuzhiyun 			return -ENOMEM;
1779*4882a593Smuzhiyun 		}
1780*4882a593Smuzhiyun 		rdev->pm.dpm.ps[i].ps_priv = ps;
1781*4882a593Smuzhiyun 		k = 0;
1782*4882a593Smuzhiyun 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
1783*4882a593Smuzhiyun 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
1784*4882a593Smuzhiyun 			clock_array_index = idx[j];
1785*4882a593Smuzhiyun 			if (clock_array_index >= clock_info_array->ucNumEntries)
1786*4882a593Smuzhiyun 				continue;
1787*4882a593Smuzhiyun 			if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
1788*4882a593Smuzhiyun 				break;
1789*4882a593Smuzhiyun 			clock_info = (union pplib_clock_info *)
1790*4882a593Smuzhiyun 				((u8 *)&clock_info_array->clockInfo[0] +
1791*4882a593Smuzhiyun 				 (clock_array_index * clock_info_array->ucEntrySize));
1792*4882a593Smuzhiyun 			trinity_parse_pplib_clock_info(rdev,
1793*4882a593Smuzhiyun 						       &rdev->pm.dpm.ps[i], k,
1794*4882a593Smuzhiyun 						       clock_info);
1795*4882a593Smuzhiyun 			k++;
1796*4882a593Smuzhiyun 		}
1797*4882a593Smuzhiyun 		trinity_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
1798*4882a593Smuzhiyun 						   non_clock_info,
1799*4882a593Smuzhiyun 						   non_clock_info_array->ucEntrySize);
1800*4882a593Smuzhiyun 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
1801*4882a593Smuzhiyun 	}
1802*4882a593Smuzhiyun 	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	/* fill in the vce power states */
1805*4882a593Smuzhiyun 	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
1806*4882a593Smuzhiyun 		u32 sclk;
1807*4882a593Smuzhiyun 		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
1808*4882a593Smuzhiyun 		clock_info = (union pplib_clock_info *)
1809*4882a593Smuzhiyun 			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
1810*4882a593Smuzhiyun 		sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
1811*4882a593Smuzhiyun 		sclk |= clock_info->sumo.ucEngineClockHigh << 16;
1812*4882a593Smuzhiyun 		rdev->pm.dpm.vce_states[i].sclk = sclk;
1813*4882a593Smuzhiyun 		rdev->pm.dpm.vce_states[i].mclk = 0;
1814*4882a593Smuzhiyun 	}
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	return 0;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun union igp_info {
1820*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1821*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
1822*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
1823*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1824*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
1825*4882a593Smuzhiyun };
1826*4882a593Smuzhiyun 
trinity_convert_did_to_freq(struct radeon_device * rdev,u8 did)1827*4882a593Smuzhiyun static u32 trinity_convert_did_to_freq(struct radeon_device *rdev, u8 did)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1830*4882a593Smuzhiyun 	u32 divider;
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	if (did >= 8 && did <= 0x3f)
1833*4882a593Smuzhiyun 		divider = did * 25;
1834*4882a593Smuzhiyun 	else if (did > 0x3f && did <= 0x5f)
1835*4882a593Smuzhiyun 		divider = (did - 64) * 50 + 1600;
1836*4882a593Smuzhiyun 	else if (did > 0x5f && did <= 0x7e)
1837*4882a593Smuzhiyun 		divider = (did - 96) * 100 + 3200;
1838*4882a593Smuzhiyun 	else if (did == 0x7f)
1839*4882a593Smuzhiyun 		divider = 128 * 100;
1840*4882a593Smuzhiyun 	else
1841*4882a593Smuzhiyun 		return 10000;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return ((pi->sys_info.dentist_vco_freq * 100) + (divider - 1)) / divider;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun 
trinity_parse_sys_info_table(struct radeon_device * rdev)1846*4882a593Smuzhiyun static int trinity_parse_sys_info_table(struct radeon_device *rdev)
1847*4882a593Smuzhiyun {
1848*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
1849*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
1850*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1851*4882a593Smuzhiyun 	union igp_info *igp_info;
1852*4882a593Smuzhiyun 	u8 frev, crev;
1853*4882a593Smuzhiyun 	u16 data_offset;
1854*4882a593Smuzhiyun 	int i;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1857*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
1858*4882a593Smuzhiyun 		igp_info = (union igp_info *)(mode_info->atom_context->bios +
1859*4882a593Smuzhiyun 					      data_offset);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 		if (crev != 7) {
1862*4882a593Smuzhiyun 			DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1863*4882a593Smuzhiyun 			return -EINVAL;
1864*4882a593Smuzhiyun 		}
1865*4882a593Smuzhiyun 		pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_7.ulBootUpEngineClock);
1866*4882a593Smuzhiyun 		pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_7.ulMinEngineClock);
1867*4882a593Smuzhiyun 		pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_7.ulBootUpUMAClock);
1868*4882a593Smuzhiyun 		pi->sys_info.dentist_vco_freq = le32_to_cpu(igp_info->info_7.ulDentistVCOFreq);
1869*4882a593Smuzhiyun 		pi->sys_info.bootup_nb_voltage_index =
1870*4882a593Smuzhiyun 			le16_to_cpu(igp_info->info_7.usBootUpNBVoltage);
1871*4882a593Smuzhiyun 		if (igp_info->info_7.ucHtcTmpLmt == 0)
1872*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = 203;
1873*4882a593Smuzhiyun 		else
1874*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = igp_info->info_7.ucHtcTmpLmt;
1875*4882a593Smuzhiyun 		if (igp_info->info_7.ucHtcHystLmt == 0)
1876*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = 5;
1877*4882a593Smuzhiyun 		else
1878*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = igp_info->info_7.ucHtcHystLmt;
1879*4882a593Smuzhiyun 		if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
1880*4882a593Smuzhiyun 			DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
1881*4882a593Smuzhiyun 		}
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun 		if (pi->enable_nbps_policy)
1884*4882a593Smuzhiyun 			pi->sys_info.nb_dpm_enable = igp_info->info_7.ucNBDPMEnable;
1885*4882a593Smuzhiyun 		else
1886*4882a593Smuzhiyun 			pi->sys_info.nb_dpm_enable = 0;
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 		for (i = 0; i < TRINITY_NUM_NBPSTATES; i++) {
1889*4882a593Smuzhiyun 			pi->sys_info.nbp_mclk[i] = le32_to_cpu(igp_info->info_7.ulNbpStateMemclkFreq[i]);
1890*4882a593Smuzhiyun 			pi->sys_info.nbp_nclk[i] = le32_to_cpu(igp_info->info_7.ulNbpStateNClkFreq[i]);
1891*4882a593Smuzhiyun 		}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 		pi->sys_info.nbp_voltage_index[0] = le16_to_cpu(igp_info->info_7.usNBP0Voltage);
1894*4882a593Smuzhiyun 		pi->sys_info.nbp_voltage_index[1] = le16_to_cpu(igp_info->info_7.usNBP1Voltage);
1895*4882a593Smuzhiyun 		pi->sys_info.nbp_voltage_index[2] = le16_to_cpu(igp_info->info_7.usNBP2Voltage);
1896*4882a593Smuzhiyun 		pi->sys_info.nbp_voltage_index[3] = le16_to_cpu(igp_info->info_7.usNBP3Voltage);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 		if (!pi->sys_info.nb_dpm_enable) {
1899*4882a593Smuzhiyun 			for (i = 1; i < TRINITY_NUM_NBPSTATES; i++) {
1900*4882a593Smuzhiyun 				pi->sys_info.nbp_mclk[i] = pi->sys_info.nbp_mclk[0];
1901*4882a593Smuzhiyun 				pi->sys_info.nbp_nclk[i] = pi->sys_info.nbp_nclk[0];
1902*4882a593Smuzhiyun 				pi->sys_info.nbp_voltage_index[i] = pi->sys_info.nbp_voltage_index[0];
1903*4882a593Smuzhiyun 			}
1904*4882a593Smuzhiyun 		}
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 		pi->sys_info.uma_channel_number = igp_info->info_7.ucUMAChannelNumber;
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 		sumo_construct_sclk_voltage_mapping_table(rdev,
1909*4882a593Smuzhiyun 							  &pi->sys_info.sclk_voltage_mapping_table,
1910*4882a593Smuzhiyun 							  igp_info->info_7.sAvail_SCLK);
1911*4882a593Smuzhiyun 		sumo_construct_vid_mapping_table(rdev, &pi->sys_info.vid_mapping_table,
1912*4882a593Smuzhiyun 						 igp_info->info_7.sAvail_SCLK);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[0].vclk_did =
1915*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState0VclkFid;
1916*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[1].vclk_did =
1917*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState1VclkFid;
1918*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[2].vclk_did =
1919*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState2VclkFid;
1920*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[3].vclk_did =
1921*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState3VclkFid;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[0].dclk_did =
1924*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState0DclkFid;
1925*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[1].dclk_did =
1926*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState1DclkFid;
1927*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[2].dclk_did =
1928*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState2DclkFid;
1929*4882a593Smuzhiyun 		pi->sys_info.uvd_clock_table_entries[3].dclk_did =
1930*4882a593Smuzhiyun 			igp_info->info_7.ucDPMState3DclkFid;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 		for (i = 0; i < 4; i++) {
1933*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[i].vclk =
1934*4882a593Smuzhiyun 				trinity_convert_did_to_freq(rdev,
1935*4882a593Smuzhiyun 							    pi->sys_info.uvd_clock_table_entries[i].vclk_did);
1936*4882a593Smuzhiyun 			pi->sys_info.uvd_clock_table_entries[i].dclk =
1937*4882a593Smuzhiyun 				trinity_convert_did_to_freq(rdev,
1938*4882a593Smuzhiyun 							    pi->sys_info.uvd_clock_table_entries[i].dclk_did);
1939*4882a593Smuzhiyun 		}
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	}
1944*4882a593Smuzhiyun 	return 0;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun 
trinity_dpm_init(struct radeon_device * rdev)1947*4882a593Smuzhiyun int trinity_dpm_init(struct radeon_device *rdev)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun 	struct trinity_power_info *pi;
1950*4882a593Smuzhiyun 	int ret, i;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	pi = kzalloc(sizeof(struct trinity_power_info), GFP_KERNEL);
1953*4882a593Smuzhiyun 	if (pi == NULL)
1954*4882a593Smuzhiyun 		return -ENOMEM;
1955*4882a593Smuzhiyun 	rdev->pm.dpm.priv = pi;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
1958*4882a593Smuzhiyun 		pi->at[i] = TRINITY_AT_DFLT;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	if (radeon_bapm == -1) {
1961*4882a593Smuzhiyun 		/* There are stability issues reported on with
1962*4882a593Smuzhiyun 		 * bapm enabled when switching between AC and battery
1963*4882a593Smuzhiyun 		 * power.  At the same time, some MSI boards hang
1964*4882a593Smuzhiyun 		 * if it's not enabled and dpm is enabled.  Just enable
1965*4882a593Smuzhiyun 		 * it for MSI boards right now.
1966*4882a593Smuzhiyun 		 */
1967*4882a593Smuzhiyun 		if (rdev->pdev->subsystem_vendor == 0x1462)
1968*4882a593Smuzhiyun 			pi->enable_bapm = true;
1969*4882a593Smuzhiyun 		else
1970*4882a593Smuzhiyun 			pi->enable_bapm = false;
1971*4882a593Smuzhiyun 	} else if (radeon_bapm == 0) {
1972*4882a593Smuzhiyun 		pi->enable_bapm = false;
1973*4882a593Smuzhiyun 	} else {
1974*4882a593Smuzhiyun 		pi->enable_bapm = true;
1975*4882a593Smuzhiyun 	}
1976*4882a593Smuzhiyun 	pi->enable_nbps_policy = true;
1977*4882a593Smuzhiyun 	pi->enable_sclk_ds = true;
1978*4882a593Smuzhiyun 	pi->enable_gfx_power_gating = true;
1979*4882a593Smuzhiyun 	pi->enable_gfx_clock_gating = true;
1980*4882a593Smuzhiyun 	pi->enable_mg_clock_gating = false;
1981*4882a593Smuzhiyun 	pi->enable_gfx_dynamic_mgpg = false;
1982*4882a593Smuzhiyun 	pi->override_dynamic_mgpg = false;
1983*4882a593Smuzhiyun 	pi->enable_auto_thermal_throttling = true;
1984*4882a593Smuzhiyun 	pi->voltage_drop_in_dce = false; /* need to restructure dpm/modeset interaction */
1985*4882a593Smuzhiyun 	pi->uvd_dpm = true; /* ??? */
1986*4882a593Smuzhiyun 
1987*4882a593Smuzhiyun 	ret = trinity_parse_sys_info_table(rdev);
1988*4882a593Smuzhiyun 	if (ret)
1989*4882a593Smuzhiyun 		return ret;
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	trinity_construct_boot_state(rdev);
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
1994*4882a593Smuzhiyun 	if (ret)
1995*4882a593Smuzhiyun 		return ret;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	ret = r600_parse_extended_power_table(rdev);
1998*4882a593Smuzhiyun 	if (ret)
1999*4882a593Smuzhiyun 		return ret;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	ret = trinity_parse_power_table(rdev);
2002*4882a593Smuzhiyun 	if (ret)
2003*4882a593Smuzhiyun 		return ret;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
2006*4882a593Smuzhiyun 	pi->enable_dpm = true;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	return 0;
2009*4882a593Smuzhiyun }
2010*4882a593Smuzhiyun 
trinity_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)2011*4882a593Smuzhiyun void trinity_dpm_print_power_state(struct radeon_device *rdev,
2012*4882a593Smuzhiyun 				   struct radeon_ps *rps)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun 	int i;
2015*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	r600_dpm_print_class_info(rps->class, rps->class2);
2018*4882a593Smuzhiyun 	r600_dpm_print_cap_info(rps->caps);
2019*4882a593Smuzhiyun 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2020*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
2021*4882a593Smuzhiyun 		struct trinity_pl *pl = &ps->levels[i];
2022*4882a593Smuzhiyun 		printk("\t\tpower level %d    sclk: %u vddc: %u\n",
2023*4882a593Smuzhiyun 		       i, pl->sclk,
2024*4882a593Smuzhiyun 		       trinity_convert_voltage_index_to_value(rdev, pl->vddc_index));
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 	r600_dpm_print_ps_status(rdev, rps);
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun 
trinity_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)2029*4882a593Smuzhiyun void trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2030*4882a593Smuzhiyun 							 struct seq_file *m)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
2033*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
2034*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
2035*4882a593Smuzhiyun 	struct trinity_pl *pl;
2036*4882a593Smuzhiyun 	u32 current_index =
2037*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) >>
2038*4882a593Smuzhiyun 		CURRENT_STATE_SHIFT;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	if (current_index >= ps->num_levels) {
2041*4882a593Smuzhiyun 		seq_printf(m, "invalid dpm profile %d\n", current_index);
2042*4882a593Smuzhiyun 	} else {
2043*4882a593Smuzhiyun 		pl = &ps->levels[current_index];
2044*4882a593Smuzhiyun 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2045*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
2046*4882a593Smuzhiyun 			   current_index, pl->sclk,
2047*4882a593Smuzhiyun 			   trinity_convert_voltage_index_to_value(rdev, pl->vddc_index));
2048*4882a593Smuzhiyun 	}
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun 
trinity_dpm_get_current_sclk(struct radeon_device * rdev)2051*4882a593Smuzhiyun u32 trinity_dpm_get_current_sclk(struct radeon_device *rdev)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
2054*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
2055*4882a593Smuzhiyun 	struct trinity_ps *ps = trinity_get_ps(rps);
2056*4882a593Smuzhiyun 	struct trinity_pl *pl;
2057*4882a593Smuzhiyun 	u32 current_index =
2058*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_MASK) >>
2059*4882a593Smuzhiyun 		CURRENT_STATE_SHIFT;
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	if (current_index >= ps->num_levels) {
2062*4882a593Smuzhiyun 		return 0;
2063*4882a593Smuzhiyun 	} else {
2064*4882a593Smuzhiyun 		pl = &ps->levels[current_index];
2065*4882a593Smuzhiyun 		return pl->sclk;
2066*4882a593Smuzhiyun 	}
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun 
trinity_dpm_get_current_mclk(struct radeon_device * rdev)2069*4882a593Smuzhiyun u32 trinity_dpm_get_current_mclk(struct radeon_device *rdev)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun 
trinity_dpm_fini(struct radeon_device * rdev)2076*4882a593Smuzhiyun void trinity_dpm_fini(struct radeon_device *rdev)
2077*4882a593Smuzhiyun {
2078*4882a593Smuzhiyun 	int i;
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	trinity_cleanup_asic(rdev); /* ??? */
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2083*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
2084*4882a593Smuzhiyun 	}
2085*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
2086*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
2087*4882a593Smuzhiyun 	r600_free_extended_power_table(rdev);
2088*4882a593Smuzhiyun }
2089*4882a593Smuzhiyun 
trinity_dpm_get_sclk(struct radeon_device * rdev,bool low)2090*4882a593Smuzhiyun u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
2093*4882a593Smuzhiyun 	struct trinity_ps *requested_state = trinity_get_ps(&pi->requested_rps);
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	if (low)
2096*4882a593Smuzhiyun 		return requested_state->levels[0].sclk;
2097*4882a593Smuzhiyun 	else
2098*4882a593Smuzhiyun 		return requested_state->levels[requested_state->num_levels - 1].sclk;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun 
trinity_dpm_get_mclk(struct radeon_device * rdev,bool low)2101*4882a593Smuzhiyun u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low)
2102*4882a593Smuzhiyun {
2103*4882a593Smuzhiyun 	struct trinity_power_info *pi = trinity_get_pi(rdev);
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
2106*4882a593Smuzhiyun }
2107