1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2012 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef __SUMO_DPM_H__ 24*4882a593Smuzhiyun #define __SUMO_DPM_H__ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #include "atom.h" 27*4882a593Smuzhiyun #include "radeon.h" 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define SUMO_MAX_HARDWARE_POWERLEVELS 5 30*4882a593Smuzhiyun #define SUMO_PM_NUMBER_OF_TC 15 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun struct sumo_pl { 33*4882a593Smuzhiyun u32 sclk; 34*4882a593Smuzhiyun u32 vddc_index; 35*4882a593Smuzhiyun u32 ds_divider_index; 36*4882a593Smuzhiyun u32 ss_divider_index; 37*4882a593Smuzhiyun u32 allow_gnb_slow; 38*4882a593Smuzhiyun u32 sclk_dpm_tdp_limit; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* used for the flags field */ 42*4882a593Smuzhiyun #define SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE (1 << 0) 43*4882a593Smuzhiyun #define SUMO_POWERSTATE_FLAGS_BOOST_STATE (1 << 1) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun struct sumo_ps { 46*4882a593Smuzhiyun struct sumo_pl levels[SUMO_MAX_HARDWARE_POWERLEVELS]; 47*4882a593Smuzhiyun u32 num_levels; 48*4882a593Smuzhiyun /* flags */ 49*4882a593Smuzhiyun u32 flags; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define NUMBER_OF_M3ARB_PARAM_SETS 10 53*4882a593Smuzhiyun #define SUMO_MAX_NUMBER_VOLTAGES 4 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun struct sumo_disp_clock_voltage_mapping_table { 56*4882a593Smuzhiyun u32 num_max_voltage_levels; 57*4882a593Smuzhiyun u32 display_clock_frequency[SUMO_MAX_NUMBER_VOLTAGES]; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun struct sumo_vid_mapping_entry { 61*4882a593Smuzhiyun u16 vid_2bit; 62*4882a593Smuzhiyun u16 vid_7bit; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun struct sumo_vid_mapping_table { 66*4882a593Smuzhiyun u32 num_entries; 67*4882a593Smuzhiyun struct sumo_vid_mapping_entry entries[SUMO_MAX_NUMBER_VOLTAGES]; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun struct sumo_sclk_voltage_mapping_entry { 71*4882a593Smuzhiyun u32 sclk_frequency; 72*4882a593Smuzhiyun u16 vid_2bit; 73*4882a593Smuzhiyun u16 rsv; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun struct sumo_sclk_voltage_mapping_table { 77*4882a593Smuzhiyun u32 num_max_dpm_entries; 78*4882a593Smuzhiyun struct sumo_sclk_voltage_mapping_entry entries[SUMO_MAX_HARDWARE_POWERLEVELS]; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun struct sumo_sys_info { 82*4882a593Smuzhiyun u32 bootup_sclk; 83*4882a593Smuzhiyun u32 min_sclk; 84*4882a593Smuzhiyun u32 bootup_uma_clk; 85*4882a593Smuzhiyun u16 bootup_nb_voltage_index; 86*4882a593Smuzhiyun u8 htc_tmp_lmt; 87*4882a593Smuzhiyun u8 htc_hyst_lmt; 88*4882a593Smuzhiyun struct sumo_sclk_voltage_mapping_table sclk_voltage_mapping_table; 89*4882a593Smuzhiyun struct sumo_disp_clock_voltage_mapping_table disp_clk_voltage_mapping_table; 90*4882a593Smuzhiyun struct sumo_vid_mapping_table vid_mapping_table; 91*4882a593Smuzhiyun u32 csr_m3_arb_cntl_default[NUMBER_OF_M3ARB_PARAM_SETS]; 92*4882a593Smuzhiyun u32 csr_m3_arb_cntl_uvd[NUMBER_OF_M3ARB_PARAM_SETS]; 93*4882a593Smuzhiyun u32 csr_m3_arb_cntl_fs3d[NUMBER_OF_M3ARB_PARAM_SETS]; 94*4882a593Smuzhiyun u32 sclk_dpm_boost_margin; 95*4882a593Smuzhiyun u32 sclk_dpm_throttle_margin; 96*4882a593Smuzhiyun u32 sclk_dpm_tdp_limit_pg; 97*4882a593Smuzhiyun u32 gnb_tdp_limit; 98*4882a593Smuzhiyun u32 sclk_dpm_tdp_limit_boost; 99*4882a593Smuzhiyun u32 boost_sclk; 100*4882a593Smuzhiyun u32 boost_vid_2bit; 101*4882a593Smuzhiyun bool enable_boost; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun struct sumo_power_info { 105*4882a593Smuzhiyun u32 asi; 106*4882a593Smuzhiyun u32 pasi; 107*4882a593Smuzhiyun u32 bsp; 108*4882a593Smuzhiyun u32 bsu; 109*4882a593Smuzhiyun u32 pbsp; 110*4882a593Smuzhiyun u32 pbsu; 111*4882a593Smuzhiyun u32 dsp; 112*4882a593Smuzhiyun u32 psp; 113*4882a593Smuzhiyun u32 thermal_auto_throttling; 114*4882a593Smuzhiyun u32 uvd_m3_arbiter; 115*4882a593Smuzhiyun u32 fw_version; 116*4882a593Smuzhiyun struct sumo_sys_info sys_info; 117*4882a593Smuzhiyun struct sumo_pl acpi_pl; 118*4882a593Smuzhiyun struct sumo_pl boot_pl; 119*4882a593Smuzhiyun struct sumo_pl boost_pl; 120*4882a593Smuzhiyun bool disable_gfx_power_gating_in_uvd; 121*4882a593Smuzhiyun bool driver_nbps_policy_disable; 122*4882a593Smuzhiyun bool enable_alt_vddnb; 123*4882a593Smuzhiyun bool enable_dynamic_m3_arbiter; 124*4882a593Smuzhiyun bool enable_gfx_clock_gating; 125*4882a593Smuzhiyun bool enable_gfx_power_gating; 126*4882a593Smuzhiyun bool enable_mg_clock_gating; 127*4882a593Smuzhiyun bool enable_sclk_ds; 128*4882a593Smuzhiyun bool enable_auto_thermal_throttling; 129*4882a593Smuzhiyun bool enable_dynamic_patch_ps; 130*4882a593Smuzhiyun bool enable_dpm; 131*4882a593Smuzhiyun bool enable_boost; 132*4882a593Smuzhiyun struct radeon_ps current_rps; 133*4882a593Smuzhiyun struct sumo_ps current_ps; 134*4882a593Smuzhiyun struct radeon_ps requested_rps; 135*4882a593Smuzhiyun struct sumo_ps requested_ps; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define SUMO_UTC_DFLT_00 0x48 139*4882a593Smuzhiyun #define SUMO_UTC_DFLT_01 0x44 140*4882a593Smuzhiyun #define SUMO_UTC_DFLT_02 0x44 141*4882a593Smuzhiyun #define SUMO_UTC_DFLT_03 0x44 142*4882a593Smuzhiyun #define SUMO_UTC_DFLT_04 0x44 143*4882a593Smuzhiyun #define SUMO_UTC_DFLT_05 0x44 144*4882a593Smuzhiyun #define SUMO_UTC_DFLT_06 0x44 145*4882a593Smuzhiyun #define SUMO_UTC_DFLT_07 0x44 146*4882a593Smuzhiyun #define SUMO_UTC_DFLT_08 0x44 147*4882a593Smuzhiyun #define SUMO_UTC_DFLT_09 0x44 148*4882a593Smuzhiyun #define SUMO_UTC_DFLT_10 0x44 149*4882a593Smuzhiyun #define SUMO_UTC_DFLT_11 0x44 150*4882a593Smuzhiyun #define SUMO_UTC_DFLT_12 0x44 151*4882a593Smuzhiyun #define SUMO_UTC_DFLT_13 0x44 152*4882a593Smuzhiyun #define SUMO_UTC_DFLT_14 0x44 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #define SUMO_DTC_DFLT_00 0x48 155*4882a593Smuzhiyun #define SUMO_DTC_DFLT_01 0x44 156*4882a593Smuzhiyun #define SUMO_DTC_DFLT_02 0x44 157*4882a593Smuzhiyun #define SUMO_DTC_DFLT_03 0x44 158*4882a593Smuzhiyun #define SUMO_DTC_DFLT_04 0x44 159*4882a593Smuzhiyun #define SUMO_DTC_DFLT_05 0x44 160*4882a593Smuzhiyun #define SUMO_DTC_DFLT_06 0x44 161*4882a593Smuzhiyun #define SUMO_DTC_DFLT_07 0x44 162*4882a593Smuzhiyun #define SUMO_DTC_DFLT_08 0x44 163*4882a593Smuzhiyun #define SUMO_DTC_DFLT_09 0x44 164*4882a593Smuzhiyun #define SUMO_DTC_DFLT_10 0x44 165*4882a593Smuzhiyun #define SUMO_DTC_DFLT_11 0x44 166*4882a593Smuzhiyun #define SUMO_DTC_DFLT_12 0x44 167*4882a593Smuzhiyun #define SUMO_DTC_DFLT_13 0x44 168*4882a593Smuzhiyun #define SUMO_DTC_DFLT_14 0x44 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define SUMO_AH_DFLT 5 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define SUMO_R_DFLT0 70 173*4882a593Smuzhiyun #define SUMO_R_DFLT1 70 174*4882a593Smuzhiyun #define SUMO_R_DFLT2 70 175*4882a593Smuzhiyun #define SUMO_R_DFLT3 70 176*4882a593Smuzhiyun #define SUMO_R_DFLT4 100 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun #define SUMO_L_DFLT0 0 179*4882a593Smuzhiyun #define SUMO_L_DFLT1 20 180*4882a593Smuzhiyun #define SUMO_L_DFLT2 20 181*4882a593Smuzhiyun #define SUMO_L_DFLT3 20 182*4882a593Smuzhiyun #define SUMO_L_DFLT4 20 183*4882a593Smuzhiyun #define SUMO_VRC_DFLT 0x30033 184*4882a593Smuzhiyun #define SUMO_MGCGTTLOCAL0_DFLT 0 185*4882a593Smuzhiyun #define SUMO_MGCGTTLOCAL1_DFLT 0 186*4882a593Smuzhiyun #define SUMO_GICST_DFLT 19 187*4882a593Smuzhiyun #define SUMO_SST_DFLT 8 188*4882a593Smuzhiyun #define SUMO_VOLTAGEDROPT_DFLT 1 189*4882a593Smuzhiyun #define SUMO_GFXPOWERGATINGT_DFLT 100 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* sumo_dpm.c */ 192*4882a593Smuzhiyun void sumo_gfx_clockgating_initialize(struct radeon_device *rdev); 193*4882a593Smuzhiyun void sumo_program_vc(struct radeon_device *rdev, u32 vrc); 194*4882a593Smuzhiyun void sumo_clear_vc(struct radeon_device *rdev); 195*4882a593Smuzhiyun void sumo_program_sstp(struct radeon_device *rdev); 196*4882a593Smuzhiyun void sumo_take_smu_control(struct radeon_device *rdev, bool enable); 197*4882a593Smuzhiyun void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev, 198*4882a593Smuzhiyun struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table, 199*4882a593Smuzhiyun ATOM_AVAILABLE_SCLK_LIST *table); 200*4882a593Smuzhiyun void sumo_construct_vid_mapping_table(struct radeon_device *rdev, 201*4882a593Smuzhiyun struct sumo_vid_mapping_table *vid_mapping_table, 202*4882a593Smuzhiyun ATOM_AVAILABLE_SCLK_LIST *table); 203*4882a593Smuzhiyun u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev, 204*4882a593Smuzhiyun struct sumo_vid_mapping_table *vid_mapping_table, 205*4882a593Smuzhiyun u32 vid_2bit); 206*4882a593Smuzhiyun u32 sumo_get_sleep_divider_from_id(u32 id); 207*4882a593Smuzhiyun u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev, 208*4882a593Smuzhiyun u32 sclk, 209*4882a593Smuzhiyun u32 min_sclk_in_sr); 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* sumo_smc.c */ 212*4882a593Smuzhiyun void sumo_initialize_m3_arb(struct radeon_device *rdev); 213*4882a593Smuzhiyun void sumo_smu_pg_init(struct radeon_device *rdev); 214*4882a593Smuzhiyun void sumo_set_tdp_limit(struct radeon_device *rdev, u32 index, u32 tdp_limit); 215*4882a593Smuzhiyun void sumo_smu_notify_alt_vddnb_change(struct radeon_device *rdev, 216*4882a593Smuzhiyun bool powersaving, bool force_nbps1); 217*4882a593Smuzhiyun void sumo_boost_state_enable(struct radeon_device *rdev, bool enable); 218*4882a593Smuzhiyun void sumo_enable_boost_timer(struct radeon_device *rdev); 219*4882a593Smuzhiyun u32 sumo_get_running_fw_version(struct radeon_device *rdev); 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #endif 222