xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/sumo_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "radeon.h"
25*4882a593Smuzhiyun #include "radeon_asic.h"
26*4882a593Smuzhiyun #include "sumod.h"
27*4882a593Smuzhiyun #include "r600_dpm.h"
28*4882a593Smuzhiyun #include "cypress_dpm.h"
29*4882a593Smuzhiyun #include "sumo_dpm.h"
30*4882a593Smuzhiyun #include <linux/seq_file.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define SUMO_MAX_DEEPSLEEP_DIVIDER_ID 5
33*4882a593Smuzhiyun #define SUMO_MINIMUM_ENGINE_CLOCK 800
34*4882a593Smuzhiyun #define BOOST_DPM_LEVEL 7
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const u32 sumo_utc[SUMO_PM_NUMBER_OF_TC] =
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	SUMO_UTC_DFLT_00,
39*4882a593Smuzhiyun 	SUMO_UTC_DFLT_01,
40*4882a593Smuzhiyun 	SUMO_UTC_DFLT_02,
41*4882a593Smuzhiyun 	SUMO_UTC_DFLT_03,
42*4882a593Smuzhiyun 	SUMO_UTC_DFLT_04,
43*4882a593Smuzhiyun 	SUMO_UTC_DFLT_05,
44*4882a593Smuzhiyun 	SUMO_UTC_DFLT_06,
45*4882a593Smuzhiyun 	SUMO_UTC_DFLT_07,
46*4882a593Smuzhiyun 	SUMO_UTC_DFLT_08,
47*4882a593Smuzhiyun 	SUMO_UTC_DFLT_09,
48*4882a593Smuzhiyun 	SUMO_UTC_DFLT_10,
49*4882a593Smuzhiyun 	SUMO_UTC_DFLT_11,
50*4882a593Smuzhiyun 	SUMO_UTC_DFLT_12,
51*4882a593Smuzhiyun 	SUMO_UTC_DFLT_13,
52*4882a593Smuzhiyun 	SUMO_UTC_DFLT_14,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun static const u32 sumo_dtc[SUMO_PM_NUMBER_OF_TC] =
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	SUMO_DTC_DFLT_00,
58*4882a593Smuzhiyun 	SUMO_DTC_DFLT_01,
59*4882a593Smuzhiyun 	SUMO_DTC_DFLT_02,
60*4882a593Smuzhiyun 	SUMO_DTC_DFLT_03,
61*4882a593Smuzhiyun 	SUMO_DTC_DFLT_04,
62*4882a593Smuzhiyun 	SUMO_DTC_DFLT_05,
63*4882a593Smuzhiyun 	SUMO_DTC_DFLT_06,
64*4882a593Smuzhiyun 	SUMO_DTC_DFLT_07,
65*4882a593Smuzhiyun 	SUMO_DTC_DFLT_08,
66*4882a593Smuzhiyun 	SUMO_DTC_DFLT_09,
67*4882a593Smuzhiyun 	SUMO_DTC_DFLT_10,
68*4882a593Smuzhiyun 	SUMO_DTC_DFLT_11,
69*4882a593Smuzhiyun 	SUMO_DTC_DFLT_12,
70*4882a593Smuzhiyun 	SUMO_DTC_DFLT_13,
71*4882a593Smuzhiyun 	SUMO_DTC_DFLT_14,
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
sumo_get_ps(struct radeon_ps * rps)74*4882a593Smuzhiyun static struct sumo_ps *sumo_get_ps(struct radeon_ps *rps)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct sumo_ps *ps = rps->ps_priv;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return ps;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
sumo_get_pi(struct radeon_device * rdev)81*4882a593Smuzhiyun struct sumo_power_info *sumo_get_pi(struct radeon_device *rdev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct sumo_power_info *pi = rdev->pm.dpm.priv;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return pi;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
sumo_gfx_clockgating_enable(struct radeon_device * rdev,bool enable)88*4882a593Smuzhiyun static void sumo_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	if (enable)
91*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
92*4882a593Smuzhiyun 	else {
93*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
94*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
95*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
96*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define CGCG_CGTT_LOCAL0_MASK 0xE5BFFFFF
101*4882a593Smuzhiyun #define CGCG_CGTT_LOCAL1_MASK 0xEFFF07FF
102*4882a593Smuzhiyun 
sumo_mg_clockgating_enable(struct radeon_device * rdev,bool enable)103*4882a593Smuzhiyun static void sumo_mg_clockgating_enable(struct radeon_device *rdev, bool enable)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	u32 local0;
106*4882a593Smuzhiyun 	u32 local1;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	local0 = RREG32(CG_CGTT_LOCAL_0);
109*4882a593Smuzhiyun 	local1 = RREG32(CG_CGTT_LOCAL_1);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (enable) {
112*4882a593Smuzhiyun 		WREG32(CG_CGTT_LOCAL_0, (0 & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
113*4882a593Smuzhiyun 		WREG32(CG_CGTT_LOCAL_1, (0 & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
114*4882a593Smuzhiyun 	} else {
115*4882a593Smuzhiyun 		WREG32(CG_CGTT_LOCAL_0, (0xFFFFFFFF & CGCG_CGTT_LOCAL0_MASK) | (local0 & ~CGCG_CGTT_LOCAL0_MASK) );
116*4882a593Smuzhiyun 		WREG32(CG_CGTT_LOCAL_1, (0xFFFFCFFF & CGCG_CGTT_LOCAL1_MASK) | (local1 & ~CGCG_CGTT_LOCAL1_MASK) );
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
sumo_program_git(struct radeon_device * rdev)120*4882a593Smuzhiyun static void sumo_program_git(struct radeon_device *rdev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u32 p, u;
123*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	r600_calculate_u_and_p(SUMO_GICST_DFLT,
126*4882a593Smuzhiyun 			       xclk, 16, &p, &u);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	WREG32_P(CG_GIT, CG_GICST(p), ~CG_GICST_MASK);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
sumo_program_grsd(struct radeon_device * rdev)131*4882a593Smuzhiyun static void sumo_program_grsd(struct radeon_device *rdev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	u32 p, u;
134*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
135*4882a593Smuzhiyun 	u32 grs = 256 * 25 / 100;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	r600_calculate_u_and_p(1, xclk, 14, &p, &u);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	WREG32(CG_GCOOR, PHC(grs) | SDC(p) | SU(u));
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
sumo_gfx_clockgating_initialize(struct radeon_device * rdev)142*4882a593Smuzhiyun void sumo_gfx_clockgating_initialize(struct radeon_device *rdev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	sumo_program_git(rdev);
145*4882a593Smuzhiyun 	sumo_program_grsd(rdev);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
sumo_gfx_powergating_initialize(struct radeon_device * rdev)148*4882a593Smuzhiyun static void sumo_gfx_powergating_initialize(struct radeon_device *rdev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	u32 rcu_pwr_gating_cntl;
151*4882a593Smuzhiyun 	u32 p, u;
152*4882a593Smuzhiyun 	u32 p_c, p_p, d_p;
153*4882a593Smuzhiyun 	u32 r_t, i_t;
154*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
157*4882a593Smuzhiyun 		p_c = 4;
158*4882a593Smuzhiyun 		d_p = 10;
159*4882a593Smuzhiyun 		r_t = 10;
160*4882a593Smuzhiyun 		i_t = 4;
161*4882a593Smuzhiyun 		p_p = 50 + 1000/200 + 6 * 32;
162*4882a593Smuzhiyun 	} else {
163*4882a593Smuzhiyun 		p_c = 16;
164*4882a593Smuzhiyun 		d_p = 50;
165*4882a593Smuzhiyun 		r_t = 50;
166*4882a593Smuzhiyun 		i_t  = 50;
167*4882a593Smuzhiyun 		p_p = 113;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	WREG32(CG_SCRATCH2, 0x01B60A17);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	r600_calculate_u_and_p(SUMO_GFXPOWERGATINGT_DFLT,
173*4882a593Smuzhiyun 			       xclk, 16, &p, &u);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	WREG32_P(CG_PWR_GATING_CNTL, PGP(p) | PGU(u),
176*4882a593Smuzhiyun 		 ~(PGP_MASK | PGU_MASK));
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	r600_calculate_u_and_p(SUMO_VOLTAGEDROPT_DFLT,
179*4882a593Smuzhiyun 			       xclk, 16, &p, &u);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	WREG32_P(CG_CG_VOLTAGE_CNTL, PGP(p) | PGU(u),
182*4882a593Smuzhiyun 		 ~(PGP_MASK | PGU_MASK));
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
185*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x10103210);
186*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_SEQ1, 0x10101010);
187*4882a593Smuzhiyun 	} else {
188*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_SEQ0, 0x76543210);
189*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_SEQ1, 0xFEDCBA98);
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
193*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &=
194*4882a593Smuzhiyun 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
195*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= PCV(p_c) | PGS(1) | PWR_GATING_EN;
196*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
197*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~PCP_MASK;
198*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= PCP(0x77);
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
203*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
204*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= MPPU(p_p) | MPPD(50);
205*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
208*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
209*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= DPPU(d_p) | DPPD(50);
210*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_4);
213*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &= ~(RT_MASK | IT_MASK);
214*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= RT(r_t) | IT(i_t);
215*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL_4, rcu_pwr_gating_cntl);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM)
218*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_CNTL_5, 0xA02);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	sumo_smu_pg_init(rdev);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
223*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &=
224*4882a593Smuzhiyun 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
225*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= PCV(p_c) | PGS(4) | PWR_GATING_EN;
226*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
227*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~PCP_MASK;
228*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= PCP(0x77);
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
233*4882a593Smuzhiyun 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
234*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
235*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
236*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
239*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
240*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= DPPU(16) | DPPD(50);
241*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	sumo_smu_pg_init(rdev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL);
247*4882a593Smuzhiyun 	rcu_pwr_gating_cntl &=
248*4882a593Smuzhiyun 		~(RSVD_MASK | PCV_MASK | PGS_MASK);
249*4882a593Smuzhiyun 	rcu_pwr_gating_cntl |= PGS(5) | PWR_GATING_EN;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
252*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= PCV(4);
253*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~PCP_MASK;
254*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= PCP(0x77);
255*4882a593Smuzhiyun 	} else
256*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= PCV(11);
257*4882a593Smuzhiyun 	WREG32_RCU(RCU_PWR_GATING_CNTL, rcu_pwr_gating_cntl);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM) {
260*4882a593Smuzhiyun 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_2);
261*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~(MPPU_MASK | MPPD_MASK);
262*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= MPPU(113) | MPPD(50);
263*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_CNTL_2, rcu_pwr_gating_cntl);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		rcu_pwr_gating_cntl = RREG32_RCU(RCU_PWR_GATING_CNTL_3);
266*4882a593Smuzhiyun 		rcu_pwr_gating_cntl &= ~(DPPU_MASK | DPPD_MASK);
267*4882a593Smuzhiyun 		rcu_pwr_gating_cntl |= DPPU(22) | DPPD(50);
268*4882a593Smuzhiyun 		WREG32_RCU(RCU_PWR_GATING_CNTL_3, rcu_pwr_gating_cntl);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	sumo_smu_pg_init(rdev);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
sumo_gfx_powergating_enable(struct radeon_device * rdev,bool enable)274*4882a593Smuzhiyun static void sumo_gfx_powergating_enable(struct radeon_device *rdev, bool enable)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	if (enable)
277*4882a593Smuzhiyun 		WREG32_P(CG_PWR_GATING_CNTL, DYN_PWR_DOWN_EN, ~DYN_PWR_DOWN_EN);
278*4882a593Smuzhiyun 	else {
279*4882a593Smuzhiyun 		WREG32_P(CG_PWR_GATING_CNTL, 0, ~DYN_PWR_DOWN_EN);
280*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
sumo_enable_clock_power_gating(struct radeon_device * rdev)284*4882a593Smuzhiyun static int sumo_enable_clock_power_gating(struct radeon_device *rdev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
289*4882a593Smuzhiyun 		sumo_gfx_clockgating_initialize(rdev);
290*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
291*4882a593Smuzhiyun 		sumo_gfx_powergating_initialize(rdev);
292*4882a593Smuzhiyun 	if (pi->enable_mg_clock_gating)
293*4882a593Smuzhiyun 		sumo_mg_clockgating_enable(rdev, true);
294*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
295*4882a593Smuzhiyun 		sumo_gfx_clockgating_enable(rdev, true);
296*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
297*4882a593Smuzhiyun 		sumo_gfx_powergating_enable(rdev, true);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
sumo_disable_clock_power_gating(struct radeon_device * rdev)302*4882a593Smuzhiyun static void sumo_disable_clock_power_gating(struct radeon_device *rdev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (pi->enable_gfx_clock_gating)
307*4882a593Smuzhiyun 		sumo_gfx_clockgating_enable(rdev, false);
308*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating)
309*4882a593Smuzhiyun 		sumo_gfx_powergating_enable(rdev, false);
310*4882a593Smuzhiyun 	if (pi->enable_mg_clock_gating)
311*4882a593Smuzhiyun 		sumo_mg_clockgating_enable(rdev, false);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
sumo_calculate_bsp(struct radeon_device * rdev,u32 high_clk)314*4882a593Smuzhiyun static void sumo_calculate_bsp(struct radeon_device *rdev,
315*4882a593Smuzhiyun 			       u32 high_clk)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
318*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	pi->pasi = 65535 * 100 / high_clk;
321*4882a593Smuzhiyun 	pi->asi = 65535 * 100 / high_clk;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	r600_calculate_u_and_p(pi->asi,
324*4882a593Smuzhiyun 			       xclk, 16, &pi->bsp, &pi->bsu);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	r600_calculate_u_and_p(pi->pasi,
327*4882a593Smuzhiyun 			       xclk, 16, &pi->pbsp, &pi->pbsu);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
330*4882a593Smuzhiyun 	pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
sumo_init_bsp(struct radeon_device * rdev)333*4882a593Smuzhiyun static void sumo_init_bsp(struct radeon_device *rdev)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	WREG32(CG_BSP_0, pi->psp);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 
sumo_program_bsp(struct radeon_device * rdev,struct radeon_ps * rps)341*4882a593Smuzhiyun static void sumo_program_bsp(struct radeon_device *rdev,
342*4882a593Smuzhiyun 			     struct radeon_ps *rps)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
345*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
346*4882a593Smuzhiyun 	u32 i;
347*4882a593Smuzhiyun 	u32 highest_engine_clock = ps->levels[ps->num_levels - 1].sclk;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
350*4882a593Smuzhiyun 		highest_engine_clock = pi->boost_pl.sclk;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	sumo_calculate_bsp(rdev, highest_engine_clock);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels - 1; i++)
355*4882a593Smuzhiyun 		WREG32(CG_BSP_0 + (i * 4), pi->dsp);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	WREG32(CG_BSP_0 + (i * 4), pi->psp);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
360*4882a593Smuzhiyun 		WREG32(CG_BSP_0 + (BOOST_DPM_LEVEL * 4), pi->psp);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
sumo_write_at(struct radeon_device * rdev,u32 index,u32 value)363*4882a593Smuzhiyun static void sumo_write_at(struct radeon_device *rdev,
364*4882a593Smuzhiyun 			  u32 index, u32 value)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	if (index == 0)
367*4882a593Smuzhiyun 		WREG32(CG_AT_0, value);
368*4882a593Smuzhiyun 	else if (index == 1)
369*4882a593Smuzhiyun 		WREG32(CG_AT_1, value);
370*4882a593Smuzhiyun 	else if (index == 2)
371*4882a593Smuzhiyun 		WREG32(CG_AT_2, value);
372*4882a593Smuzhiyun 	else if (index == 3)
373*4882a593Smuzhiyun 		WREG32(CG_AT_3, value);
374*4882a593Smuzhiyun 	else if (index == 4)
375*4882a593Smuzhiyun 		WREG32(CG_AT_4, value);
376*4882a593Smuzhiyun 	else if (index == 5)
377*4882a593Smuzhiyun 		WREG32(CG_AT_5, value);
378*4882a593Smuzhiyun 	else if (index == 6)
379*4882a593Smuzhiyun 		WREG32(CG_AT_6, value);
380*4882a593Smuzhiyun 	else if (index == 7)
381*4882a593Smuzhiyun 		WREG32(CG_AT_7, value);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
sumo_program_at(struct radeon_device * rdev,struct radeon_ps * rps)384*4882a593Smuzhiyun static void sumo_program_at(struct radeon_device *rdev,
385*4882a593Smuzhiyun 			    struct radeon_ps *rps)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
388*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
389*4882a593Smuzhiyun 	u32 asi;
390*4882a593Smuzhiyun 	u32 i;
391*4882a593Smuzhiyun 	u32 m_a;
392*4882a593Smuzhiyun 	u32 a_t;
393*4882a593Smuzhiyun 	u32 r[SUMO_MAX_HARDWARE_POWERLEVELS];
394*4882a593Smuzhiyun 	u32 l[SUMO_MAX_HARDWARE_POWERLEVELS];
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	r[0] = SUMO_R_DFLT0;
397*4882a593Smuzhiyun 	r[1] = SUMO_R_DFLT1;
398*4882a593Smuzhiyun 	r[2] = SUMO_R_DFLT2;
399*4882a593Smuzhiyun 	r[3] = SUMO_R_DFLT3;
400*4882a593Smuzhiyun 	r[4] = SUMO_R_DFLT4;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	l[0] = SUMO_L_DFLT0;
403*4882a593Smuzhiyun 	l[1] = SUMO_L_DFLT1;
404*4882a593Smuzhiyun 	l[2] = SUMO_L_DFLT2;
405*4882a593Smuzhiyun 	l[3] = SUMO_L_DFLT3;
406*4882a593Smuzhiyun 	l[4] = SUMO_L_DFLT4;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
409*4882a593Smuzhiyun 		asi = (i == ps->num_levels - 1) ? pi->pasi : pi->asi;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		m_a = asi * ps->levels[i].sclk / 100;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		a_t = CG_R(m_a * r[i] / 100) | CG_L(m_a * l[i] / 100);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		sumo_write_at(rdev, i, a_t);
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
419*4882a593Smuzhiyun 		asi = pi->pasi;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		m_a = asi * pi->boost_pl.sclk / 100;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		a_t = CG_R(m_a * r[ps->num_levels - 1] / 100) |
424*4882a593Smuzhiyun 			CG_L(m_a * l[ps->num_levels - 1] / 100);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		sumo_write_at(rdev, BOOST_DPM_LEVEL, a_t);
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
sumo_program_tp(struct radeon_device * rdev)430*4882a593Smuzhiyun static void sumo_program_tp(struct radeon_device *rdev)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	int i;
433*4882a593Smuzhiyun 	enum r600_td td = R600_TD_DFLT;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	for (i = 0; i < SUMO_PM_NUMBER_OF_TC; i++) {
436*4882a593Smuzhiyun 		WREG32_P(CG_FFCT_0 + (i * 4), UTC_0(sumo_utc[i]), ~UTC_0_MASK);
437*4882a593Smuzhiyun 		WREG32_P(CG_FFCT_0 + (i * 4), DTC_0(sumo_dtc[i]), ~DTC_0_MASK);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (td == R600_TD_AUTO)
441*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
442*4882a593Smuzhiyun 	else
443*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (td == R600_TD_UP)
446*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (td == R600_TD_DOWN)
449*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
sumo_program_vc(struct radeon_device * rdev,u32 vrc)452*4882a593Smuzhiyun void sumo_program_vc(struct radeon_device *rdev, u32 vrc)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	WREG32(CG_FTV, vrc);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
sumo_clear_vc(struct radeon_device * rdev)457*4882a593Smuzhiyun void sumo_clear_vc(struct radeon_device *rdev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	WREG32(CG_FTV, 0);
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun 
sumo_program_sstp(struct radeon_device * rdev)462*4882a593Smuzhiyun void sumo_program_sstp(struct radeon_device *rdev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	u32 p, u;
465*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	r600_calculate_u_and_p(SUMO_SST_DFLT,
468*4882a593Smuzhiyun 			       xclk, 16, &p, &u);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	WREG32(CG_SSP, SSTU(u) | SST(p));
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
sumo_set_divider_value(struct radeon_device * rdev,u32 index,u32 divider)473*4882a593Smuzhiyun static void sumo_set_divider_value(struct radeon_device *rdev,
474*4882a593Smuzhiyun 				   u32 index, u32 divider)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	u32 reg_index = index / 4;
477*4882a593Smuzhiyun 	u32 field_index = index % 4;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (field_index == 0)
480*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
481*4882a593Smuzhiyun 			 SCLK_FSTATE_0_DIV(divider), ~SCLK_FSTATE_0_DIV_MASK);
482*4882a593Smuzhiyun 	else if (field_index == 1)
483*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
484*4882a593Smuzhiyun 			 SCLK_FSTATE_1_DIV(divider), ~SCLK_FSTATE_1_DIV_MASK);
485*4882a593Smuzhiyun 	else if (field_index == 2)
486*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
487*4882a593Smuzhiyun 			 SCLK_FSTATE_2_DIV(divider), ~SCLK_FSTATE_2_DIV_MASK);
488*4882a593Smuzhiyun 	else if (field_index == 3)
489*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
490*4882a593Smuzhiyun 			 SCLK_FSTATE_3_DIV(divider), ~SCLK_FSTATE_3_DIV_MASK);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
sumo_set_ds_dividers(struct radeon_device * rdev,u32 index,u32 divider)493*4882a593Smuzhiyun static void sumo_set_ds_dividers(struct radeon_device *rdev,
494*4882a593Smuzhiyun 				 u32 index, u32 divider)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (pi->enable_sclk_ds) {
499*4882a593Smuzhiyun 		u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_6);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		dpm_ctrl &= ~(0x7 << (index * 3));
502*4882a593Smuzhiyun 		dpm_ctrl |= (divider << (index * 3));
503*4882a593Smuzhiyun 		WREG32(CG_SCLK_DPM_CTRL_6, dpm_ctrl);
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
sumo_set_ss_dividers(struct radeon_device * rdev,u32 index,u32 divider)507*4882a593Smuzhiyun static void sumo_set_ss_dividers(struct radeon_device *rdev,
508*4882a593Smuzhiyun 				 u32 index, u32 divider)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (pi->enable_sclk_ds) {
513*4882a593Smuzhiyun 		u32 dpm_ctrl = RREG32(CG_SCLK_DPM_CTRL_11);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		dpm_ctrl &= ~(0x7 << (index * 3));
516*4882a593Smuzhiyun 		dpm_ctrl |= (divider << (index * 3));
517*4882a593Smuzhiyun 		WREG32(CG_SCLK_DPM_CTRL_11, dpm_ctrl);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
sumo_set_vid(struct radeon_device * rdev,u32 index,u32 vid)521*4882a593Smuzhiyun static void sumo_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	u32 voltage_cntl = RREG32(CG_DPM_VOLTAGE_CNTL);
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	voltage_cntl &= ~(DPM_STATE0_LEVEL_MASK << (index * 2));
526*4882a593Smuzhiyun 	voltage_cntl |= (vid << (DPM_STATE0_LEVEL_SHIFT + index * 2));
527*4882a593Smuzhiyun 	WREG32(CG_DPM_VOLTAGE_CNTL, voltage_cntl);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
sumo_set_allos_gnb_slow(struct radeon_device * rdev,u32 index,u32 gnb_slow)530*4882a593Smuzhiyun static void sumo_set_allos_gnb_slow(struct radeon_device *rdev, u32 index, u32 gnb_slow)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
533*4882a593Smuzhiyun 	u32 temp = gnb_slow;
534*4882a593Smuzhiyun 	u32 cg_sclk_dpm_ctrl_3;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	if (pi->driver_nbps_policy_disable)
537*4882a593Smuzhiyun 		temp = 1;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
540*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_3 &= ~(GNB_SLOW_FSTATE_0_MASK << index);
541*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_3 |= (temp << (GNB_SLOW_FSTATE_0_SHIFT + index));
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
sumo_program_power_level(struct radeon_device * rdev,struct sumo_pl * pl,u32 index)546*4882a593Smuzhiyun static void sumo_program_power_level(struct radeon_device *rdev,
547*4882a593Smuzhiyun 				     struct sumo_pl *pl, u32 index)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
550*4882a593Smuzhiyun 	int ret;
551*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
552*4882a593Smuzhiyun 	u32 ds_en = RREG32(DEEP_SLEEP_CNTL) & ENABLE_DS;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
555*4882a593Smuzhiyun 					     pl->sclk, false, &dividers);
556*4882a593Smuzhiyun 	if (ret)
557*4882a593Smuzhiyun 		return;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	sumo_set_divider_value(rdev, index, dividers.post_div);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	sumo_set_vid(rdev, index, pl->vddc_index);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (pl->ss_divider_index == 0 || pl->ds_divider_index == 0) {
564*4882a593Smuzhiyun 		if (ds_en)
565*4882a593Smuzhiyun 			WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
566*4882a593Smuzhiyun 	} else {
567*4882a593Smuzhiyun 		sumo_set_ss_dividers(rdev, index, pl->ss_divider_index);
568*4882a593Smuzhiyun 		sumo_set_ds_dividers(rdev, index, pl->ds_divider_index);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		if (!ds_en)
571*4882a593Smuzhiyun 			WREG32_P(DEEP_SLEEP_CNTL, ENABLE_DS, ~ENABLE_DS);
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	sumo_set_allos_gnb_slow(rdev, index, pl->allow_gnb_slow);
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (pi->enable_boost)
577*4882a593Smuzhiyun 		sumo_set_tdp_limit(rdev, index, pl->sclk_dpm_tdp_limit);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
sumo_power_level_enable(struct radeon_device * rdev,u32 index,bool enable)580*4882a593Smuzhiyun static void sumo_power_level_enable(struct radeon_device *rdev, u32 index, bool enable)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	u32 reg_index = index / 4;
583*4882a593Smuzhiyun 	u32 field_index = index % 4;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	if (field_index == 0)
586*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
587*4882a593Smuzhiyun 			 enable ? SCLK_FSTATE_0_VLD : 0, ~SCLK_FSTATE_0_VLD);
588*4882a593Smuzhiyun 	else if (field_index == 1)
589*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
590*4882a593Smuzhiyun 			 enable ? SCLK_FSTATE_1_VLD : 0, ~SCLK_FSTATE_1_VLD);
591*4882a593Smuzhiyun 	else if (field_index == 2)
592*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
593*4882a593Smuzhiyun 			 enable ? SCLK_FSTATE_2_VLD : 0, ~SCLK_FSTATE_2_VLD);
594*4882a593Smuzhiyun 	else if (field_index == 3)
595*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL + (reg_index * 4),
596*4882a593Smuzhiyun 			 enable ? SCLK_FSTATE_3_VLD : 0, ~SCLK_FSTATE_3_VLD);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
sumo_dpm_enabled(struct radeon_device * rdev)599*4882a593Smuzhiyun static bool sumo_dpm_enabled(struct radeon_device *rdev)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	if (RREG32(CG_SCLK_DPM_CTRL_3) & DPM_SCLK_ENABLE)
602*4882a593Smuzhiyun 		return true;
603*4882a593Smuzhiyun 	else
604*4882a593Smuzhiyun 		return false;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
sumo_start_dpm(struct radeon_device * rdev)607*4882a593Smuzhiyun static void sumo_start_dpm(struct radeon_device *rdev)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	WREG32_P(CG_SCLK_DPM_CTRL_3, DPM_SCLK_ENABLE, ~DPM_SCLK_ENABLE);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
sumo_stop_dpm(struct radeon_device * rdev)612*4882a593Smuzhiyun static void sumo_stop_dpm(struct radeon_device *rdev)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~DPM_SCLK_ENABLE);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
sumo_set_forced_mode(struct radeon_device * rdev,bool enable)617*4882a593Smuzhiyun static void sumo_set_forced_mode(struct radeon_device *rdev, bool enable)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	if (enable)
620*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE_EN, ~FORCE_SCLK_STATE_EN);
621*4882a593Smuzhiyun 	else
622*4882a593Smuzhiyun 		WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_SCLK_STATE_EN);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
sumo_set_forced_mode_enabled(struct radeon_device * rdev)625*4882a593Smuzhiyun static void sumo_set_forced_mode_enabled(struct radeon_device *rdev)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	int i;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	sumo_set_forced_mode(rdev, true);
630*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
631*4882a593Smuzhiyun 		if (RREG32(CG_SCLK_STATUS) & SCLK_OVERCLK_DETECT)
632*4882a593Smuzhiyun 			break;
633*4882a593Smuzhiyun 		udelay(1);
634*4882a593Smuzhiyun 	}
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
sumo_wait_for_level_0(struct radeon_device * rdev)637*4882a593Smuzhiyun static void sumo_wait_for_level_0(struct radeon_device *rdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	int i;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
642*4882a593Smuzhiyun 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) == 0)
643*4882a593Smuzhiyun 			break;
644*4882a593Smuzhiyun 		udelay(1);
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
647*4882a593Smuzhiyun 		if ((RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) == 0)
648*4882a593Smuzhiyun 			break;
649*4882a593Smuzhiyun 		udelay(1);
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
sumo_set_forced_mode_disabled(struct radeon_device * rdev)653*4882a593Smuzhiyun static void sumo_set_forced_mode_disabled(struct radeon_device *rdev)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	sumo_set_forced_mode(rdev, false);
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
sumo_enable_power_level_0(struct radeon_device * rdev)658*4882a593Smuzhiyun static void sumo_enable_power_level_0(struct radeon_device *rdev)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	sumo_power_level_enable(rdev, 0, true);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
sumo_patch_boost_state(struct radeon_device * rdev,struct radeon_ps * rps)663*4882a593Smuzhiyun static void sumo_patch_boost_state(struct radeon_device *rdev,
664*4882a593Smuzhiyun 				   struct radeon_ps *rps)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
667*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE) {
670*4882a593Smuzhiyun 		pi->boost_pl = new_ps->levels[new_ps->num_levels - 1];
671*4882a593Smuzhiyun 		pi->boost_pl.sclk = pi->sys_info.boost_sclk;
672*4882a593Smuzhiyun 		pi->boost_pl.vddc_index = pi->sys_info.boost_vid_2bit;
673*4882a593Smuzhiyun 		pi->boost_pl.sclk_dpm_tdp_limit = pi->sys_info.sclk_dpm_tdp_limit_boost;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
sumo_pre_notify_alt_vddnb_change(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)677*4882a593Smuzhiyun static void sumo_pre_notify_alt_vddnb_change(struct radeon_device *rdev,
678*4882a593Smuzhiyun 					     struct radeon_ps *new_rps,
679*4882a593Smuzhiyun 					     struct radeon_ps *old_rps)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
682*4882a593Smuzhiyun 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
683*4882a593Smuzhiyun 	u32 nbps1_old = 0;
684*4882a593Smuzhiyun 	u32 nbps1_new = 0;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	if (old_ps != NULL)
687*4882a593Smuzhiyun 		nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE) ? 1 : 0;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (nbps1_old == 1 && nbps1_new == 0)
692*4882a593Smuzhiyun 		sumo_smu_notify_alt_vddnb_change(rdev, 0, 0);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
sumo_post_notify_alt_vddnb_change(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)695*4882a593Smuzhiyun static void sumo_post_notify_alt_vddnb_change(struct radeon_device *rdev,
696*4882a593Smuzhiyun 					      struct radeon_ps *new_rps,
697*4882a593Smuzhiyun 					      struct radeon_ps *old_rps)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
700*4882a593Smuzhiyun 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
701*4882a593Smuzhiyun 	u32 nbps1_old = 0;
702*4882a593Smuzhiyun 	u32 nbps1_new = 0;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	if (old_ps != NULL)
705*4882a593Smuzhiyun 		nbps1_old = (old_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	nbps1_new = (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)? 1 : 0;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	if (nbps1_old == 0 && nbps1_new == 1)
710*4882a593Smuzhiyun 		sumo_smu_notify_alt_vddnb_change(rdev, 1, 1);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
sumo_enable_boost(struct radeon_device * rdev,struct radeon_ps * rps,bool enable)713*4882a593Smuzhiyun static void sumo_enable_boost(struct radeon_device *rdev,
714*4882a593Smuzhiyun 			      struct radeon_ps *rps,
715*4882a593Smuzhiyun 			      bool enable)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (enable) {
720*4882a593Smuzhiyun 		if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
721*4882a593Smuzhiyun 			sumo_boost_state_enable(rdev, true);
722*4882a593Smuzhiyun 	} else
723*4882a593Smuzhiyun 		sumo_boost_state_enable(rdev, false);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
sumo_set_forced_level(struct radeon_device * rdev,u32 index)726*4882a593Smuzhiyun static void sumo_set_forced_level(struct radeon_device *rdev, u32 index)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_SCLK_STATE(index), ~FORCE_SCLK_STATE_MASK);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
sumo_set_forced_level_0(struct radeon_device * rdev)731*4882a593Smuzhiyun static void sumo_set_forced_level_0(struct radeon_device *rdev)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	sumo_set_forced_level(rdev, 0);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun 
sumo_program_wl(struct radeon_device * rdev,struct radeon_ps * rps)736*4882a593Smuzhiyun static void sumo_program_wl(struct radeon_device *rdev,
737*4882a593Smuzhiyun 			    struct radeon_ps *rps)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
740*4882a593Smuzhiyun 	u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	dpm_ctrl4 &= 0xFFFFFF00;
743*4882a593Smuzhiyun 	dpm_ctrl4 |= (1 << (new_ps->num_levels - 1));
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
746*4882a593Smuzhiyun 		dpm_ctrl4 |= (1 << BOOST_DPM_LEVEL);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
sumo_program_power_levels_0_to_n(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)751*4882a593Smuzhiyun static void sumo_program_power_levels_0_to_n(struct radeon_device *rdev,
752*4882a593Smuzhiyun 					     struct radeon_ps *new_rps,
753*4882a593Smuzhiyun 					     struct radeon_ps *old_rps)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
756*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
757*4882a593Smuzhiyun 	struct sumo_ps *old_ps = sumo_get_ps(old_rps);
758*4882a593Smuzhiyun 	u32 i;
759*4882a593Smuzhiyun 	u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	for (i = 0; i < new_ps->num_levels; i++) {
762*4882a593Smuzhiyun 		sumo_program_power_level(rdev, &new_ps->levels[i], i);
763*4882a593Smuzhiyun 		sumo_power_level_enable(rdev, i, true);
764*4882a593Smuzhiyun 	}
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	for (i = new_ps->num_levels; i < n_current_state_levels; i++)
767*4882a593Smuzhiyun 		sumo_power_level_enable(rdev, i, false);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (new_ps->flags & SUMO_POWERSTATE_FLAGS_BOOST_STATE)
770*4882a593Smuzhiyun 		sumo_program_power_level(rdev, &pi->boost_pl, BOOST_DPM_LEVEL);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun 
sumo_enable_acpi_pm(struct radeon_device * rdev)773*4882a593Smuzhiyun static void sumo_enable_acpi_pm(struct radeon_device *rdev)
774*4882a593Smuzhiyun {
775*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun 
sumo_program_power_level_enter_state(struct radeon_device * rdev)778*4882a593Smuzhiyun static void sumo_program_power_level_enter_state(struct radeon_device *rdev)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	WREG32_P(CG_SCLK_DPM_CTRL_5, SCLK_FSTATE_BOOTUP(0), ~SCLK_FSTATE_BOOTUP_MASK);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
sumo_program_acpi_power_level(struct radeon_device * rdev)783*4882a593Smuzhiyun static void sumo_program_acpi_power_level(struct radeon_device *rdev)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
786*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
787*4882a593Smuzhiyun 	int ret;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
790*4882a593Smuzhiyun 					     pi->acpi_pl.sclk,
791*4882a593Smuzhiyun 					     false, &dividers);
792*4882a593Smuzhiyun 	if (ret)
793*4882a593Smuzhiyun 		return;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	WREG32_P(CG_ACPI_CNTL, SCLK_ACPI_DIV(dividers.post_div), ~SCLK_ACPI_DIV_MASK);
796*4882a593Smuzhiyun 	WREG32_P(CG_ACPI_VOLTAGE_CNTL, 0, ~ACPI_VOLTAGE_EN);
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
sumo_program_bootup_state(struct radeon_device * rdev)799*4882a593Smuzhiyun static void sumo_program_bootup_state(struct radeon_device *rdev)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
802*4882a593Smuzhiyun 	u32 dpm_ctrl4 = RREG32(CG_SCLK_DPM_CTRL_4);
803*4882a593Smuzhiyun 	u32 i;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	sumo_program_power_level(rdev, &pi->boot_pl, 0);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	dpm_ctrl4 &= 0xFFFFFF00;
808*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_4, dpm_ctrl4);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	for (i = 1; i < 8; i++)
811*4882a593Smuzhiyun 		sumo_power_level_enable(rdev, i, false);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
sumo_setup_uvd_clocks(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)814*4882a593Smuzhiyun static void sumo_setup_uvd_clocks(struct radeon_device *rdev,
815*4882a593Smuzhiyun 				  struct radeon_ps *new_rps,
816*4882a593Smuzhiyun 				  struct radeon_ps *old_rps)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating) {
821*4882a593Smuzhiyun 		sumo_gfx_powergating_enable(rdev, false);
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	radeon_set_uvd_clocks(rdev, new_rps->vclk, new_rps->dclk);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (pi->enable_gfx_power_gating) {
827*4882a593Smuzhiyun 		if (!pi->disable_gfx_power_gating_in_uvd ||
828*4882a593Smuzhiyun 		    !r600_is_uvd_state(new_rps->class, new_rps->class2))
829*4882a593Smuzhiyun 			sumo_gfx_powergating_enable(rdev, true);
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
sumo_set_uvd_clock_before_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)833*4882a593Smuzhiyun static void sumo_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
834*4882a593Smuzhiyun 						    struct radeon_ps *new_rps,
835*4882a593Smuzhiyun 						    struct radeon_ps *old_rps)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
838*4882a593Smuzhiyun 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if ((new_rps->vclk == old_rps->vclk) &&
841*4882a593Smuzhiyun 	    (new_rps->dclk == old_rps->dclk))
842*4882a593Smuzhiyun 		return;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (new_ps->levels[new_ps->num_levels - 1].sclk >=
845*4882a593Smuzhiyun 	    current_ps->levels[current_ps->num_levels - 1].sclk)
846*4882a593Smuzhiyun 		return;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	sumo_setup_uvd_clocks(rdev, new_rps, old_rps);
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
sumo_set_uvd_clock_after_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)851*4882a593Smuzhiyun static void sumo_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
852*4882a593Smuzhiyun 						   struct radeon_ps *new_rps,
853*4882a593Smuzhiyun 						   struct radeon_ps *old_rps)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(new_rps);
856*4882a593Smuzhiyun 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if ((new_rps->vclk == old_rps->vclk) &&
859*4882a593Smuzhiyun 	    (new_rps->dclk == old_rps->dclk))
860*4882a593Smuzhiyun 		return;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (new_ps->levels[new_ps->num_levels - 1].sclk <
863*4882a593Smuzhiyun 	    current_ps->levels[current_ps->num_levels - 1].sclk)
864*4882a593Smuzhiyun 		return;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	sumo_setup_uvd_clocks(rdev, new_rps, old_rps);
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
sumo_take_smu_control(struct radeon_device * rdev,bool enable)869*4882a593Smuzhiyun void sumo_take_smu_control(struct radeon_device *rdev, bool enable)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun /* This bit selects who handles display phy powergating.
872*4882a593Smuzhiyun  * Clear the bit to let atom handle it.
873*4882a593Smuzhiyun  * Set it to let the driver handle it.
874*4882a593Smuzhiyun  * For now we just let atom handle it.
875*4882a593Smuzhiyun  */
876*4882a593Smuzhiyun #if 0
877*4882a593Smuzhiyun 	u32 v = RREG32(DOUT_SCRATCH3);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	if (enable)
880*4882a593Smuzhiyun 		v |= 0x4;
881*4882a593Smuzhiyun 	else
882*4882a593Smuzhiyun 		v &= 0xFFFFFFFB;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	WREG32(DOUT_SCRATCH3, v);
885*4882a593Smuzhiyun #endif
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
sumo_enable_sclk_ds(struct radeon_device * rdev,bool enable)888*4882a593Smuzhiyun static void sumo_enable_sclk_ds(struct radeon_device *rdev, bool enable)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	if (enable) {
891*4882a593Smuzhiyun 		u32 deep_sleep_cntl = RREG32(DEEP_SLEEP_CNTL);
892*4882a593Smuzhiyun 		u32 deep_sleep_cntl2 = RREG32(DEEP_SLEEP_CNTL2);
893*4882a593Smuzhiyun 		u32 t = 1;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 		deep_sleep_cntl &= ~R_DIS;
896*4882a593Smuzhiyun 		deep_sleep_cntl &= ~HS_MASK;
897*4882a593Smuzhiyun 		deep_sleep_cntl |= HS(t > 4095 ? 4095 : t);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 		deep_sleep_cntl2 |= LB_UFP_EN;
900*4882a593Smuzhiyun 		deep_sleep_cntl2 &= INOUT_C_MASK;
901*4882a593Smuzhiyun 		deep_sleep_cntl2 |= INOUT_C(0xf);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 		WREG32(DEEP_SLEEP_CNTL2, deep_sleep_cntl2);
904*4882a593Smuzhiyun 		WREG32(DEEP_SLEEP_CNTL, deep_sleep_cntl);
905*4882a593Smuzhiyun 	} else
906*4882a593Smuzhiyun 		WREG32_P(DEEP_SLEEP_CNTL, 0, ~ENABLE_DS);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
sumo_program_bootup_at(struct radeon_device * rdev)909*4882a593Smuzhiyun static void sumo_program_bootup_at(struct radeon_device *rdev)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	WREG32_P(CG_AT_0, CG_R(0xffff), ~CG_R_MASK);
912*4882a593Smuzhiyun 	WREG32_P(CG_AT_0, CG_L(0), ~CG_L_MASK);
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
sumo_reset_am(struct radeon_device * rdev)915*4882a593Smuzhiyun static void sumo_reset_am(struct radeon_device *rdev)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	WREG32_P(SCLK_PWRMGT_CNTL, FIR_RESET, ~FIR_RESET);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
sumo_start_am(struct radeon_device * rdev)920*4882a593Smuzhiyun static void sumo_start_am(struct radeon_device *rdev)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_RESET);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
sumo_program_ttp(struct radeon_device * rdev)925*4882a593Smuzhiyun static void sumo_program_ttp(struct radeon_device *rdev)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
928*4882a593Smuzhiyun 	u32 p, u;
929*4882a593Smuzhiyun 	u32 cg_sclk_dpm_ctrl_5 = RREG32(CG_SCLK_DPM_CTRL_5);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	r600_calculate_u_and_p(1000,
932*4882a593Smuzhiyun 			       xclk, 16, &p, &u);
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_5 &= ~(TT_TP_MASK | TT_TU_MASK);
935*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_5 |= TT_TP(p) | TT_TU(u);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_5, cg_sclk_dpm_ctrl_5);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
sumo_program_ttt(struct radeon_device * rdev)940*4882a593Smuzhiyun static void sumo_program_ttt(struct radeon_device *rdev)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	u32 cg_sclk_dpm_ctrl_3 = RREG32(CG_SCLK_DPM_CTRL_3);
943*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_3 &= ~(GNB_TT_MASK | GNB_THERMTHRO_MASK);
946*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_3 |= GNB_TT(pi->thermal_auto_throttling + 49);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_3, cg_sclk_dpm_ctrl_3);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 
sumo_enable_voltage_scaling(struct radeon_device * rdev,bool enable)952*4882a593Smuzhiyun static void sumo_enable_voltage_scaling(struct radeon_device *rdev, bool enable)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	if (enable) {
955*4882a593Smuzhiyun 		WREG32_P(CG_DPM_VOLTAGE_CNTL, DPM_VOLTAGE_EN, ~DPM_VOLTAGE_EN);
956*4882a593Smuzhiyun 		WREG32_P(CG_CG_VOLTAGE_CNTL, 0, ~CG_VOLTAGE_EN);
957*4882a593Smuzhiyun 	} else {
958*4882a593Smuzhiyun 		WREG32_P(CG_CG_VOLTAGE_CNTL, CG_VOLTAGE_EN, ~CG_VOLTAGE_EN);
959*4882a593Smuzhiyun 		WREG32_P(CG_DPM_VOLTAGE_CNTL, 0, ~DPM_VOLTAGE_EN);
960*4882a593Smuzhiyun 	}
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
sumo_override_cnb_thermal_events(struct radeon_device * rdev)963*4882a593Smuzhiyun static void sumo_override_cnb_thermal_events(struct radeon_device *rdev)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	WREG32_P(CG_SCLK_DPM_CTRL_3, CNB_THERMTHRO_MASK_SCLK,
966*4882a593Smuzhiyun 		 ~CNB_THERMTHRO_MASK_SCLK);
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun 
sumo_program_dc_hto(struct radeon_device * rdev)969*4882a593Smuzhiyun static void sumo_program_dc_hto(struct radeon_device *rdev)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	u32 cg_sclk_dpm_ctrl_4 = RREG32(CG_SCLK_DPM_CTRL_4);
972*4882a593Smuzhiyun 	u32 p, u;
973*4882a593Smuzhiyun 	u32 xclk = radeon_get_xclk(rdev);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	r600_calculate_u_and_p(100000,
976*4882a593Smuzhiyun 			       xclk, 14, &p, &u);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_4 &= ~(DC_HDC_MASK | DC_HU_MASK);
979*4882a593Smuzhiyun 	cg_sclk_dpm_ctrl_4 |= DC_HDC(p) | DC_HU(u);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	WREG32(CG_SCLK_DPM_CTRL_4, cg_sclk_dpm_ctrl_4);
982*4882a593Smuzhiyun }
983*4882a593Smuzhiyun 
sumo_force_nbp_state(struct radeon_device * rdev,struct radeon_ps * rps)984*4882a593Smuzhiyun static void sumo_force_nbp_state(struct radeon_device *rdev,
985*4882a593Smuzhiyun 				 struct radeon_ps *rps)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
988*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	if (!pi->driver_nbps_policy_disable) {
991*4882a593Smuzhiyun 		if (new_ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
992*4882a593Smuzhiyun 			WREG32_P(CG_SCLK_DPM_CTRL_3, FORCE_NB_PSTATE_1, ~FORCE_NB_PSTATE_1);
993*4882a593Smuzhiyun 		else
994*4882a593Smuzhiyun 			WREG32_P(CG_SCLK_DPM_CTRL_3, 0, ~FORCE_NB_PSTATE_1);
995*4882a593Smuzhiyun 	}
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
sumo_get_sleep_divider_from_id(u32 id)998*4882a593Smuzhiyun u32 sumo_get_sleep_divider_from_id(u32 id)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	return 1 << id;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
sumo_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)1003*4882a593Smuzhiyun u32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
1004*4882a593Smuzhiyun 					 u32 sclk,
1005*4882a593Smuzhiyun 					 u32 min_sclk_in_sr)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1008*4882a593Smuzhiyun 	u32 i;
1009*4882a593Smuzhiyun 	u32 temp;
1010*4882a593Smuzhiyun 	u32 min = (min_sclk_in_sr > SUMO_MINIMUM_ENGINE_CLOCK) ?
1011*4882a593Smuzhiyun 		min_sclk_in_sr : SUMO_MINIMUM_ENGINE_CLOCK;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (sclk < min)
1014*4882a593Smuzhiyun 		return 0;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	if (!pi->enable_sclk_ds)
1017*4882a593Smuzhiyun 		return 0;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	for (i = SUMO_MAX_DEEPSLEEP_DIVIDER_ID;  ; i--) {
1020*4882a593Smuzhiyun 		temp = sclk / sumo_get_sleep_divider_from_id(i);
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 		if (temp >= min || i == 0)
1023*4882a593Smuzhiyun 			break;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 	return i;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
sumo_get_valid_engine_clock(struct radeon_device * rdev,u32 lower_limit)1028*4882a593Smuzhiyun static u32 sumo_get_valid_engine_clock(struct radeon_device *rdev,
1029*4882a593Smuzhiyun 				       u32 lower_limit)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1032*4882a593Smuzhiyun 	u32 i;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	for (i = 0; i < pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries; i++) {
1035*4882a593Smuzhiyun 		if (pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency >= lower_limit)
1036*4882a593Smuzhiyun 			return pi->sys_info.sclk_voltage_mapping_table.entries[i].sclk_frequency;
1037*4882a593Smuzhiyun 	}
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	return pi->sys_info.sclk_voltage_mapping_table.entries[pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1].sclk_frequency;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
sumo_patch_thermal_state(struct radeon_device * rdev,struct sumo_ps * ps,struct sumo_ps * current_ps)1042*4882a593Smuzhiyun static void sumo_patch_thermal_state(struct radeon_device *rdev,
1043*4882a593Smuzhiyun 				     struct sumo_ps *ps,
1044*4882a593Smuzhiyun 				     struct sumo_ps *current_ps)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1047*4882a593Smuzhiyun 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
1048*4882a593Smuzhiyun 	u32 current_vddc;
1049*4882a593Smuzhiyun 	u32 current_sclk;
1050*4882a593Smuzhiyun 	u32 current_index = 0;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	if (current_ps) {
1053*4882a593Smuzhiyun 		current_vddc = current_ps->levels[current_index].vddc_index;
1054*4882a593Smuzhiyun 		current_sclk = current_ps->levels[current_index].sclk;
1055*4882a593Smuzhiyun 	} else {
1056*4882a593Smuzhiyun 		current_vddc = pi->boot_pl.vddc_index;
1057*4882a593Smuzhiyun 		current_sclk = pi->boot_pl.sclk;
1058*4882a593Smuzhiyun 	}
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	ps->levels[0].vddc_index = current_vddc;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	if (ps->levels[0].sclk > current_sclk)
1063*4882a593Smuzhiyun 		ps->levels[0].sclk = current_sclk;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	ps->levels[0].ss_divider_index =
1066*4882a593Smuzhiyun 		sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, sclk_in_sr);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	ps->levels[0].ds_divider_index =
1069*4882a593Smuzhiyun 		sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[0].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (ps->levels[0].ds_divider_index > ps->levels[0].ss_divider_index + 1)
1072*4882a593Smuzhiyun 		ps->levels[0].ds_divider_index = ps->levels[0].ss_divider_index + 1;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	if (ps->levels[0].ss_divider_index == ps->levels[0].ds_divider_index) {
1075*4882a593Smuzhiyun 		if (ps->levels[0].ss_divider_index > 1)
1076*4882a593Smuzhiyun 			ps->levels[0].ss_divider_index = ps->levels[0].ss_divider_index - 1;
1077*4882a593Smuzhiyun 	}
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	if (ps->levels[0].ss_divider_index == 0)
1080*4882a593Smuzhiyun 		ps->levels[0].ds_divider_index = 0;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (ps->levels[0].ds_divider_index == 0)
1083*4882a593Smuzhiyun 		ps->levels[0].ss_divider_index = 0;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun 
sumo_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)1086*4882a593Smuzhiyun static void sumo_apply_state_adjust_rules(struct radeon_device *rdev,
1087*4882a593Smuzhiyun 					  struct radeon_ps *new_rps,
1088*4882a593Smuzhiyun 					  struct radeon_ps *old_rps)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(new_rps);
1091*4882a593Smuzhiyun 	struct sumo_ps *current_ps = sumo_get_ps(old_rps);
1092*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1093*4882a593Smuzhiyun 	u32 min_voltage = 0; /* ??? */
1094*4882a593Smuzhiyun 	u32 min_sclk = pi->sys_info.min_sclk; /* XXX check against disp reqs */
1095*4882a593Smuzhiyun 	u32 sclk_in_sr = pi->sys_info.min_sclk; /* ??? */
1096*4882a593Smuzhiyun 	u32 i;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1099*4882a593Smuzhiyun 		return sumo_patch_thermal_state(rdev, ps, current_ps);
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (pi->enable_boost) {
1102*4882a593Smuzhiyun 		if (new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE)
1103*4882a593Smuzhiyun 			ps->flags |= SUMO_POWERSTATE_FLAGS_BOOST_STATE;
1104*4882a593Smuzhiyun 	}
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) ||
1107*4882a593Smuzhiyun 	    (new_rps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) ||
1108*4882a593Smuzhiyun 	    (new_rps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE))
1109*4882a593Smuzhiyun 		ps->flags |= SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
1112*4882a593Smuzhiyun 		if (ps->levels[i].vddc_index < min_voltage)
1113*4882a593Smuzhiyun 			ps->levels[i].vddc_index = min_voltage;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 		if (ps->levels[i].sclk < min_sclk)
1116*4882a593Smuzhiyun 			ps->levels[i].sclk =
1117*4882a593Smuzhiyun 				sumo_get_valid_engine_clock(rdev, min_sclk);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 		ps->levels[i].ss_divider_index =
1120*4882a593Smuzhiyun 			sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, sclk_in_sr);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 		ps->levels[i].ds_divider_index =
1123*4882a593Smuzhiyun 			sumo_get_sleep_divider_id_from_clock(rdev, ps->levels[i].sclk, SUMO_MINIMUM_ENGINE_CLOCK);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 		if (ps->levels[i].ds_divider_index > ps->levels[i].ss_divider_index + 1)
1126*4882a593Smuzhiyun 			ps->levels[i].ds_divider_index = ps->levels[i].ss_divider_index + 1;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 		if (ps->levels[i].ss_divider_index == ps->levels[i].ds_divider_index) {
1129*4882a593Smuzhiyun 			if (ps->levels[i].ss_divider_index > 1)
1130*4882a593Smuzhiyun 				ps->levels[i].ss_divider_index = ps->levels[i].ss_divider_index - 1;
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		if (ps->levels[i].ss_divider_index == 0)
1134*4882a593Smuzhiyun 			ps->levels[i].ds_divider_index = 0;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 		if (ps->levels[i].ds_divider_index == 0)
1137*4882a593Smuzhiyun 			ps->levels[i].ss_divider_index = 0;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 		if (ps->flags & SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE)
1140*4882a593Smuzhiyun 			ps->levels[i].allow_gnb_slow = 1;
1141*4882a593Smuzhiyun 		else if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) ||
1142*4882a593Smuzhiyun 			 (new_rps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC))
1143*4882a593Smuzhiyun 			ps->levels[i].allow_gnb_slow = 0;
1144*4882a593Smuzhiyun 		else if (i == ps->num_levels - 1)
1145*4882a593Smuzhiyun 			ps->levels[i].allow_gnb_slow = 0;
1146*4882a593Smuzhiyun 		else
1147*4882a593Smuzhiyun 			ps->levels[i].allow_gnb_slow = 1;
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun 
sumo_cleanup_asic(struct radeon_device * rdev)1151*4882a593Smuzhiyun static void sumo_cleanup_asic(struct radeon_device *rdev)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	sumo_take_smu_control(rdev, false);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
sumo_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)1156*4882a593Smuzhiyun static int sumo_set_thermal_temperature_range(struct radeon_device *rdev,
1157*4882a593Smuzhiyun 					      int min_temp, int max_temp)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun 	int low_temp = 0 * 1000;
1160*4882a593Smuzhiyun 	int high_temp = 255 * 1000;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (low_temp < min_temp)
1163*4882a593Smuzhiyun 		low_temp = min_temp;
1164*4882a593Smuzhiyun 	if (high_temp > max_temp)
1165*4882a593Smuzhiyun 		high_temp = max_temp;
1166*4882a593Smuzhiyun 	if (high_temp < low_temp) {
1167*4882a593Smuzhiyun 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1168*4882a593Smuzhiyun 		return -EINVAL;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(49 + (high_temp / 1000)), ~DIG_THERM_INTH_MASK);
1172*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(49 + (low_temp / 1000)), ~DIG_THERM_INTL_MASK);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.min_temp = low_temp;
1175*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.max_temp = high_temp;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	return 0;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
sumo_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)1180*4882a593Smuzhiyun static void sumo_update_current_ps(struct radeon_device *rdev,
1181*4882a593Smuzhiyun 				   struct radeon_ps *rps)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
1184*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	pi->current_rps = *rps;
1187*4882a593Smuzhiyun 	pi->current_ps = *new_ps;
1188*4882a593Smuzhiyun 	pi->current_rps.ps_priv = &pi->current_ps;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
sumo_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)1191*4882a593Smuzhiyun static void sumo_update_requested_ps(struct radeon_device *rdev,
1192*4882a593Smuzhiyun 				     struct radeon_ps *rps)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct sumo_ps *new_ps = sumo_get_ps(rps);
1195*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	pi->requested_rps = *rps;
1198*4882a593Smuzhiyun 	pi->requested_ps = *new_ps;
1199*4882a593Smuzhiyun 	pi->requested_rps.ps_priv = &pi->requested_ps;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
sumo_dpm_enable(struct radeon_device * rdev)1202*4882a593Smuzhiyun int sumo_dpm_enable(struct radeon_device *rdev)
1203*4882a593Smuzhiyun {
1204*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	if (sumo_dpm_enabled(rdev))
1207*4882a593Smuzhiyun 		return -EINVAL;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	sumo_program_bootup_state(rdev);
1210*4882a593Smuzhiyun 	sumo_init_bsp(rdev);
1211*4882a593Smuzhiyun 	sumo_reset_am(rdev);
1212*4882a593Smuzhiyun 	sumo_program_tp(rdev);
1213*4882a593Smuzhiyun 	sumo_program_bootup_at(rdev);
1214*4882a593Smuzhiyun 	sumo_start_am(rdev);
1215*4882a593Smuzhiyun 	if (pi->enable_auto_thermal_throttling) {
1216*4882a593Smuzhiyun 		sumo_program_ttp(rdev);
1217*4882a593Smuzhiyun 		sumo_program_ttt(rdev);
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 	sumo_program_dc_hto(rdev);
1220*4882a593Smuzhiyun 	sumo_program_power_level_enter_state(rdev);
1221*4882a593Smuzhiyun 	sumo_enable_voltage_scaling(rdev, true);
1222*4882a593Smuzhiyun 	sumo_program_sstp(rdev);
1223*4882a593Smuzhiyun 	sumo_program_vc(rdev, SUMO_VRC_DFLT);
1224*4882a593Smuzhiyun 	sumo_override_cnb_thermal_events(rdev);
1225*4882a593Smuzhiyun 	sumo_start_dpm(rdev);
1226*4882a593Smuzhiyun 	sumo_wait_for_level_0(rdev);
1227*4882a593Smuzhiyun 	if (pi->enable_sclk_ds)
1228*4882a593Smuzhiyun 		sumo_enable_sclk_ds(rdev, true);
1229*4882a593Smuzhiyun 	if (pi->enable_boost)
1230*4882a593Smuzhiyun 		sumo_enable_boost_timer(rdev);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun 
sumo_dpm_late_enable(struct radeon_device * rdev)1237*4882a593Smuzhiyun int sumo_dpm_late_enable(struct radeon_device *rdev)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	int ret;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	ret = sumo_enable_clock_power_gating(rdev);
1242*4882a593Smuzhiyun 	if (ret)
1243*4882a593Smuzhiyun 		return ret;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1246*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1247*4882a593Smuzhiyun 		ret = sumo_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1248*4882a593Smuzhiyun 		if (ret)
1249*4882a593Smuzhiyun 			return ret;
1250*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = true;
1251*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	return 0;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun 
sumo_dpm_disable(struct radeon_device * rdev)1257*4882a593Smuzhiyun void sumo_dpm_disable(struct radeon_device *rdev)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	if (!sumo_dpm_enabled(rdev))
1262*4882a593Smuzhiyun 		return;
1263*4882a593Smuzhiyun 	sumo_disable_clock_power_gating(rdev);
1264*4882a593Smuzhiyun 	if (pi->enable_sclk_ds)
1265*4882a593Smuzhiyun 		sumo_enable_sclk_ds(rdev, false);
1266*4882a593Smuzhiyun 	sumo_clear_vc(rdev);
1267*4882a593Smuzhiyun 	sumo_wait_for_level_0(rdev);
1268*4882a593Smuzhiyun 	sumo_stop_dpm(rdev);
1269*4882a593Smuzhiyun 	sumo_enable_voltage_scaling(rdev, false);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1272*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1273*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = false;
1274*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	sumo_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
sumo_dpm_pre_set_power_state(struct radeon_device * rdev)1280*4882a593Smuzhiyun int sumo_dpm_pre_set_power_state(struct radeon_device *rdev)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1283*4882a593Smuzhiyun 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
1284*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &requested_ps;
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	sumo_update_requested_ps(rdev, new_ps);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (pi->enable_dynamic_patch_ps)
1289*4882a593Smuzhiyun 		sumo_apply_state_adjust_rules(rdev,
1290*4882a593Smuzhiyun 					      &pi->requested_rps,
1291*4882a593Smuzhiyun 					      &pi->current_rps);
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	return 0;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
sumo_dpm_set_power_state(struct radeon_device * rdev)1296*4882a593Smuzhiyun int sumo_dpm_set_power_state(struct radeon_device *rdev)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1299*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1300*4882a593Smuzhiyun 	struct radeon_ps *old_ps = &pi->current_rps;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	if (pi->enable_dpm)
1303*4882a593Smuzhiyun 		sumo_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
1304*4882a593Smuzhiyun 	if (pi->enable_boost) {
1305*4882a593Smuzhiyun 		sumo_enable_boost(rdev, new_ps, false);
1306*4882a593Smuzhiyun 		sumo_patch_boost_state(rdev, new_ps);
1307*4882a593Smuzhiyun 	}
1308*4882a593Smuzhiyun 	if (pi->enable_dpm) {
1309*4882a593Smuzhiyun 		sumo_pre_notify_alt_vddnb_change(rdev, new_ps, old_ps);
1310*4882a593Smuzhiyun 		sumo_enable_power_level_0(rdev);
1311*4882a593Smuzhiyun 		sumo_set_forced_level_0(rdev);
1312*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1313*4882a593Smuzhiyun 		sumo_wait_for_level_0(rdev);
1314*4882a593Smuzhiyun 		sumo_program_power_levels_0_to_n(rdev, new_ps, old_ps);
1315*4882a593Smuzhiyun 		sumo_program_wl(rdev, new_ps);
1316*4882a593Smuzhiyun 		sumo_program_bsp(rdev, new_ps);
1317*4882a593Smuzhiyun 		sumo_program_at(rdev, new_ps);
1318*4882a593Smuzhiyun 		sumo_force_nbp_state(rdev, new_ps);
1319*4882a593Smuzhiyun 		sumo_set_forced_mode_disabled(rdev);
1320*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1321*4882a593Smuzhiyun 		sumo_set_forced_mode_disabled(rdev);
1322*4882a593Smuzhiyun 		sumo_post_notify_alt_vddnb_change(rdev, new_ps, old_ps);
1323*4882a593Smuzhiyun 	}
1324*4882a593Smuzhiyun 	if (pi->enable_boost)
1325*4882a593Smuzhiyun 		sumo_enable_boost(rdev, new_ps, true);
1326*4882a593Smuzhiyun 	if (pi->enable_dpm)
1327*4882a593Smuzhiyun 		sumo_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
sumo_dpm_post_set_power_state(struct radeon_device * rdev)1332*4882a593Smuzhiyun void sumo_dpm_post_set_power_state(struct radeon_device *rdev)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1335*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	sumo_update_current_ps(rdev, new_ps);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun #if 0
1341*4882a593Smuzhiyun void sumo_dpm_reset_asic(struct radeon_device *rdev)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	sumo_program_bootup_state(rdev);
1344*4882a593Smuzhiyun 	sumo_enable_power_level_0(rdev);
1345*4882a593Smuzhiyun 	sumo_set_forced_level_0(rdev);
1346*4882a593Smuzhiyun 	sumo_set_forced_mode_enabled(rdev);
1347*4882a593Smuzhiyun 	sumo_wait_for_level_0(rdev);
1348*4882a593Smuzhiyun 	sumo_set_forced_mode_disabled(rdev);
1349*4882a593Smuzhiyun 	sumo_set_forced_mode_enabled(rdev);
1350*4882a593Smuzhiyun 	sumo_set_forced_mode_disabled(rdev);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun #endif
1353*4882a593Smuzhiyun 
sumo_dpm_setup_asic(struct radeon_device * rdev)1354*4882a593Smuzhiyun void sumo_dpm_setup_asic(struct radeon_device *rdev)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	sumo_initialize_m3_arb(rdev);
1359*4882a593Smuzhiyun 	pi->fw_version = sumo_get_running_fw_version(rdev);
1360*4882a593Smuzhiyun 	DRM_INFO("Found smc ucode version: 0x%08x\n", pi->fw_version);
1361*4882a593Smuzhiyun 	sumo_program_acpi_power_level(rdev);
1362*4882a593Smuzhiyun 	sumo_enable_acpi_pm(rdev);
1363*4882a593Smuzhiyun 	sumo_take_smu_control(rdev, true);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun 
sumo_dpm_display_configuration_changed(struct radeon_device * rdev)1366*4882a593Smuzhiyun void sumo_dpm_display_configuration_changed(struct radeon_device *rdev)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun union power_info {
1372*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO info;
1373*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
1374*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
1375*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
1376*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1377*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
1378*4882a593Smuzhiyun };
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun union pplib_clock_info {
1381*4882a593Smuzhiyun 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1382*4882a593Smuzhiyun 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1383*4882a593Smuzhiyun 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
1384*4882a593Smuzhiyun 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun union pplib_power_state {
1388*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE v1;
1389*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE_V2 v2;
1390*4882a593Smuzhiyun };
1391*4882a593Smuzhiyun 
sumo_patch_boot_state(struct radeon_device * rdev,struct sumo_ps * ps)1392*4882a593Smuzhiyun static void sumo_patch_boot_state(struct radeon_device *rdev,
1393*4882a593Smuzhiyun 				  struct sumo_ps *ps)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	ps->num_levels = 1;
1398*4882a593Smuzhiyun 	ps->flags = 0;
1399*4882a593Smuzhiyun 	ps->levels[0] = pi->boot_pl;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun 
sumo_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)1402*4882a593Smuzhiyun static void sumo_parse_pplib_non_clock_info(struct radeon_device *rdev,
1403*4882a593Smuzhiyun 					    struct radeon_ps *rps,
1404*4882a593Smuzhiyun 					    struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
1405*4882a593Smuzhiyun 					    u8 table_rev)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
1410*4882a593Smuzhiyun 	rps->class = le16_to_cpu(non_clock_info->usClassification);
1411*4882a593Smuzhiyun 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
1414*4882a593Smuzhiyun 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
1415*4882a593Smuzhiyun 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
1416*4882a593Smuzhiyun 	} else {
1417*4882a593Smuzhiyun 		rps->vclk = 0;
1418*4882a593Smuzhiyun 		rps->dclk = 0;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
1422*4882a593Smuzhiyun 		rdev->pm.dpm.boot_ps = rps;
1423*4882a593Smuzhiyun 		sumo_patch_boot_state(rdev, ps);
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
1426*4882a593Smuzhiyun 		rdev->pm.dpm.uvd_ps = rps;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun 
sumo_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)1429*4882a593Smuzhiyun static void sumo_parse_pplib_clock_info(struct radeon_device *rdev,
1430*4882a593Smuzhiyun 					struct radeon_ps *rps, int index,
1431*4882a593Smuzhiyun 					union pplib_clock_info *clock_info)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1434*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1435*4882a593Smuzhiyun 	struct sumo_pl *pl = &ps->levels[index];
1436*4882a593Smuzhiyun 	u32 sclk;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
1439*4882a593Smuzhiyun 	sclk |= clock_info->sumo.ucEngineClockHigh << 16;
1440*4882a593Smuzhiyun 	pl->sclk = sclk;
1441*4882a593Smuzhiyun 	pl->vddc_index = clock_info->sumo.vddcIndex;
1442*4882a593Smuzhiyun 	pl->sclk_dpm_tdp_limit = clock_info->sumo.tdpLimit;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	ps->num_levels = index + 1;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	if (pi->enable_sclk_ds) {
1447*4882a593Smuzhiyun 		pl->ds_divider_index = 5;
1448*4882a593Smuzhiyun 		pl->ss_divider_index = 4;
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun 
sumo_parse_power_table(struct radeon_device * rdev)1452*4882a593Smuzhiyun static int sumo_parse_power_table(struct radeon_device *rdev)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
1455*4882a593Smuzhiyun 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
1456*4882a593Smuzhiyun 	union pplib_power_state *power_state;
1457*4882a593Smuzhiyun 	int i, j, k, non_clock_array_index, clock_array_index;
1458*4882a593Smuzhiyun 	union pplib_clock_info *clock_info;
1459*4882a593Smuzhiyun 	struct _StateArray *state_array;
1460*4882a593Smuzhiyun 	struct _ClockInfoArray *clock_info_array;
1461*4882a593Smuzhiyun 	struct _NonClockInfoArray *non_clock_info_array;
1462*4882a593Smuzhiyun 	union power_info *power_info;
1463*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
1464*4882a593Smuzhiyun 	u16 data_offset;
1465*4882a593Smuzhiyun 	u8 frev, crev;
1466*4882a593Smuzhiyun 	u8 *power_state_offset;
1467*4882a593Smuzhiyun 	struct sumo_ps *ps;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
1470*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
1471*4882a593Smuzhiyun 		return -EINVAL;
1472*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	state_array = (struct _StateArray *)
1475*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1476*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
1477*4882a593Smuzhiyun 	clock_info_array = (struct _ClockInfoArray *)
1478*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1479*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
1480*4882a593Smuzhiyun 	non_clock_info_array = (struct _NonClockInfoArray *)
1481*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
1482*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
1485*4882a593Smuzhiyun 				  sizeof(struct radeon_ps),
1486*4882a593Smuzhiyun 				  GFP_KERNEL);
1487*4882a593Smuzhiyun 	if (!rdev->pm.dpm.ps)
1488*4882a593Smuzhiyun 		return -ENOMEM;
1489*4882a593Smuzhiyun 	power_state_offset = (u8 *)state_array->states;
1490*4882a593Smuzhiyun 	for (i = 0; i < state_array->ucNumEntries; i++) {
1491*4882a593Smuzhiyun 		u8 *idx;
1492*4882a593Smuzhiyun 		power_state = (union pplib_power_state *)power_state_offset;
1493*4882a593Smuzhiyun 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
1494*4882a593Smuzhiyun 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
1495*4882a593Smuzhiyun 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
1496*4882a593Smuzhiyun 		if (!rdev->pm.power_state[i].clock_info)
1497*4882a593Smuzhiyun 			return -EINVAL;
1498*4882a593Smuzhiyun 		ps = kzalloc(sizeof(struct sumo_ps), GFP_KERNEL);
1499*4882a593Smuzhiyun 		if (ps == NULL) {
1500*4882a593Smuzhiyun 			kfree(rdev->pm.dpm.ps);
1501*4882a593Smuzhiyun 			return -ENOMEM;
1502*4882a593Smuzhiyun 		}
1503*4882a593Smuzhiyun 		rdev->pm.dpm.ps[i].ps_priv = ps;
1504*4882a593Smuzhiyun 		k = 0;
1505*4882a593Smuzhiyun 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
1506*4882a593Smuzhiyun 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
1507*4882a593Smuzhiyun 			clock_array_index = idx[j];
1508*4882a593Smuzhiyun 			if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
1509*4882a593Smuzhiyun 				break;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 			clock_info = (union pplib_clock_info *)
1512*4882a593Smuzhiyun 				((u8 *)&clock_info_array->clockInfo[0] +
1513*4882a593Smuzhiyun 				 (clock_array_index * clock_info_array->ucEntrySize));
1514*4882a593Smuzhiyun 			sumo_parse_pplib_clock_info(rdev,
1515*4882a593Smuzhiyun 						    &rdev->pm.dpm.ps[i], k,
1516*4882a593Smuzhiyun 						    clock_info);
1517*4882a593Smuzhiyun 			k++;
1518*4882a593Smuzhiyun 		}
1519*4882a593Smuzhiyun 		sumo_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
1520*4882a593Smuzhiyun 						non_clock_info,
1521*4882a593Smuzhiyun 						non_clock_info_array->ucEntrySize);
1522*4882a593Smuzhiyun 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
1525*4882a593Smuzhiyun 	return 0;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
sumo_convert_vid2_to_vid7(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_2bit)1528*4882a593Smuzhiyun u32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev,
1529*4882a593Smuzhiyun 			      struct sumo_vid_mapping_table *vid_mapping_table,
1530*4882a593Smuzhiyun 			      u32 vid_2bit)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun 	u32 i;
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	for (i = 0; i < vid_mapping_table->num_entries; i++) {
1535*4882a593Smuzhiyun 		if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
1536*4882a593Smuzhiyun 			return vid_mapping_table->entries[i].vid_7bit;
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun #if 0
1543*4882a593Smuzhiyun u32 sumo_convert_vid7_to_vid2(struct radeon_device *rdev,
1544*4882a593Smuzhiyun 			      struct sumo_vid_mapping_table *vid_mapping_table,
1545*4882a593Smuzhiyun 			      u32 vid_7bit)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun 	u32 i;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	for (i = 0; i < vid_mapping_table->num_entries; i++) {
1550*4882a593Smuzhiyun 		if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
1551*4882a593Smuzhiyun 			return vid_mapping_table->entries[i].vid_2bit;
1552*4882a593Smuzhiyun 	}
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun #endif
1557*4882a593Smuzhiyun 
sumo_convert_voltage_index_to_value(struct radeon_device * rdev,u32 vid_2bit)1558*4882a593Smuzhiyun static u16 sumo_convert_voltage_index_to_value(struct radeon_device *rdev,
1559*4882a593Smuzhiyun 					       u32 vid_2bit)
1560*4882a593Smuzhiyun {
1561*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1562*4882a593Smuzhiyun 	u32 vid_7bit = sumo_convert_vid2_to_vid7(rdev, &pi->sys_info.vid_mapping_table, vid_2bit);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	if (vid_7bit > 0x7C)
1565*4882a593Smuzhiyun 		return 0;
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	return (15500 - vid_7bit * 125 + 5) / 10;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
sumo_construct_display_voltage_mapping_table(struct radeon_device * rdev,struct sumo_disp_clock_voltage_mapping_table * disp_clk_voltage_mapping_table,ATOM_CLK_VOLT_CAPABILITY * table)1570*4882a593Smuzhiyun static void sumo_construct_display_voltage_mapping_table(struct radeon_device *rdev,
1571*4882a593Smuzhiyun 							 struct sumo_disp_clock_voltage_mapping_table *disp_clk_voltage_mapping_table,
1572*4882a593Smuzhiyun 							 ATOM_CLK_VOLT_CAPABILITY *table)
1573*4882a593Smuzhiyun {
1574*4882a593Smuzhiyun 	u32 i;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
1577*4882a593Smuzhiyun 		if (table[i].ulMaximumSupportedCLK == 0)
1578*4882a593Smuzhiyun 			break;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 		disp_clk_voltage_mapping_table->display_clock_frequency[i] =
1581*4882a593Smuzhiyun 			table[i].ulMaximumSupportedCLK;
1582*4882a593Smuzhiyun 	}
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	disp_clk_voltage_mapping_table->num_max_voltage_levels = i;
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	if (disp_clk_voltage_mapping_table->num_max_voltage_levels == 0) {
1587*4882a593Smuzhiyun 		disp_clk_voltage_mapping_table->display_clock_frequency[0] = 80000;
1588*4882a593Smuzhiyun 		disp_clk_voltage_mapping_table->num_max_voltage_levels = 1;
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
sumo_construct_sclk_voltage_mapping_table(struct radeon_device * rdev,struct sumo_sclk_voltage_mapping_table * sclk_voltage_mapping_table,ATOM_AVAILABLE_SCLK_LIST * table)1592*4882a593Smuzhiyun void sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
1593*4882a593Smuzhiyun 					       struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table,
1594*4882a593Smuzhiyun 					       ATOM_AVAILABLE_SCLK_LIST *table)
1595*4882a593Smuzhiyun {
1596*4882a593Smuzhiyun 	u32 i;
1597*4882a593Smuzhiyun 	u32 n = 0;
1598*4882a593Smuzhiyun 	u32 prev_sclk = 0;
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
1601*4882a593Smuzhiyun 		if (table[i].ulSupportedSCLK > prev_sclk) {
1602*4882a593Smuzhiyun 			sclk_voltage_mapping_table->entries[n].sclk_frequency =
1603*4882a593Smuzhiyun 				table[i].ulSupportedSCLK;
1604*4882a593Smuzhiyun 			sclk_voltage_mapping_table->entries[n].vid_2bit =
1605*4882a593Smuzhiyun 				table[i].usVoltageIndex;
1606*4882a593Smuzhiyun 			prev_sclk = table[i].ulSupportedSCLK;
1607*4882a593Smuzhiyun 			n++;
1608*4882a593Smuzhiyun 		}
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	sclk_voltage_mapping_table->num_max_dpm_entries = n;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun 
sumo_construct_vid_mapping_table(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,ATOM_AVAILABLE_SCLK_LIST * table)1614*4882a593Smuzhiyun void sumo_construct_vid_mapping_table(struct radeon_device *rdev,
1615*4882a593Smuzhiyun 				      struct sumo_vid_mapping_table *vid_mapping_table,
1616*4882a593Smuzhiyun 				      ATOM_AVAILABLE_SCLK_LIST *table)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	u32 i, j;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++) {
1621*4882a593Smuzhiyun 		if (table[i].ulSupportedSCLK != 0) {
1622*4882a593Smuzhiyun 			vid_mapping_table->entries[table[i].usVoltageIndex].vid_7bit =
1623*4882a593Smuzhiyun 				table[i].usVoltageID;
1624*4882a593Smuzhiyun 			vid_mapping_table->entries[table[i].usVoltageIndex].vid_2bit =
1625*4882a593Smuzhiyun 				table[i].usVoltageIndex;
1626*4882a593Smuzhiyun 		}
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_NUMBER_VOLTAGES; i++) {
1630*4882a593Smuzhiyun 		if (vid_mapping_table->entries[i].vid_7bit == 0) {
1631*4882a593Smuzhiyun 			for (j = i + 1; j < SUMO_MAX_NUMBER_VOLTAGES; j++) {
1632*4882a593Smuzhiyun 				if (vid_mapping_table->entries[j].vid_7bit != 0) {
1633*4882a593Smuzhiyun 					vid_mapping_table->entries[i] =
1634*4882a593Smuzhiyun 						vid_mapping_table->entries[j];
1635*4882a593Smuzhiyun 					vid_mapping_table->entries[j].vid_7bit = 0;
1636*4882a593Smuzhiyun 					break;
1637*4882a593Smuzhiyun 				}
1638*4882a593Smuzhiyun 			}
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 			if (j == SUMO_MAX_NUMBER_VOLTAGES)
1641*4882a593Smuzhiyun 				break;
1642*4882a593Smuzhiyun 		}
1643*4882a593Smuzhiyun 	}
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	vid_mapping_table->num_entries = i;
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun union igp_info {
1649*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1650*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
1651*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
1652*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1653*4882a593Smuzhiyun };
1654*4882a593Smuzhiyun 
sumo_parse_sys_info_table(struct radeon_device * rdev)1655*4882a593Smuzhiyun static int sumo_parse_sys_info_table(struct radeon_device *rdev)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1658*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
1659*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1660*4882a593Smuzhiyun 	union igp_info *igp_info;
1661*4882a593Smuzhiyun 	u8 frev, crev;
1662*4882a593Smuzhiyun 	u16 data_offset;
1663*4882a593Smuzhiyun 	int i;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1666*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
1667*4882a593Smuzhiyun 		igp_info = (union igp_info *)(mode_info->atom_context->bios +
1668*4882a593Smuzhiyun 					      data_offset);
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 		if (crev != 6) {
1671*4882a593Smuzhiyun 			DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1672*4882a593Smuzhiyun 			return -EINVAL;
1673*4882a593Smuzhiyun 		}
1674*4882a593Smuzhiyun 		pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_6.ulBootUpEngineClock);
1675*4882a593Smuzhiyun 		pi->sys_info.min_sclk = le32_to_cpu(igp_info->info_6.ulMinEngineClock);
1676*4882a593Smuzhiyun 		pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_6.ulBootUpUMAClock);
1677*4882a593Smuzhiyun 		pi->sys_info.bootup_nb_voltage_index =
1678*4882a593Smuzhiyun 			le16_to_cpu(igp_info->info_6.usBootUpNBVoltage);
1679*4882a593Smuzhiyun 		if (igp_info->info_6.ucHtcTmpLmt == 0)
1680*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = 203;
1681*4882a593Smuzhiyun 		else
1682*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = igp_info->info_6.ucHtcTmpLmt;
1683*4882a593Smuzhiyun 		if (igp_info->info_6.ucHtcHystLmt == 0)
1684*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = 5;
1685*4882a593Smuzhiyun 		else
1686*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = igp_info->info_6.ucHtcHystLmt;
1687*4882a593Smuzhiyun 		if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
1688*4882a593Smuzhiyun 			DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
1689*4882a593Smuzhiyun 		}
1690*4882a593Smuzhiyun 		for (i = 0; i < NUMBER_OF_M3ARB_PARAM_SETS; i++) {
1691*4882a593Smuzhiyun 			pi->sys_info.csr_m3_arb_cntl_default[i] =
1692*4882a593Smuzhiyun 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_DEFAULT[i]);
1693*4882a593Smuzhiyun 			pi->sys_info.csr_m3_arb_cntl_uvd[i] =
1694*4882a593Smuzhiyun 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_UVD[i]);
1695*4882a593Smuzhiyun 			pi->sys_info.csr_m3_arb_cntl_fs3d[i] =
1696*4882a593Smuzhiyun 				le32_to_cpu(igp_info->info_6.ulCSR_M3_ARB_CNTL_FS3D[i]);
1697*4882a593Smuzhiyun 		}
1698*4882a593Smuzhiyun 		pi->sys_info.sclk_dpm_boost_margin =
1699*4882a593Smuzhiyun 			le32_to_cpu(igp_info->info_6.SclkDpmBoostMargin);
1700*4882a593Smuzhiyun 		pi->sys_info.sclk_dpm_throttle_margin =
1701*4882a593Smuzhiyun 			le32_to_cpu(igp_info->info_6.SclkDpmThrottleMargin);
1702*4882a593Smuzhiyun 		pi->sys_info.sclk_dpm_tdp_limit_pg =
1703*4882a593Smuzhiyun 			le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitPG);
1704*4882a593Smuzhiyun 		pi->sys_info.gnb_tdp_limit = le16_to_cpu(igp_info->info_6.GnbTdpLimit);
1705*4882a593Smuzhiyun 		pi->sys_info.sclk_dpm_tdp_limit_boost =
1706*4882a593Smuzhiyun 			le16_to_cpu(igp_info->info_6.SclkDpmTdpLimitBoost);
1707*4882a593Smuzhiyun 		pi->sys_info.boost_sclk = le32_to_cpu(igp_info->info_6.ulBoostEngineCLock);
1708*4882a593Smuzhiyun 		pi->sys_info.boost_vid_2bit = igp_info->info_6.ulBoostVid_2bit;
1709*4882a593Smuzhiyun 		if (igp_info->info_6.EnableBoost)
1710*4882a593Smuzhiyun 			pi->sys_info.enable_boost = true;
1711*4882a593Smuzhiyun 		else
1712*4882a593Smuzhiyun 			pi->sys_info.enable_boost = false;
1713*4882a593Smuzhiyun 		sumo_construct_display_voltage_mapping_table(rdev,
1714*4882a593Smuzhiyun 							     &pi->sys_info.disp_clk_voltage_mapping_table,
1715*4882a593Smuzhiyun 							     igp_info->info_6.sDISPCLK_Voltage);
1716*4882a593Smuzhiyun 		sumo_construct_sclk_voltage_mapping_table(rdev,
1717*4882a593Smuzhiyun 							  &pi->sys_info.sclk_voltage_mapping_table,
1718*4882a593Smuzhiyun 							  igp_info->info_6.sAvail_SCLK);
1719*4882a593Smuzhiyun 		sumo_construct_vid_mapping_table(rdev, &pi->sys_info.vid_mapping_table,
1720*4882a593Smuzhiyun 						 igp_info->info_6.sAvail_SCLK);
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	}
1723*4882a593Smuzhiyun 	return 0;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun 
sumo_construct_boot_and_acpi_state(struct radeon_device * rdev)1726*4882a593Smuzhiyun static void sumo_construct_boot_and_acpi_state(struct radeon_device *rdev)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
1731*4882a593Smuzhiyun 	pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
1732*4882a593Smuzhiyun 	pi->boot_pl.ds_divider_index = 0;
1733*4882a593Smuzhiyun 	pi->boot_pl.ss_divider_index = 0;
1734*4882a593Smuzhiyun 	pi->boot_pl.allow_gnb_slow = 1;
1735*4882a593Smuzhiyun 	pi->acpi_pl = pi->boot_pl;
1736*4882a593Smuzhiyun 	pi->current_ps.num_levels = 1;
1737*4882a593Smuzhiyun 	pi->current_ps.levels[0] = pi->boot_pl;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun 
sumo_dpm_init(struct radeon_device * rdev)1740*4882a593Smuzhiyun int sumo_dpm_init(struct radeon_device *rdev)
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	struct sumo_power_info *pi;
1743*4882a593Smuzhiyun 	u32 hw_rev = (RREG32(HW_REV) & ATI_REV_ID_MASK) >> ATI_REV_ID_SHIFT;
1744*4882a593Smuzhiyun 	int ret;
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	pi = kzalloc(sizeof(struct sumo_power_info), GFP_KERNEL);
1747*4882a593Smuzhiyun 	if (pi == NULL)
1748*4882a593Smuzhiyun 		return -ENOMEM;
1749*4882a593Smuzhiyun 	rdev->pm.dpm.priv = pi;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	pi->driver_nbps_policy_disable = false;
1752*4882a593Smuzhiyun 	if ((rdev->family == CHIP_PALM) && (hw_rev < 3))
1753*4882a593Smuzhiyun 		pi->disable_gfx_power_gating_in_uvd = true;
1754*4882a593Smuzhiyun 	else
1755*4882a593Smuzhiyun 		pi->disable_gfx_power_gating_in_uvd = false;
1756*4882a593Smuzhiyun 	pi->enable_alt_vddnb = true;
1757*4882a593Smuzhiyun 	pi->enable_sclk_ds = true;
1758*4882a593Smuzhiyun 	pi->enable_dynamic_m3_arbiter = false;
1759*4882a593Smuzhiyun 	pi->enable_dynamic_patch_ps = true;
1760*4882a593Smuzhiyun 	/* Some PALM chips don't seem to properly ungate gfx when UVD is in use;
1761*4882a593Smuzhiyun 	 * for now just disable gfx PG.
1762*4882a593Smuzhiyun 	 */
1763*4882a593Smuzhiyun 	if (rdev->family == CHIP_PALM)
1764*4882a593Smuzhiyun 		pi->enable_gfx_power_gating = false;
1765*4882a593Smuzhiyun 	else
1766*4882a593Smuzhiyun 		pi->enable_gfx_power_gating = true;
1767*4882a593Smuzhiyun 	pi->enable_gfx_clock_gating = true;
1768*4882a593Smuzhiyun 	pi->enable_mg_clock_gating = true;
1769*4882a593Smuzhiyun 	pi->enable_auto_thermal_throttling = true;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	ret = sumo_parse_sys_info_table(rdev);
1772*4882a593Smuzhiyun 	if (ret)
1773*4882a593Smuzhiyun 		return ret;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	sumo_construct_boot_and_acpi_state(rdev);
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
1778*4882a593Smuzhiyun 	if (ret)
1779*4882a593Smuzhiyun 		return ret;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	ret = sumo_parse_power_table(rdev);
1782*4882a593Smuzhiyun 	if (ret)
1783*4882a593Smuzhiyun 		return ret;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	pi->pasi = CYPRESS_HASI_DFLT;
1786*4882a593Smuzhiyun 	pi->asi = RV770_ASI_DFLT;
1787*4882a593Smuzhiyun 	pi->thermal_auto_throttling = pi->sys_info.htc_tmp_lmt;
1788*4882a593Smuzhiyun 	pi->enable_boost = pi->sys_info.enable_boost;
1789*4882a593Smuzhiyun 	pi->enable_dpm = true;
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	return 0;
1792*4882a593Smuzhiyun }
1793*4882a593Smuzhiyun 
sumo_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)1794*4882a593Smuzhiyun void sumo_dpm_print_power_state(struct radeon_device *rdev,
1795*4882a593Smuzhiyun 				struct radeon_ps *rps)
1796*4882a593Smuzhiyun {
1797*4882a593Smuzhiyun 	int i;
1798*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	r600_dpm_print_class_info(rps->class, rps->class2);
1801*4882a593Smuzhiyun 	r600_dpm_print_cap_info(rps->caps);
1802*4882a593Smuzhiyun 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
1803*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
1804*4882a593Smuzhiyun 		struct sumo_pl *pl = &ps->levels[i];
1805*4882a593Smuzhiyun 		printk("\t\tpower level %d    sclk: %u vddc: %u\n",
1806*4882a593Smuzhiyun 		       i, pl->sclk,
1807*4882a593Smuzhiyun 		       sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
1808*4882a593Smuzhiyun 	}
1809*4882a593Smuzhiyun 	r600_dpm_print_ps_status(rdev, rps);
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun 
sumo_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)1812*4882a593Smuzhiyun void sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
1813*4882a593Smuzhiyun 						      struct seq_file *m)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1816*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
1817*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1818*4882a593Smuzhiyun 	struct sumo_pl *pl;
1819*4882a593Smuzhiyun 	u32 current_index =
1820*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) >>
1821*4882a593Smuzhiyun 		CURR_INDEX_SHIFT;
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	if (current_index == BOOST_DPM_LEVEL) {
1824*4882a593Smuzhiyun 		pl = &pi->boost_pl;
1825*4882a593Smuzhiyun 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
1826*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
1827*4882a593Smuzhiyun 			   current_index, pl->sclk,
1828*4882a593Smuzhiyun 			   sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
1829*4882a593Smuzhiyun 	} else if (current_index >= ps->num_levels) {
1830*4882a593Smuzhiyun 		seq_printf(m, "invalid dpm profile %d\n", current_index);
1831*4882a593Smuzhiyun 	} else {
1832*4882a593Smuzhiyun 		pl = &ps->levels[current_index];
1833*4882a593Smuzhiyun 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
1834*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
1835*4882a593Smuzhiyun 			   current_index, pl->sclk,
1836*4882a593Smuzhiyun 			   sumo_convert_voltage_index_to_value(rdev, pl->vddc_index));
1837*4882a593Smuzhiyun 	}
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun 
sumo_dpm_get_current_sclk(struct radeon_device * rdev)1840*4882a593Smuzhiyun u32 sumo_dpm_get_current_sclk(struct radeon_device *rdev)
1841*4882a593Smuzhiyun {
1842*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1843*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
1844*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1845*4882a593Smuzhiyun 	struct sumo_pl *pl;
1846*4882a593Smuzhiyun 	u32 current_index =
1847*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_INDEX_MASK) >>
1848*4882a593Smuzhiyun 		CURR_INDEX_SHIFT;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	if (current_index == BOOST_DPM_LEVEL) {
1851*4882a593Smuzhiyun 		pl = &pi->boost_pl;
1852*4882a593Smuzhiyun 		return pl->sclk;
1853*4882a593Smuzhiyun 	} else if (current_index >= ps->num_levels) {
1854*4882a593Smuzhiyun 		return 0;
1855*4882a593Smuzhiyun 	} else {
1856*4882a593Smuzhiyun 		pl = &ps->levels[current_index];
1857*4882a593Smuzhiyun 		return pl->sclk;
1858*4882a593Smuzhiyun 	}
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun 
sumo_dpm_get_current_mclk(struct radeon_device * rdev)1861*4882a593Smuzhiyun u32 sumo_dpm_get_current_mclk(struct radeon_device *rdev)
1862*4882a593Smuzhiyun {
1863*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun 
sumo_dpm_fini(struct radeon_device * rdev)1868*4882a593Smuzhiyun void sumo_dpm_fini(struct radeon_device *rdev)
1869*4882a593Smuzhiyun {
1870*4882a593Smuzhiyun 	int i;
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 	sumo_cleanup_asic(rdev); /* ??? */
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1875*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
1876*4882a593Smuzhiyun 	}
1877*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
1878*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun 
sumo_dpm_get_sclk(struct radeon_device * rdev,bool low)1881*4882a593Smuzhiyun u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low)
1882*4882a593Smuzhiyun {
1883*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1884*4882a593Smuzhiyun 	struct sumo_ps *requested_state = sumo_get_ps(&pi->requested_rps);
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 	if (low)
1887*4882a593Smuzhiyun 		return requested_state->levels[0].sclk;
1888*4882a593Smuzhiyun 	else
1889*4882a593Smuzhiyun 		return requested_state->levels[requested_state->num_levels - 1].sclk;
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun 
sumo_dpm_get_mclk(struct radeon_device * rdev,bool low)1892*4882a593Smuzhiyun u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun 
sumo_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)1899*4882a593Smuzhiyun int sumo_dpm_force_performance_level(struct radeon_device *rdev,
1900*4882a593Smuzhiyun 				     enum radeon_dpm_forced_level level)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun 	struct sumo_power_info *pi = sumo_get_pi(rdev);
1903*4882a593Smuzhiyun 	struct radeon_ps *rps = &pi->current_rps;
1904*4882a593Smuzhiyun 	struct sumo_ps *ps = sumo_get_ps(rps);
1905*4882a593Smuzhiyun 	int i;
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	if (ps->num_levels <= 1)
1908*4882a593Smuzhiyun 		return 0;
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1911*4882a593Smuzhiyun 		if (pi->enable_boost)
1912*4882a593Smuzhiyun 			sumo_enable_boost(rdev, rps, false);
1913*4882a593Smuzhiyun 		sumo_power_level_enable(rdev, ps->num_levels - 1, true);
1914*4882a593Smuzhiyun 		sumo_set_forced_level(rdev, ps->num_levels - 1);
1915*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1916*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels - 1; i++) {
1917*4882a593Smuzhiyun 			sumo_power_level_enable(rdev, i, false);
1918*4882a593Smuzhiyun 		}
1919*4882a593Smuzhiyun 		sumo_set_forced_mode(rdev, false);
1920*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1921*4882a593Smuzhiyun 		sumo_set_forced_mode(rdev, false);
1922*4882a593Smuzhiyun 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1923*4882a593Smuzhiyun 		if (pi->enable_boost)
1924*4882a593Smuzhiyun 			sumo_enable_boost(rdev, rps, false);
1925*4882a593Smuzhiyun 		sumo_power_level_enable(rdev, 0, true);
1926*4882a593Smuzhiyun 		sumo_set_forced_level(rdev, 0);
1927*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1928*4882a593Smuzhiyun 		for (i = 1; i < ps->num_levels; i++) {
1929*4882a593Smuzhiyun 			sumo_power_level_enable(rdev, i, false);
1930*4882a593Smuzhiyun 		}
1931*4882a593Smuzhiyun 		sumo_set_forced_mode(rdev, false);
1932*4882a593Smuzhiyun 		sumo_set_forced_mode_enabled(rdev);
1933*4882a593Smuzhiyun 		sumo_set_forced_mode(rdev, false);
1934*4882a593Smuzhiyun 	} else {
1935*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels; i++) {
1936*4882a593Smuzhiyun 			sumo_power_level_enable(rdev, i, true);
1937*4882a593Smuzhiyun 		}
1938*4882a593Smuzhiyun 		if (pi->enable_boost)
1939*4882a593Smuzhiyun 			sumo_enable_boost(rdev, rps, true);
1940*4882a593Smuzhiyun 	}
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 	rdev->pm.dpm.forced_level = level;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	return 0;
1945*4882a593Smuzhiyun }
1946