xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/smu7_discrete.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef SMU7_DISCRETE_H
25*4882a593Smuzhiyun #define SMU7_DISCRETE_H
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "smu7.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #pragma pack(push, 1)
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define SMU7_DTE_ITERATIONS 5
32*4882a593Smuzhiyun #define SMU7_DTE_SOURCES 3
33*4882a593Smuzhiyun #define SMU7_DTE_SINKS 1
34*4882a593Smuzhiyun #define SMU7_NUM_CPU_TES 0
35*4882a593Smuzhiyun #define SMU7_NUM_GPU_TES 1
36*4882a593Smuzhiyun #define SMU7_NUM_NON_TES 2
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct SMU7_SoftRegisters
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun     uint32_t        RefClockFrequency;
41*4882a593Smuzhiyun     uint32_t        PmTimerP;
42*4882a593Smuzhiyun     uint32_t        FeatureEnables;
43*4882a593Smuzhiyun     uint32_t        PreVBlankGap;
44*4882a593Smuzhiyun     uint32_t        VBlankTimeout;
45*4882a593Smuzhiyun     uint32_t        TrainTimeGap;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun     uint32_t        MvddSwitchTime;
48*4882a593Smuzhiyun     uint32_t        LongestAcpiTrainTime;
49*4882a593Smuzhiyun     uint32_t        AcpiDelay;
50*4882a593Smuzhiyun     uint32_t        G5TrainTime;
51*4882a593Smuzhiyun     uint32_t        DelayMpllPwron;
52*4882a593Smuzhiyun     uint32_t        VoltageChangeTimeout;
53*4882a593Smuzhiyun     uint32_t        HandshakeDisables;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun     uint8_t         DisplayPhy1Config;
56*4882a593Smuzhiyun     uint8_t         DisplayPhy2Config;
57*4882a593Smuzhiyun     uint8_t         DisplayPhy3Config;
58*4882a593Smuzhiyun     uint8_t         DisplayPhy4Config;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun     uint8_t         DisplayPhy5Config;
61*4882a593Smuzhiyun     uint8_t         DisplayPhy6Config;
62*4882a593Smuzhiyun     uint8_t         DisplayPhy7Config;
63*4882a593Smuzhiyun     uint8_t         DisplayPhy8Config;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun     uint32_t        AverageGraphicsA;
66*4882a593Smuzhiyun     uint32_t        AverageMemoryA;
67*4882a593Smuzhiyun     uint32_t        AverageGioA;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun     uint8_t         SClkDpmEnabledLevels;
70*4882a593Smuzhiyun     uint8_t         MClkDpmEnabledLevels;
71*4882a593Smuzhiyun     uint8_t         LClkDpmEnabledLevels;
72*4882a593Smuzhiyun     uint8_t         PCIeDpmEnabledLevels;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun     uint8_t         UVDDpmEnabledLevels;
75*4882a593Smuzhiyun     uint8_t         SAMUDpmEnabledLevels;
76*4882a593Smuzhiyun     uint8_t         ACPDpmEnabledLevels;
77*4882a593Smuzhiyun     uint8_t         VCEDpmEnabledLevels;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun     uint32_t        DRAM_LOG_ADDR_H;
80*4882a593Smuzhiyun     uint32_t        DRAM_LOG_ADDR_L;
81*4882a593Smuzhiyun     uint32_t        DRAM_LOG_PHY_ADDR_H;
82*4882a593Smuzhiyun     uint32_t        DRAM_LOG_PHY_ADDR_L;
83*4882a593Smuzhiyun     uint32_t        DRAM_LOG_BUFF_SIZE;
84*4882a593Smuzhiyun     uint32_t        UlvEnterC;
85*4882a593Smuzhiyun     uint32_t        UlvTime;
86*4882a593Smuzhiyun     uint32_t        Reserved[3];
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun typedef struct SMU7_SoftRegisters SMU7_SoftRegisters;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun struct SMU7_Discrete_VoltageLevel
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun     uint16_t    Voltage;
95*4882a593Smuzhiyun     uint16_t    StdVoltageHiSidd;
96*4882a593Smuzhiyun     uint16_t    StdVoltageLoSidd;
97*4882a593Smuzhiyun     uint8_t     Smio;
98*4882a593Smuzhiyun     uint8_t     padding;
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun typedef struct SMU7_Discrete_VoltageLevel SMU7_Discrete_VoltageLevel;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct SMU7_Discrete_GraphicsLevel
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun     uint32_t    Flags;
106*4882a593Smuzhiyun     uint32_t    MinVddc;
107*4882a593Smuzhiyun     uint32_t    MinVddcPhases;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun     uint32_t    SclkFrequency;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun     uint8_t     padding1[2];
112*4882a593Smuzhiyun     uint16_t    ActivityLevel;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl3;
115*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl4;
116*4882a593Smuzhiyun     uint32_t    SpllSpreadSpectrum;
117*4882a593Smuzhiyun     uint32_t    SpllSpreadSpectrum2;
118*4882a593Smuzhiyun     uint32_t    CcPwrDynRm;
119*4882a593Smuzhiyun     uint32_t    CcPwrDynRm1;
120*4882a593Smuzhiyun     uint8_t     SclkDid;
121*4882a593Smuzhiyun     uint8_t     DisplayWatermark;
122*4882a593Smuzhiyun     uint8_t     EnabledForActivity;
123*4882a593Smuzhiyun     uint8_t     EnabledForThrottle;
124*4882a593Smuzhiyun     uint8_t     UpH;
125*4882a593Smuzhiyun     uint8_t     DownH;
126*4882a593Smuzhiyun     uint8_t     VoltageDownH;
127*4882a593Smuzhiyun     uint8_t     PowerThrottle;
128*4882a593Smuzhiyun     uint8_t     DeepSleepDivId;
129*4882a593Smuzhiyun     uint8_t     padding[3];
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun typedef struct SMU7_Discrete_GraphicsLevel SMU7_Discrete_GraphicsLevel;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun struct SMU7_Discrete_ACPILevel
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun     uint32_t    Flags;
137*4882a593Smuzhiyun     uint32_t    MinVddc;
138*4882a593Smuzhiyun     uint32_t    MinVddcPhases;
139*4882a593Smuzhiyun     uint32_t    SclkFrequency;
140*4882a593Smuzhiyun     uint8_t     SclkDid;
141*4882a593Smuzhiyun     uint8_t     DisplayWatermark;
142*4882a593Smuzhiyun     uint8_t     DeepSleepDivId;
143*4882a593Smuzhiyun     uint8_t     padding;
144*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl;
145*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl2;
146*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl3;
147*4882a593Smuzhiyun     uint32_t    CgSpllFuncCntl4;
148*4882a593Smuzhiyun     uint32_t    SpllSpreadSpectrum;
149*4882a593Smuzhiyun     uint32_t    SpllSpreadSpectrum2;
150*4882a593Smuzhiyun     uint32_t    CcPwrDynRm;
151*4882a593Smuzhiyun     uint32_t    CcPwrDynRm1;
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun typedef struct SMU7_Discrete_ACPILevel SMU7_Discrete_ACPILevel;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun struct SMU7_Discrete_Ulv
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun     uint32_t    CcPwrDynRm;
159*4882a593Smuzhiyun     uint32_t    CcPwrDynRm1;
160*4882a593Smuzhiyun     uint16_t    VddcOffset;
161*4882a593Smuzhiyun     uint8_t     VddcOffsetVid;
162*4882a593Smuzhiyun     uint8_t     VddcPhase;
163*4882a593Smuzhiyun     uint32_t    Reserved;
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun typedef struct SMU7_Discrete_Ulv SMU7_Discrete_Ulv;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct SMU7_Discrete_MemoryLevel
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun     uint32_t    MinVddc;
171*4882a593Smuzhiyun     uint32_t    MinVddcPhases;
172*4882a593Smuzhiyun     uint32_t    MinVddci;
173*4882a593Smuzhiyun     uint32_t    MinMvdd;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun     uint32_t    MclkFrequency;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun     uint8_t     EdcReadEnable;
178*4882a593Smuzhiyun     uint8_t     EdcWriteEnable;
179*4882a593Smuzhiyun     uint8_t     RttEnable;
180*4882a593Smuzhiyun     uint8_t     StutterEnable;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun     uint8_t     StrobeEnable;
183*4882a593Smuzhiyun     uint8_t     StrobeRatio;
184*4882a593Smuzhiyun     uint8_t     EnabledForThrottle;
185*4882a593Smuzhiyun     uint8_t     EnabledForActivity;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun     uint8_t     UpH;
188*4882a593Smuzhiyun     uint8_t     DownH;
189*4882a593Smuzhiyun     uint8_t     VoltageDownH;
190*4882a593Smuzhiyun     uint8_t     padding;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun     uint16_t    ActivityLevel;
193*4882a593Smuzhiyun     uint8_t     DisplayWatermark;
194*4882a593Smuzhiyun     uint8_t     padding1;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun     uint32_t    MpllFuncCntl;
197*4882a593Smuzhiyun     uint32_t    MpllFuncCntl_1;
198*4882a593Smuzhiyun     uint32_t    MpllFuncCntl_2;
199*4882a593Smuzhiyun     uint32_t    MpllAdFuncCntl;
200*4882a593Smuzhiyun     uint32_t    MpllDqFuncCntl;
201*4882a593Smuzhiyun     uint32_t    MclkPwrmgtCntl;
202*4882a593Smuzhiyun     uint32_t    DllCntl;
203*4882a593Smuzhiyun     uint32_t    MpllSs1;
204*4882a593Smuzhiyun     uint32_t    MpllSs2;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun typedef struct SMU7_Discrete_MemoryLevel SMU7_Discrete_MemoryLevel;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun struct SMU7_Discrete_LinkLevel
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun     uint8_t     PcieGenSpeed;
212*4882a593Smuzhiyun     uint8_t     PcieLaneCount;
213*4882a593Smuzhiyun     uint8_t     EnabledForActivity;
214*4882a593Smuzhiyun     uint8_t     Padding;
215*4882a593Smuzhiyun     uint32_t    DownT;
216*4882a593Smuzhiyun     uint32_t    UpT;
217*4882a593Smuzhiyun     uint32_t    Reserved;
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun typedef struct SMU7_Discrete_LinkLevel SMU7_Discrete_LinkLevel;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun struct SMU7_Discrete_MCArbDramTimingTableEntry
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun     uint32_t McArbDramTiming;
226*4882a593Smuzhiyun     uint32_t McArbDramTiming2;
227*4882a593Smuzhiyun     uint8_t  McArbBurstTime;
228*4882a593Smuzhiyun     uint8_t  padding[3];
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun typedef struct SMU7_Discrete_MCArbDramTimingTableEntry SMU7_Discrete_MCArbDramTimingTableEntry;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun struct SMU7_Discrete_MCArbDramTimingTable
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun     SMU7_Discrete_MCArbDramTimingTableEntry entries[SMU__NUM_SCLK_DPM_STATE][SMU__NUM_MCLK_DPM_LEVELS];
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun typedef struct SMU7_Discrete_MCArbDramTimingTable SMU7_Discrete_MCArbDramTimingTable;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct SMU7_Discrete_UvdLevel
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun     uint32_t VclkFrequency;
243*4882a593Smuzhiyun     uint32_t DclkFrequency;
244*4882a593Smuzhiyun     uint16_t MinVddc;
245*4882a593Smuzhiyun     uint8_t  MinVddcPhases;
246*4882a593Smuzhiyun     uint8_t  VclkDivider;
247*4882a593Smuzhiyun     uint8_t  DclkDivider;
248*4882a593Smuzhiyun     uint8_t  padding[3];
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun typedef struct SMU7_Discrete_UvdLevel SMU7_Discrete_UvdLevel;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun struct SMU7_Discrete_ExtClkLevel
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun     uint32_t Frequency;
256*4882a593Smuzhiyun     uint16_t MinVoltage;
257*4882a593Smuzhiyun     uint8_t  MinPhases;
258*4882a593Smuzhiyun     uint8_t  Divider;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun typedef struct SMU7_Discrete_ExtClkLevel SMU7_Discrete_ExtClkLevel;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun struct SMU7_Discrete_StateInfo
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun     uint32_t SclkFrequency;
266*4882a593Smuzhiyun     uint32_t MclkFrequency;
267*4882a593Smuzhiyun     uint32_t VclkFrequency;
268*4882a593Smuzhiyun     uint32_t DclkFrequency;
269*4882a593Smuzhiyun     uint32_t SamclkFrequency;
270*4882a593Smuzhiyun     uint32_t AclkFrequency;
271*4882a593Smuzhiyun     uint32_t EclkFrequency;
272*4882a593Smuzhiyun     uint16_t MvddVoltage;
273*4882a593Smuzhiyun     uint16_t padding16;
274*4882a593Smuzhiyun     uint8_t  DisplayWatermark;
275*4882a593Smuzhiyun     uint8_t  McArbIndex;
276*4882a593Smuzhiyun     uint8_t  McRegIndex;
277*4882a593Smuzhiyun     uint8_t  SeqIndex;
278*4882a593Smuzhiyun     uint8_t  SclkDid;
279*4882a593Smuzhiyun     int8_t   SclkIndex;
280*4882a593Smuzhiyun     int8_t   MclkIndex;
281*4882a593Smuzhiyun     uint8_t  PCIeGen;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun typedef struct SMU7_Discrete_StateInfo SMU7_Discrete_StateInfo;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun struct SMU7_Discrete_DpmTable
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun     SMU7_PIDController                  GraphicsPIDController;
291*4882a593Smuzhiyun     SMU7_PIDController                  MemoryPIDController;
292*4882a593Smuzhiyun     SMU7_PIDController                  LinkPIDController;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun     uint32_t                            SystemFlags;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun     uint32_t                            SmioMaskVddcVid;
298*4882a593Smuzhiyun     uint32_t                            SmioMaskVddcPhase;
299*4882a593Smuzhiyun     uint32_t                            SmioMaskVddciVid;
300*4882a593Smuzhiyun     uint32_t                            SmioMaskMvddVid;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun     uint32_t                            VddcLevelCount;
303*4882a593Smuzhiyun     uint32_t                            VddciLevelCount;
304*4882a593Smuzhiyun     uint32_t                            MvddLevelCount;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun     SMU7_Discrete_VoltageLevel          VddcLevel               [SMU7_MAX_LEVELS_VDDC];
307*4882a593Smuzhiyun //    SMU7_Discrete_VoltageLevel          VddcStandardReference   [SMU7_MAX_LEVELS_VDDC];
308*4882a593Smuzhiyun     SMU7_Discrete_VoltageLevel          VddciLevel              [SMU7_MAX_LEVELS_VDDCI];
309*4882a593Smuzhiyun     SMU7_Discrete_VoltageLevel          MvddLevel               [SMU7_MAX_LEVELS_MVDD];
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun     uint8_t                             GraphicsDpmLevelCount;
312*4882a593Smuzhiyun     uint8_t                             MemoryDpmLevelCount;
313*4882a593Smuzhiyun     uint8_t                             LinkLevelCount;
314*4882a593Smuzhiyun     uint8_t                             UvdLevelCount;
315*4882a593Smuzhiyun     uint8_t                             VceLevelCount;
316*4882a593Smuzhiyun     uint8_t                             AcpLevelCount;
317*4882a593Smuzhiyun     uint8_t                             SamuLevelCount;
318*4882a593Smuzhiyun     uint8_t                             MasterDeepSleepControl;
319*4882a593Smuzhiyun     uint32_t                            Reserved[5];
320*4882a593Smuzhiyun //    uint32_t                            SamuDefaultLevel;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun     SMU7_Discrete_GraphicsLevel         GraphicsLevel           [SMU7_MAX_LEVELS_GRAPHICS];
323*4882a593Smuzhiyun     SMU7_Discrete_MemoryLevel           MemoryACPILevel;
324*4882a593Smuzhiyun     SMU7_Discrete_MemoryLevel           MemoryLevel             [SMU7_MAX_LEVELS_MEMORY];
325*4882a593Smuzhiyun     SMU7_Discrete_LinkLevel             LinkLevel               [SMU7_MAX_LEVELS_LINK];
326*4882a593Smuzhiyun     SMU7_Discrete_ACPILevel             ACPILevel;
327*4882a593Smuzhiyun     SMU7_Discrete_UvdLevel              UvdLevel                [SMU7_MAX_LEVELS_UVD];
328*4882a593Smuzhiyun     SMU7_Discrete_ExtClkLevel           VceLevel                [SMU7_MAX_LEVELS_VCE];
329*4882a593Smuzhiyun     SMU7_Discrete_ExtClkLevel           AcpLevel                [SMU7_MAX_LEVELS_ACP];
330*4882a593Smuzhiyun     SMU7_Discrete_ExtClkLevel           SamuLevel               [SMU7_MAX_LEVELS_SAMU];
331*4882a593Smuzhiyun     SMU7_Discrete_Ulv                   Ulv;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun     uint32_t                            SclkStepSize;
334*4882a593Smuzhiyun     uint32_t                            Smio                    [SMU7_MAX_ENTRIES_SMIO];
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun     uint8_t                             UvdBootLevel;
337*4882a593Smuzhiyun     uint8_t                             VceBootLevel;
338*4882a593Smuzhiyun     uint8_t                             AcpBootLevel;
339*4882a593Smuzhiyun     uint8_t                             SamuBootLevel;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun     uint8_t                             UVDInterval;
342*4882a593Smuzhiyun     uint8_t                             VCEInterval;
343*4882a593Smuzhiyun     uint8_t                             ACPInterval;
344*4882a593Smuzhiyun     uint8_t                             SAMUInterval;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun     uint8_t                             GraphicsBootLevel;
347*4882a593Smuzhiyun     uint8_t                             GraphicsVoltageChangeEnable;
348*4882a593Smuzhiyun     uint8_t                             GraphicsThermThrottleEnable;
349*4882a593Smuzhiyun     uint8_t                             GraphicsInterval;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun     uint8_t                             VoltageInterval;
352*4882a593Smuzhiyun     uint8_t                             ThermalInterval;
353*4882a593Smuzhiyun     uint16_t                            TemperatureLimitHigh;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun     uint16_t                            TemperatureLimitLow;
356*4882a593Smuzhiyun     uint8_t                             MemoryBootLevel;
357*4882a593Smuzhiyun     uint8_t                             MemoryVoltageChangeEnable;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun     uint8_t                             MemoryInterval;
360*4882a593Smuzhiyun     uint8_t                             MemoryThermThrottleEnable;
361*4882a593Smuzhiyun     uint16_t                            VddcVddciDelta;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun     uint16_t                            VoltageResponseTime;
364*4882a593Smuzhiyun     uint16_t                            PhaseResponseTime;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun     uint8_t                             PCIeBootLinkLevel;
367*4882a593Smuzhiyun     uint8_t                             PCIeGenInterval;
368*4882a593Smuzhiyun     uint8_t                             DTEInterval;
369*4882a593Smuzhiyun     uint8_t                             DTEMode;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun     uint8_t                             SVI2Enable;
372*4882a593Smuzhiyun     uint8_t                             VRHotGpio;
373*4882a593Smuzhiyun     uint8_t                             AcDcGpio;
374*4882a593Smuzhiyun     uint8_t                             ThermGpio;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun     uint16_t                            PPM_PkgPwrLimit;
377*4882a593Smuzhiyun     uint16_t                            PPM_TemperatureLimit;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun     uint16_t                            DefaultTdp;
380*4882a593Smuzhiyun     uint16_t                            TargetTdp;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun     uint16_t                            FpsHighT;
383*4882a593Smuzhiyun     uint16_t                            FpsLowT;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun     uint16_t                            BAPMTI_R  [SMU7_DTE_ITERATIONS][SMU7_DTE_SOURCES][SMU7_DTE_SINKS];
386*4882a593Smuzhiyun     uint16_t                            BAPMTI_RC [SMU7_DTE_ITERATIONS][SMU7_DTE_SOURCES][SMU7_DTE_SINKS];
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun     uint8_t                             DTEAmbientTempBase;
389*4882a593Smuzhiyun     uint8_t                             DTETjOffset;
390*4882a593Smuzhiyun     uint8_t                             GpuTjMax;
391*4882a593Smuzhiyun     uint8_t                             GpuTjHyst;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun     uint16_t                            BootVddc;
394*4882a593Smuzhiyun     uint16_t                            BootVddci;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun     uint16_t                            BootMVdd;
397*4882a593Smuzhiyun     uint16_t                            padding;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun     uint32_t                            BAPM_TEMP_GRADIENT;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun     uint32_t                            LowSclkInterruptT;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun typedef struct SMU7_Discrete_DpmTable SMU7_Discrete_DpmTable;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE 16
407*4882a593Smuzhiyun #define SMU7_DISCRETE_MC_REGISTER_ARRAY_SET_COUNT SMU7_MAX_LEVELS_MEMORY
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun struct SMU7_Discrete_MCRegisterAddress
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun     uint16_t s0;
412*4882a593Smuzhiyun     uint16_t s1;
413*4882a593Smuzhiyun };
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun typedef struct SMU7_Discrete_MCRegisterAddress SMU7_Discrete_MCRegisterAddress;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun struct SMU7_Discrete_MCRegisterSet
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun     uint32_t value[SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE];
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun typedef struct SMU7_Discrete_MCRegisterSet SMU7_Discrete_MCRegisterSet;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun struct SMU7_Discrete_MCRegisters
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun     uint8_t                             last;
427*4882a593Smuzhiyun     uint8_t                             reserved[3];
428*4882a593Smuzhiyun     SMU7_Discrete_MCRegisterAddress     address[SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE];
429*4882a593Smuzhiyun     SMU7_Discrete_MCRegisterSet         data[SMU7_DISCRETE_MC_REGISTER_ARRAY_SET_COUNT];
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun typedef struct SMU7_Discrete_MCRegisters SMU7_Discrete_MCRegisters;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun struct SMU7_Discrete_FanTable
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	uint16_t FdoMode;
437*4882a593Smuzhiyun 	int16_t  TempMin;
438*4882a593Smuzhiyun 	int16_t  TempMed;
439*4882a593Smuzhiyun 	int16_t  TempMax;
440*4882a593Smuzhiyun 	int16_t  Slope1;
441*4882a593Smuzhiyun 	int16_t  Slope2;
442*4882a593Smuzhiyun 	int16_t  FdoMin;
443*4882a593Smuzhiyun 	int16_t  HystUp;
444*4882a593Smuzhiyun 	int16_t  HystDown;
445*4882a593Smuzhiyun 	int16_t  HystSlope;
446*4882a593Smuzhiyun 	int16_t  TempRespLim;
447*4882a593Smuzhiyun 	int16_t  TempCurr;
448*4882a593Smuzhiyun 	int16_t  SlopeCurr;
449*4882a593Smuzhiyun 	int16_t  PwmCurr;
450*4882a593Smuzhiyun 	uint32_t RefreshPeriod;
451*4882a593Smuzhiyun 	int16_t  FdoMax;
452*4882a593Smuzhiyun 	uint8_t  TempSrc;
453*4882a593Smuzhiyun 	int8_t   Padding;
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun typedef struct SMU7_Discrete_FanTable SMU7_Discrete_FanTable;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun struct SMU7_Discrete_PmFuses {
460*4882a593Smuzhiyun   // dw0-dw1
461*4882a593Smuzhiyun   uint8_t BapmVddCVidHiSidd[8];
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun   // dw2-dw3
464*4882a593Smuzhiyun   uint8_t BapmVddCVidLoSidd[8];
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun   // dw4-dw5
467*4882a593Smuzhiyun   uint8_t VddCVid[8];
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun   // dw6
470*4882a593Smuzhiyun   uint8_t SviLoadLineEn;
471*4882a593Smuzhiyun   uint8_t SviLoadLineVddC;
472*4882a593Smuzhiyun   uint8_t SviLoadLineTrimVddC;
473*4882a593Smuzhiyun   uint8_t SviLoadLineOffsetVddC;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun   // dw7
476*4882a593Smuzhiyun   uint16_t TDC_VDDC_PkgLimit;
477*4882a593Smuzhiyun   uint8_t TDC_VDDC_ThrottleReleaseLimitPerc;
478*4882a593Smuzhiyun   uint8_t TDC_MAWt;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun   // dw8
481*4882a593Smuzhiyun   uint8_t TdcWaterfallCtl;
482*4882a593Smuzhiyun   uint8_t LPMLTemperatureMin;
483*4882a593Smuzhiyun   uint8_t LPMLTemperatureMax;
484*4882a593Smuzhiyun   uint8_t Reserved;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun   // dw9-dw10
487*4882a593Smuzhiyun   uint8_t BapmVddCVidHiSidd2[8];
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun   // dw11-dw12
490*4882a593Smuzhiyun   int16_t FuzzyFan_ErrorSetDelta;
491*4882a593Smuzhiyun   int16_t FuzzyFan_ErrorRateSetDelta;
492*4882a593Smuzhiyun   int16_t FuzzyFan_PwmSetDelta;
493*4882a593Smuzhiyun   uint16_t CalcMeasPowerBlend;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun   // dw13-dw16
496*4882a593Smuzhiyun   uint8_t GnbLPML[16];
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun   // dw17
499*4882a593Smuzhiyun   uint8_t GnbLPMLMaxVid;
500*4882a593Smuzhiyun   uint8_t GnbLPMLMinVid;
501*4882a593Smuzhiyun   uint8_t Reserved1[2];
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun   // dw18
504*4882a593Smuzhiyun   uint16_t BapmVddCBaseLeakageHiSidd;
505*4882a593Smuzhiyun   uint16_t BapmVddCBaseLeakageLoSidd;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun typedef struct SMU7_Discrete_PmFuses SMU7_Discrete_PmFuses;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun #pragma pack(pop)
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun #endif
514*4882a593Smuzhiyun 
515