1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2011 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Authors: Alex Deucher 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #ifndef SI_H 25*4882a593Smuzhiyun #define SI_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 30*4882a593Smuzhiyun #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 31*4882a593Smuzhiyun #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define SI_MAX_SH_GPRS 256 34*4882a593Smuzhiyun #define SI_MAX_TEMP_GPRS 16 35*4882a593Smuzhiyun #define SI_MAX_SH_THREADS 256 36*4882a593Smuzhiyun #define SI_MAX_SH_STACK_ENTRIES 4096 37*4882a593Smuzhiyun #define SI_MAX_FRC_EOV_CNT 16384 38*4882a593Smuzhiyun #define SI_MAX_BACKENDS 8 39*4882a593Smuzhiyun #define SI_MAX_BACKENDS_MASK 0xFF 40*4882a593Smuzhiyun #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 41*4882a593Smuzhiyun #define SI_MAX_SIMDS 12 42*4882a593Smuzhiyun #define SI_MAX_SIMDS_MASK 0x0FFF 43*4882a593Smuzhiyun #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 44*4882a593Smuzhiyun #define SI_MAX_PIPES 8 45*4882a593Smuzhiyun #define SI_MAX_PIPES_MASK 0xFF 46*4882a593Smuzhiyun #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 47*4882a593Smuzhiyun #define SI_MAX_LDS_NUM 0xFFFF 48*4882a593Smuzhiyun #define SI_MAX_TCC 16 49*4882a593Smuzhiyun #define SI_MAX_TCC_MASK 0xFFFF 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* SMC IND accessor regs */ 52*4882a593Smuzhiyun #define SMC_IND_INDEX_0 0x200 53*4882a593Smuzhiyun #define SMC_IND_DATA_0 0x204 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun #define SMC_IND_ACCESS_CNTL 0x228 56*4882a593Smuzhiyun # define AUTO_INCREMENT_IND_0 (1 << 0) 57*4882a593Smuzhiyun #define SMC_MESSAGE_0 0x22c 58*4882a593Smuzhiyun #define SMC_RESP_0 0x230 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* CG IND registers are accessed via SMC indirect space + SMC_CG_IND_START */ 61*4882a593Smuzhiyun #define SMC_CG_IND_START 0xc0030000 62*4882a593Smuzhiyun #define SMC_CG_IND_END 0xc0040000 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #define CG_CGTT_LOCAL_0 0x400 65*4882a593Smuzhiyun #define CG_CGTT_LOCAL_1 0x401 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* SMC IND registers */ 68*4882a593Smuzhiyun #define SMC_SYSCON_RESET_CNTL 0x80000000 69*4882a593Smuzhiyun # define RST_REG (1 << 0) 70*4882a593Smuzhiyun #define SMC_SYSCON_CLOCK_CNTL_0 0x80000004 71*4882a593Smuzhiyun # define CK_DISABLE (1 << 0) 72*4882a593Smuzhiyun # define CKEN (1 << 24) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define VGA_HDP_CONTROL 0x328 75*4882a593Smuzhiyun #define VGA_MEMORY_DISABLE (1 << 4) 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define DCCG_DISP_SLOW_SELECT_REG 0x4fc 78*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 79*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 80*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 81*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 82*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 83*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL 0x600 86*4882a593Smuzhiyun #define SPLL_RESET (1 << 0) 87*4882a593Smuzhiyun #define SPLL_SLEEP (1 << 1) 88*4882a593Smuzhiyun #define SPLL_BYPASS_EN (1 << 3) 89*4882a593Smuzhiyun #define SPLL_REF_DIV(x) ((x) << 4) 90*4882a593Smuzhiyun #define SPLL_REF_DIV_MASK (0x3f << 4) 91*4882a593Smuzhiyun #define SPLL_PDIV_A(x) ((x) << 20) 92*4882a593Smuzhiyun #define SPLL_PDIV_A_MASK (0x7f << 20) 93*4882a593Smuzhiyun #define SPLL_PDIV_A_SHIFT 20 94*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_2 0x604 95*4882a593Smuzhiyun #define SCLK_MUX_SEL(x) ((x) << 0) 96*4882a593Smuzhiyun #define SCLK_MUX_SEL_MASK (0x1ff << 0) 97*4882a593Smuzhiyun #define SPLL_CTLREQ_CHG (1 << 23) 98*4882a593Smuzhiyun #define SCLK_MUX_UPDATE (1 << 26) 99*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_3 0x608 100*4882a593Smuzhiyun #define SPLL_FB_DIV(x) ((x) << 0) 101*4882a593Smuzhiyun #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 102*4882a593Smuzhiyun #define SPLL_FB_DIV_SHIFT 0 103*4882a593Smuzhiyun #define SPLL_DITHEN (1 << 28) 104*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_4 0x60c 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #define SPLL_STATUS 0x614 107*4882a593Smuzhiyun #define SPLL_CHG_STATUS (1 << 1) 108*4882a593Smuzhiyun #define SPLL_CNTL_MODE 0x618 109*4882a593Smuzhiyun #define SPLL_SW_DIR_CONTROL (1 << 0) 110*4882a593Smuzhiyun # define SPLL_REFCLK_SEL(x) ((x) << 26) 111*4882a593Smuzhiyun # define SPLL_REFCLK_SEL_MASK (3 << 26) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM 0x620 114*4882a593Smuzhiyun #define SSEN (1 << 0) 115*4882a593Smuzhiyun #define CLK_S(x) ((x) << 4) 116*4882a593Smuzhiyun #define CLK_S_MASK (0xfff << 4) 117*4882a593Smuzhiyun #define CLK_S_SHIFT 4 118*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM_2 0x624 119*4882a593Smuzhiyun #define CLK_V(x) ((x) << 0) 120*4882a593Smuzhiyun #define CLK_V_MASK (0x3ffffff << 0) 121*4882a593Smuzhiyun #define CLK_V_SHIFT 0 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun #define CG_SPLL_AUTOSCALE_CNTL 0x62c 124*4882a593Smuzhiyun # define AUTOSCALE_ON_SS_CLEAR (1 << 9) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* discrete uvd clocks */ 127*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL 0x634 128*4882a593Smuzhiyun # define UPLL_RESET_MASK 0x00000001 129*4882a593Smuzhiyun # define UPLL_SLEEP_MASK 0x00000002 130*4882a593Smuzhiyun # define UPLL_BYPASS_EN_MASK 0x00000004 131*4882a593Smuzhiyun # define UPLL_CTLREQ_MASK 0x00000008 132*4882a593Smuzhiyun # define UPLL_VCO_MODE_MASK 0x00000600 133*4882a593Smuzhiyun # define UPLL_REF_DIV_MASK 0x003F0000 134*4882a593Smuzhiyun # define UPLL_CTLACK_MASK 0x40000000 135*4882a593Smuzhiyun # define UPLL_CTLACK2_MASK 0x80000000 136*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_2 0x638 137*4882a593Smuzhiyun # define UPLL_PDIV_A(x) ((x) << 0) 138*4882a593Smuzhiyun # define UPLL_PDIV_A_MASK 0x0000007F 139*4882a593Smuzhiyun # define UPLL_PDIV_B(x) ((x) << 8) 140*4882a593Smuzhiyun # define UPLL_PDIV_B_MASK 0x00007F00 141*4882a593Smuzhiyun # define VCLK_SRC_SEL(x) ((x) << 20) 142*4882a593Smuzhiyun # define VCLK_SRC_SEL_MASK 0x01F00000 143*4882a593Smuzhiyun # define DCLK_SRC_SEL(x) ((x) << 25) 144*4882a593Smuzhiyun # define DCLK_SRC_SEL_MASK 0x3E000000 145*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_3 0x63C 146*4882a593Smuzhiyun # define UPLL_FB_DIV(x) ((x) << 0) 147*4882a593Smuzhiyun # define UPLL_FB_DIV_MASK 0x01FFFFFF 148*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_4 0x644 149*4882a593Smuzhiyun # define UPLL_SPARE_ISPARE9 0x00020000 150*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_5 0x648 151*4882a593Smuzhiyun # define RESET_ANTI_MUX_MASK 0x00000200 152*4882a593Smuzhiyun #define CG_UPLL_SPREAD_SPECTRUM 0x650 153*4882a593Smuzhiyun # define SSEN_MASK 0x00000001 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define MPLL_BYPASSCLK_SEL 0x65c 156*4882a593Smuzhiyun # define MPLL_CLKOUT_SEL(x) ((x) << 8) 157*4882a593Smuzhiyun # define MPLL_CLKOUT_SEL_MASK 0xFF00 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define CG_CLKPIN_CNTL 0x660 160*4882a593Smuzhiyun # define XTALIN_DIVIDE (1 << 1) 161*4882a593Smuzhiyun # define BCLK_AS_XCLK (1 << 2) 162*4882a593Smuzhiyun #define CG_CLKPIN_CNTL_2 0x664 163*4882a593Smuzhiyun # define FORCE_BIF_REFCLK_EN (1 << 3) 164*4882a593Smuzhiyun # define MUX_TCLK_TO_XCLK (1 << 8) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define THM_CLK_CNTL 0x66c 167*4882a593Smuzhiyun # define CMON_CLK_SEL(x) ((x) << 0) 168*4882a593Smuzhiyun # define CMON_CLK_SEL_MASK 0xFF 169*4882a593Smuzhiyun # define TMON_CLK_SEL(x) ((x) << 8) 170*4882a593Smuzhiyun # define TMON_CLK_SEL_MASK 0xFF00 171*4882a593Smuzhiyun #define MISC_CLK_CNTL 0x670 172*4882a593Smuzhiyun # define DEEP_SLEEP_CLK_SEL(x) ((x) << 0) 173*4882a593Smuzhiyun # define DEEP_SLEEP_CLK_SEL_MASK 0xFF 174*4882a593Smuzhiyun # define ZCLK_SEL(x) ((x) << 8) 175*4882a593Smuzhiyun # define ZCLK_SEL_MASK 0xFF00 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define CG_THERMAL_CTRL 0x700 178*4882a593Smuzhiyun #define DPM_EVENT_SRC(x) ((x) << 0) 179*4882a593Smuzhiyun #define DPM_EVENT_SRC_MASK (7 << 0) 180*4882a593Smuzhiyun #define DIG_THERM_DPM(x) ((x) << 14) 181*4882a593Smuzhiyun #define DIG_THERM_DPM_MASK 0x003FC000 182*4882a593Smuzhiyun #define DIG_THERM_DPM_SHIFT 14 183*4882a593Smuzhiyun #define CG_THERMAL_STATUS 0x704 184*4882a593Smuzhiyun #define FDO_PWM_DUTY(x) ((x) << 9) 185*4882a593Smuzhiyun #define FDO_PWM_DUTY_MASK (0xff << 9) 186*4882a593Smuzhiyun #define FDO_PWM_DUTY_SHIFT 9 187*4882a593Smuzhiyun #define CG_THERMAL_INT 0x708 188*4882a593Smuzhiyun #define DIG_THERM_INTH(x) ((x) << 8) 189*4882a593Smuzhiyun #define DIG_THERM_INTH_MASK 0x0000FF00 190*4882a593Smuzhiyun #define DIG_THERM_INTH_SHIFT 8 191*4882a593Smuzhiyun #define DIG_THERM_INTL(x) ((x) << 16) 192*4882a593Smuzhiyun #define DIG_THERM_INTL_MASK 0x00FF0000 193*4882a593Smuzhiyun #define DIG_THERM_INTL_SHIFT 16 194*4882a593Smuzhiyun #define THERM_INT_MASK_HIGH (1 << 24) 195*4882a593Smuzhiyun #define THERM_INT_MASK_LOW (1 << 25) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun #define CG_MULT_THERMAL_CTRL 0x710 198*4882a593Smuzhiyun #define TEMP_SEL(x) ((x) << 20) 199*4882a593Smuzhiyun #define TEMP_SEL_MASK (0xff << 20) 200*4882a593Smuzhiyun #define TEMP_SEL_SHIFT 20 201*4882a593Smuzhiyun #define CG_MULT_THERMAL_STATUS 0x714 202*4882a593Smuzhiyun #define ASIC_MAX_TEMP(x) ((x) << 0) 203*4882a593Smuzhiyun #define ASIC_MAX_TEMP_MASK 0x000001ff 204*4882a593Smuzhiyun #define ASIC_MAX_TEMP_SHIFT 0 205*4882a593Smuzhiyun #define CTF_TEMP(x) ((x) << 9) 206*4882a593Smuzhiyun #define CTF_TEMP_MASK 0x0003fe00 207*4882a593Smuzhiyun #define CTF_TEMP_SHIFT 9 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define CG_FDO_CTRL0 0x754 210*4882a593Smuzhiyun #define FDO_STATIC_DUTY(x) ((x) << 0) 211*4882a593Smuzhiyun #define FDO_STATIC_DUTY_MASK 0x000000FF 212*4882a593Smuzhiyun #define FDO_STATIC_DUTY_SHIFT 0 213*4882a593Smuzhiyun #define CG_FDO_CTRL1 0x758 214*4882a593Smuzhiyun #define FMAX_DUTY100(x) ((x) << 0) 215*4882a593Smuzhiyun #define FMAX_DUTY100_MASK 0x000000FF 216*4882a593Smuzhiyun #define FMAX_DUTY100_SHIFT 0 217*4882a593Smuzhiyun #define CG_FDO_CTRL2 0x75C 218*4882a593Smuzhiyun #define TMIN(x) ((x) << 0) 219*4882a593Smuzhiyun #define TMIN_MASK 0x000000FF 220*4882a593Smuzhiyun #define TMIN_SHIFT 0 221*4882a593Smuzhiyun #define FDO_PWM_MODE(x) ((x) << 11) 222*4882a593Smuzhiyun #define FDO_PWM_MODE_MASK (7 << 11) 223*4882a593Smuzhiyun #define FDO_PWM_MODE_SHIFT 11 224*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE(x) ((x) << 25) 225*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE_MASK (0x7f << 25) 226*4882a593Smuzhiyun #define TACH_PWM_RESP_RATE_SHIFT 25 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define CG_TACH_CTRL 0x770 229*4882a593Smuzhiyun # define EDGE_PER_REV(x) ((x) << 0) 230*4882a593Smuzhiyun # define EDGE_PER_REV_MASK (0x7 << 0) 231*4882a593Smuzhiyun # define EDGE_PER_REV_SHIFT 0 232*4882a593Smuzhiyun # define TARGET_PERIOD(x) ((x) << 3) 233*4882a593Smuzhiyun # define TARGET_PERIOD_MASK 0xfffffff8 234*4882a593Smuzhiyun # define TARGET_PERIOD_SHIFT 3 235*4882a593Smuzhiyun #define CG_TACH_STATUS 0x774 236*4882a593Smuzhiyun # define TACH_PERIOD(x) ((x) << 0) 237*4882a593Smuzhiyun # define TACH_PERIOD_MASK 0xffffffff 238*4882a593Smuzhiyun # define TACH_PERIOD_SHIFT 0 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define GENERAL_PWRMGT 0x780 241*4882a593Smuzhiyun # define GLOBAL_PWRMGT_EN (1 << 0) 242*4882a593Smuzhiyun # define STATIC_PM_EN (1 << 1) 243*4882a593Smuzhiyun # define THERMAL_PROTECTION_DIS (1 << 2) 244*4882a593Smuzhiyun # define THERMAL_PROTECTION_TYPE (1 << 3) 245*4882a593Smuzhiyun # define SW_SMIO_INDEX(x) ((x) << 6) 246*4882a593Smuzhiyun # define SW_SMIO_INDEX_MASK (1 << 6) 247*4882a593Smuzhiyun # define SW_SMIO_INDEX_SHIFT 6 248*4882a593Smuzhiyun # define VOLT_PWRMGT_EN (1 << 10) 249*4882a593Smuzhiyun # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 250*4882a593Smuzhiyun #define CG_TPC 0x784 251*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL 0x788 252*4882a593Smuzhiyun # define SCLK_PWRMGT_OFF (1 << 0) 253*4882a593Smuzhiyun # define SCLK_LOW_D1 (1 << 1) 254*4882a593Smuzhiyun # define FIR_RESET (1 << 4) 255*4882a593Smuzhiyun # define FIR_FORCE_TREND_SEL (1 << 5) 256*4882a593Smuzhiyun # define FIR_TREND_MODE (1 << 6) 257*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_EN (1 << 7) 258*4882a593Smuzhiyun # define GFX_CLK_FORCE_ON (1 << 8) 259*4882a593Smuzhiyun # define GFX_CLK_REQUEST_OFF (1 << 9) 260*4882a593Smuzhiyun # define GFX_CLK_FORCE_OFF (1 << 10) 261*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 262*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 263*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 264*4882a593Smuzhiyun # define DYN_LIGHT_SLEEP_EN (1 << 14) 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun #define TARGET_AND_CURRENT_PROFILE_INDEX 0x798 267*4882a593Smuzhiyun # define CURRENT_STATE_INDEX_MASK (0xf << 4) 268*4882a593Smuzhiyun # define CURRENT_STATE_INDEX_SHIFT 4 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #define CG_FTV 0x7bc 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define CG_FFCT_0 0x7c0 273*4882a593Smuzhiyun # define UTC_0(x) ((x) << 0) 274*4882a593Smuzhiyun # define UTC_0_MASK (0x3ff << 0) 275*4882a593Smuzhiyun # define DTC_0(x) ((x) << 10) 276*4882a593Smuzhiyun # define DTC_0_MASK (0x3ff << 10) 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun #define CG_BSP 0x7fc 279*4882a593Smuzhiyun # define BSP(x) ((x) << 0) 280*4882a593Smuzhiyun # define BSP_MASK (0xffff << 0) 281*4882a593Smuzhiyun # define BSU(x) ((x) << 16) 282*4882a593Smuzhiyun # define BSU_MASK (0xf << 16) 283*4882a593Smuzhiyun #define CG_AT 0x800 284*4882a593Smuzhiyun # define CG_R(x) ((x) << 0) 285*4882a593Smuzhiyun # define CG_R_MASK (0xffff << 0) 286*4882a593Smuzhiyun # define CG_L(x) ((x) << 16) 287*4882a593Smuzhiyun # define CG_L_MASK (0xffff << 16) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define CG_GIT 0x804 290*4882a593Smuzhiyun # define CG_GICST(x) ((x) << 0) 291*4882a593Smuzhiyun # define CG_GICST_MASK (0xffff << 0) 292*4882a593Smuzhiyun # define CG_GIPOT(x) ((x) << 16) 293*4882a593Smuzhiyun # define CG_GIPOT_MASK (0xffff << 16) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define CG_SSP 0x80c 296*4882a593Smuzhiyun # define SST(x) ((x) << 0) 297*4882a593Smuzhiyun # define SST_MASK (0xffff << 0) 298*4882a593Smuzhiyun # define SSTU(x) ((x) << 16) 299*4882a593Smuzhiyun # define SSTU_MASK (0xf << 16) 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define CG_DISPLAY_GAP_CNTL 0x828 302*4882a593Smuzhiyun # define DISP1_GAP(x) ((x) << 0) 303*4882a593Smuzhiyun # define DISP1_GAP_MASK (3 << 0) 304*4882a593Smuzhiyun # define DISP2_GAP(x) ((x) << 2) 305*4882a593Smuzhiyun # define DISP2_GAP_MASK (3 << 2) 306*4882a593Smuzhiyun # define VBI_TIMER_COUNT(x) ((x) << 4) 307*4882a593Smuzhiyun # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 308*4882a593Smuzhiyun # define VBI_TIMER_UNIT(x) ((x) << 20) 309*4882a593Smuzhiyun # define VBI_TIMER_UNIT_MASK (7 << 20) 310*4882a593Smuzhiyun # define DISP1_GAP_MCHG(x) ((x) << 24) 311*4882a593Smuzhiyun # define DISP1_GAP_MCHG_MASK (3 << 24) 312*4882a593Smuzhiyun # define DISP2_GAP_MCHG(x) ((x) << 26) 313*4882a593Smuzhiyun # define DISP2_GAP_MCHG_MASK (3 << 26) 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define CG_ULV_CONTROL 0x878 316*4882a593Smuzhiyun #define CG_ULV_PARAMETER 0x87c 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define SMC_SCRATCH0 0x884 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define CG_CAC_CTRL 0x8b8 321*4882a593Smuzhiyun # define CAC_WINDOW(x) ((x) << 0) 322*4882a593Smuzhiyun # define CAC_WINDOW_MASK 0x00ffffff 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define DMIF_ADDR_CONFIG 0xBD4 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define DMIF_ADDR_CALC 0xC00 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 329*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 330*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define SRBM_STATUS 0xE50 333*4882a593Smuzhiyun #define GRBM_RQ_PENDING (1 << 5) 334*4882a593Smuzhiyun #define VMC_BUSY (1 << 8) 335*4882a593Smuzhiyun #define MCB_BUSY (1 << 9) 336*4882a593Smuzhiyun #define MCB_NON_DISPLAY_BUSY (1 << 10) 337*4882a593Smuzhiyun #define MCC_BUSY (1 << 11) 338*4882a593Smuzhiyun #define MCD_BUSY (1 << 12) 339*4882a593Smuzhiyun #define SEM_BUSY (1 << 14) 340*4882a593Smuzhiyun #define IH_BUSY (1 << 17) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun #define SRBM_SOFT_RESET 0x0E60 343*4882a593Smuzhiyun #define SOFT_RESET_BIF (1 << 1) 344*4882a593Smuzhiyun #define SOFT_RESET_DC (1 << 5) 345*4882a593Smuzhiyun #define SOFT_RESET_DMA1 (1 << 6) 346*4882a593Smuzhiyun #define SOFT_RESET_GRBM (1 << 8) 347*4882a593Smuzhiyun #define SOFT_RESET_HDP (1 << 9) 348*4882a593Smuzhiyun #define SOFT_RESET_IH (1 << 10) 349*4882a593Smuzhiyun #define SOFT_RESET_MC (1 << 11) 350*4882a593Smuzhiyun #define SOFT_RESET_ROM (1 << 14) 351*4882a593Smuzhiyun #define SOFT_RESET_SEM (1 << 15) 352*4882a593Smuzhiyun #define SOFT_RESET_VMC (1 << 17) 353*4882a593Smuzhiyun #define SOFT_RESET_DMA (1 << 20) 354*4882a593Smuzhiyun #define SOFT_RESET_TST (1 << 21) 355*4882a593Smuzhiyun #define SOFT_RESET_REGBB (1 << 22) 356*4882a593Smuzhiyun #define SOFT_RESET_ORB (1 << 23) 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun #define CC_SYS_RB_BACKEND_DISABLE 0xe80 359*4882a593Smuzhiyun #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define SRBM_READ_ERROR 0xE98 362*4882a593Smuzhiyun #define SRBM_INT_CNTL 0xEA0 363*4882a593Smuzhiyun #define SRBM_INT_ACK 0xEA8 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define SRBM_STATUS2 0x0EC4 366*4882a593Smuzhiyun #define DMA_BUSY (1 << 5) 367*4882a593Smuzhiyun #define DMA1_BUSY (1 << 6) 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define VM_L2_CNTL 0x1400 370*4882a593Smuzhiyun #define ENABLE_L2_CACHE (1 << 0) 371*4882a593Smuzhiyun #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 372*4882a593Smuzhiyun #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2) 373*4882a593Smuzhiyun #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4) 374*4882a593Smuzhiyun #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 375*4882a593Smuzhiyun #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10) 376*4882a593Smuzhiyun #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15) 377*4882a593Smuzhiyun #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) 378*4882a593Smuzhiyun #define VM_L2_CNTL2 0x1404 379*4882a593Smuzhiyun #define INVALIDATE_ALL_L1_TLBS (1 << 0) 380*4882a593Smuzhiyun #define INVALIDATE_L2_CACHE (1 << 1) 381*4882a593Smuzhiyun #define INVALIDATE_CACHE_MODE(x) ((x) << 26) 382*4882a593Smuzhiyun #define INVALIDATE_PTE_AND_PDE_CACHES 0 383*4882a593Smuzhiyun #define INVALIDATE_ONLY_PTE_CACHES 1 384*4882a593Smuzhiyun #define INVALIDATE_ONLY_PDE_CACHES 2 385*4882a593Smuzhiyun #define VM_L2_CNTL3 0x1408 386*4882a593Smuzhiyun #define BANK_SELECT(x) ((x) << 0) 387*4882a593Smuzhiyun #define L2_CACHE_UPDATE_MODE(x) ((x) << 6) 388*4882a593Smuzhiyun #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15) 389*4882a593Smuzhiyun #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20) 390*4882a593Smuzhiyun #define VM_L2_STATUS 0x140C 391*4882a593Smuzhiyun #define L2_BUSY (1 << 0) 392*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL 0x1410 393*4882a593Smuzhiyun #define ENABLE_CONTEXT (1 << 0) 394*4882a593Smuzhiyun #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 395*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3) 396*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 397*4882a593Smuzhiyun #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6) 398*4882a593Smuzhiyun #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7) 399*4882a593Smuzhiyun #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9) 400*4882a593Smuzhiyun #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10) 401*4882a593Smuzhiyun #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12) 402*4882a593Smuzhiyun #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13) 403*4882a593Smuzhiyun #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15) 404*4882a593Smuzhiyun #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16) 405*4882a593Smuzhiyun #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18) 406*4882a593Smuzhiyun #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19) 407*4882a593Smuzhiyun #define PAGE_TABLE_BLOCK_SIZE(x) (((x) & 0xF) << 24) 408*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL 0x1414 409*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL2 0x1430 410*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL2 0x1434 411*4882a593Smuzhiyun #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438 412*4882a593Smuzhiyun #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c 413*4882a593Smuzhiyun #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440 414*4882a593Smuzhiyun #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444 415*4882a593Smuzhiyun #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448 416*4882a593Smuzhiyun #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c 417*4882a593Smuzhiyun #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450 418*4882a593Smuzhiyun #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 421*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 422*4882a593Smuzhiyun #define PROTECTIONS_MASK (0xf << 0) 423*4882a593Smuzhiyun #define PROTECTIONS_SHIFT 0 424*4882a593Smuzhiyun /* bit 0: range 425*4882a593Smuzhiyun * bit 1: pde0 426*4882a593Smuzhiyun * bit 2: valid 427*4882a593Smuzhiyun * bit 3: read 428*4882a593Smuzhiyun * bit 4: write 429*4882a593Smuzhiyun */ 430*4882a593Smuzhiyun #define MEMORY_CLIENT_ID_MASK (0xff << 12) 431*4882a593Smuzhiyun #define MEMORY_CLIENT_ID_SHIFT 12 432*4882a593Smuzhiyun #define MEMORY_CLIENT_RW_MASK (1 << 24) 433*4882a593Smuzhiyun #define MEMORY_CLIENT_RW_SHIFT 24 434*4882a593Smuzhiyun #define FAULT_VMID_MASK (0xf << 25) 435*4882a593Smuzhiyun #define FAULT_VMID_SHIFT 25 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun #define VM_INVALIDATE_REQUEST 0x1478 438*4882a593Smuzhiyun #define VM_INVALIDATE_RESPONSE 0x147c 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 441*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c 444*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540 445*4882a593Smuzhiyun #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544 446*4882a593Smuzhiyun #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548 447*4882a593Smuzhiyun #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c 448*4882a593Smuzhiyun #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550 449*4882a593Smuzhiyun #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554 450*4882a593Smuzhiyun #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558 451*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c 452*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 455*4882a593Smuzhiyun #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define VM_L2_CG 0x15c0 458*4882a593Smuzhiyun #define MC_CG_ENABLE (1 << 18) 459*4882a593Smuzhiyun #define MC_LS_ENABLE (1 << 19) 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun #define MC_SHARED_CHMAP 0x2004 462*4882a593Smuzhiyun #define NOOFCHAN_SHIFT 12 463*4882a593Smuzhiyun #define NOOFCHAN_MASK 0x0000f000 464*4882a593Smuzhiyun #define MC_SHARED_CHREMAP 0x2008 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun #define MC_VM_FB_LOCATION 0x2024 467*4882a593Smuzhiyun #define MC_VM_AGP_TOP 0x2028 468*4882a593Smuzhiyun #define MC_VM_AGP_BOT 0x202C 469*4882a593Smuzhiyun #define MC_VM_AGP_BASE 0x2030 470*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 471*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 472*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define MC_VM_MX_L1_TLB_CNTL 0x2064 475*4882a593Smuzhiyun #define ENABLE_L1_TLB (1 << 0) 476*4882a593Smuzhiyun #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 477*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 478*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 479*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 480*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 481*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 482*4882a593Smuzhiyun #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6) 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define MC_SHARED_BLACKOUT_CNTL 0x20ac 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define MC_HUB_MISC_HUB_CG 0x20b8 487*4882a593Smuzhiyun #define MC_HUB_MISC_VM_CG 0x20bc 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun #define MC_HUB_MISC_SIP_CG 0x20c0 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define MC_XPB_CLK_GAT 0x2478 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define MC_CITF_MISC_RD_CG 0x2648 494*4882a593Smuzhiyun #define MC_CITF_MISC_WR_CG 0x264c 495*4882a593Smuzhiyun #define MC_CITF_MISC_VM_CG 0x2650 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define MC_ARB_RAMCFG 0x2760 498*4882a593Smuzhiyun #define NOOFBANK_SHIFT 0 499*4882a593Smuzhiyun #define NOOFBANK_MASK 0x00000003 500*4882a593Smuzhiyun #define NOOFRANK_SHIFT 2 501*4882a593Smuzhiyun #define NOOFRANK_MASK 0x00000004 502*4882a593Smuzhiyun #define NOOFROWS_SHIFT 3 503*4882a593Smuzhiyun #define NOOFROWS_MASK 0x00000038 504*4882a593Smuzhiyun #define NOOFCOLS_SHIFT 6 505*4882a593Smuzhiyun #define NOOFCOLS_MASK 0x000000C0 506*4882a593Smuzhiyun #define CHANSIZE_SHIFT 8 507*4882a593Smuzhiyun #define CHANSIZE_MASK 0x00000100 508*4882a593Smuzhiyun #define CHANSIZE_OVERRIDE (1 << 11) 509*4882a593Smuzhiyun #define NOOFGROUPS_SHIFT 12 510*4882a593Smuzhiyun #define NOOFGROUPS_MASK 0x00001000 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define MC_ARB_DRAM_TIMING 0x2774 513*4882a593Smuzhiyun #define MC_ARB_DRAM_TIMING2 0x2778 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun #define MC_ARB_BURST_TIME 0x2808 516*4882a593Smuzhiyun #define STATE0(x) ((x) << 0) 517*4882a593Smuzhiyun #define STATE0_MASK (0x1f << 0) 518*4882a593Smuzhiyun #define STATE0_SHIFT 0 519*4882a593Smuzhiyun #define STATE1(x) ((x) << 5) 520*4882a593Smuzhiyun #define STATE1_MASK (0x1f << 5) 521*4882a593Smuzhiyun #define STATE1_SHIFT 5 522*4882a593Smuzhiyun #define STATE2(x) ((x) << 10) 523*4882a593Smuzhiyun #define STATE2_MASK (0x1f << 10) 524*4882a593Smuzhiyun #define STATE2_SHIFT 10 525*4882a593Smuzhiyun #define STATE3(x) ((x) << 15) 526*4882a593Smuzhiyun #define STATE3_MASK (0x1f << 15) 527*4882a593Smuzhiyun #define STATE3_SHIFT 15 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8 530*4882a593Smuzhiyun #define TRAIN_DONE_D0 (1 << 30) 531*4882a593Smuzhiyun #define TRAIN_DONE_D1 (1 << 31) 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define MC_SEQ_SUP_CNTL 0x28c8 534*4882a593Smuzhiyun #define RUN_MASK (1 << 0) 535*4882a593Smuzhiyun #define MC_SEQ_SUP_PGM 0x28cc 536*4882a593Smuzhiyun #define MC_PMG_AUTO_CMD 0x28d0 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun #define MC_IO_PAD_CNTL_D0 0x29d0 539*4882a593Smuzhiyun #define MEM_FALL_OUT_CMD (1 << 8) 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING 0x28a0 542*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING 0x28a4 543*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING 0x28a8 544*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2 0x28ac 545*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING 0x28b0 546*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0 0x28b4 547*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1 0x28b8 548*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0 0x28bc 549*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1 0x28c0 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun #define MC_SEQ_MISC0 0x2a00 552*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_SHIFT 8 553*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_MASK 0x00000f00 554*4882a593Smuzhiyun #define MC_SEQ_MISC0_VEN_ID_VALUE 3 555*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_SHIFT 12 556*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_MASK 0x0000f000 557*4882a593Smuzhiyun #define MC_SEQ_MISC0_REV_ID_VALUE 1 558*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_SHIFT 28 559*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 560*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_VALUE 5 561*4882a593Smuzhiyun #define MC_SEQ_MISC1 0x2a04 562*4882a593Smuzhiyun #define MC_SEQ_RESERVE_M 0x2a08 563*4882a593Smuzhiyun #define MC_PMG_CMD_EMRS 0x2a0c 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_INDEX 0x2a44 566*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_DATA 0x2a48 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun #define MC_SEQ_MISC5 0x2a54 569*4882a593Smuzhiyun #define MC_SEQ_MISC6 0x2a58 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun #define MC_SEQ_MISC7 0x2a64 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING_LP 0x2a6c 574*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING_LP 0x2a70 575*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING_LP 0x2a74 576*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2_LP 0x2a78 577*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 578*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1_LP 0x2a80 579*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 580*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define MC_PMG_CMD_MRS 0x2aac 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 585*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1_LP 0x2b20 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun #define MC_PMG_CMD_MRS1 0x2b44 588*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 589*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING_LP 0x2b4c 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_2 0x2b54 592*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_2_LP 0x2b58 593*4882a593Smuzhiyun #define MC_PMG_CMD_MRS2 0x2b5c 594*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun #define MCLK_PWRMGT_CNTL 0x2ba0 597*4882a593Smuzhiyun # define DLL_SPEED(x) ((x) << 0) 598*4882a593Smuzhiyun # define DLL_SPEED_MASK (0x1f << 0) 599*4882a593Smuzhiyun # define DLL_READY (1 << 6) 600*4882a593Smuzhiyun # define MC_INT_CNTL (1 << 7) 601*4882a593Smuzhiyun # define MRDCK0_PDNB (1 << 8) 602*4882a593Smuzhiyun # define MRDCK1_PDNB (1 << 9) 603*4882a593Smuzhiyun # define MRDCK0_RESET (1 << 16) 604*4882a593Smuzhiyun # define MRDCK1_RESET (1 << 17) 605*4882a593Smuzhiyun # define DLL_READY_READ (1 << 24) 606*4882a593Smuzhiyun #define DLL_CNTL 0x2ba4 607*4882a593Smuzhiyun # define MRDCK0_BYPASS (1 << 24) 608*4882a593Smuzhiyun # define MRDCK1_BYPASS (1 << 25) 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun #define MPLL_CNTL_MODE 0x2bb0 611*4882a593Smuzhiyun # define MPLL_MCLK_SEL (1 << 11) 612*4882a593Smuzhiyun #define MPLL_FUNC_CNTL 0x2bb4 613*4882a593Smuzhiyun #define BWCTRL(x) ((x) << 20) 614*4882a593Smuzhiyun #define BWCTRL_MASK (0xff << 20) 615*4882a593Smuzhiyun #define MPLL_FUNC_CNTL_1 0x2bb8 616*4882a593Smuzhiyun #define VCO_MODE(x) ((x) << 0) 617*4882a593Smuzhiyun #define VCO_MODE_MASK (3 << 0) 618*4882a593Smuzhiyun #define CLKFRAC(x) ((x) << 4) 619*4882a593Smuzhiyun #define CLKFRAC_MASK (0xfff << 4) 620*4882a593Smuzhiyun #define CLKF(x) ((x) << 16) 621*4882a593Smuzhiyun #define CLKF_MASK (0xfff << 16) 622*4882a593Smuzhiyun #define MPLL_FUNC_CNTL_2 0x2bbc 623*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL 0x2bc0 624*4882a593Smuzhiyun #define YCLK_POST_DIV(x) ((x) << 0) 625*4882a593Smuzhiyun #define YCLK_POST_DIV_MASK (7 << 0) 626*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL 0x2bc4 627*4882a593Smuzhiyun #define YCLK_SEL(x) ((x) << 4) 628*4882a593Smuzhiyun #define YCLK_SEL_MASK (1 << 4) 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun #define MPLL_SS1 0x2bcc 631*4882a593Smuzhiyun #define CLKV(x) ((x) << 0) 632*4882a593Smuzhiyun #define CLKV_MASK (0x3ffffff << 0) 633*4882a593Smuzhiyun #define MPLL_SS2 0x2bd0 634*4882a593Smuzhiyun #define CLKS(x) ((x) << 0) 635*4882a593Smuzhiyun #define CLKS_MASK (0xfff << 0) 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun #define HDP_HOST_PATH_CNTL 0x2C00 638*4882a593Smuzhiyun #define CLOCK_GATING_DIS (1 << 23) 639*4882a593Smuzhiyun #define HDP_NONSURFACE_BASE 0x2C04 640*4882a593Smuzhiyun #define HDP_NONSURFACE_INFO 0x2C08 641*4882a593Smuzhiyun #define HDP_NONSURFACE_SIZE 0x2C0C 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun #define HDP_ADDR_CONFIG 0x2F48 644*4882a593Smuzhiyun #define HDP_MISC_CNTL 0x2F4C 645*4882a593Smuzhiyun #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 646*4882a593Smuzhiyun #define HDP_MEM_POWER_LS 0x2F50 647*4882a593Smuzhiyun #define HDP_LS_ENABLE (1 << 0) 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun #define ATC_MISC_CG 0x3350 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun #define IH_RB_CNTL 0x3e00 652*4882a593Smuzhiyun # define IH_RB_ENABLE (1 << 0) 653*4882a593Smuzhiyun # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 654*4882a593Smuzhiyun # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 655*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 656*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 657*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 658*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 659*4882a593Smuzhiyun #define IH_RB_BASE 0x3e04 660*4882a593Smuzhiyun #define IH_RB_RPTR 0x3e08 661*4882a593Smuzhiyun #define IH_RB_WPTR 0x3e0c 662*4882a593Smuzhiyun # define RB_OVERFLOW (1 << 0) 663*4882a593Smuzhiyun # define WPTR_OFFSET_MASK 0x3fffc 664*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_HI 0x3e10 665*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_LO 0x3e14 666*4882a593Smuzhiyun #define IH_CNTL 0x3e18 667*4882a593Smuzhiyun # define ENABLE_INTR (1 << 0) 668*4882a593Smuzhiyun # define IH_MC_SWAP(x) ((x) << 1) 669*4882a593Smuzhiyun # define IH_MC_SWAP_NONE 0 670*4882a593Smuzhiyun # define IH_MC_SWAP_16BIT 1 671*4882a593Smuzhiyun # define IH_MC_SWAP_32BIT 2 672*4882a593Smuzhiyun # define IH_MC_SWAP_64BIT 3 673*4882a593Smuzhiyun # define RPTR_REARM (1 << 4) 674*4882a593Smuzhiyun # define MC_WRREQ_CREDIT(x) ((x) << 15) 675*4882a593Smuzhiyun # define MC_WR_CLEAN_CNT(x) ((x) << 20) 676*4882a593Smuzhiyun # define MC_VMID(x) ((x) << 25) 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define CONFIG_MEMSIZE 0x5428 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #define INTERRUPT_CNTL 0x5468 681*4882a593Smuzhiyun # define IH_DUMMY_RD_OVERRIDE (1 << 0) 682*4882a593Smuzhiyun # define IH_DUMMY_RD_EN (1 << 1) 683*4882a593Smuzhiyun # define IH_REQ_NONSNOOP_EN (1 << 3) 684*4882a593Smuzhiyun # define GEN_IH_INT_EN (1 << 8) 685*4882a593Smuzhiyun #define INTERRUPT_CNTL2 0x546c 686*4882a593Smuzhiyun 687*4882a593Smuzhiyun #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 688*4882a593Smuzhiyun 689*4882a593Smuzhiyun #define BIF_FB_EN 0x5490 690*4882a593Smuzhiyun #define FB_READ_EN (1 << 0) 691*4882a593Smuzhiyun #define FB_WRITE_EN (1 << 1) 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun /* DCE6 ELD audio interface */ 696*4882a593Smuzhiyun #define AZ_F0_CODEC_ENDPOINT_INDEX 0x5E00 697*4882a593Smuzhiyun # define AZ_ENDPOINT_REG_INDEX(x) (((x) & 0xff) << 0) 698*4882a593Smuzhiyun # define AZ_ENDPOINT_REG_WRITE_EN (1 << 8) 699*4882a593Smuzhiyun #define AZ_F0_CODEC_ENDPOINT_DATA 0x5E04 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER 0x25 702*4882a593Smuzhiyun #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 703*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 704*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_SHIFT 0 705*4882a593Smuzhiyun #define HDMI_CONNECTION (1 << 16) 706*4882a593Smuzhiyun #define DP_CONNECTION (1 << 17) 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0 0x28 /* LPCM */ 709*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1 0x29 /* AC3 */ 710*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2 0x2A /* MPEG1 */ 711*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3 0x2B /* MP3 */ 712*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4 0x2C /* MPEG2 */ 713*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5 0x2D /* AAC */ 714*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6 0x2E /* DTS */ 715*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7 0x2F /* ATRAC */ 716*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR8 0x30 /* one bit audio - leave at 0 (default) */ 717*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9 0x31 /* Dolby Digital */ 718*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10 0x32 /* DTS-HD */ 719*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11 0x33 /* MAT-MLP */ 720*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR12 0x34 /* DTS */ 721*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13 0x35 /* WMA Pro */ 722*4882a593Smuzhiyun # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 723*4882a593Smuzhiyun /* max channels minus one. 7 = 8 channels */ 724*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 725*4882a593Smuzhiyun # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 726*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 727*4882a593Smuzhiyun /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 728*4882a593Smuzhiyun * bit0 = 32 kHz 729*4882a593Smuzhiyun * bit1 = 44.1 kHz 730*4882a593Smuzhiyun * bit2 = 48 kHz 731*4882a593Smuzhiyun * bit3 = 88.2 kHz 732*4882a593Smuzhiyun * bit4 = 96 kHz 733*4882a593Smuzhiyun * bit5 = 176.4 kHz 734*4882a593Smuzhiyun * bit6 = 192 kHz 735*4882a593Smuzhiyun */ 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC 0x37 738*4882a593Smuzhiyun # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 739*4882a593Smuzhiyun # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 740*4882a593Smuzhiyun /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 741*4882a593Smuzhiyun * 0 = invalid 742*4882a593Smuzhiyun * x = legal delay value 743*4882a593Smuzhiyun * 255 = sync not supported 744*4882a593Smuzhiyun */ 745*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_HBR 0x38 746*4882a593Smuzhiyun # define HBR_CAPABLE (1 << 0) /* enabled by default */ 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO0 0x3a 749*4882a593Smuzhiyun # define MANUFACTURER_ID(x) (((x) & 0xffff) << 0) 750*4882a593Smuzhiyun # define PRODUCT_ID(x) (((x) & 0xffff) << 16) 751*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO1 0x3b 752*4882a593Smuzhiyun # define SINK_DESCRIPTION_LEN(x) (((x) & 0xff) << 0) 753*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO2 0x3c 754*4882a593Smuzhiyun # define PORT_ID0(x) (((x) & 0xffffffff) << 0) 755*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO3 0x3d 756*4882a593Smuzhiyun # define PORT_ID1(x) (((x) & 0xffffffff) << 0) 757*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO4 0x3e 758*4882a593Smuzhiyun # define DESCRIPTION0(x) (((x) & 0xff) << 0) 759*4882a593Smuzhiyun # define DESCRIPTION1(x) (((x) & 0xff) << 8) 760*4882a593Smuzhiyun # define DESCRIPTION2(x) (((x) & 0xff) << 16) 761*4882a593Smuzhiyun # define DESCRIPTION3(x) (((x) & 0xff) << 24) 762*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO5 0x3f 763*4882a593Smuzhiyun # define DESCRIPTION4(x) (((x) & 0xff) << 0) 764*4882a593Smuzhiyun # define DESCRIPTION5(x) (((x) & 0xff) << 8) 765*4882a593Smuzhiyun # define DESCRIPTION6(x) (((x) & 0xff) << 16) 766*4882a593Smuzhiyun # define DESCRIPTION7(x) (((x) & 0xff) << 24) 767*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO6 0x40 768*4882a593Smuzhiyun # define DESCRIPTION8(x) (((x) & 0xff) << 0) 769*4882a593Smuzhiyun # define DESCRIPTION9(x) (((x) & 0xff) << 8) 770*4882a593Smuzhiyun # define DESCRIPTION10(x) (((x) & 0xff) << 16) 771*4882a593Smuzhiyun # define DESCRIPTION11(x) (((x) & 0xff) << 24) 772*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO7 0x41 773*4882a593Smuzhiyun # define DESCRIPTION12(x) (((x) & 0xff) << 0) 774*4882a593Smuzhiyun # define DESCRIPTION13(x) (((x) & 0xff) << 8) 775*4882a593Smuzhiyun # define DESCRIPTION14(x) (((x) & 0xff) << 16) 776*4882a593Smuzhiyun # define DESCRIPTION15(x) (((x) & 0xff) << 24) 777*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_SINK_INFO8 0x42 778*4882a593Smuzhiyun # define DESCRIPTION16(x) (((x) & 0xff) << 0) 779*4882a593Smuzhiyun # define DESCRIPTION17(x) (((x) & 0xff) << 8) 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL 0x54 782*4882a593Smuzhiyun # define AUDIO_ENABLED (1 << 31) 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT 0x56 785*4882a593Smuzhiyun #define PORT_CONNECTIVITY_MASK (3 << 30) 786*4882a593Smuzhiyun #define PORT_CONNECTIVITY_SHIFT 30 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun #define DC_LB_MEMORY_SPLIT 0x6b0c 789*4882a593Smuzhiyun #define DC_LB_MEMORY_CONFIG(x) ((x) << 20) 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define PRIORITY_A_CNT 0x6b18 792*4882a593Smuzhiyun #define PRIORITY_MARK_MASK 0x7fff 793*4882a593Smuzhiyun #define PRIORITY_OFF (1 << 16) 794*4882a593Smuzhiyun #define PRIORITY_ALWAYS_ON (1 << 20) 795*4882a593Smuzhiyun #define PRIORITY_B_CNT 0x6b1c 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8 798*4882a593Smuzhiyun # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 799*4882a593Smuzhiyun #define DPG_PIPE_LATENCY_CONTROL 0x6ccc 800*4882a593Smuzhiyun # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 801*4882a593Smuzhiyun # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 804*4882a593Smuzhiyun #define VLINE_STATUS 0x6bb8 805*4882a593Smuzhiyun # define VLINE_OCCURRED (1 << 0) 806*4882a593Smuzhiyun # define VLINE_ACK (1 << 4) 807*4882a593Smuzhiyun # define VLINE_STAT (1 << 12) 808*4882a593Smuzhiyun # define VLINE_INTERRUPT (1 << 16) 809*4882a593Smuzhiyun # define VLINE_INTERRUPT_TYPE (1 << 17) 810*4882a593Smuzhiyun /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 811*4882a593Smuzhiyun #define VBLANK_STATUS 0x6bbc 812*4882a593Smuzhiyun # define VBLANK_OCCURRED (1 << 0) 813*4882a593Smuzhiyun # define VBLANK_ACK (1 << 4) 814*4882a593Smuzhiyun # define VBLANK_STAT (1 << 12) 815*4882a593Smuzhiyun # define VBLANK_INTERRUPT (1 << 16) 816*4882a593Smuzhiyun # define VBLANK_INTERRUPT_TYPE (1 << 17) 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 819*4882a593Smuzhiyun #define INT_MASK 0x6b40 820*4882a593Smuzhiyun # define VBLANK_INT_MASK (1 << 0) 821*4882a593Smuzhiyun # define VLINE_INT_MASK (1 << 4) 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS 0x60f4 824*4882a593Smuzhiyun # define LB_D1_VLINE_INTERRUPT (1 << 2) 825*4882a593Smuzhiyun # define LB_D1_VBLANK_INTERRUPT (1 << 3) 826*4882a593Smuzhiyun # define DC_HPD1_INTERRUPT (1 << 17) 827*4882a593Smuzhiyun # define DC_HPD1_RX_INTERRUPT (1 << 18) 828*4882a593Smuzhiyun # define DACA_AUTODETECT_INTERRUPT (1 << 22) 829*4882a593Smuzhiyun # define DACB_AUTODETECT_INTERRUPT (1 << 23) 830*4882a593Smuzhiyun # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 831*4882a593Smuzhiyun # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 832*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 833*4882a593Smuzhiyun # define LB_D2_VLINE_INTERRUPT (1 << 2) 834*4882a593Smuzhiyun # define LB_D2_VBLANK_INTERRUPT (1 << 3) 835*4882a593Smuzhiyun # define DC_HPD2_INTERRUPT (1 << 17) 836*4882a593Smuzhiyun # define DC_HPD2_RX_INTERRUPT (1 << 18) 837*4882a593Smuzhiyun # define DISP_TIMER_INTERRUPT (1 << 24) 838*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 839*4882a593Smuzhiyun # define LB_D3_VLINE_INTERRUPT (1 << 2) 840*4882a593Smuzhiyun # define LB_D3_VBLANK_INTERRUPT (1 << 3) 841*4882a593Smuzhiyun # define DC_HPD3_INTERRUPT (1 << 17) 842*4882a593Smuzhiyun # define DC_HPD3_RX_INTERRUPT (1 << 18) 843*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 844*4882a593Smuzhiyun # define LB_D4_VLINE_INTERRUPT (1 << 2) 845*4882a593Smuzhiyun # define LB_D4_VBLANK_INTERRUPT (1 << 3) 846*4882a593Smuzhiyun # define DC_HPD4_INTERRUPT (1 << 17) 847*4882a593Smuzhiyun # define DC_HPD4_RX_INTERRUPT (1 << 18) 848*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 849*4882a593Smuzhiyun # define LB_D5_VLINE_INTERRUPT (1 << 2) 850*4882a593Smuzhiyun # define LB_D5_VBLANK_INTERRUPT (1 << 3) 851*4882a593Smuzhiyun # define DC_HPD5_INTERRUPT (1 << 17) 852*4882a593Smuzhiyun # define DC_HPD5_RX_INTERRUPT (1 << 18) 853*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 854*4882a593Smuzhiyun # define LB_D6_VLINE_INTERRUPT (1 << 2) 855*4882a593Smuzhiyun # define LB_D6_VBLANK_INTERRUPT (1 << 3) 856*4882a593Smuzhiyun # define DC_HPD6_INTERRUPT (1 << 17) 857*4882a593Smuzhiyun # define DC_HPD6_RX_INTERRUPT (1 << 18) 858*4882a593Smuzhiyun 859*4882a593Smuzhiyun /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 860*4882a593Smuzhiyun #define GRPH_INT_STATUS 0x6858 861*4882a593Smuzhiyun # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 862*4882a593Smuzhiyun # define GRPH_PFLIP_INT_CLEAR (1 << 8) 863*4882a593Smuzhiyun /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 864*4882a593Smuzhiyun #define GRPH_INT_CONTROL 0x685c 865*4882a593Smuzhiyun # define GRPH_PFLIP_INT_MASK (1 << 0) 866*4882a593Smuzhiyun # define GRPH_PFLIP_INT_TYPE (1 << 8) 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun #define DAC_AUTODETECT_INT_CONTROL 0x67c8 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun #define DC_HPD1_INT_STATUS 0x601c 871*4882a593Smuzhiyun #define DC_HPD2_INT_STATUS 0x6028 872*4882a593Smuzhiyun #define DC_HPD3_INT_STATUS 0x6034 873*4882a593Smuzhiyun #define DC_HPD4_INT_STATUS 0x6040 874*4882a593Smuzhiyun #define DC_HPD5_INT_STATUS 0x604c 875*4882a593Smuzhiyun #define DC_HPD6_INT_STATUS 0x6058 876*4882a593Smuzhiyun # define DC_HPDx_INT_STATUS (1 << 0) 877*4882a593Smuzhiyun # define DC_HPDx_SENSE (1 << 1) 878*4882a593Smuzhiyun # define DC_HPDx_RX_INT_STATUS (1 << 8) 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun #define DC_HPD1_INT_CONTROL 0x6020 881*4882a593Smuzhiyun #define DC_HPD2_INT_CONTROL 0x602c 882*4882a593Smuzhiyun #define DC_HPD3_INT_CONTROL 0x6038 883*4882a593Smuzhiyun #define DC_HPD4_INT_CONTROL 0x6044 884*4882a593Smuzhiyun #define DC_HPD5_INT_CONTROL 0x6050 885*4882a593Smuzhiyun #define DC_HPD6_INT_CONTROL 0x605c 886*4882a593Smuzhiyun # define DC_HPDx_INT_ACK (1 << 0) 887*4882a593Smuzhiyun # define DC_HPDx_INT_POLARITY (1 << 8) 888*4882a593Smuzhiyun # define DC_HPDx_INT_EN (1 << 16) 889*4882a593Smuzhiyun # define DC_HPDx_RX_INT_ACK (1 << 20) 890*4882a593Smuzhiyun # define DC_HPDx_RX_INT_EN (1 << 24) 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun #define DC_HPD1_CONTROL 0x6024 893*4882a593Smuzhiyun #define DC_HPD2_CONTROL 0x6030 894*4882a593Smuzhiyun #define DC_HPD3_CONTROL 0x603c 895*4882a593Smuzhiyun #define DC_HPD4_CONTROL 0x6048 896*4882a593Smuzhiyun #define DC_HPD5_CONTROL 0x6054 897*4882a593Smuzhiyun #define DC_HPD6_CONTROL 0x6060 898*4882a593Smuzhiyun # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 899*4882a593Smuzhiyun # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 900*4882a593Smuzhiyun # define DC_HPDx_EN (1 << 28) 901*4882a593Smuzhiyun 902*4882a593Smuzhiyun #define DPG_PIPE_STUTTER_CONTROL 0x6cd4 903*4882a593Smuzhiyun # define STUTTER_ENABLE (1 << 0) 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 906*4882a593Smuzhiyun #define CRTC_STATUS_FRAME_COUNT 0x6e98 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun /* Audio clocks */ 909*4882a593Smuzhiyun #define DCCG_AUDIO_DTO_SOURCE 0x05ac 910*4882a593Smuzhiyun # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 911*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_PHASE 0x05b0 914*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_MODULE 0x05b4 915*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_PHASE 0x05c0 916*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_MODULE 0x05c4 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun #define DENTIST_DISPCLK_CNTL 0x0490 919*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24) 920*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24) 921*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun #define AFMT_AUDIO_SRC_CONTROL 0x713c 924*4882a593Smuzhiyun #define AFMT_AUDIO_SRC_SELECT(x) (((x) & 7) << 0) 925*4882a593Smuzhiyun /* AFMT_AUDIO_SRC_SELECT 926*4882a593Smuzhiyun * 0 = stream0 927*4882a593Smuzhiyun * 1 = stream1 928*4882a593Smuzhiyun * 2 = stream2 929*4882a593Smuzhiyun * 3 = stream3 930*4882a593Smuzhiyun * 4 = stream4 931*4882a593Smuzhiyun * 5 = stream5 932*4882a593Smuzhiyun */ 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun #define GRBM_CNTL 0x8000 935*4882a593Smuzhiyun #define GRBM_READ_TIMEOUT(x) ((x) << 0) 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun #define GRBM_STATUS2 0x8008 938*4882a593Smuzhiyun #define RLC_RQ_PENDING (1 << 0) 939*4882a593Smuzhiyun #define RLC_BUSY (1 << 8) 940*4882a593Smuzhiyun #define TC_BUSY (1 << 9) 941*4882a593Smuzhiyun 942*4882a593Smuzhiyun #define GRBM_STATUS 0x8010 943*4882a593Smuzhiyun #define CMDFIFO_AVAIL_MASK 0x0000000F 944*4882a593Smuzhiyun #define RING2_RQ_PENDING (1 << 4) 945*4882a593Smuzhiyun #define SRBM_RQ_PENDING (1 << 5) 946*4882a593Smuzhiyun #define RING1_RQ_PENDING (1 << 6) 947*4882a593Smuzhiyun #define CF_RQ_PENDING (1 << 7) 948*4882a593Smuzhiyun #define PF_RQ_PENDING (1 << 8) 949*4882a593Smuzhiyun #define GDS_DMA_RQ_PENDING (1 << 9) 950*4882a593Smuzhiyun #define GRBM_EE_BUSY (1 << 10) 951*4882a593Smuzhiyun #define DB_CLEAN (1 << 12) 952*4882a593Smuzhiyun #define CB_CLEAN (1 << 13) 953*4882a593Smuzhiyun #define TA_BUSY (1 << 14) 954*4882a593Smuzhiyun #define GDS_BUSY (1 << 15) 955*4882a593Smuzhiyun #define VGT_BUSY (1 << 17) 956*4882a593Smuzhiyun #define IA_BUSY_NO_DMA (1 << 18) 957*4882a593Smuzhiyun #define IA_BUSY (1 << 19) 958*4882a593Smuzhiyun #define SX_BUSY (1 << 20) 959*4882a593Smuzhiyun #define SPI_BUSY (1 << 22) 960*4882a593Smuzhiyun #define BCI_BUSY (1 << 23) 961*4882a593Smuzhiyun #define SC_BUSY (1 << 24) 962*4882a593Smuzhiyun #define PA_BUSY (1 << 25) 963*4882a593Smuzhiyun #define DB_BUSY (1 << 26) 964*4882a593Smuzhiyun #define CP_COHERENCY_BUSY (1 << 28) 965*4882a593Smuzhiyun #define CP_BUSY (1 << 29) 966*4882a593Smuzhiyun #define CB_BUSY (1 << 30) 967*4882a593Smuzhiyun #define GUI_ACTIVE (1 << 31) 968*4882a593Smuzhiyun #define GRBM_STATUS_SE0 0x8014 969*4882a593Smuzhiyun #define GRBM_STATUS_SE1 0x8018 970*4882a593Smuzhiyun #define SE_DB_CLEAN (1 << 1) 971*4882a593Smuzhiyun #define SE_CB_CLEAN (1 << 2) 972*4882a593Smuzhiyun #define SE_BCI_BUSY (1 << 22) 973*4882a593Smuzhiyun #define SE_VGT_BUSY (1 << 23) 974*4882a593Smuzhiyun #define SE_PA_BUSY (1 << 24) 975*4882a593Smuzhiyun #define SE_TA_BUSY (1 << 25) 976*4882a593Smuzhiyun #define SE_SX_BUSY (1 << 26) 977*4882a593Smuzhiyun #define SE_SPI_BUSY (1 << 27) 978*4882a593Smuzhiyun #define SE_SC_BUSY (1 << 29) 979*4882a593Smuzhiyun #define SE_DB_BUSY (1 << 30) 980*4882a593Smuzhiyun #define SE_CB_BUSY (1 << 31) 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun #define GRBM_SOFT_RESET 0x8020 983*4882a593Smuzhiyun #define SOFT_RESET_CP (1 << 0) 984*4882a593Smuzhiyun #define SOFT_RESET_CB (1 << 1) 985*4882a593Smuzhiyun #define SOFT_RESET_RLC (1 << 2) 986*4882a593Smuzhiyun #define SOFT_RESET_DB (1 << 3) 987*4882a593Smuzhiyun #define SOFT_RESET_GDS (1 << 4) 988*4882a593Smuzhiyun #define SOFT_RESET_PA (1 << 5) 989*4882a593Smuzhiyun #define SOFT_RESET_SC (1 << 6) 990*4882a593Smuzhiyun #define SOFT_RESET_BCI (1 << 7) 991*4882a593Smuzhiyun #define SOFT_RESET_SPI (1 << 8) 992*4882a593Smuzhiyun #define SOFT_RESET_SX (1 << 10) 993*4882a593Smuzhiyun #define SOFT_RESET_TC (1 << 11) 994*4882a593Smuzhiyun #define SOFT_RESET_TA (1 << 12) 995*4882a593Smuzhiyun #define SOFT_RESET_VGT (1 << 14) 996*4882a593Smuzhiyun #define SOFT_RESET_IA (1 << 15) 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun #define GRBM_GFX_INDEX 0x802C 999*4882a593Smuzhiyun #define INSTANCE_INDEX(x) ((x) << 0) 1000*4882a593Smuzhiyun #define SH_INDEX(x) ((x) << 8) 1001*4882a593Smuzhiyun #define SE_INDEX(x) ((x) << 16) 1002*4882a593Smuzhiyun #define SH_BROADCAST_WRITES (1 << 29) 1003*4882a593Smuzhiyun #define INSTANCE_BROADCAST_WRITES (1 << 30) 1004*4882a593Smuzhiyun #define SE_BROADCAST_WRITES (1 << 31) 1005*4882a593Smuzhiyun 1006*4882a593Smuzhiyun #define GRBM_INT_CNTL 0x8060 1007*4882a593Smuzhiyun # define RDERR_INT_ENABLE (1 << 0) 1008*4882a593Smuzhiyun # define GUI_IDLE_INT_ENABLE (1 << 19) 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun #define CP_STRMOUT_CNTL 0x84FC 1011*4882a593Smuzhiyun #define SCRATCH_REG0 0x8500 1012*4882a593Smuzhiyun #define SCRATCH_REG1 0x8504 1013*4882a593Smuzhiyun #define SCRATCH_REG2 0x8508 1014*4882a593Smuzhiyun #define SCRATCH_REG3 0x850C 1015*4882a593Smuzhiyun #define SCRATCH_REG4 0x8510 1016*4882a593Smuzhiyun #define SCRATCH_REG5 0x8514 1017*4882a593Smuzhiyun #define SCRATCH_REG6 0x8518 1018*4882a593Smuzhiyun #define SCRATCH_REG7 0x851C 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define SCRATCH_UMSK 0x8540 1021*4882a593Smuzhiyun #define SCRATCH_ADDR 0x8544 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun #define CP_SEM_WAIT_TIMER 0x85BC 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun #define CP_ME_CNTL 0x86D8 1028*4882a593Smuzhiyun #define CP_CE_HALT (1 << 24) 1029*4882a593Smuzhiyun #define CP_PFP_HALT (1 << 26) 1030*4882a593Smuzhiyun #define CP_ME_HALT (1 << 28) 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun #define CP_COHER_CNTL2 0x85E8 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun #define CP_RB2_RPTR 0x86f8 1035*4882a593Smuzhiyun #define CP_RB1_RPTR 0x86fc 1036*4882a593Smuzhiyun #define CP_RB0_RPTR 0x8700 1037*4882a593Smuzhiyun #define CP_RB_WPTR_DELAY 0x8704 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun #define CP_QUEUE_THRESHOLDS 0x8760 1040*4882a593Smuzhiyun #define ROQ_IB1_START(x) ((x) << 0) 1041*4882a593Smuzhiyun #define ROQ_IB2_START(x) ((x) << 8) 1042*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS 0x8764 1043*4882a593Smuzhiyun #define MEQ1_START(x) ((x) << 0) 1044*4882a593Smuzhiyun #define MEQ2_START(x) ((x) << 8) 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun #define CP_PERFMON_CNTL 0x87FC 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun #define VGT_VTX_VECT_EJECT_REG 0x88B0 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun #define VGT_CACHE_INVALIDATION 0x88C4 1051*4882a593Smuzhiyun #define CACHE_INVALIDATION(x) ((x) << 0) 1052*4882a593Smuzhiyun #define VC_ONLY 0 1053*4882a593Smuzhiyun #define TC_ONLY 1 1054*4882a593Smuzhiyun #define VC_AND_TC 2 1055*4882a593Smuzhiyun #define AUTO_INVLD_EN(x) ((x) << 6) 1056*4882a593Smuzhiyun #define NO_AUTO 0 1057*4882a593Smuzhiyun #define ES_AUTO 1 1058*4882a593Smuzhiyun #define GS_AUTO 2 1059*4882a593Smuzhiyun #define ES_AND_GS_AUTO 3 1060*4882a593Smuzhiyun #define VGT_ESGS_RING_SIZE 0x88C8 1061*4882a593Smuzhiyun #define VGT_GSVS_RING_SIZE 0x88CC 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun #define VGT_GS_VERTEX_REUSE 0x88D4 1064*4882a593Smuzhiyun 1065*4882a593Smuzhiyun #define VGT_PRIMITIVE_TYPE 0x8958 1066*4882a593Smuzhiyun #define VGT_INDEX_TYPE 0x895C 1067*4882a593Smuzhiyun 1068*4882a593Smuzhiyun #define VGT_NUM_INDICES 0x8970 1069*4882a593Smuzhiyun #define VGT_NUM_INSTANCES 0x8974 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun #define VGT_TF_RING_SIZE 0x8988 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun #define VGT_HS_OFFCHIP_PARAM 0x89B0 1074*4882a593Smuzhiyun 1075*4882a593Smuzhiyun #define VGT_TF_MEMORY_BASE 0x89B8 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc 1078*4882a593Smuzhiyun #define INACTIVE_CUS_MASK 0xFFFF0000 1079*4882a593Smuzhiyun #define INACTIVE_CUS_SHIFT 16 1080*4882a593Smuzhiyun #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun #define PA_CL_ENHANCE 0x8A14 1083*4882a593Smuzhiyun #define CLIP_VTX_REORDER_ENA (1 << 0) 1084*4882a593Smuzhiyun #define NUM_CLIP_SEQ(x) ((x) << 1) 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun #define PA_SU_LINE_STIPPLE_VALUE 0x8A60 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE_STATE 0x8B10 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 1091*4882a593Smuzhiyun #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1092*4882a593Smuzhiyun #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun #define PA_SC_FIFO_SIZE 0x8BCC 1095*4882a593Smuzhiyun #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0) 1096*4882a593Smuzhiyun #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6) 1097*4882a593Smuzhiyun #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15) 1098*4882a593Smuzhiyun #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23) 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define PA_SC_ENHANCE 0x8BF0 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun #define SQ_CONFIG 0x8C00 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun #define SQC_CACHES 0x8C08 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun #define SQ_POWER_THROTTLE 0x8e58 1107*4882a593Smuzhiyun #define MIN_POWER(x) ((x) << 0) 1108*4882a593Smuzhiyun #define MIN_POWER_MASK (0x3fff << 0) 1109*4882a593Smuzhiyun #define MIN_POWER_SHIFT 0 1110*4882a593Smuzhiyun #define MAX_POWER(x) ((x) << 16) 1111*4882a593Smuzhiyun #define MAX_POWER_MASK (0x3fff << 16) 1112*4882a593Smuzhiyun #define MAX_POWER_SHIFT 0 1113*4882a593Smuzhiyun #define SQ_POWER_THROTTLE2 0x8e5c 1114*4882a593Smuzhiyun #define MAX_POWER_DELTA(x) ((x) << 0) 1115*4882a593Smuzhiyun #define MAX_POWER_DELTA_MASK (0x3fff << 0) 1116*4882a593Smuzhiyun #define MAX_POWER_DELTA_SHIFT 0 1117*4882a593Smuzhiyun #define STI_SIZE(x) ((x) << 16) 1118*4882a593Smuzhiyun #define STI_SIZE_MASK (0x3ff << 16) 1119*4882a593Smuzhiyun #define STI_SIZE_SHIFT 16 1120*4882a593Smuzhiyun #define LTI_RATIO(x) ((x) << 27) 1121*4882a593Smuzhiyun #define LTI_RATIO_MASK (0xf << 27) 1122*4882a593Smuzhiyun #define LTI_RATIO_SHIFT 27 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun #define SX_DEBUG_1 0x9060 1125*4882a593Smuzhiyun 1126*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_1 0x90E0 1127*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_2 0x90E4 1128*4882a593Smuzhiyun #define SPI_STATIC_THREAD_MGMT_3 0x90E8 1129*4882a593Smuzhiyun #define SPI_PS_MAX_WAVE_ID 0x90EC 1130*4882a593Smuzhiyun 1131*4882a593Smuzhiyun #define SPI_CONFIG_CNTL 0x9100 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun #define SPI_CONFIG_CNTL_1 0x913C 1134*4882a593Smuzhiyun #define VTX_DONE_DELAY(x) ((x) << 0) 1135*4882a593Smuzhiyun #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun #define CGTS_TCC_DISABLE 0x9148 1138*4882a593Smuzhiyun #define CGTS_USER_TCC_DISABLE 0x914C 1139*4882a593Smuzhiyun #define TCC_DISABLE_MASK 0xFFFF0000 1140*4882a593Smuzhiyun #define TCC_DISABLE_SHIFT 16 1141*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG 0x9150 1142*4882a593Smuzhiyun #define OVERRIDE (1 << 21) 1143*4882a593Smuzhiyun #define LS_OVERRIDE (1 << 22) 1144*4882a593Smuzhiyun 1145*4882a593Smuzhiyun #define SPI_LB_CU_MASK 0x9354 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun #define TA_CNTL_AUX 0x9508 1148*4882a593Smuzhiyun #define TA_CS_BC_BASE_ADDR 0x950C 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE 0x98F4 1151*4882a593Smuzhiyun #define BACKEND_DISABLE(x) ((x) << 16) 1152*4882a593Smuzhiyun #define GB_ADDR_CONFIG 0x98F8 1153*4882a593Smuzhiyun #define NUM_PIPES(x) ((x) << 0) 1154*4882a593Smuzhiyun #define NUM_PIPES_MASK 0x00000007 1155*4882a593Smuzhiyun #define NUM_PIPES_SHIFT 0 1156*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 1157*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070 1158*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE_SHIFT 4 1159*4882a593Smuzhiyun #define NUM_SHADER_ENGINES(x) ((x) << 12) 1160*4882a593Smuzhiyun #define NUM_SHADER_ENGINES_MASK 0x00003000 1161*4882a593Smuzhiyun #define NUM_SHADER_ENGINES_SHIFT 12 1162*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 1163*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000 1164*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE_SHIFT 16 1165*4882a593Smuzhiyun #define NUM_GPUS(x) ((x) << 20) 1166*4882a593Smuzhiyun #define NUM_GPUS_MASK 0x00700000 1167*4882a593Smuzhiyun #define NUM_GPUS_SHIFT 20 1168*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 1169*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE_MASK 0x03000000 1170*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE_SHIFT 24 1171*4882a593Smuzhiyun #define ROW_SIZE(x) ((x) << 28) 1172*4882a593Smuzhiyun #define ROW_SIZE_MASK 0x30000000 1173*4882a593Smuzhiyun #define ROW_SIZE_SHIFT 28 1174*4882a593Smuzhiyun 1175*4882a593Smuzhiyun #define GB_TILE_MODE0 0x9910 1176*4882a593Smuzhiyun # define MICRO_TILE_MODE(x) ((x) << 0) 1177*4882a593Smuzhiyun # define ADDR_SURF_DISPLAY_MICRO_TILING 0 1178*4882a593Smuzhiyun # define ADDR_SURF_THIN_MICRO_TILING 1 1179*4882a593Smuzhiyun # define ADDR_SURF_DEPTH_MICRO_TILING 2 1180*4882a593Smuzhiyun # define ARRAY_MODE(x) ((x) << 2) 1181*4882a593Smuzhiyun # define ARRAY_LINEAR_GENERAL 0 1182*4882a593Smuzhiyun # define ARRAY_LINEAR_ALIGNED 1 1183*4882a593Smuzhiyun # define ARRAY_1D_TILED_THIN1 2 1184*4882a593Smuzhiyun # define ARRAY_2D_TILED_THIN1 4 1185*4882a593Smuzhiyun # define PIPE_CONFIG(x) ((x) << 6) 1186*4882a593Smuzhiyun # define ADDR_SURF_P2 0 1187*4882a593Smuzhiyun # define ADDR_SURF_P4_8x16 4 1188*4882a593Smuzhiyun # define ADDR_SURF_P4_16x16 5 1189*4882a593Smuzhiyun # define ADDR_SURF_P4_16x32 6 1190*4882a593Smuzhiyun # define ADDR_SURF_P4_32x32 7 1191*4882a593Smuzhiyun # define ADDR_SURF_P8_16x16_8x16 8 1192*4882a593Smuzhiyun # define ADDR_SURF_P8_16x32_8x16 9 1193*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_8x16 10 1194*4882a593Smuzhiyun # define ADDR_SURF_P8_16x32_16x16 11 1195*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_16x16 12 1196*4882a593Smuzhiyun # define ADDR_SURF_P8_32x32_16x32 13 1197*4882a593Smuzhiyun # define ADDR_SURF_P8_32x64_32x32 14 1198*4882a593Smuzhiyun # define TILE_SPLIT(x) ((x) << 11) 1199*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_64B 0 1200*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_128B 1 1201*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_256B 2 1202*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_512B 3 1203*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_1KB 4 1204*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_2KB 5 1205*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_4KB 6 1206*4882a593Smuzhiyun # define BANK_WIDTH(x) ((x) << 14) 1207*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_1 0 1208*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_2 1 1209*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_4 2 1210*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_8 3 1211*4882a593Smuzhiyun # define BANK_HEIGHT(x) ((x) << 16) 1212*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_1 0 1213*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_2 1 1214*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_4 2 1215*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_8 3 1216*4882a593Smuzhiyun # define MACRO_TILE_ASPECT(x) ((x) << 18) 1217*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_1 0 1218*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_2 1 1219*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_4 2 1220*4882a593Smuzhiyun # define ADDR_SURF_MACRO_ASPECT_8 3 1221*4882a593Smuzhiyun # define NUM_BANKS(x) ((x) << 20) 1222*4882a593Smuzhiyun # define ADDR_SURF_2_BANK 0 1223*4882a593Smuzhiyun # define ADDR_SURF_4_BANK 1 1224*4882a593Smuzhiyun # define ADDR_SURF_8_BANK 2 1225*4882a593Smuzhiyun # define ADDR_SURF_16_BANK 3 1226*4882a593Smuzhiyun 1227*4882a593Smuzhiyun #define CB_PERFCOUNTER0_SELECT0 0x9a20 1228*4882a593Smuzhiyun #define CB_PERFCOUNTER0_SELECT1 0x9a24 1229*4882a593Smuzhiyun #define CB_PERFCOUNTER1_SELECT0 0x9a28 1230*4882a593Smuzhiyun #define CB_PERFCOUNTER1_SELECT1 0x9a2c 1231*4882a593Smuzhiyun #define CB_PERFCOUNTER2_SELECT0 0x9a30 1232*4882a593Smuzhiyun #define CB_PERFCOUNTER2_SELECT1 0x9a34 1233*4882a593Smuzhiyun #define CB_PERFCOUNTER3_SELECT0 0x9a38 1234*4882a593Smuzhiyun #define CB_PERFCOUNTER3_SELECT1 0x9a3c 1235*4882a593Smuzhiyun 1236*4882a593Smuzhiyun #define CB_CGTT_SCLK_CTRL 0x9a60 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 1239*4882a593Smuzhiyun #define BACKEND_DISABLE_MASK 0x00FF0000 1240*4882a593Smuzhiyun #define BACKEND_DISABLE_SHIFT 16 1241*4882a593Smuzhiyun 1242*4882a593Smuzhiyun #define TCP_CHAN_STEER_LO 0xac0c 1243*4882a593Smuzhiyun #define TCP_CHAN_STEER_HI 0xac10 1244*4882a593Smuzhiyun 1245*4882a593Smuzhiyun #define CP_RB0_BASE 0xC100 1246*4882a593Smuzhiyun #define CP_RB0_CNTL 0xC104 1247*4882a593Smuzhiyun #define RB_BUFSZ(x) ((x) << 0) 1248*4882a593Smuzhiyun #define RB_BLKSZ(x) ((x) << 8) 1249*4882a593Smuzhiyun #define BUF_SWAP_32BIT (2 << 16) 1250*4882a593Smuzhiyun #define RB_NO_UPDATE (1 << 27) 1251*4882a593Smuzhiyun #define RB_RPTR_WR_ENA (1 << 31) 1252*4882a593Smuzhiyun 1253*4882a593Smuzhiyun #define CP_RB0_RPTR_ADDR 0xC10C 1254*4882a593Smuzhiyun #define CP_RB0_RPTR_ADDR_HI 0xC110 1255*4882a593Smuzhiyun #define CP_RB0_WPTR 0xC114 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun #define CP_PFP_UCODE_ADDR 0xC150 1258*4882a593Smuzhiyun #define CP_PFP_UCODE_DATA 0xC154 1259*4882a593Smuzhiyun #define CP_ME_RAM_RADDR 0xC158 1260*4882a593Smuzhiyun #define CP_ME_RAM_WADDR 0xC15C 1261*4882a593Smuzhiyun #define CP_ME_RAM_DATA 0xC160 1262*4882a593Smuzhiyun 1263*4882a593Smuzhiyun #define CP_CE_UCODE_ADDR 0xC168 1264*4882a593Smuzhiyun #define CP_CE_UCODE_DATA 0xC16C 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun #define CP_RB1_BASE 0xC180 1267*4882a593Smuzhiyun #define CP_RB1_CNTL 0xC184 1268*4882a593Smuzhiyun #define CP_RB1_RPTR_ADDR 0xC188 1269*4882a593Smuzhiyun #define CP_RB1_RPTR_ADDR_HI 0xC18C 1270*4882a593Smuzhiyun #define CP_RB1_WPTR 0xC190 1271*4882a593Smuzhiyun #define CP_RB2_BASE 0xC194 1272*4882a593Smuzhiyun #define CP_RB2_CNTL 0xC198 1273*4882a593Smuzhiyun #define CP_RB2_RPTR_ADDR 0xC19C 1274*4882a593Smuzhiyun #define CP_RB2_RPTR_ADDR_HI 0xC1A0 1275*4882a593Smuzhiyun #define CP_RB2_WPTR 0xC1A4 1276*4882a593Smuzhiyun #define CP_INT_CNTL_RING0 0xC1A8 1277*4882a593Smuzhiyun #define CP_INT_CNTL_RING1 0xC1AC 1278*4882a593Smuzhiyun #define CP_INT_CNTL_RING2 0xC1B0 1279*4882a593Smuzhiyun # define CNTX_BUSY_INT_ENABLE (1 << 19) 1280*4882a593Smuzhiyun # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1281*4882a593Smuzhiyun # define WAIT_MEM_SEM_INT_ENABLE (1 << 21) 1282*4882a593Smuzhiyun # define TIME_STAMP_INT_ENABLE (1 << 26) 1283*4882a593Smuzhiyun # define CP_RINGID2_INT_ENABLE (1 << 29) 1284*4882a593Smuzhiyun # define CP_RINGID1_INT_ENABLE (1 << 30) 1285*4882a593Smuzhiyun # define CP_RINGID0_INT_ENABLE (1 << 31) 1286*4882a593Smuzhiyun #define CP_INT_STATUS_RING0 0xC1B4 1287*4882a593Smuzhiyun #define CP_INT_STATUS_RING1 0xC1B8 1288*4882a593Smuzhiyun #define CP_INT_STATUS_RING2 0xC1BC 1289*4882a593Smuzhiyun # define WAIT_MEM_SEM_INT_STAT (1 << 21) 1290*4882a593Smuzhiyun # define TIME_STAMP_INT_STAT (1 << 26) 1291*4882a593Smuzhiyun # define CP_RINGID2_INT_STAT (1 << 29) 1292*4882a593Smuzhiyun # define CP_RINGID1_INT_STAT (1 << 30) 1293*4882a593Smuzhiyun # define CP_RINGID0_INT_STAT (1 << 31) 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun #define CP_MEM_SLP_CNTL 0xC1E4 1296*4882a593Smuzhiyun # define CP_MEM_LS_EN (1 << 0) 1297*4882a593Smuzhiyun 1298*4882a593Smuzhiyun #define CP_DEBUG 0xC1FC 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun #define RLC_CNTL 0xC300 1301*4882a593Smuzhiyun # define RLC_ENABLE (1 << 0) 1302*4882a593Smuzhiyun #define RLC_RL_BASE 0xC304 1303*4882a593Smuzhiyun #define RLC_RL_SIZE 0xC308 1304*4882a593Smuzhiyun #define RLC_LB_CNTL 0xC30C 1305*4882a593Smuzhiyun # define LOAD_BALANCE_ENABLE (1 << 0) 1306*4882a593Smuzhiyun #define RLC_SAVE_AND_RESTORE_BASE 0xC310 1307*4882a593Smuzhiyun #define RLC_LB_CNTR_MAX 0xC314 1308*4882a593Smuzhiyun #define RLC_LB_CNTR_INIT 0xC318 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun #define RLC_UCODE_ADDR 0xC32C 1313*4882a593Smuzhiyun #define RLC_UCODE_DATA 0xC330 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_LSB 0xC338 1316*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C 1317*4882a593Smuzhiyun #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340 1318*4882a593Smuzhiyun #define RLC_MC_CNTL 0xC344 1319*4882a593Smuzhiyun #define RLC_UCODE_CNTL 0xC348 1320*4882a593Smuzhiyun #define RLC_STAT 0xC34C 1321*4882a593Smuzhiyun # define RLC_BUSY_STATUS (1 << 0) 1322*4882a593Smuzhiyun # define GFX_POWER_STATUS (1 << 1) 1323*4882a593Smuzhiyun # define GFX_CLOCK_STATUS (1 << 2) 1324*4882a593Smuzhiyun # define GFX_LS_STATUS (1 << 3) 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun #define RLC_PG_CNTL 0xC35C 1327*4882a593Smuzhiyun # define GFX_PG_ENABLE (1 << 0) 1328*4882a593Smuzhiyun # define GFX_PG_SRC (1 << 1) 1329*4882a593Smuzhiyun 1330*4882a593Smuzhiyun #define RLC_CGTT_MGCG_OVERRIDE 0xC400 1331*4882a593Smuzhiyun #define RLC_CGCG_CGLS_CTRL 0xC404 1332*4882a593Smuzhiyun # define CGCG_EN (1 << 0) 1333*4882a593Smuzhiyun # define CGLS_EN (1 << 1) 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun #define RLC_TTOP_D 0xC414 1336*4882a593Smuzhiyun # define RLC_PUD(x) ((x) << 0) 1337*4882a593Smuzhiyun # define RLC_PUD_MASK (0xff << 0) 1338*4882a593Smuzhiyun # define RLC_PDD(x) ((x) << 8) 1339*4882a593Smuzhiyun # define RLC_PDD_MASK (0xff << 8) 1340*4882a593Smuzhiyun # define RLC_TTPD(x) ((x) << 16) 1341*4882a593Smuzhiyun # define RLC_TTPD_MASK (0xff << 16) 1342*4882a593Smuzhiyun # define RLC_MSD(x) ((x) << 24) 1343*4882a593Smuzhiyun # define RLC_MSD_MASK (0xff << 24) 1344*4882a593Smuzhiyun 1345*4882a593Smuzhiyun #define RLC_LB_INIT_CU_MASK 0xC41C 1346*4882a593Smuzhiyun 1347*4882a593Smuzhiyun #define RLC_PG_AO_CU_MASK 0xC42C 1348*4882a593Smuzhiyun #define RLC_MAX_PG_CU 0xC430 1349*4882a593Smuzhiyun # define MAX_PU_CU(x) ((x) << 0) 1350*4882a593Smuzhiyun # define MAX_PU_CU_MASK (0xff << 0) 1351*4882a593Smuzhiyun #define RLC_AUTO_PG_CTRL 0xC434 1352*4882a593Smuzhiyun # define AUTO_PG_EN (1 << 0) 1353*4882a593Smuzhiyun # define GRBM_REG_SGIT(x) ((x) << 3) 1354*4882a593Smuzhiyun # define GRBM_REG_SGIT_MASK (0xffff << 3) 1355*4882a593Smuzhiyun # define PG_AFTER_GRBM_REG_ST(x) ((x) << 19) 1356*4882a593Smuzhiyun # define PG_AFTER_GRBM_REG_ST_MASK (0x1fff << 19) 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun #define RLC_SERDES_WR_MASTER_MASK_0 0xC454 1359*4882a593Smuzhiyun #define RLC_SERDES_WR_MASTER_MASK_1 0xC458 1360*4882a593Smuzhiyun #define RLC_SERDES_WR_CTRL 0xC45C 1361*4882a593Smuzhiyun 1362*4882a593Smuzhiyun #define RLC_SERDES_MASTER_BUSY_0 0xC464 1363*4882a593Smuzhiyun #define RLC_SERDES_MASTER_BUSY_1 0xC468 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun #define RLC_GCPM_GENERAL_3 0xC478 1366*4882a593Smuzhiyun 1367*4882a593Smuzhiyun #define DB_RENDER_CONTROL 0x28000 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun #define DB_DEPTH_INFO 0x2803c 1370*4882a593Smuzhiyun 1371*4882a593Smuzhiyun #define PA_SC_RASTER_CONFIG 0x28350 1372*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_0 0 1373*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_1 1 1374*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_2 2 1375*4882a593Smuzhiyun # define RASTER_CONFIG_RB_MAP_3 3 1376*4882a593Smuzhiyun 1377*4882a593Smuzhiyun #define VGT_EVENT_INITIATOR 0x28a90 1378*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS1 (1 << 0) 1379*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS2 (2 << 0) 1380*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS3 (3 << 0) 1381*4882a593Smuzhiyun # define CACHE_FLUSH_TS (4 << 0) 1382*4882a593Smuzhiyun # define CACHE_FLUSH (6 << 0) 1383*4882a593Smuzhiyun # define CS_PARTIAL_FLUSH (7 << 0) 1384*4882a593Smuzhiyun # define VGT_STREAMOUT_RESET (10 << 0) 1385*4882a593Smuzhiyun # define END_OF_PIPE_INCR_DE (11 << 0) 1386*4882a593Smuzhiyun # define END_OF_PIPE_IB_END (12 << 0) 1387*4882a593Smuzhiyun # define RST_PIX_CNT (13 << 0) 1388*4882a593Smuzhiyun # define VS_PARTIAL_FLUSH (15 << 0) 1389*4882a593Smuzhiyun # define PS_PARTIAL_FLUSH (16 << 0) 1390*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0) 1391*4882a593Smuzhiyun # define ZPASS_DONE (21 << 0) 1392*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_EVENT (22 << 0) 1393*4882a593Smuzhiyun # define PERFCOUNTER_START (23 << 0) 1394*4882a593Smuzhiyun # define PERFCOUNTER_STOP (24 << 0) 1395*4882a593Smuzhiyun # define PIPELINESTAT_START (25 << 0) 1396*4882a593Smuzhiyun # define PIPELINESTAT_STOP (26 << 0) 1397*4882a593Smuzhiyun # define PERFCOUNTER_SAMPLE (27 << 0) 1398*4882a593Smuzhiyun # define SAMPLE_PIPELINESTAT (30 << 0) 1399*4882a593Smuzhiyun # define SAMPLE_STREAMOUTSTATS (32 << 0) 1400*4882a593Smuzhiyun # define RESET_VTX_CNT (33 << 0) 1401*4882a593Smuzhiyun # define VGT_FLUSH (36 << 0) 1402*4882a593Smuzhiyun # define BOTTOM_OF_PIPE_TS (40 << 0) 1403*4882a593Smuzhiyun # define DB_CACHE_FLUSH_AND_INV (42 << 0) 1404*4882a593Smuzhiyun # define FLUSH_AND_INV_DB_DATA_TS (43 << 0) 1405*4882a593Smuzhiyun # define FLUSH_AND_INV_DB_META (44 << 0) 1406*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_DATA_TS (45 << 0) 1407*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_META (46 << 0) 1408*4882a593Smuzhiyun # define CS_DONE (47 << 0) 1409*4882a593Smuzhiyun # define PS_DONE (48 << 0) 1410*4882a593Smuzhiyun # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0) 1411*4882a593Smuzhiyun # define THREAD_TRACE_START (51 << 0) 1412*4882a593Smuzhiyun # define THREAD_TRACE_STOP (52 << 0) 1413*4882a593Smuzhiyun # define THREAD_TRACE_FLUSH (54 << 0) 1414*4882a593Smuzhiyun # define THREAD_TRACE_FINISH (55 << 0) 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun /* PIF PHY0 registers idx/data 0x8/0xc */ 1417*4882a593Smuzhiyun #define PB0_PIF_CNTL 0x10 1418*4882a593Smuzhiyun # define LS2_EXIT_TIME(x) ((x) << 17) 1419*4882a593Smuzhiyun # define LS2_EXIT_TIME_MASK (0x7 << 17) 1420*4882a593Smuzhiyun # define LS2_EXIT_TIME_SHIFT 17 1421*4882a593Smuzhiyun #define PB0_PIF_PAIRING 0x11 1422*4882a593Smuzhiyun # define MULTI_PIF (1 << 25) 1423*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_0 0x12 1424*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 1425*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 1426*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 1427*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 1428*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 1429*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 1430*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 1431*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 1432*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_SHIFT 24 1433*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_1 0x13 1434*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 1435*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 1436*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 1437*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 1438*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 1439*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 1440*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 1441*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 1442*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_SHIFT 24 1443*4882a593Smuzhiyun 1444*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_2 0x17 1445*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2(x) ((x) << 7) 1446*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2_MASK (0x7 << 7) 1447*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_2_SHIFT 7 1448*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2(x) ((x) << 10) 1449*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2_MASK (0x7 << 10) 1450*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_2_SHIFT 10 1451*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2(x) ((x) << 24) 1452*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2_MASK (0x7 << 24) 1453*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_2_SHIFT 24 1454*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_3 0x18 1455*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3(x) ((x) << 7) 1456*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3_MASK (0x7 << 7) 1457*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_3_SHIFT 7 1458*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3(x) ((x) << 10) 1459*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3_MASK (0x7 << 10) 1460*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_3_SHIFT 10 1461*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3(x) ((x) << 24) 1462*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3_MASK (0x7 << 24) 1463*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_3_SHIFT 24 1464*4882a593Smuzhiyun /* PIF PHY1 registers idx/data 0x10/0x14 */ 1465*4882a593Smuzhiyun #define PB1_PIF_CNTL 0x10 1466*4882a593Smuzhiyun #define PB1_PIF_PAIRING 0x11 1467*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_0 0x12 1468*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_1 0x13 1469*4882a593Smuzhiyun 1470*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_2 0x17 1471*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_3 0x18 1472*4882a593Smuzhiyun /* PCIE registers idx/data 0x30/0x34 */ 1473*4882a593Smuzhiyun #define PCIE_CNTL2 0x1c /* PCIE */ 1474*4882a593Smuzhiyun # define SLV_MEM_LS_EN (1 << 16) 1475*4882a593Smuzhiyun # define SLV_MEM_AGGRESSIVE_LS_EN (1 << 17) 1476*4882a593Smuzhiyun # define MST_MEM_LS_EN (1 << 18) 1477*4882a593Smuzhiyun # define REPLAY_MEM_LS_EN (1 << 19) 1478*4882a593Smuzhiyun #define PCIE_LC_STATUS1 0x28 /* PCIE */ 1479*4882a593Smuzhiyun # define LC_REVERSE_RCVR (1 << 0) 1480*4882a593Smuzhiyun # define LC_REVERSE_XMIT (1 << 1) 1481*4882a593Smuzhiyun # define LC_OPERATING_LINK_WIDTH_MASK (0x7 << 2) 1482*4882a593Smuzhiyun # define LC_OPERATING_LINK_WIDTH_SHIFT 2 1483*4882a593Smuzhiyun # define LC_DETECTED_LINK_WIDTH_MASK (0x7 << 5) 1484*4882a593Smuzhiyun # define LC_DETECTED_LINK_WIDTH_SHIFT 5 1485*4882a593Smuzhiyun 1486*4882a593Smuzhiyun #define PCIE_P_CNTL 0x40 /* PCIE */ 1487*4882a593Smuzhiyun # define P_IGNORE_EDB_ERR (1 << 6) 1488*4882a593Smuzhiyun 1489*4882a593Smuzhiyun /* PCIE PORT registers idx/data 0x38/0x3c */ 1490*4882a593Smuzhiyun #define PCIE_LC_CNTL 0xa0 1491*4882a593Smuzhiyun # define LC_L0S_INACTIVITY(x) ((x) << 8) 1492*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_MASK (0xf << 8) 1493*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_SHIFT 8 1494*4882a593Smuzhiyun # define LC_L1_INACTIVITY(x) ((x) << 12) 1495*4882a593Smuzhiyun # define LC_L1_INACTIVITY_MASK (0xf << 12) 1496*4882a593Smuzhiyun # define LC_L1_INACTIVITY_SHIFT 12 1497*4882a593Smuzhiyun # define LC_PMI_TO_L1_DIS (1 << 16) 1498*4882a593Smuzhiyun # define LC_ASPM_TO_L1_DIS (1 << 24) 1499*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 1500*4882a593Smuzhiyun # define LC_LINK_WIDTH_SHIFT 0 1501*4882a593Smuzhiyun # define LC_LINK_WIDTH_MASK 0x7 1502*4882a593Smuzhiyun # define LC_LINK_WIDTH_X0 0 1503*4882a593Smuzhiyun # define LC_LINK_WIDTH_X1 1 1504*4882a593Smuzhiyun # define LC_LINK_WIDTH_X2 2 1505*4882a593Smuzhiyun # define LC_LINK_WIDTH_X4 3 1506*4882a593Smuzhiyun # define LC_LINK_WIDTH_X8 4 1507*4882a593Smuzhiyun # define LC_LINK_WIDTH_X16 6 1508*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_SHIFT 4 1509*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_MASK 0x70 1510*4882a593Smuzhiyun # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 1511*4882a593Smuzhiyun # define LC_RECONFIG_NOW (1 << 8) 1512*4882a593Smuzhiyun # define LC_RENEGOTIATION_SUPPORT (1 << 9) 1513*4882a593Smuzhiyun # define LC_RENEGOTIATE_EN (1 << 10) 1514*4882a593Smuzhiyun # define LC_SHORT_RECONFIG_EN (1 << 11) 1515*4882a593Smuzhiyun # define LC_UPCONFIGURE_SUPPORT (1 << 12) 1516*4882a593Smuzhiyun # define LC_UPCONFIGURE_DIS (1 << 13) 1517*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 1518*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 1519*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_SHIFT 21 1520*4882a593Smuzhiyun #define PCIE_LC_N_FTS_CNTL 0xa3 /* PCIE_P */ 1521*4882a593Smuzhiyun # define LC_XMIT_N_FTS(x) ((x) << 0) 1522*4882a593Smuzhiyun # define LC_XMIT_N_FTS_MASK (0xff << 0) 1523*4882a593Smuzhiyun # define LC_XMIT_N_FTS_SHIFT 0 1524*4882a593Smuzhiyun # define LC_XMIT_N_FTS_OVERRIDE_EN (1 << 8) 1525*4882a593Smuzhiyun # define LC_N_FTS_MASK (0xff << 24) 1526*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 1527*4882a593Smuzhiyun # define LC_GEN2_EN_STRAP (1 << 0) 1528*4882a593Smuzhiyun # define LC_GEN3_EN_STRAP (1 << 1) 1529*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 2) 1530*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_MASK (0x3 << 3) 1531*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_SHIFT 3 1532*4882a593Smuzhiyun # define LC_FORCE_EN_SW_SPEED_CHANGE (1 << 5) 1533*4882a593Smuzhiyun # define LC_FORCE_DIS_SW_SPEED_CHANGE (1 << 6) 1534*4882a593Smuzhiyun # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 7) 1535*4882a593Smuzhiyun # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 8) 1536*4882a593Smuzhiyun # define LC_INITIATE_LINK_SPEED_CHANGE (1 << 9) 1537*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 10) 1538*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 10 1539*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE_MASK (0x3 << 13) /* 0/1/2 = gen1/2/3 */ 1540*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE_SHIFT 13 1541*4882a593Smuzhiyun # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 16) 1542*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 18) 1543*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 19) 1544*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN3 (1 << 20) 1545*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN3 (1 << 21) 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun #define PCIE_LC_CNTL2 0xb1 1548*4882a593Smuzhiyun # define LC_ALLOW_PDWN_IN_L1 (1 << 17) 1549*4882a593Smuzhiyun # define LC_ALLOW_PDWN_IN_L23 (1 << 18) 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun #define PCIE_LC_CNTL3 0xb5 /* PCIE_P */ 1552*4882a593Smuzhiyun # define LC_GO_TO_RECOVERY (1 << 30) 1553*4882a593Smuzhiyun #define PCIE_LC_CNTL4 0xb6 /* PCIE_P */ 1554*4882a593Smuzhiyun # define LC_REDO_EQ (1 << 5) 1555*4882a593Smuzhiyun # define LC_SET_QUIESCE (1 << 13) 1556*4882a593Smuzhiyun 1557*4882a593Smuzhiyun /* 1558*4882a593Smuzhiyun * UVD 1559*4882a593Smuzhiyun */ 1560*4882a593Smuzhiyun #define UVD_UDEC_ADDR_CONFIG 0xEF4C 1561*4882a593Smuzhiyun #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50 1562*4882a593Smuzhiyun #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54 1563*4882a593Smuzhiyun #define UVD_NO_OP 0xEFFC 1564*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR 0xF690 1565*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR 0xF694 1566*4882a593Smuzhiyun #define UVD_STATUS 0xf6bc 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun #define UVD_CGC_CTRL 0xF4B0 1569*4882a593Smuzhiyun # define DCM (1 << 0) 1570*4882a593Smuzhiyun # define CG_DT(x) ((x) << 2) 1571*4882a593Smuzhiyun # define CG_DT_MASK (0xf << 2) 1572*4882a593Smuzhiyun # define CLK_OD(x) ((x) << 6) 1573*4882a593Smuzhiyun # define CLK_OD_MASK (0x1f << 6) 1574*4882a593Smuzhiyun 1575*4882a593Smuzhiyun /* UVD CTX indirect */ 1576*4882a593Smuzhiyun #define UVD_CGC_MEM_CTRL 0xC0 1577*4882a593Smuzhiyun #define UVD_CGC_CTRL2 0xC1 1578*4882a593Smuzhiyun # define DYN_OR_EN (1 << 0) 1579*4882a593Smuzhiyun # define DYN_RR_EN (1 << 1) 1580*4882a593Smuzhiyun # define G_DIV_ID(x) ((x) << 2) 1581*4882a593Smuzhiyun # define G_DIV_ID_MASK (0x7 << 2) 1582*4882a593Smuzhiyun 1583*4882a593Smuzhiyun /* 1584*4882a593Smuzhiyun * PM4 1585*4882a593Smuzhiyun */ 1586*4882a593Smuzhiyun #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 1587*4882a593Smuzhiyun (((reg) >> 2) & 0xFFFF) | \ 1588*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1589*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 1590*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 1591*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1594*4882a593Smuzhiyun 1595*4882a593Smuzhiyun #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1596*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 1597*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1598*4882a593Smuzhiyun 1599*4882a593Smuzhiyun #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun /* Packet 3 types */ 1602*4882a593Smuzhiyun #define PACKET3_NOP 0x10 1603*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 1604*4882a593Smuzhiyun #define PACKET3_BASE_INDEX(x) ((x) << 0) 1605*4882a593Smuzhiyun #define GDS_PARTITION_BASE 2 1606*4882a593Smuzhiyun #define CE_PARTITION_BASE 3 1607*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 1608*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 1609*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 1610*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 1611*4882a593Smuzhiyun #define PACKET3_ALLOC_GDS 0x1B 1612*4882a593Smuzhiyun #define PACKET3_WRITE_GDS_RAM 0x1C 1613*4882a593Smuzhiyun #define PACKET3_ATOMIC_GDS 0x1D 1614*4882a593Smuzhiyun #define PACKET3_ATOMIC 0x1E 1615*4882a593Smuzhiyun #define PACKET3_OCCLUSION_QUERY 0x1F 1616*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 1617*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 1618*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 1619*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 1620*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 1621*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1622*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 1623*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 1624*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 1625*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 1626*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT_MULTI 0x2C 1627*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 1628*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_IMMD 0x2E 1629*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 1630*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1631*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_CONST 0x31 1632*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x32 1633*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1634*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1635*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 1636*4882a593Smuzhiyun #define PACKET3_WRITE_DATA 0x37 1637*4882a593Smuzhiyun #define WRITE_DATA_DST_SEL(x) ((x) << 8) 1638*4882a593Smuzhiyun /* 0 - register 1639*4882a593Smuzhiyun * 1 - memory (sync - via GRBM) 1640*4882a593Smuzhiyun * 2 - tc/l2 1641*4882a593Smuzhiyun * 3 - gds 1642*4882a593Smuzhiyun * 4 - reserved 1643*4882a593Smuzhiyun * 5 - memory (async - direct) 1644*4882a593Smuzhiyun */ 1645*4882a593Smuzhiyun #define WR_ONE_ADDR (1 << 16) 1646*4882a593Smuzhiyun #define WR_CONFIRM (1 << 20) 1647*4882a593Smuzhiyun #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 1648*4882a593Smuzhiyun /* 0 - me 1649*4882a593Smuzhiyun * 1 - pfp 1650*4882a593Smuzhiyun * 2 - ce 1651*4882a593Smuzhiyun */ 1652*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 1653*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 1654*4882a593Smuzhiyun #define PACKET3_MPEG_INDEX 0x3A 1655*4882a593Smuzhiyun #define PACKET3_COPY_DW 0x3B 1656*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 1657*4882a593Smuzhiyun #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 1658*4882a593Smuzhiyun /* 0 - always 1659*4882a593Smuzhiyun * 1 - < 1660*4882a593Smuzhiyun * 2 - <= 1661*4882a593Smuzhiyun * 3 - == 1662*4882a593Smuzhiyun * 4 - != 1663*4882a593Smuzhiyun * 5 - >= 1664*4882a593Smuzhiyun * 6 - > 1665*4882a593Smuzhiyun */ 1666*4882a593Smuzhiyun #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 1667*4882a593Smuzhiyun /* 0 - reg 1668*4882a593Smuzhiyun * 1 - mem 1669*4882a593Smuzhiyun */ 1670*4882a593Smuzhiyun #define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 1671*4882a593Smuzhiyun /* 0 - me 1672*4882a593Smuzhiyun * 1 - pfp 1673*4882a593Smuzhiyun */ 1674*4882a593Smuzhiyun #define PACKET3_MEM_WRITE 0x3D 1675*4882a593Smuzhiyun #define PACKET3_COPY_DATA 0x40 1676*4882a593Smuzhiyun #define PACKET3_CP_DMA 0x41 1677*4882a593Smuzhiyun /* 1. header 1678*4882a593Smuzhiyun * 2. SRC_ADDR_LO or DATA [31:0] 1679*4882a593Smuzhiyun * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 1680*4882a593Smuzhiyun * SRC_ADDR_HI [7:0] 1681*4882a593Smuzhiyun * 4. DST_ADDR_LO [31:0] 1682*4882a593Smuzhiyun * 5. DST_ADDR_HI [7:0] 1683*4882a593Smuzhiyun * 6. COMMAND [30:21] | BYTE_COUNT [20:0] 1684*4882a593Smuzhiyun */ 1685*4882a593Smuzhiyun # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1686*4882a593Smuzhiyun /* 0 - DST_ADDR 1687*4882a593Smuzhiyun * 1 - GDS 1688*4882a593Smuzhiyun */ 1689*4882a593Smuzhiyun # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 1690*4882a593Smuzhiyun /* 0 - ME 1691*4882a593Smuzhiyun * 1 - PFP 1692*4882a593Smuzhiyun */ 1693*4882a593Smuzhiyun # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 1694*4882a593Smuzhiyun /* 0 - SRC_ADDR 1695*4882a593Smuzhiyun * 1 - GDS 1696*4882a593Smuzhiyun * 2 - DATA 1697*4882a593Smuzhiyun */ 1698*4882a593Smuzhiyun # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1699*4882a593Smuzhiyun /* COMMAND */ 1700*4882a593Smuzhiyun # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1701*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1702*4882a593Smuzhiyun /* 0 - none 1703*4882a593Smuzhiyun * 1 - 8 in 16 1704*4882a593Smuzhiyun * 2 - 8 in 32 1705*4882a593Smuzhiyun * 3 - 8 in 64 1706*4882a593Smuzhiyun */ 1707*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1708*4882a593Smuzhiyun /* 0 - none 1709*4882a593Smuzhiyun * 1 - 8 in 16 1710*4882a593Smuzhiyun * 2 - 8 in 32 1711*4882a593Smuzhiyun * 3 - 8 in 64 1712*4882a593Smuzhiyun */ 1713*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1714*4882a593Smuzhiyun /* 0 - memory 1715*4882a593Smuzhiyun * 1 - register 1716*4882a593Smuzhiyun */ 1717*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1718*4882a593Smuzhiyun /* 0 - memory 1719*4882a593Smuzhiyun * 1 - register 1720*4882a593Smuzhiyun */ 1721*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1722*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1723*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30) 1724*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 1725*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 1726*4882a593Smuzhiyun # define PACKET3_DEST_BASE_0_ENA (1 << 0) 1727*4882a593Smuzhiyun # define PACKET3_DEST_BASE_1_ENA (1 << 1) 1728*4882a593Smuzhiyun # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1729*4882a593Smuzhiyun # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1730*4882a593Smuzhiyun # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1731*4882a593Smuzhiyun # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1732*4882a593Smuzhiyun # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1733*4882a593Smuzhiyun # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1734*4882a593Smuzhiyun # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1735*4882a593Smuzhiyun # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1736*4882a593Smuzhiyun # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1737*4882a593Smuzhiyun # define PACKET3_DEST_BASE_2_ENA (1 << 19) 1738*4882a593Smuzhiyun # define PACKET3_DEST_BASE_3_ENA (1 << 21) 1739*4882a593Smuzhiyun # define PACKET3_TCL1_ACTION_ENA (1 << 22) 1740*4882a593Smuzhiyun # define PACKET3_TC_ACTION_ENA (1 << 23) 1741*4882a593Smuzhiyun # define PACKET3_CB_ACTION_ENA (1 << 25) 1742*4882a593Smuzhiyun # define PACKET3_DB_ACTION_ENA (1 << 26) 1743*4882a593Smuzhiyun # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 1744*4882a593Smuzhiyun # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 1745*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE 0x44 1746*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1747*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 1748*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 1749*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 1750*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 1751*4882a593Smuzhiyun /* 0 - any non-TS event 1752*4882a593Smuzhiyun * 1 - ZPASS_DONE 1753*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 1754*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 1755*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 1756*4882a593Smuzhiyun * 5 - EOP events 1757*4882a593Smuzhiyun * 6 - EOS events 1758*4882a593Smuzhiyun * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT 1759*4882a593Smuzhiyun */ 1760*4882a593Smuzhiyun #define INV_L2 (1 << 20) 1761*4882a593Smuzhiyun /* INV TC L2 cache when EVENT_INDEX = 7 */ 1762*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 1763*4882a593Smuzhiyun #define DATA_SEL(x) ((x) << 29) 1764*4882a593Smuzhiyun /* 0 - discard 1765*4882a593Smuzhiyun * 1 - send low 32bit data 1766*4882a593Smuzhiyun * 2 - send 64bit data 1767*4882a593Smuzhiyun * 3 - send 64bit counter value 1768*4882a593Smuzhiyun */ 1769*4882a593Smuzhiyun #define INT_SEL(x) ((x) << 24) 1770*4882a593Smuzhiyun /* 0 - none 1771*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 1772*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 1773*4882a593Smuzhiyun */ 1774*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOS 0x48 1775*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 1776*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1777*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1778*4882a593Smuzhiyun #define PACKET3_ONE_REG_WRITE 0x57 1779*4882a593Smuzhiyun #define PACKET3_LOAD_CONFIG_REG 0x5F 1780*4882a593Smuzhiyun #define PACKET3_LOAD_CONTEXT_REG 0x60 1781*4882a593Smuzhiyun #define PACKET3_LOAD_SH_REG 0x61 1782*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 1783*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00008000 1784*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x0000b000 1785*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 1786*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x00028000 1787*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x00029000 1788*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1789*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_INDIRECT 0x74 1790*4882a593Smuzhiyun #define PACKET3_SET_SH_REG 0x76 1791*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_START 0x0000b000 1792*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_END 0x0000c000 1793*4882a593Smuzhiyun #define PACKET3_SET_SH_REG_OFFSET 0x77 1794*4882a593Smuzhiyun #define PACKET3_ME_WRITE 0x7A 1795*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_WRITE 0x7D 1796*4882a593Smuzhiyun #define PACKET3_SCRATCH_RAM_READ 0x7E 1797*4882a593Smuzhiyun #define PACKET3_CE_WRITE 0x7F 1798*4882a593Smuzhiyun #define PACKET3_LOAD_CONST_RAM 0x80 1799*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM 0x81 1800*4882a593Smuzhiyun #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82 1801*4882a593Smuzhiyun #define PACKET3_DUMP_CONST_RAM 0x83 1802*4882a593Smuzhiyun #define PACKET3_INCREMENT_CE_COUNTER 0x84 1803*4882a593Smuzhiyun #define PACKET3_INCREMENT_DE_COUNTER 0x85 1804*4882a593Smuzhiyun #define PACKET3_WAIT_ON_CE_COUNTER 0x86 1805*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER 0x87 1806*4882a593Smuzhiyun #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 1807*4882a593Smuzhiyun #define PACKET3_SET_CE_DE_COUNTERS 0x89 1808*4882a593Smuzhiyun #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A 1809*4882a593Smuzhiyun #define PACKET3_SWITCH_BUFFER 0x8B 1810*4882a593Smuzhiyun 1811*4882a593Smuzhiyun /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */ 1812*4882a593Smuzhiyun #define DMA0_REGISTER_OFFSET 0x0 /* not a register */ 1813*4882a593Smuzhiyun #define DMA1_REGISTER_OFFSET 0x800 /* not a register */ 1814*4882a593Smuzhiyun 1815*4882a593Smuzhiyun #define DMA_RB_CNTL 0xd000 1816*4882a593Smuzhiyun # define DMA_RB_ENABLE (1 << 0) 1817*4882a593Smuzhiyun # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 1818*4882a593Smuzhiyun # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 1819*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 1820*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 1821*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 1822*4882a593Smuzhiyun #define DMA_RB_BASE 0xd004 1823*4882a593Smuzhiyun #define DMA_RB_RPTR 0xd008 1824*4882a593Smuzhiyun #define DMA_RB_WPTR 0xd00c 1825*4882a593Smuzhiyun 1826*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_HI 0xd01c 1827*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_LO 0xd020 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun #define DMA_IB_CNTL 0xd024 1830*4882a593Smuzhiyun # define DMA_IB_ENABLE (1 << 0) 1831*4882a593Smuzhiyun # define DMA_IB_SWAP_ENABLE (1 << 4) 1832*4882a593Smuzhiyun #define DMA_IB_RPTR 0xd028 1833*4882a593Smuzhiyun #define DMA_CNTL 0xd02c 1834*4882a593Smuzhiyun # define TRAP_ENABLE (1 << 0) 1835*4882a593Smuzhiyun # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1836*4882a593Smuzhiyun # define SEM_WAIT_INT_ENABLE (1 << 2) 1837*4882a593Smuzhiyun # define DATA_SWAP_ENABLE (1 << 3) 1838*4882a593Smuzhiyun # define FENCE_SWAP_ENABLE (1 << 4) 1839*4882a593Smuzhiyun # define CTXEMPTY_INT_ENABLE (1 << 28) 1840*4882a593Smuzhiyun #define DMA_STATUS_REG 0xd034 1841*4882a593Smuzhiyun # define DMA_IDLE (1 << 0) 1842*4882a593Smuzhiyun #define DMA_TILING_CONFIG 0xd0b8 1843*4882a593Smuzhiyun 1844*4882a593Smuzhiyun #define DMA_POWER_CNTL 0xd0bc 1845*4882a593Smuzhiyun # define MEM_POWER_OVERRIDE (1 << 8) 1846*4882a593Smuzhiyun #define DMA_CLK_CTRL 0xd0c0 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun #define DMA_PG 0xd0d4 1849*4882a593Smuzhiyun # define PG_CNTL_ENABLE (1 << 0) 1850*4882a593Smuzhiyun #define DMA_PGFSM_CONFIG 0xd0d8 1851*4882a593Smuzhiyun #define DMA_PGFSM_WRITE 0xd0dc 1852*4882a593Smuzhiyun 1853*4882a593Smuzhiyun #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \ 1854*4882a593Smuzhiyun (((b) & 0x1) << 26) | \ 1855*4882a593Smuzhiyun (((t) & 0x1) << 23) | \ 1856*4882a593Smuzhiyun (((s) & 0x1) << 22) | \ 1857*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1858*4882a593Smuzhiyun 1859*4882a593Smuzhiyun #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \ 1860*4882a593Smuzhiyun (((vmid) & 0xF) << 20) | \ 1861*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \ 1864*4882a593Smuzhiyun (1 << 26) | \ 1865*4882a593Smuzhiyun (1 << 21) | \ 1866*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1867*4882a593Smuzhiyun 1868*4882a593Smuzhiyun /* async DMA Packet types */ 1869*4882a593Smuzhiyun #define DMA_PACKET_WRITE 0x2 1870*4882a593Smuzhiyun #define DMA_PACKET_COPY 0x3 1871*4882a593Smuzhiyun #define DMA_PACKET_INDIRECT_BUFFER 0x4 1872*4882a593Smuzhiyun #define DMA_PACKET_SEMAPHORE 0x5 1873*4882a593Smuzhiyun #define DMA_PACKET_FENCE 0x6 1874*4882a593Smuzhiyun #define DMA_PACKET_TRAP 0x7 1875*4882a593Smuzhiyun #define DMA_PACKET_SRBM_WRITE 0x9 1876*4882a593Smuzhiyun #define DMA_PACKET_CONSTANT_FILL 0xd 1877*4882a593Smuzhiyun #define DMA_PACKET_POLL_REG_MEM 0xe 1878*4882a593Smuzhiyun #define DMA_PACKET_NOP 0xf 1879*4882a593Smuzhiyun 1880*4882a593Smuzhiyun #define VCE_STATUS 0x20004 1881*4882a593Smuzhiyun #define VCE_VCPU_CNTL 0x20014 1882*4882a593Smuzhiyun #define VCE_CLK_EN (1 << 0) 1883*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET0 0x20024 1884*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE0 0x20028 1885*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET1 0x2002c 1886*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE1 0x20030 1887*4882a593Smuzhiyun #define VCE_VCPU_CACHE_OFFSET2 0x20034 1888*4882a593Smuzhiyun #define VCE_VCPU_CACHE_SIZE2 0x20038 1889*4882a593Smuzhiyun #define VCE_VCPU_SCRATCH7 0x200dc 1890*4882a593Smuzhiyun #define VCE_SOFT_RESET 0x20120 1891*4882a593Smuzhiyun #define VCE_ECPU_SOFT_RESET (1 << 0) 1892*4882a593Smuzhiyun #define VCE_FME_SOFT_RESET (1 << 2) 1893*4882a593Smuzhiyun #define VCE_RB_BASE_LO2 0x2016c 1894*4882a593Smuzhiyun #define VCE_RB_BASE_HI2 0x20170 1895*4882a593Smuzhiyun #define VCE_RB_SIZE2 0x20174 1896*4882a593Smuzhiyun #define VCE_RB_RPTR2 0x20178 1897*4882a593Smuzhiyun #define VCE_RB_WPTR2 0x2017c 1898*4882a593Smuzhiyun #define VCE_RB_BASE_LO 0x20180 1899*4882a593Smuzhiyun #define VCE_RB_BASE_HI 0x20184 1900*4882a593Smuzhiyun #define VCE_RB_SIZE 0x20188 1901*4882a593Smuzhiyun #define VCE_RB_RPTR 0x2018c 1902*4882a593Smuzhiyun #define VCE_RB_WPTR 0x20190 1903*4882a593Smuzhiyun #define VCE_CLOCK_GATING_A 0x202f8 1904*4882a593Smuzhiyun # define CGC_DYN_CLOCK_MODE (1 << 16) 1905*4882a593Smuzhiyun #define VCE_CLOCK_GATING_B 0x202fc 1906*4882a593Smuzhiyun #define VCE_UENC_CLOCK_GATING 0x205bc 1907*4882a593Smuzhiyun #define VCE_UENC_REG_CLOCK_GATING 0x205c0 1908*4882a593Smuzhiyun #define VCE_FW_REG_STATUS 0x20e10 1909*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_BUSY (1 << 0) 1910*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_PASS (1 << 3) 1911*4882a593Smuzhiyun # define VCE_FW_REG_STATUS_DONE (1 << 11) 1912*4882a593Smuzhiyun #define VCE_LMI_FW_START_KEYSEL 0x20e18 1913*4882a593Smuzhiyun #define VCE_LMI_FW_PERIODIC_CTRL 0x20e20 1914*4882a593Smuzhiyun #define VCE_LMI_CTRL2 0x20e74 1915*4882a593Smuzhiyun #define VCE_LMI_CTRL 0x20e98 1916*4882a593Smuzhiyun #define VCE_LMI_VM_CTRL 0x20ea0 1917*4882a593Smuzhiyun #define VCE_LMI_SWAP_CNTL 0x20eb4 1918*4882a593Smuzhiyun #define VCE_LMI_SWAP_CNTL1 0x20eb8 1919*4882a593Smuzhiyun #define VCE_LMI_CACHE_CTRL 0x20ef4 1920*4882a593Smuzhiyun 1921*4882a593Smuzhiyun #define VCE_CMD_NO_OP 0x00000000 1922*4882a593Smuzhiyun #define VCE_CMD_END 0x00000001 1923*4882a593Smuzhiyun #define VCE_CMD_IB 0x00000002 1924*4882a593Smuzhiyun #define VCE_CMD_FENCE 0x00000003 1925*4882a593Smuzhiyun #define VCE_CMD_TRAP 0x00000004 1926*4882a593Smuzhiyun #define VCE_CMD_IB_AUTO 0x00000005 1927*4882a593Smuzhiyun #define VCE_CMD_SEMAPHORE 0x00000006 1928*4882a593Smuzhiyun 1929*4882a593Smuzhiyun /* discrete vce clocks */ 1930*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL 0xc0030600 1931*4882a593Smuzhiyun # define VCEPLL_RESET_MASK 0x00000001 1932*4882a593Smuzhiyun # define VCEPLL_SLEEP_MASK 0x00000002 1933*4882a593Smuzhiyun # define VCEPLL_BYPASS_EN_MASK 0x00000004 1934*4882a593Smuzhiyun # define VCEPLL_CTLREQ_MASK 0x00000008 1935*4882a593Smuzhiyun # define VCEPLL_VCO_MODE_MASK 0x00000600 1936*4882a593Smuzhiyun # define VCEPLL_REF_DIV_MASK 0x003F0000 1937*4882a593Smuzhiyun # define VCEPLL_CTLACK_MASK 0x40000000 1938*4882a593Smuzhiyun # define VCEPLL_CTLACK2_MASK 0x80000000 1939*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_2 0xc0030601 1940*4882a593Smuzhiyun # define VCEPLL_PDIV_A(x) ((x) << 0) 1941*4882a593Smuzhiyun # define VCEPLL_PDIV_A_MASK 0x0000007F 1942*4882a593Smuzhiyun # define VCEPLL_PDIV_B(x) ((x) << 8) 1943*4882a593Smuzhiyun # define VCEPLL_PDIV_B_MASK 0x00007F00 1944*4882a593Smuzhiyun # define EVCLK_SRC_SEL(x) ((x) << 20) 1945*4882a593Smuzhiyun # define EVCLK_SRC_SEL_MASK 0x01F00000 1946*4882a593Smuzhiyun # define ECCLK_SRC_SEL(x) ((x) << 25) 1947*4882a593Smuzhiyun # define ECCLK_SRC_SEL_MASK 0x3E000000 1948*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_3 0xc0030602 1949*4882a593Smuzhiyun # define VCEPLL_FB_DIV(x) ((x) << 0) 1950*4882a593Smuzhiyun # define VCEPLL_FB_DIV_MASK 0x01FFFFFF 1951*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_4 0xc0030603 1952*4882a593Smuzhiyun #define CG_VCEPLL_FUNC_CNTL_5 0xc0030604 1953*4882a593Smuzhiyun #define CG_VCEPLL_SPREAD_SPECTRUM 0xc0030606 1954*4882a593Smuzhiyun # define VCEPLL_SSEN_MASK 0x00000001 1955*4882a593Smuzhiyun 1956*4882a593Smuzhiyun #endif 1957