1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2012 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun #ifndef __SI_DPM_H__ 24*4882a593Smuzhiyun #define __SI_DPM_H__ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #include "ni_dpm.h" 27*4882a593Smuzhiyun #include "sislands_smc.h" 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun enum si_cac_config_reg_type 30*4882a593Smuzhiyun { 31*4882a593Smuzhiyun SISLANDS_CACCONFIG_MMR = 0, 32*4882a593Smuzhiyun SISLANDS_CACCONFIG_CGIND, 33*4882a593Smuzhiyun SISLANDS_CACCONFIG_MAX 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun struct si_cac_config_reg 37*4882a593Smuzhiyun { 38*4882a593Smuzhiyun u32 offset; 39*4882a593Smuzhiyun u32 mask; 40*4882a593Smuzhiyun u32 shift; 41*4882a593Smuzhiyun u32 value; 42*4882a593Smuzhiyun enum si_cac_config_reg_type type; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun struct si_powertune_data 46*4882a593Smuzhiyun { 47*4882a593Smuzhiyun u32 cac_window; 48*4882a593Smuzhiyun u32 l2_lta_window_size_default; 49*4882a593Smuzhiyun u8 lts_truncate_default; 50*4882a593Smuzhiyun u8 shift_n_default; 51*4882a593Smuzhiyun u8 operating_temp; 52*4882a593Smuzhiyun struct ni_leakage_coeffients leakage_coefficients; 53*4882a593Smuzhiyun u32 fixed_kt; 54*4882a593Smuzhiyun u32 lkge_lut_v0_percent; 55*4882a593Smuzhiyun u8 dc_cac[NISLANDS_DCCAC_MAX_LEVELS]; 56*4882a593Smuzhiyun bool enable_powertune_by_default; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun struct si_dyn_powertune_data 60*4882a593Smuzhiyun { 61*4882a593Smuzhiyun u32 cac_leakage; 62*4882a593Smuzhiyun s32 leakage_minimum_temperature; 63*4882a593Smuzhiyun u32 wintime; 64*4882a593Smuzhiyun u32 l2_lta_window_size; 65*4882a593Smuzhiyun u8 lts_truncate; 66*4882a593Smuzhiyun u8 shift_n; 67*4882a593Smuzhiyun u8 dc_pwr_value; 68*4882a593Smuzhiyun bool disable_uvd_powertune; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun struct si_dte_data 72*4882a593Smuzhiyun { 73*4882a593Smuzhiyun u32 tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 74*4882a593Smuzhiyun u32 r[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 75*4882a593Smuzhiyun u32 k; 76*4882a593Smuzhiyun u32 t0; 77*4882a593Smuzhiyun u32 max_t; 78*4882a593Smuzhiyun u8 window_size; 79*4882a593Smuzhiyun u8 temp_select; 80*4882a593Smuzhiyun u8 dte_mode; 81*4882a593Smuzhiyun u8 tdep_count; 82*4882a593Smuzhiyun u8 t_limits[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 83*4882a593Smuzhiyun u32 tdep_tau[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 84*4882a593Smuzhiyun u32 tdep_r[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 85*4882a593Smuzhiyun u32 t_threshold; 86*4882a593Smuzhiyun bool enable_dte_by_default; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun struct si_clock_registers { 90*4882a593Smuzhiyun u32 cg_spll_func_cntl; 91*4882a593Smuzhiyun u32 cg_spll_func_cntl_2; 92*4882a593Smuzhiyun u32 cg_spll_func_cntl_3; 93*4882a593Smuzhiyun u32 cg_spll_func_cntl_4; 94*4882a593Smuzhiyun u32 cg_spll_spread_spectrum; 95*4882a593Smuzhiyun u32 cg_spll_spread_spectrum_2; 96*4882a593Smuzhiyun u32 dll_cntl; 97*4882a593Smuzhiyun u32 mclk_pwrmgt_cntl; 98*4882a593Smuzhiyun u32 mpll_ad_func_cntl; 99*4882a593Smuzhiyun u32 mpll_dq_func_cntl; 100*4882a593Smuzhiyun u32 mpll_func_cntl; 101*4882a593Smuzhiyun u32 mpll_func_cntl_1; 102*4882a593Smuzhiyun u32 mpll_func_cntl_2; 103*4882a593Smuzhiyun u32 mpll_ss1; 104*4882a593Smuzhiyun u32 mpll_ss2; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun struct si_mc_reg_entry { 108*4882a593Smuzhiyun u32 mclk_max; 109*4882a593Smuzhiyun u32 mc_data[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun struct si_mc_reg_table { 113*4882a593Smuzhiyun u8 last; 114*4882a593Smuzhiyun u8 num_entries; 115*4882a593Smuzhiyun u16 valid_flag; 116*4882a593Smuzhiyun struct si_mc_reg_entry mc_reg_table_entry[MAX_AC_TIMING_ENTRIES]; 117*4882a593Smuzhiyun SMC_NIslands_MCRegisterAddress mc_reg_address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define SISLANDS_MCREGISTERTABLE_INITIAL_SLOT 0 121*4882a593Smuzhiyun #define SISLANDS_MCREGISTERTABLE_ACPI_SLOT 1 122*4882a593Smuzhiyun #define SISLANDS_MCREGISTERTABLE_ULV_SLOT 2 123*4882a593Smuzhiyun #define SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT 3 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun struct si_leakage_voltage_entry 126*4882a593Smuzhiyun { 127*4882a593Smuzhiyun u16 voltage; 128*4882a593Smuzhiyun u16 leakage_index; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define SISLANDS_LEAKAGE_INDEX0 0xff01 132*4882a593Smuzhiyun #define SISLANDS_MAX_LEAKAGE_COUNT 4 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun struct si_leakage_voltage 135*4882a593Smuzhiyun { 136*4882a593Smuzhiyun u16 count; 137*4882a593Smuzhiyun struct si_leakage_voltage_entry entries[SISLANDS_MAX_LEAKAGE_COUNT]; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun #define SISLANDS_MAX_HARDWARE_POWERLEVELS 5 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun struct si_ulv_param { 143*4882a593Smuzhiyun bool supported; 144*4882a593Smuzhiyun u32 cg_ulv_control; 145*4882a593Smuzhiyun u32 cg_ulv_parameter; 146*4882a593Smuzhiyun u32 volt_change_delay; 147*4882a593Smuzhiyun struct rv7xx_pl pl; 148*4882a593Smuzhiyun bool one_pcie_lane_in_ulv; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun struct si_power_info { 152*4882a593Smuzhiyun /* must be first! */ 153*4882a593Smuzhiyun struct ni_power_info ni; 154*4882a593Smuzhiyun struct si_clock_registers clock_registers; 155*4882a593Smuzhiyun struct si_mc_reg_table mc_reg_table; 156*4882a593Smuzhiyun struct atom_voltage_table mvdd_voltage_table; 157*4882a593Smuzhiyun struct atom_voltage_table vddc_phase_shed_table; 158*4882a593Smuzhiyun struct si_leakage_voltage leakage_voltage; 159*4882a593Smuzhiyun u16 mvdd_bootup_value; 160*4882a593Smuzhiyun struct si_ulv_param ulv; 161*4882a593Smuzhiyun u32 max_cu; 162*4882a593Smuzhiyun /* pcie gen */ 163*4882a593Smuzhiyun enum radeon_pcie_gen force_pcie_gen; 164*4882a593Smuzhiyun enum radeon_pcie_gen boot_pcie_gen; 165*4882a593Smuzhiyun enum radeon_pcie_gen acpi_pcie_gen; 166*4882a593Smuzhiyun u32 sys_pcie_mask; 167*4882a593Smuzhiyun /* flags */ 168*4882a593Smuzhiyun bool enable_dte; 169*4882a593Smuzhiyun bool enable_ppm; 170*4882a593Smuzhiyun bool vddc_phase_shed_control; 171*4882a593Smuzhiyun bool pspp_notify_required; 172*4882a593Smuzhiyun bool sclk_deep_sleep_above_low; 173*4882a593Smuzhiyun bool voltage_control_svi2; 174*4882a593Smuzhiyun bool vddci_control_svi2; 175*4882a593Smuzhiyun /* smc offsets */ 176*4882a593Smuzhiyun u32 sram_end; 177*4882a593Smuzhiyun u32 state_table_start; 178*4882a593Smuzhiyun u32 soft_regs_start; 179*4882a593Smuzhiyun u32 mc_reg_table_start; 180*4882a593Smuzhiyun u32 arb_table_start; 181*4882a593Smuzhiyun u32 cac_table_start; 182*4882a593Smuzhiyun u32 dte_table_start; 183*4882a593Smuzhiyun u32 spll_table_start; 184*4882a593Smuzhiyun u32 papm_cfg_table_start; 185*4882a593Smuzhiyun u32 fan_table_start; 186*4882a593Smuzhiyun /* CAC stuff */ 187*4882a593Smuzhiyun const struct si_cac_config_reg *cac_weights; 188*4882a593Smuzhiyun const struct si_cac_config_reg *lcac_config; 189*4882a593Smuzhiyun const struct si_cac_config_reg *cac_override; 190*4882a593Smuzhiyun const struct si_powertune_data *powertune_data; 191*4882a593Smuzhiyun struct si_dyn_powertune_data dyn_powertune_data; 192*4882a593Smuzhiyun /* DTE stuff */ 193*4882a593Smuzhiyun struct si_dte_data dte_data; 194*4882a593Smuzhiyun /* scratch structs */ 195*4882a593Smuzhiyun SMC_SIslands_MCRegisters smc_mc_reg_table; 196*4882a593Smuzhiyun SISLANDS_SMC_STATETABLE smc_statetable; 197*4882a593Smuzhiyun PP_SIslands_PAPMParameters papm_parm; 198*4882a593Smuzhiyun /* SVI2 */ 199*4882a593Smuzhiyun u8 svd_gpio_id; 200*4882a593Smuzhiyun u8 svc_gpio_id; 201*4882a593Smuzhiyun /* fan control */ 202*4882a593Smuzhiyun bool fan_ctrl_is_in_default_mode; 203*4882a593Smuzhiyun u32 t_min; 204*4882a593Smuzhiyun u32 fan_ctrl_default_mode; 205*4882a593Smuzhiyun bool fan_is_controlled_by_smc; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun #define SISLANDS_INITIAL_STATE_ARB_INDEX 0 209*4882a593Smuzhiyun #define SISLANDS_ACPI_STATE_ARB_INDEX 1 210*4882a593Smuzhiyun #define SISLANDS_ULV_STATE_ARB_INDEX 2 211*4882a593Smuzhiyun #define SISLANDS_DRIVER_STATE_ARB_INDEX 3 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define SISLANDS_DPM2_MAX_PULSE_SKIP 256 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define SISLANDS_DPM2_NEAR_TDP_DEC 10 216*4882a593Smuzhiyun #define SISLANDS_DPM2_ABOVE_SAFE_INC 5 217*4882a593Smuzhiyun #define SISLANDS_DPM2_BELOW_SAFE_INC 20 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT 80 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define SISLANDS_DPM2_MAXPS_PERCENT_H 99 222*4882a593Smuzhiyun #define SISLANDS_DPM2_MAXPS_PERCENT_M 99 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER 0x3FFF 225*4882a593Smuzhiyun #define SISLANDS_DPM2_SQ_RAMP_MIN_POWER 0x12 226*4882a593Smuzhiyun #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA 0x15 227*4882a593Smuzhiyun #define SISLANDS_DPM2_SQ_RAMP_STI_SIZE 0x1E 228*4882a593Smuzhiyun #define SISLANDS_DPM2_SQ_RAMP_LTI_RATIO 0xF 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun #define SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN 10 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define SISLANDS_VRC_DFLT 0xC000B3 233*4882a593Smuzhiyun #define SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT 1687 234*4882a593Smuzhiyun #define SISLANDS_CGULVPARAMETER_DFLT 0x00040035 235*4882a593Smuzhiyun #define SISLANDS_CGULVCONTROL_DFLT 0x1f007550 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun #endif 239