1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2009 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * Copyright 2009 Red Hat Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 13*4882a593Smuzhiyun * all copies or substantial portions of the Software. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * Authors: Dave Airlie 24*4882a593Smuzhiyun * Alex Deucher 25*4882a593Smuzhiyun * Jerome Glisse 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #ifndef RV770_H 28*4882a593Smuzhiyun #define RV770_H 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define R7XX_MAX_SH_GPRS 256 31*4882a593Smuzhiyun #define R7XX_MAX_TEMP_GPRS 16 32*4882a593Smuzhiyun #define R7XX_MAX_SH_THREADS 256 33*4882a593Smuzhiyun #define R7XX_MAX_SH_STACK_ENTRIES 4096 34*4882a593Smuzhiyun #define R7XX_MAX_BACKENDS 8 35*4882a593Smuzhiyun #define R7XX_MAX_BACKENDS_MASK 0xff 36*4882a593Smuzhiyun #define R7XX_MAX_SIMDS 16 37*4882a593Smuzhiyun #define R7XX_MAX_SIMDS_MASK 0xffff 38*4882a593Smuzhiyun #define R7XX_MAX_PIPES 8 39*4882a593Smuzhiyun #define R7XX_MAX_PIPES_MASK 0xff 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* discrete uvd clocks */ 42*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL 0x718 43*4882a593Smuzhiyun # define UPLL_RESET_MASK 0x00000001 44*4882a593Smuzhiyun # define UPLL_SLEEP_MASK 0x00000002 45*4882a593Smuzhiyun # define UPLL_BYPASS_EN_MASK 0x00000004 46*4882a593Smuzhiyun # define UPLL_CTLREQ_MASK 0x00000008 47*4882a593Smuzhiyun # define UPLL_REF_DIV(x) ((x) << 16) 48*4882a593Smuzhiyun # define UPLL_REF_DIV_MASK 0x003F0000 49*4882a593Smuzhiyun # define UPLL_CTLACK_MASK 0x40000000 50*4882a593Smuzhiyun # define UPLL_CTLACK2_MASK 0x80000000 51*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_2 0x71c 52*4882a593Smuzhiyun # define UPLL_SW_HILEN(x) ((x) << 0) 53*4882a593Smuzhiyun # define UPLL_SW_LOLEN(x) ((x) << 4) 54*4882a593Smuzhiyun # define UPLL_SW_HILEN2(x) ((x) << 8) 55*4882a593Smuzhiyun # define UPLL_SW_LOLEN2(x) ((x) << 12) 56*4882a593Smuzhiyun # define UPLL_SW_MASK 0x0000FFFF 57*4882a593Smuzhiyun # define VCLK_SRC_SEL(x) ((x) << 20) 58*4882a593Smuzhiyun # define VCLK_SRC_SEL_MASK 0x01F00000 59*4882a593Smuzhiyun # define DCLK_SRC_SEL(x) ((x) << 25) 60*4882a593Smuzhiyun # define DCLK_SRC_SEL_MASK 0x3E000000 61*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_3 0x720 62*4882a593Smuzhiyun # define UPLL_FB_DIV(x) ((x) << 0) 63*4882a593Smuzhiyun # define UPLL_FB_DIV_MASK 0x01FFFFFF 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* pm registers */ 66*4882a593Smuzhiyun #define SMC_SRAM_ADDR 0x200 67*4882a593Smuzhiyun #define SMC_SRAM_AUTO_INC_DIS (1 << 16) 68*4882a593Smuzhiyun #define SMC_SRAM_DATA 0x204 69*4882a593Smuzhiyun #define SMC_IO 0x208 70*4882a593Smuzhiyun #define SMC_RST_N (1 << 0) 71*4882a593Smuzhiyun #define SMC_STOP_MODE (1 << 2) 72*4882a593Smuzhiyun #define SMC_CLK_EN (1 << 11) 73*4882a593Smuzhiyun #define SMC_MSG 0x20c 74*4882a593Smuzhiyun #define HOST_SMC_MSG(x) ((x) << 0) 75*4882a593Smuzhiyun #define HOST_SMC_MSG_MASK (0xff << 0) 76*4882a593Smuzhiyun #define HOST_SMC_MSG_SHIFT 0 77*4882a593Smuzhiyun #define HOST_SMC_RESP(x) ((x) << 8) 78*4882a593Smuzhiyun #define HOST_SMC_RESP_MASK (0xff << 8) 79*4882a593Smuzhiyun #define HOST_SMC_RESP_SHIFT 8 80*4882a593Smuzhiyun #define SMC_HOST_MSG(x) ((x) << 16) 81*4882a593Smuzhiyun #define SMC_HOST_MSG_MASK (0xff << 16) 82*4882a593Smuzhiyun #define SMC_HOST_MSG_SHIFT 16 83*4882a593Smuzhiyun #define SMC_HOST_RESP(x) ((x) << 24) 84*4882a593Smuzhiyun #define SMC_HOST_RESP_MASK (0xff << 24) 85*4882a593Smuzhiyun #define SMC_HOST_RESP_SHIFT 24 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define SMC_ISR_FFD8_FFDB 0x218 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL 0x600 90*4882a593Smuzhiyun #define SPLL_RESET (1 << 0) 91*4882a593Smuzhiyun #define SPLL_SLEEP (1 << 1) 92*4882a593Smuzhiyun #define SPLL_DIVEN (1 << 2) 93*4882a593Smuzhiyun #define SPLL_BYPASS_EN (1 << 3) 94*4882a593Smuzhiyun #define SPLL_REF_DIV(x) ((x) << 4) 95*4882a593Smuzhiyun #define SPLL_REF_DIV_MASK (0x3f << 4) 96*4882a593Smuzhiyun #define SPLL_HILEN(x) ((x) << 12) 97*4882a593Smuzhiyun #define SPLL_HILEN_MASK (0xf << 12) 98*4882a593Smuzhiyun #define SPLL_LOLEN(x) ((x) << 16) 99*4882a593Smuzhiyun #define SPLL_LOLEN_MASK (0xf << 16) 100*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_2 0x604 101*4882a593Smuzhiyun #define SCLK_MUX_SEL(x) ((x) << 0) 102*4882a593Smuzhiyun #define SCLK_MUX_SEL_MASK (0x1ff << 0) 103*4882a593Smuzhiyun #define SCLK_MUX_UPDATE (1 << 26) 104*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_3 0x608 105*4882a593Smuzhiyun #define SPLL_FB_DIV(x) ((x) << 0) 106*4882a593Smuzhiyun #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 107*4882a593Smuzhiyun #define SPLL_DITHEN (1 << 28) 108*4882a593Smuzhiyun #define CG_SPLL_STATUS 0x60c 109*4882a593Smuzhiyun #define SPLL_CHG_STATUS (1 << 1) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define SPLL_CNTL_MODE 0x610 112*4882a593Smuzhiyun #define SPLL_DIV_SYNC (1 << 5) 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun #define MPLL_CNTL_MODE 0x61c 115*4882a593Smuzhiyun # define MPLL_MCLK_SEL (1 << 11) 116*4882a593Smuzhiyun # define RV730_MPLL_MCLK_SEL (1 << 25) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL 0x624 119*4882a593Smuzhiyun #define CLKF(x) ((x) << 0) 120*4882a593Smuzhiyun #define CLKF_MASK (0x7f << 0) 121*4882a593Smuzhiyun #define CLKR(x) ((x) << 7) 122*4882a593Smuzhiyun #define CLKR_MASK (0x1f << 7) 123*4882a593Smuzhiyun #define CLKFRAC(x) ((x) << 12) 124*4882a593Smuzhiyun #define CLKFRAC_MASK (0x1f << 12) 125*4882a593Smuzhiyun #define YCLK_POST_DIV(x) ((x) << 17) 126*4882a593Smuzhiyun #define YCLK_POST_DIV_MASK (3 << 17) 127*4882a593Smuzhiyun #define IBIAS(x) ((x) << 20) 128*4882a593Smuzhiyun #define IBIAS_MASK (0x3ff << 20) 129*4882a593Smuzhiyun #define RESET (1 << 30) 130*4882a593Smuzhiyun #define PDNB (1 << 31) 131*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL_2 0x628 132*4882a593Smuzhiyun #define BYPASS (1 << 19) 133*4882a593Smuzhiyun #define BIAS_GEN_PDNB (1 << 24) 134*4882a593Smuzhiyun #define RESET_EN (1 << 25) 135*4882a593Smuzhiyun #define VCO_MODE (1 << 29) 136*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL 0x62c 137*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL_2 0x630 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define GENERAL_PWRMGT 0x63c 140*4882a593Smuzhiyun # define GLOBAL_PWRMGT_EN (1 << 0) 141*4882a593Smuzhiyun # define STATIC_PM_EN (1 << 1) 142*4882a593Smuzhiyun # define THERMAL_PROTECTION_DIS (1 << 2) 143*4882a593Smuzhiyun # define THERMAL_PROTECTION_TYPE (1 << 3) 144*4882a593Smuzhiyun # define ENABLE_GEN2PCIE (1 << 4) 145*4882a593Smuzhiyun # define ENABLE_GEN2XSP (1 << 5) 146*4882a593Smuzhiyun # define SW_SMIO_INDEX(x) ((x) << 6) 147*4882a593Smuzhiyun # define SW_SMIO_INDEX_MASK (3 << 6) 148*4882a593Smuzhiyun # define SW_SMIO_INDEX_SHIFT 6 149*4882a593Smuzhiyun # define LOW_VOLT_D2_ACPI (1 << 8) 150*4882a593Smuzhiyun # define LOW_VOLT_D3_ACPI (1 << 9) 151*4882a593Smuzhiyun # define VOLT_PWRMGT_EN (1 << 10) 152*4882a593Smuzhiyun # define BACKBIAS_PAD_EN (1 << 18) 153*4882a593Smuzhiyun # define BACKBIAS_VALUE (1 << 19) 154*4882a593Smuzhiyun # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 155*4882a593Smuzhiyun # define AC_DC_SW (1 << 24) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define CG_TPC 0x640 158*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL 0x644 159*4882a593Smuzhiyun # define SCLK_PWRMGT_OFF (1 << 0) 160*4882a593Smuzhiyun # define SCLK_LOW_D1 (1 << 1) 161*4882a593Smuzhiyun # define FIR_RESET (1 << 4) 162*4882a593Smuzhiyun # define FIR_FORCE_TREND_SEL (1 << 5) 163*4882a593Smuzhiyun # define FIR_TREND_MODE (1 << 6) 164*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_EN (1 << 7) 165*4882a593Smuzhiyun # define GFX_CLK_FORCE_ON (1 << 8) 166*4882a593Smuzhiyun # define GFX_CLK_REQUEST_OFF (1 << 9) 167*4882a593Smuzhiyun # define GFX_CLK_FORCE_OFF (1 << 10) 168*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 169*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 170*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 171*4882a593Smuzhiyun #define MCLK_PWRMGT_CNTL 0x648 172*4882a593Smuzhiyun # define DLL_SPEED(x) ((x) << 0) 173*4882a593Smuzhiyun # define DLL_SPEED_MASK (0x1f << 0) 174*4882a593Smuzhiyun # define MPLL_PWRMGT_OFF (1 << 5) 175*4882a593Smuzhiyun # define DLL_READY (1 << 6) 176*4882a593Smuzhiyun # define MC_INT_CNTL (1 << 7) 177*4882a593Smuzhiyun # define MRDCKA0_SLEEP (1 << 8) 178*4882a593Smuzhiyun # define MRDCKA1_SLEEP (1 << 9) 179*4882a593Smuzhiyun # define MRDCKB0_SLEEP (1 << 10) 180*4882a593Smuzhiyun # define MRDCKB1_SLEEP (1 << 11) 181*4882a593Smuzhiyun # define MRDCKC0_SLEEP (1 << 12) 182*4882a593Smuzhiyun # define MRDCKC1_SLEEP (1 << 13) 183*4882a593Smuzhiyun # define MRDCKD0_SLEEP (1 << 14) 184*4882a593Smuzhiyun # define MRDCKD1_SLEEP (1 << 15) 185*4882a593Smuzhiyun # define MRDCKA0_RESET (1 << 16) 186*4882a593Smuzhiyun # define MRDCKA1_RESET (1 << 17) 187*4882a593Smuzhiyun # define MRDCKB0_RESET (1 << 18) 188*4882a593Smuzhiyun # define MRDCKB1_RESET (1 << 19) 189*4882a593Smuzhiyun # define MRDCKC0_RESET (1 << 20) 190*4882a593Smuzhiyun # define MRDCKC1_RESET (1 << 21) 191*4882a593Smuzhiyun # define MRDCKD0_RESET (1 << 22) 192*4882a593Smuzhiyun # define MRDCKD1_RESET (1 << 23) 193*4882a593Smuzhiyun # define DLL_READY_READ (1 << 24) 194*4882a593Smuzhiyun # define USE_DISPLAY_GAP (1 << 25) 195*4882a593Smuzhiyun # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 196*4882a593Smuzhiyun # define MPLL_TURNOFF_D2 (1 << 28) 197*4882a593Smuzhiyun #define DLL_CNTL 0x64c 198*4882a593Smuzhiyun # define MRDCKA0_BYPASS (1 << 24) 199*4882a593Smuzhiyun # define MRDCKA1_BYPASS (1 << 25) 200*4882a593Smuzhiyun # define MRDCKB0_BYPASS (1 << 26) 201*4882a593Smuzhiyun # define MRDCKB1_BYPASS (1 << 27) 202*4882a593Smuzhiyun # define MRDCKC0_BYPASS (1 << 28) 203*4882a593Smuzhiyun # define MRDCKC1_BYPASS (1 << 29) 204*4882a593Smuzhiyun # define MRDCKD0_BYPASS (1 << 30) 205*4882a593Smuzhiyun # define MRDCKD1_BYPASS (1 << 31) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define MPLL_TIME 0x654 208*4882a593Smuzhiyun # define MPLL_LOCK_TIME(x) ((x) << 0) 209*4882a593Smuzhiyun # define MPLL_LOCK_TIME_MASK (0xffff << 0) 210*4882a593Smuzhiyun # define MPLL_RESET_TIME(x) ((x) << 16) 211*4882a593Smuzhiyun # define MPLL_RESET_TIME_MASK (0xffff << 16) 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define CG_CLKPIN_CNTL 0x660 214*4882a593Smuzhiyun # define MUX_TCLK_TO_XCLK (1 << 8) 215*4882a593Smuzhiyun # define XTALIN_DIVIDE (1 << 9) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c 218*4882a593Smuzhiyun # define CURRENT_PROFILE_INDEX_MASK (0xf << 4) 219*4882a593Smuzhiyun # define CURRENT_PROFILE_INDEX_SHIFT 4 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define S0_VID_LOWER_SMIO_CNTL 0x678 222*4882a593Smuzhiyun #define S1_VID_LOWER_SMIO_CNTL 0x67c 223*4882a593Smuzhiyun #define S2_VID_LOWER_SMIO_CNTL 0x680 224*4882a593Smuzhiyun #define S3_VID_LOWER_SMIO_CNTL 0x684 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun #define CG_FTV 0x690 227*4882a593Smuzhiyun #define CG_FFCT_0 0x694 228*4882a593Smuzhiyun # define UTC_0(x) ((x) << 0) 229*4882a593Smuzhiyun # define UTC_0_MASK (0x3ff << 0) 230*4882a593Smuzhiyun # define DTC_0(x) ((x) << 10) 231*4882a593Smuzhiyun # define DTC_0_MASK (0x3ff << 10) 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #define CG_BSP 0x6d0 234*4882a593Smuzhiyun # define BSP(x) ((x) << 0) 235*4882a593Smuzhiyun # define BSP_MASK (0xffff << 0) 236*4882a593Smuzhiyun # define BSU(x) ((x) << 16) 237*4882a593Smuzhiyun # define BSU_MASK (0xf << 16) 238*4882a593Smuzhiyun #define CG_AT 0x6d4 239*4882a593Smuzhiyun # define CG_R(x) ((x) << 0) 240*4882a593Smuzhiyun # define CG_R_MASK (0xffff << 0) 241*4882a593Smuzhiyun # define CG_L(x) ((x) << 16) 242*4882a593Smuzhiyun # define CG_L_MASK (0xffff << 16) 243*4882a593Smuzhiyun #define CG_GIT 0x6d8 244*4882a593Smuzhiyun # define CG_GICST(x) ((x) << 0) 245*4882a593Smuzhiyun # define CG_GICST_MASK (0xffff << 0) 246*4882a593Smuzhiyun # define CG_GIPOT(x) ((x) << 16) 247*4882a593Smuzhiyun # define CG_GIPOT_MASK (0xffff << 16) 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define CG_SSP 0x6e8 250*4882a593Smuzhiyun # define SST(x) ((x) << 0) 251*4882a593Smuzhiyun # define SST_MASK (0xffff << 0) 252*4882a593Smuzhiyun # define SSTU(x) ((x) << 16) 253*4882a593Smuzhiyun # define SSTU_MASK (0xf << 16) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define CG_DISPLAY_GAP_CNTL 0x714 256*4882a593Smuzhiyun # define DISP1_GAP(x) ((x) << 0) 257*4882a593Smuzhiyun # define DISP1_GAP_MASK (3 << 0) 258*4882a593Smuzhiyun # define DISP2_GAP(x) ((x) << 2) 259*4882a593Smuzhiyun # define DISP2_GAP_MASK (3 << 2) 260*4882a593Smuzhiyun # define VBI_TIMER_COUNT(x) ((x) << 4) 261*4882a593Smuzhiyun # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 262*4882a593Smuzhiyun # define VBI_TIMER_UNIT(x) ((x) << 20) 263*4882a593Smuzhiyun # define VBI_TIMER_UNIT_MASK (7 << 20) 264*4882a593Smuzhiyun # define DISP1_GAP_MCHG(x) ((x) << 24) 265*4882a593Smuzhiyun # define DISP1_GAP_MCHG_MASK (3 << 24) 266*4882a593Smuzhiyun # define DISP2_GAP_MCHG(x) ((x) << 26) 267*4882a593Smuzhiyun # define DISP2_GAP_MCHG_MASK (3 << 26) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM 0x790 270*4882a593Smuzhiyun #define SSEN (1 << 0) 271*4882a593Smuzhiyun #define CLKS(x) ((x) << 4) 272*4882a593Smuzhiyun #define CLKS_MASK (0xfff << 4) 273*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM_2 0x794 274*4882a593Smuzhiyun #define CLKV(x) ((x) << 0) 275*4882a593Smuzhiyun #define CLKV_MASK (0x3ffffff << 0) 276*4882a593Smuzhiyun #define CG_MPLL_SPREAD_SPECTRUM 0x798 277*4882a593Smuzhiyun #define CG_UPLL_SPREAD_SPECTRUM 0x79c 278*4882a593Smuzhiyun # define SSEN_MASK 0x00000001 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define CG_CGTT_LOCAL_0 0x7d0 281*4882a593Smuzhiyun #define CG_CGTT_LOCAL_1 0x7d4 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun #define BIOS_SCRATCH_4 0x1734 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define MC_SEQ_MISC0 0x2a00 286*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_SHIFT 28 287*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000 288*4882a593Smuzhiyun #define MC_SEQ_MISC0_GDDR5_VALUE 5 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun #define MC_ARB_SQM_RATIO 0x2770 291*4882a593Smuzhiyun #define STATE0(x) ((x) << 0) 292*4882a593Smuzhiyun #define STATE0_MASK (0xff << 0) 293*4882a593Smuzhiyun #define STATE1(x) ((x) << 8) 294*4882a593Smuzhiyun #define STATE1_MASK (0xff << 8) 295*4882a593Smuzhiyun #define STATE2(x) ((x) << 16) 296*4882a593Smuzhiyun #define STATE2_MASK (0xff << 16) 297*4882a593Smuzhiyun #define STATE3(x) ((x) << 24) 298*4882a593Smuzhiyun #define STATE3_MASK (0xff << 24) 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #define MC_ARB_RFSH_RATE 0x27b0 301*4882a593Smuzhiyun #define POWERMODE0(x) ((x) << 0) 302*4882a593Smuzhiyun #define POWERMODE0_MASK (0xff << 0) 303*4882a593Smuzhiyun #define POWERMODE1(x) ((x) << 8) 304*4882a593Smuzhiyun #define POWERMODE1_MASK (0xff << 8) 305*4882a593Smuzhiyun #define POWERMODE2(x) ((x) << 16) 306*4882a593Smuzhiyun #define POWERMODE2_MASK (0xff << 16) 307*4882a593Smuzhiyun #define POWERMODE3(x) ((x) << 24) 308*4882a593Smuzhiyun #define POWERMODE3_MASK (0xff << 24) 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG 0x9150 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun /* Registers */ 313*4882a593Smuzhiyun #define CB_COLOR0_BASE 0x28040 314*4882a593Smuzhiyun #define CB_COLOR1_BASE 0x28044 315*4882a593Smuzhiyun #define CB_COLOR2_BASE 0x28048 316*4882a593Smuzhiyun #define CB_COLOR3_BASE 0x2804C 317*4882a593Smuzhiyun #define CB_COLOR4_BASE 0x28050 318*4882a593Smuzhiyun #define CB_COLOR5_BASE 0x28054 319*4882a593Smuzhiyun #define CB_COLOR6_BASE 0x28058 320*4882a593Smuzhiyun #define CB_COLOR7_BASE 0x2805C 321*4882a593Smuzhiyun #define CB_COLOR7_FRAG 0x280FC 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun #define CC_GC_SHADER_PIPE_CONFIG 0x8950 324*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE 0x98F4 325*4882a593Smuzhiyun #define BACKEND_DISABLE(x) ((x) << 16) 326*4882a593Smuzhiyun #define CC_SYS_RB_BACKEND_DISABLE 0x3F88 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define CGTS_SYS_TCC_DISABLE 0x3F90 329*4882a593Smuzhiyun #define CGTS_TCC_DISABLE 0x9148 330*4882a593Smuzhiyun #define CGTS_USER_SYS_TCC_DISABLE 0x3F94 331*4882a593Smuzhiyun #define CGTS_USER_TCC_DISABLE 0x914C 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun #define CONFIG_MEMSIZE 0x5428 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun #define CP_ME_CNTL 0x86D8 336*4882a593Smuzhiyun #define CP_ME_HALT (1 << 28) 337*4882a593Smuzhiyun #define CP_PFP_HALT (1 << 26) 338*4882a593Smuzhiyun #define CP_ME_RAM_DATA 0xC160 339*4882a593Smuzhiyun #define CP_ME_RAM_RADDR 0xC158 340*4882a593Smuzhiyun #define CP_ME_RAM_WADDR 0xC15C 341*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS 0x8764 342*4882a593Smuzhiyun #define STQ_SPLIT(x) ((x) << 0) 343*4882a593Smuzhiyun #define CP_PERFMON_CNTL 0x87FC 344*4882a593Smuzhiyun #define CP_PFP_UCODE_ADDR 0xC150 345*4882a593Smuzhiyun #define CP_PFP_UCODE_DATA 0xC154 346*4882a593Smuzhiyun #define CP_QUEUE_THRESHOLDS 0x8760 347*4882a593Smuzhiyun #define ROQ_IB1_START(x) ((x) << 0) 348*4882a593Smuzhiyun #define ROQ_IB2_START(x) ((x) << 8) 349*4882a593Smuzhiyun #define CP_RB_CNTL 0xC104 350*4882a593Smuzhiyun #define RB_BUFSZ(x) ((x) << 0) 351*4882a593Smuzhiyun #define RB_BLKSZ(x) ((x) << 8) 352*4882a593Smuzhiyun #define RB_NO_UPDATE (1 << 27) 353*4882a593Smuzhiyun #define RB_RPTR_WR_ENA (1 << 31) 354*4882a593Smuzhiyun #define BUF_SWAP_32BIT (2 << 16) 355*4882a593Smuzhiyun #define CP_RB_RPTR 0x8700 356*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR 0xC10C 357*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR_HI 0xC110 358*4882a593Smuzhiyun #define CP_RB_RPTR_WR 0xC108 359*4882a593Smuzhiyun #define CP_RB_WPTR 0xC114 360*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR 0xC118 361*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR_HI 0xC11C 362*4882a593Smuzhiyun #define CP_RB_WPTR_DELAY 0x8704 363*4882a593Smuzhiyun #define CP_SEM_WAIT_TIMER 0x85BC 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun #define DB_DEBUG3 0x98B0 366*4882a593Smuzhiyun #define DB_CLK_OFF_DELAY(x) ((x) << 11) 367*4882a593Smuzhiyun #define DB_DEBUG4 0x9B8C 368*4882a593Smuzhiyun #define DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6) 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun #define DCP_TILING_CONFIG 0x6CA0 371*4882a593Smuzhiyun #define PIPE_TILING(x) ((x) << 1) 372*4882a593Smuzhiyun #define BANK_TILING(x) ((x) << 4) 373*4882a593Smuzhiyun #define GROUP_SIZE(x) ((x) << 6) 374*4882a593Smuzhiyun #define ROW_TILING(x) ((x) << 8) 375*4882a593Smuzhiyun #define BANK_SWAPS(x) ((x) << 11) 376*4882a593Smuzhiyun #define SAMPLE_SPLIT(x) ((x) << 14) 377*4882a593Smuzhiyun #define BACKEND_MAP(x) ((x) << 16) 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun #define GB_TILING_CONFIG 0x98F0 380*4882a593Smuzhiyun #define PIPE_TILING__SHIFT 1 381*4882a593Smuzhiyun #define PIPE_TILING__MASK 0x0000000e 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun #define DMA_TILING_CONFIG 0x3ec8 384*4882a593Smuzhiyun #define DMA_TILING_CONFIG2 0xd0b8 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun /* RV730 only */ 387*4882a593Smuzhiyun #define UVD_UDEC_TILING_CONFIG 0xef40 388*4882a593Smuzhiyun #define UVD_UDEC_DB_TILING_CONFIG 0xef44 389*4882a593Smuzhiyun #define UVD_UDEC_DBW_TILING_CONFIG 0xef48 390*4882a593Smuzhiyun #define UVD_NO_OP 0xeffc 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define GC_USER_SHADER_PIPE_CONFIG 0x8954 393*4882a593Smuzhiyun #define INACTIVE_QD_PIPES(x) ((x) << 8) 394*4882a593Smuzhiyun #define INACTIVE_QD_PIPES_MASK 0x0000FF00 395*4882a593Smuzhiyun #define INACTIVE_QD_PIPES_SHIFT 8 396*4882a593Smuzhiyun #define INACTIVE_SIMDS(x) ((x) << 16) 397*4882a593Smuzhiyun #define INACTIVE_SIMDS_MASK 0x00FF0000 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun #define GRBM_CNTL 0x8000 400*4882a593Smuzhiyun #define GRBM_READ_TIMEOUT(x) ((x) << 0) 401*4882a593Smuzhiyun #define GRBM_SOFT_RESET 0x8020 402*4882a593Smuzhiyun #define SOFT_RESET_CP (1<<0) 403*4882a593Smuzhiyun #define GRBM_STATUS 0x8010 404*4882a593Smuzhiyun #define CMDFIFO_AVAIL_MASK 0x0000000F 405*4882a593Smuzhiyun #define GUI_ACTIVE (1<<31) 406*4882a593Smuzhiyun #define GRBM_STATUS2 0x8014 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define CG_THERMAL_CTRL 0x72C 409*4882a593Smuzhiyun #define DPM_EVENT_SRC(x) ((x) << 0) 410*4882a593Smuzhiyun #define DPM_EVENT_SRC_MASK (7 << 0) 411*4882a593Smuzhiyun #define DIG_THERM_DPM(x) ((x) << 14) 412*4882a593Smuzhiyun #define DIG_THERM_DPM_MASK 0x003FC000 413*4882a593Smuzhiyun #define DIG_THERM_DPM_SHIFT 14 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define CG_THERMAL_INT 0x734 416*4882a593Smuzhiyun #define DIG_THERM_INTH(x) ((x) << 8) 417*4882a593Smuzhiyun #define DIG_THERM_INTH_MASK 0x0000FF00 418*4882a593Smuzhiyun #define DIG_THERM_INTH_SHIFT 8 419*4882a593Smuzhiyun #define DIG_THERM_INTL(x) ((x) << 16) 420*4882a593Smuzhiyun #define DIG_THERM_INTL_MASK 0x00FF0000 421*4882a593Smuzhiyun #define DIG_THERM_INTL_SHIFT 16 422*4882a593Smuzhiyun #define THERM_INT_MASK_HIGH (1 << 24) 423*4882a593Smuzhiyun #define THERM_INT_MASK_LOW (1 << 25) 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define CG_MULT_THERMAL_STATUS 0x740 426*4882a593Smuzhiyun #define ASIC_T(x) ((x) << 16) 427*4882a593Smuzhiyun #define ASIC_T_MASK 0x3FF0000 428*4882a593Smuzhiyun #define ASIC_T_SHIFT 16 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun #define HDP_HOST_PATH_CNTL 0x2C00 431*4882a593Smuzhiyun #define HDP_NONSURFACE_BASE 0x2C04 432*4882a593Smuzhiyun #define HDP_NONSURFACE_INFO 0x2C08 433*4882a593Smuzhiyun #define HDP_NONSURFACE_SIZE 0x2C0C 434*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 435*4882a593Smuzhiyun #define HDP_TILING_CONFIG 0x2F3C 436*4882a593Smuzhiyun #define HDP_DEBUG1 0x2F34 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define MC_SHARED_CHMAP 0x2004 439*4882a593Smuzhiyun #define NOOFCHAN_SHIFT 12 440*4882a593Smuzhiyun #define NOOFCHAN_MASK 0x00003000 441*4882a593Smuzhiyun #define MC_SHARED_CHREMAP 0x2008 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun #define MC_ARB_RAMCFG 0x2760 444*4882a593Smuzhiyun #define NOOFBANK_SHIFT 0 445*4882a593Smuzhiyun #define NOOFBANK_MASK 0x00000003 446*4882a593Smuzhiyun #define NOOFRANK_SHIFT 2 447*4882a593Smuzhiyun #define NOOFRANK_MASK 0x00000004 448*4882a593Smuzhiyun #define NOOFROWS_SHIFT 3 449*4882a593Smuzhiyun #define NOOFROWS_MASK 0x00000038 450*4882a593Smuzhiyun #define NOOFCOLS_SHIFT 6 451*4882a593Smuzhiyun #define NOOFCOLS_MASK 0x000000C0 452*4882a593Smuzhiyun #define CHANSIZE_SHIFT 8 453*4882a593Smuzhiyun #define CHANSIZE_MASK 0x00000100 454*4882a593Smuzhiyun #define BURSTLENGTH_SHIFT 9 455*4882a593Smuzhiyun #define BURSTLENGTH_MASK 0x00000200 456*4882a593Smuzhiyun #define CHANSIZE_OVERRIDE (1 << 11) 457*4882a593Smuzhiyun #define MC_VM_AGP_TOP 0x2028 458*4882a593Smuzhiyun #define MC_VM_AGP_BOT 0x202C 459*4882a593Smuzhiyun #define MC_VM_AGP_BASE 0x2030 460*4882a593Smuzhiyun #define MC_VM_FB_LOCATION 0x2024 461*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB0_CNTL 0x2234 462*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB1_CNTL 0x2238 463*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB2_CNTL 0x223C 464*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB3_CNTL 0x2240 465*4882a593Smuzhiyun #define ENABLE_L1_TLB (1 << 0) 466*4882a593Smuzhiyun #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 467*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 468*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 469*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 470*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 471*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 472*4882a593Smuzhiyun #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15) 473*4882a593Smuzhiyun #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18) 474*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB0_CNTL 0x2654 475*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB1_CNTL 0x2658 476*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB2_CNTL 0x265C 477*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB3_CNTL 0x2698 478*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 479*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 480*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun #define PA_CL_ENHANCE 0x8A14 483*4882a593Smuzhiyun #define CLIP_VTX_REORDER_ENA (1 << 0) 484*4882a593Smuzhiyun #define NUM_CLIP_SEQ(x) ((x) << 1) 485*4882a593Smuzhiyun #define PA_SC_AA_CONFIG 0x28C04 486*4882a593Smuzhiyun #define PA_SC_CLIPRECT_RULE 0x2820C 487*4882a593Smuzhiyun #define PA_SC_EDGERULE 0x28230 488*4882a593Smuzhiyun #define PA_SC_FIFO_SIZE 0x8BCC 489*4882a593Smuzhiyun #define SC_PRIM_FIFO_SIZE(x) ((x) << 0) 490*4882a593Smuzhiyun #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 491*4882a593Smuzhiyun #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 492*4882a593Smuzhiyun #define FORCE_EOV_MAX_CLK_CNT(x) ((x)<<0) 493*4882a593Smuzhiyun #define FORCE_EOV_MAX_REZ_CNT(x) ((x)<<16) 494*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE 0x28A0C 495*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE_STATE 0x8B10 496*4882a593Smuzhiyun #define PA_SC_MODE_CNTL 0x28A4C 497*4882a593Smuzhiyun #define PA_SC_MULTI_CHIP_CNTL 0x8B20 498*4882a593Smuzhiyun #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun #define SCRATCH_REG0 0x8500 501*4882a593Smuzhiyun #define SCRATCH_REG1 0x8504 502*4882a593Smuzhiyun #define SCRATCH_REG2 0x8508 503*4882a593Smuzhiyun #define SCRATCH_REG3 0x850C 504*4882a593Smuzhiyun #define SCRATCH_REG4 0x8510 505*4882a593Smuzhiyun #define SCRATCH_REG5 0x8514 506*4882a593Smuzhiyun #define SCRATCH_REG6 0x8518 507*4882a593Smuzhiyun #define SCRATCH_REG7 0x851C 508*4882a593Smuzhiyun #define SCRATCH_UMSK 0x8540 509*4882a593Smuzhiyun #define SCRATCH_ADDR 0x8544 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun #define SMX_SAR_CTL0 0xA008 512*4882a593Smuzhiyun #define SMX_DC_CTL0 0xA020 513*4882a593Smuzhiyun #define USE_HASH_FUNCTION (1 << 0) 514*4882a593Smuzhiyun #define CACHE_DEPTH(x) ((x) << 1) 515*4882a593Smuzhiyun #define FLUSH_ALL_ON_EVENT (1 << 10) 516*4882a593Smuzhiyun #define STALL_ON_EVENT (1 << 11) 517*4882a593Smuzhiyun #define SMX_EVENT_CTL 0xA02C 518*4882a593Smuzhiyun #define ES_FLUSH_CTL(x) ((x) << 0) 519*4882a593Smuzhiyun #define GS_FLUSH_CTL(x) ((x) << 3) 520*4882a593Smuzhiyun #define ACK_FLUSH_CTL(x) ((x) << 6) 521*4882a593Smuzhiyun #define SYNC_FLUSH_CTL (1 << 8) 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun #define SPI_CONFIG_CNTL 0x9100 524*4882a593Smuzhiyun #define GPR_WRITE_PRIORITY(x) ((x) << 0) 525*4882a593Smuzhiyun #define DISABLE_INTERP_1 (1 << 5) 526*4882a593Smuzhiyun #define SPI_CONFIG_CNTL_1 0x913C 527*4882a593Smuzhiyun #define VTX_DONE_DELAY(x) ((x) << 0) 528*4882a593Smuzhiyun #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 529*4882a593Smuzhiyun #define SPI_INPUT_Z 0x286D8 530*4882a593Smuzhiyun #define SPI_PS_IN_CONTROL_0 0x286CC 531*4882a593Smuzhiyun #define NUM_INTERP(x) ((x)<<0) 532*4882a593Smuzhiyun #define POSITION_ENA (1<<8) 533*4882a593Smuzhiyun #define POSITION_CENTROID (1<<9) 534*4882a593Smuzhiyun #define POSITION_ADDR(x) ((x)<<10) 535*4882a593Smuzhiyun #define PARAM_GEN(x) ((x)<<15) 536*4882a593Smuzhiyun #define PARAM_GEN_ADDR(x) ((x)<<19) 537*4882a593Smuzhiyun #define BARYC_SAMPLE_CNTL(x) ((x)<<26) 538*4882a593Smuzhiyun #define PERSP_GRADIENT_ENA (1<<28) 539*4882a593Smuzhiyun #define LINEAR_GRADIENT_ENA (1<<29) 540*4882a593Smuzhiyun #define POSITION_SAMPLE (1<<30) 541*4882a593Smuzhiyun #define BARYC_AT_SAMPLE_ENA (1<<31) 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define SQ_CONFIG 0x8C00 544*4882a593Smuzhiyun #define VC_ENABLE (1 << 0) 545*4882a593Smuzhiyun #define EXPORT_SRC_C (1 << 1) 546*4882a593Smuzhiyun #define DX9_CONSTS (1 << 2) 547*4882a593Smuzhiyun #define ALU_INST_PREFER_VECTOR (1 << 3) 548*4882a593Smuzhiyun #define DX10_CLAMP (1 << 4) 549*4882a593Smuzhiyun #define CLAUSE_SEQ_PRIO(x) ((x) << 8) 550*4882a593Smuzhiyun #define PS_PRIO(x) ((x) << 24) 551*4882a593Smuzhiyun #define VS_PRIO(x) ((x) << 26) 552*4882a593Smuzhiyun #define GS_PRIO(x) ((x) << 28) 553*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8DB0 554*4882a593Smuzhiyun #define SIMDA_RING0(x) ((x)<<0) 555*4882a593Smuzhiyun #define SIMDA_RING1(x) ((x)<<8) 556*4882a593Smuzhiyun #define SIMDB_RING0(x) ((x)<<16) 557*4882a593Smuzhiyun #define SIMDB_RING1(x) ((x)<<24) 558*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8DB4 559*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8DB8 560*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8DBC 561*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8DC0 562*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8DC4 563*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8DC8 564*4882a593Smuzhiyun #define SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8DCC 565*4882a593Smuzhiyun #define ES_PRIO(x) ((x) << 30) 566*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_1 0x8C04 567*4882a593Smuzhiyun #define NUM_PS_GPRS(x) ((x) << 0) 568*4882a593Smuzhiyun #define NUM_VS_GPRS(x) ((x) << 16) 569*4882a593Smuzhiyun #define DYN_GPR_ENABLE (1 << 27) 570*4882a593Smuzhiyun #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 571*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_2 0x8C08 572*4882a593Smuzhiyun #define NUM_GS_GPRS(x) ((x) << 0) 573*4882a593Smuzhiyun #define NUM_ES_GPRS(x) ((x) << 16) 574*4882a593Smuzhiyun #define SQ_MS_FIFO_SIZES 0x8CF0 575*4882a593Smuzhiyun #define CACHE_FIFO_SIZE(x) ((x) << 0) 576*4882a593Smuzhiyun #define FETCH_FIFO_HIWATER(x) ((x) << 8) 577*4882a593Smuzhiyun #define DONE_FIFO_HIWATER(x) ((x) << 16) 578*4882a593Smuzhiyun #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 579*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_1 0x8C10 580*4882a593Smuzhiyun #define NUM_PS_STACK_ENTRIES(x) ((x) << 0) 581*4882a593Smuzhiyun #define NUM_VS_STACK_ENTRIES(x) ((x) << 16) 582*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_2 0x8C14 583*4882a593Smuzhiyun #define NUM_GS_STACK_ENTRIES(x) ((x) << 0) 584*4882a593Smuzhiyun #define NUM_ES_STACK_ENTRIES(x) ((x) << 16) 585*4882a593Smuzhiyun #define SQ_THREAD_RESOURCE_MGMT 0x8C0C 586*4882a593Smuzhiyun #define NUM_PS_THREADS(x) ((x) << 0) 587*4882a593Smuzhiyun #define NUM_VS_THREADS(x) ((x) << 8) 588*4882a593Smuzhiyun #define NUM_GS_THREADS(x) ((x) << 16) 589*4882a593Smuzhiyun #define NUM_ES_THREADS(x) ((x) << 24) 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun #define SX_DEBUG_1 0x9058 592*4882a593Smuzhiyun #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 593*4882a593Smuzhiyun #define SX_EXPORT_BUFFER_SIZES 0x900C 594*4882a593Smuzhiyun #define COLOR_BUFFER_SIZE(x) ((x) << 0) 595*4882a593Smuzhiyun #define POSITION_BUFFER_SIZE(x) ((x) << 8) 596*4882a593Smuzhiyun #define SMX_BUFFER_SIZE(x) ((x) << 16) 597*4882a593Smuzhiyun #define SX_MISC 0x28350 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun #define TA_CNTL_AUX 0x9508 600*4882a593Smuzhiyun #define DISABLE_CUBE_WRAP (1 << 0) 601*4882a593Smuzhiyun #define DISABLE_CUBE_ANISO (1 << 1) 602*4882a593Smuzhiyun #define SYNC_GRADIENT (1 << 24) 603*4882a593Smuzhiyun #define SYNC_WALKER (1 << 25) 604*4882a593Smuzhiyun #define SYNC_ALIGNER (1 << 26) 605*4882a593Smuzhiyun #define BILINEAR_PRECISION_6_BIT (0 << 31) 606*4882a593Smuzhiyun #define BILINEAR_PRECISION_8_BIT (1 << 31) 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun #define TCP_CNTL 0x9610 609*4882a593Smuzhiyun #define TCP_CHAN_STEER 0x9614 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun #define VC_ENHANCE 0x9714 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun #define VGT_CACHE_INVALIDATION 0x88C4 614*4882a593Smuzhiyun #define CACHE_INVALIDATION(x) ((x)<<0) 615*4882a593Smuzhiyun #define VC_ONLY 0 616*4882a593Smuzhiyun #define TC_ONLY 1 617*4882a593Smuzhiyun #define VC_AND_TC 2 618*4882a593Smuzhiyun #define AUTO_INVLD_EN(x) ((x) << 6) 619*4882a593Smuzhiyun #define NO_AUTO 0 620*4882a593Smuzhiyun #define ES_AUTO 1 621*4882a593Smuzhiyun #define GS_AUTO 2 622*4882a593Smuzhiyun #define ES_AND_GS_AUTO 3 623*4882a593Smuzhiyun #define VGT_ES_PER_GS 0x88CC 624*4882a593Smuzhiyun #define VGT_GS_PER_ES 0x88C8 625*4882a593Smuzhiyun #define VGT_GS_PER_VS 0x88E8 626*4882a593Smuzhiyun #define VGT_GS_VERTEX_REUSE 0x88D4 627*4882a593Smuzhiyun #define VGT_NUM_INSTANCES 0x8974 628*4882a593Smuzhiyun #define VGT_OUT_DEALLOC_CNTL 0x28C5C 629*4882a593Smuzhiyun #define DEALLOC_DIST_MASK 0x0000007F 630*4882a593Smuzhiyun #define VGT_STRMOUT_EN 0x28AB0 631*4882a593Smuzhiyun #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 632*4882a593Smuzhiyun #define VTX_REUSE_DEPTH_MASK 0x000000FF 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL 0x1410 635*4882a593Smuzhiyun #define ENABLE_CONTEXT (1 << 0) 636*4882a593Smuzhiyun #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 637*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 638*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C 639*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 640*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C 641*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 642*4882a593Smuzhiyun #define VM_L2_CNTL 0x1400 643*4882a593Smuzhiyun #define ENABLE_L2_CACHE (1 << 0) 644*4882a593Smuzhiyun #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 645*4882a593Smuzhiyun #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 646*4882a593Smuzhiyun #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) 647*4882a593Smuzhiyun #define VM_L2_CNTL2 0x1404 648*4882a593Smuzhiyun #define INVALIDATE_ALL_L1_TLBS (1 << 0) 649*4882a593Smuzhiyun #define INVALIDATE_L2_CACHE (1 << 1) 650*4882a593Smuzhiyun #define VM_L2_CNTL3 0x1408 651*4882a593Smuzhiyun #define BANK_SELECT(x) ((x) << 0) 652*4882a593Smuzhiyun #define CACHE_UPDATE_MODE(x) ((x) << 6) 653*4882a593Smuzhiyun #define VM_L2_STATUS 0x140C 654*4882a593Smuzhiyun #define L2_BUSY (1 << 0) 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun #define WAIT_UNTIL 0x8040 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun /* async DMA */ 659*4882a593Smuzhiyun #define DMA_RB_RPTR 0xd008 660*4882a593Smuzhiyun #define DMA_RB_WPTR 0xd00c 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun /* async DMA packets */ 663*4882a593Smuzhiyun #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \ 664*4882a593Smuzhiyun (((t) & 0x1) << 23) | \ 665*4882a593Smuzhiyun (((s) & 0x1) << 22) | \ 666*4882a593Smuzhiyun (((n) & 0xFFFF) << 0)) 667*4882a593Smuzhiyun /* async DMA Packet types */ 668*4882a593Smuzhiyun #define DMA_PACKET_WRITE 0x2 669*4882a593Smuzhiyun #define DMA_PACKET_COPY 0x3 670*4882a593Smuzhiyun #define DMA_PACKET_INDIRECT_BUFFER 0x4 671*4882a593Smuzhiyun #define DMA_PACKET_SEMAPHORE 0x5 672*4882a593Smuzhiyun #define DMA_PACKET_FENCE 0x6 673*4882a593Smuzhiyun #define DMA_PACKET_TRAP 0x7 674*4882a593Smuzhiyun #define DMA_PACKET_CONSTANT_FILL 0xd 675*4882a593Smuzhiyun #define DMA_PACKET_NOP 0xf 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun #define SRBM_STATUS 0x0E50 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun /* DCE 3.2 HDMI */ 681*4882a593Smuzhiyun #define HDMI_CONTROL 0x7400 682*4882a593Smuzhiyun # define HDMI_KEEPOUT_MODE (1 << 0) 683*4882a593Smuzhiyun # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */ 684*4882a593Smuzhiyun # define HDMI_ERROR_ACK (1 << 8) 685*4882a593Smuzhiyun # define HDMI_ERROR_MASK (1 << 9) 686*4882a593Smuzhiyun #define HDMI_STATUS 0x7404 687*4882a593Smuzhiyun # define HDMI_ACTIVE_AVMUTE (1 << 0) 688*4882a593Smuzhiyun # define HDMI_AUDIO_PACKET_ERROR (1 << 16) 689*4882a593Smuzhiyun # define HDMI_VBI_PACKET_ERROR (1 << 20) 690*4882a593Smuzhiyun #define HDMI_AUDIO_PACKET_CONTROL 0x7408 691*4882a593Smuzhiyun # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4) 692*4882a593Smuzhiyun # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16) 693*4882a593Smuzhiyun #define HDMI_ACR_PACKET_CONTROL 0x740c 694*4882a593Smuzhiyun # define HDMI_ACR_SEND (1 << 0) 695*4882a593Smuzhiyun # define HDMI_ACR_CONT (1 << 1) 696*4882a593Smuzhiyun # define HDMI_ACR_SELECT(x) (((x) & 3) << 4) 697*4882a593Smuzhiyun # define HDMI_ACR_HW 0 698*4882a593Smuzhiyun # define HDMI_ACR_32 1 699*4882a593Smuzhiyun # define HDMI_ACR_44 2 700*4882a593Smuzhiyun # define HDMI_ACR_48 3 701*4882a593Smuzhiyun # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */ 702*4882a593Smuzhiyun # define HDMI_ACR_AUTO_SEND (1 << 12) 703*4882a593Smuzhiyun #define HDMI_VBI_PACKET_CONTROL 0x7410 704*4882a593Smuzhiyun # define HDMI_NULL_SEND (1 << 0) 705*4882a593Smuzhiyun # define HDMI_GC_SEND (1 << 4) 706*4882a593Smuzhiyun # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */ 707*4882a593Smuzhiyun #define HDMI_INFOFRAME_CONTROL0 0x7414 708*4882a593Smuzhiyun # define HDMI_AVI_INFO_SEND (1 << 0) 709*4882a593Smuzhiyun # define HDMI_AVI_INFO_CONT (1 << 1) 710*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_SEND (1 << 4) 711*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_CONT (1 << 5) 712*4882a593Smuzhiyun # define HDMI_MPEG_INFO_SEND (1 << 8) 713*4882a593Smuzhiyun # define HDMI_MPEG_INFO_CONT (1 << 9) 714*4882a593Smuzhiyun #define HDMI_INFOFRAME_CONTROL1 0x7418 715*4882a593Smuzhiyun # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0) 716*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8) 717*4882a593Smuzhiyun # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16) 718*4882a593Smuzhiyun #define HDMI_GENERIC_PACKET_CONTROL 0x741c 719*4882a593Smuzhiyun # define HDMI_GENERIC0_SEND (1 << 0) 720*4882a593Smuzhiyun # define HDMI_GENERIC0_CONT (1 << 1) 721*4882a593Smuzhiyun # define HDMI_GENERIC1_SEND (1 << 4) 722*4882a593Smuzhiyun # define HDMI_GENERIC1_CONT (1 << 5) 723*4882a593Smuzhiyun # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16) 724*4882a593Smuzhiyun # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24) 725*4882a593Smuzhiyun #define HDMI_GC 0x7428 726*4882a593Smuzhiyun # define HDMI_GC_AVMUTE (1 << 0) 727*4882a593Smuzhiyun #define AFMT_AUDIO_PACKET_CONTROL2 0x742c 728*4882a593Smuzhiyun # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0) 729*4882a593Smuzhiyun # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1) 730*4882a593Smuzhiyun # define AFMT_60958_CS_SOURCE (1 << 4) 731*4882a593Smuzhiyun # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8) 732*4882a593Smuzhiyun # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16) 733*4882a593Smuzhiyun #define AFMT_AVI_INFO0 0x7454 734*4882a593Smuzhiyun # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 735*4882a593Smuzhiyun # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8) 736*4882a593Smuzhiyun # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10) 737*4882a593Smuzhiyun # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12) 738*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13) 739*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_RGB 0 740*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_YCBCR422 1 741*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_YCBCR444 2 742*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8) 743*4882a593Smuzhiyun # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16) 744*4882a593Smuzhiyun # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20) 745*4882a593Smuzhiyun # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22) 746*4882a593Smuzhiyun # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16) 747*4882a593Smuzhiyun # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24) 748*4882a593Smuzhiyun # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26) 749*4882a593Smuzhiyun # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28) 750*4882a593Smuzhiyun # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31) 751*4882a593Smuzhiyun # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24) 752*4882a593Smuzhiyun #define AFMT_AVI_INFO1 0x7458 753*4882a593Smuzhiyun # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */ 754*4882a593Smuzhiyun # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */ 755*4882a593Smuzhiyun # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16) 756*4882a593Smuzhiyun #define AFMT_AVI_INFO2 0x745c 757*4882a593Smuzhiyun # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0) 758*4882a593Smuzhiyun # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16) 759*4882a593Smuzhiyun #define AFMT_AVI_INFO3 0x7460 760*4882a593Smuzhiyun # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0) 761*4882a593Smuzhiyun # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24) 762*4882a593Smuzhiyun #define AFMT_MPEG_INFO0 0x7464 763*4882a593Smuzhiyun # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 764*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8) 765*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16) 766*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24) 767*4882a593Smuzhiyun #define AFMT_MPEG_INFO1 0x7468 768*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0) 769*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8) 770*4882a593Smuzhiyun # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12) 771*4882a593Smuzhiyun #define AFMT_GENERIC0_HDR 0x746c 772*4882a593Smuzhiyun #define AFMT_GENERIC0_0 0x7470 773*4882a593Smuzhiyun #define AFMT_GENERIC0_1 0x7474 774*4882a593Smuzhiyun #define AFMT_GENERIC0_2 0x7478 775*4882a593Smuzhiyun #define AFMT_GENERIC0_3 0x747c 776*4882a593Smuzhiyun #define AFMT_GENERIC0_4 0x7480 777*4882a593Smuzhiyun #define AFMT_GENERIC0_5 0x7484 778*4882a593Smuzhiyun #define AFMT_GENERIC0_6 0x7488 779*4882a593Smuzhiyun #define AFMT_GENERIC1_HDR 0x748c 780*4882a593Smuzhiyun #define AFMT_GENERIC1_0 0x7490 781*4882a593Smuzhiyun #define AFMT_GENERIC1_1 0x7494 782*4882a593Smuzhiyun #define AFMT_GENERIC1_2 0x7498 783*4882a593Smuzhiyun #define AFMT_GENERIC1_3 0x749c 784*4882a593Smuzhiyun #define AFMT_GENERIC1_4 0x74a0 785*4882a593Smuzhiyun #define AFMT_GENERIC1_5 0x74a4 786*4882a593Smuzhiyun #define AFMT_GENERIC1_6 0x74a8 787*4882a593Smuzhiyun #define HDMI_ACR_32_0 0x74ac 788*4882a593Smuzhiyun # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12) 789*4882a593Smuzhiyun #define HDMI_ACR_32_1 0x74b0 790*4882a593Smuzhiyun # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0) 791*4882a593Smuzhiyun #define HDMI_ACR_44_0 0x74b4 792*4882a593Smuzhiyun # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12) 793*4882a593Smuzhiyun #define HDMI_ACR_44_1 0x74b8 794*4882a593Smuzhiyun # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0) 795*4882a593Smuzhiyun #define HDMI_ACR_48_0 0x74bc 796*4882a593Smuzhiyun # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12) 797*4882a593Smuzhiyun #define HDMI_ACR_48_1 0x74c0 798*4882a593Smuzhiyun # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0) 799*4882a593Smuzhiyun #define HDMI_ACR_STATUS_0 0x74c4 800*4882a593Smuzhiyun #define HDMI_ACR_STATUS_1 0x74c8 801*4882a593Smuzhiyun #define AFMT_AUDIO_INFO0 0x74cc 802*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 803*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8) 804*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16) 805*4882a593Smuzhiyun #define AFMT_AUDIO_INFO1 0x74d0 806*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0) 807*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11) 808*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15) 809*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8) 810*4882a593Smuzhiyun #define AFMT_60958_0 0x74d4 811*4882a593Smuzhiyun # define AFMT_60958_CS_A(x) (((x) & 1) << 0) 812*4882a593Smuzhiyun # define AFMT_60958_CS_B(x) (((x) & 1) << 1) 813*4882a593Smuzhiyun # define AFMT_60958_CS_C(x) (((x) & 1) << 2) 814*4882a593Smuzhiyun # define AFMT_60958_CS_D(x) (((x) & 3) << 3) 815*4882a593Smuzhiyun # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6) 816*4882a593Smuzhiyun # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8) 817*4882a593Smuzhiyun # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16) 818*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20) 819*4882a593Smuzhiyun # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24) 820*4882a593Smuzhiyun # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28) 821*4882a593Smuzhiyun #define AFMT_60958_1 0x74d8 822*4882a593Smuzhiyun # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0) 823*4882a593Smuzhiyun # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4) 824*4882a593Smuzhiyun # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16) 825*4882a593Smuzhiyun # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18) 826*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20) 827*4882a593Smuzhiyun #define AFMT_AUDIO_CRC_CONTROL 0x74dc 828*4882a593Smuzhiyun # define AFMT_AUDIO_CRC_EN (1 << 0) 829*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL0 0x74e0 830*4882a593Smuzhiyun # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0) 831*4882a593Smuzhiyun # define AFMT_RAMP_DATA_SIGN (1 << 31) 832*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL1 0x74e4 833*4882a593Smuzhiyun # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0) 834*4882a593Smuzhiyun # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24) 835*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL2 0x74e8 836*4882a593Smuzhiyun # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0) 837*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL3 0x74ec 838*4882a593Smuzhiyun # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0) 839*4882a593Smuzhiyun #define AFMT_60958_2 0x74f0 840*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0) 841*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4) 842*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8) 843*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12) 844*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16) 845*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20) 846*4882a593Smuzhiyun #define AFMT_STATUS 0x7600 847*4882a593Smuzhiyun # define AFMT_AUDIO_ENABLE (1 << 4) 848*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG (1 << 28) 849*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29) 850*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30) 851*4882a593Smuzhiyun #define AFMT_AUDIO_PACKET_CONTROL 0x7604 852*4882a593Smuzhiyun # define AFMT_AUDIO_SAMPLE_SEND (1 << 0) 853*4882a593Smuzhiyun # define AFMT_AUDIO_TEST_EN (1 << 12) 854*4882a593Smuzhiyun # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24) 855*4882a593Smuzhiyun # define AFMT_60958_CS_UPDATE (1 << 26) 856*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27) 857*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28) 858*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29) 859*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30) 860*4882a593Smuzhiyun #define AFMT_VBI_PACKET_CONTROL 0x7608 861*4882a593Smuzhiyun # define AFMT_GENERIC0_UPDATE (1 << 2) 862*4882a593Smuzhiyun #define AFMT_INFOFRAME_CONTROL0 0x760c 863*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hdmi regs */ 864*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_UPDATE (1 << 7) 865*4882a593Smuzhiyun # define AFMT_MPEG_INFO_UPDATE (1 << 10) 866*4882a593Smuzhiyun #define AFMT_GENERIC0_7 0x7610 867*4882a593Smuzhiyun /* second instance starts at 0x7800 */ 868*4882a593Smuzhiyun #define HDMI_OFFSET0 (0x7400 - 0x7400) 869*4882a593Smuzhiyun #define HDMI_OFFSET1 (0x7800 - 0x7400) 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun /* DCE3.2 ELD audio interface */ 872*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */ 873*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */ 874*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */ 875*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */ 876*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */ 877*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */ 878*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */ 879*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */ 880*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */ 881*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */ 882*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */ 883*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */ 884*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */ 885*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */ 886*4882a593Smuzhiyun # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 887*4882a593Smuzhiyun /* max channels minus one. 7 = 8 channels */ 888*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 889*4882a593Smuzhiyun # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 890*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 891*4882a593Smuzhiyun /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 892*4882a593Smuzhiyun * bit0 = 32 kHz 893*4882a593Smuzhiyun * bit1 = 44.1 kHz 894*4882a593Smuzhiyun * bit2 = 48 kHz 895*4882a593Smuzhiyun * bit3 = 88.2 kHz 896*4882a593Smuzhiyun * bit4 = 96 kHz 897*4882a593Smuzhiyun * bit5 = 176.4 kHz 898*4882a593Smuzhiyun * bit6 = 192 kHz 899*4882a593Smuzhiyun */ 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun #define AZ_HOT_PLUG_CONTROL 0x7300 902*4882a593Smuzhiyun # define AZ_FORCE_CODEC_WAKE (1 << 0) 903*4882a593Smuzhiyun # define PIN0_JACK_DETECTION_ENABLE (1 << 4) 904*4882a593Smuzhiyun # define PIN1_JACK_DETECTION_ENABLE (1 << 5) 905*4882a593Smuzhiyun # define PIN2_JACK_DETECTION_ENABLE (1 << 6) 906*4882a593Smuzhiyun # define PIN3_JACK_DETECTION_ENABLE (1 << 7) 907*4882a593Smuzhiyun # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8) 908*4882a593Smuzhiyun # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9) 909*4882a593Smuzhiyun # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10) 910*4882a593Smuzhiyun # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11) 911*4882a593Smuzhiyun # define CODEC_HOT_PLUG_ENABLE (1 << 12) 912*4882a593Smuzhiyun # define PIN0_AUDIO_ENABLED (1 << 24) 913*4882a593Smuzhiyun # define PIN1_AUDIO_ENABLED (1 << 25) 914*4882a593Smuzhiyun # define PIN2_AUDIO_ENABLED (1 << 26) 915*4882a593Smuzhiyun # define PIN3_AUDIO_ENABLED (1 << 27) 916*4882a593Smuzhiyun # define AUDIO_ENABLED (1 << 31) 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun #define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110 920*4882a593Smuzhiyun #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914 921*4882a593Smuzhiyun #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114 922*4882a593Smuzhiyun #define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118 923*4882a593Smuzhiyun #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c 924*4882a593Smuzhiyun #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun /* PCIE indirect regs */ 927*4882a593Smuzhiyun #define PCIE_P_CNTL 0x40 928*4882a593Smuzhiyun # define P_PLL_PWRDN_IN_L1L23 (1 << 3) 929*4882a593Smuzhiyun # define P_PLL_BUF_PDNB (1 << 4) 930*4882a593Smuzhiyun # define P_PLL_PDNB (1 << 9) 931*4882a593Smuzhiyun # define P_ALLOW_PRX_FRONTEND_SHUTOFF (1 << 12) 932*4882a593Smuzhiyun /* PCIE PORT regs */ 933*4882a593Smuzhiyun #define PCIE_LC_CNTL 0xa0 934*4882a593Smuzhiyun # define LC_L0S_INACTIVITY(x) ((x) << 8) 935*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_MASK (0xf << 8) 936*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_SHIFT 8 937*4882a593Smuzhiyun # define LC_L1_INACTIVITY(x) ((x) << 12) 938*4882a593Smuzhiyun # define LC_L1_INACTIVITY_MASK (0xf << 12) 939*4882a593Smuzhiyun # define LC_L1_INACTIVITY_SHIFT 12 940*4882a593Smuzhiyun # define LC_PMI_TO_L1_DIS (1 << 16) 941*4882a593Smuzhiyun # define LC_ASPM_TO_L1_DIS (1 << 24) 942*4882a593Smuzhiyun #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ 943*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 944*4882a593Smuzhiyun # define LC_LINK_WIDTH_SHIFT 0 945*4882a593Smuzhiyun # define LC_LINK_WIDTH_MASK 0x7 946*4882a593Smuzhiyun # define LC_LINK_WIDTH_X0 0 947*4882a593Smuzhiyun # define LC_LINK_WIDTH_X1 1 948*4882a593Smuzhiyun # define LC_LINK_WIDTH_X2 2 949*4882a593Smuzhiyun # define LC_LINK_WIDTH_X4 3 950*4882a593Smuzhiyun # define LC_LINK_WIDTH_X8 4 951*4882a593Smuzhiyun # define LC_LINK_WIDTH_X16 6 952*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_SHIFT 4 953*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_MASK 0x70 954*4882a593Smuzhiyun # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 955*4882a593Smuzhiyun # define LC_RECONFIG_NOW (1 << 8) 956*4882a593Smuzhiyun # define LC_RENEGOTIATION_SUPPORT (1 << 9) 957*4882a593Smuzhiyun # define LC_RENEGOTIATE_EN (1 << 10) 958*4882a593Smuzhiyun # define LC_SHORT_RECONFIG_EN (1 << 11) 959*4882a593Smuzhiyun # define LC_UPCONFIGURE_SUPPORT (1 << 12) 960*4882a593Smuzhiyun # define LC_UPCONFIGURE_DIS (1 << 13) 961*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 962*4882a593Smuzhiyun # define LC_GEN2_EN_STRAP (1 << 0) 963*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 964*4882a593Smuzhiyun # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 965*4882a593Smuzhiyun # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 966*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 967*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 968*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE (1 << 11) 969*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 970*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 971*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 972*4882a593Smuzhiyun # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 973*4882a593Smuzhiyun # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 974*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 975*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 976*4882a593Smuzhiyun #define MM_CFGREGS_CNTL 0x544c 977*4882a593Smuzhiyun # define MM_WR_TO_CFG_EN (1 << 3) 978*4882a593Smuzhiyun #define LINK_CNTL2 0x88 /* F0 */ 979*4882a593Smuzhiyun # define TARGET_LINK_SPEED_MASK (0xf << 0) 980*4882a593Smuzhiyun # define SELECTABLE_DEEMPHASIS (1 << 6) 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun /* 983*4882a593Smuzhiyun * PM4 984*4882a593Smuzhiyun */ 985*4882a593Smuzhiyun #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 986*4882a593Smuzhiyun (((reg) >> 2) & 0xFFFF) | \ 987*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 988*4882a593Smuzhiyun #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 989*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 990*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun /* UVD */ 993*4882a593Smuzhiyun #define UVD_SEMA_ADDR_LOW 0xef00 994*4882a593Smuzhiyun #define UVD_SEMA_ADDR_HIGH 0xef04 995*4882a593Smuzhiyun #define UVD_SEMA_CMD 0xef08 996*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_CMD 0xef0c 997*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_DATA0 0xef10 998*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_DATA1 0xef14 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun #define UVD_LMI_EXT40_ADDR 0xf498 1001*4882a593Smuzhiyun #define UVD_VCPU_CHIP_ID 0xf4d4 1002*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET0 0xf4d8 1003*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE0 0xf4dc 1004*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET1 0xf4e0 1005*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE1 0xf4e4 1006*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET2 0xf4e8 1007*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE2 0xf4ec 1008*4882a593Smuzhiyun #define UVD_LMI_ADDR_EXT 0xf594 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR 0xf690 1011*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR 0xf694 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun #define UVD_CONTEXT_ID 0xf6f4 1014*4882a593Smuzhiyun 1015*4882a593Smuzhiyun #endif 1016