xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/rv770.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/firmware.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <drm/drm_device.h>
34*4882a593Smuzhiyun #include <drm/radeon_drm.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "atom.h"
37*4882a593Smuzhiyun #include "avivod.h"
38*4882a593Smuzhiyun #include "radeon.h"
39*4882a593Smuzhiyun #include "radeon_asic.h"
40*4882a593Smuzhiyun #include "radeon_audio.h"
41*4882a593Smuzhiyun #include "rv770d.h"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define R700_PFP_UCODE_SIZE 848
44*4882a593Smuzhiyun #define R700_PM4_UCODE_SIZE 1360
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static void rv770_gpu_init(struct radeon_device *rdev);
47*4882a593Smuzhiyun void rv770_fini(struct radeon_device *rdev);
48*4882a593Smuzhiyun static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
49*4882a593Smuzhiyun int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
50*4882a593Smuzhiyun 
rv770_set_uvd_clocks(struct radeon_device * rdev,u32 vclk,u32 dclk)51*4882a593Smuzhiyun int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	unsigned fb_div = 0, vclk_div = 0, dclk_div = 0;
54*4882a593Smuzhiyun 	int r;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	/* RV740 uses evergreen uvd clk programming */
57*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV740)
58*4882a593Smuzhiyun 		return evergreen_set_uvd_clocks(rdev, vclk, dclk);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/* bypass vclk and dclk with bclk */
61*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_2,
62*4882a593Smuzhiyun 		 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
63*4882a593Smuzhiyun 		 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (!vclk || !dclk) {
66*4882a593Smuzhiyun 		/* keep the Bypass mode, put PLL to sleep */
67*4882a593Smuzhiyun 		WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
68*4882a593Smuzhiyun 		return 0;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
72*4882a593Smuzhiyun 					  43663, 0x03FFFFFE, 1, 30, ~0,
73*4882a593Smuzhiyun 					  &fb_div, &vclk_div, &dclk_div);
74*4882a593Smuzhiyun 	if (r)
75*4882a593Smuzhiyun 		return r;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	fb_div |= 1;
78*4882a593Smuzhiyun 	vclk_div -= 1;
79*4882a593Smuzhiyun 	dclk_div -= 1;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* set UPLL_FB_DIV to 0x50000 */
82*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(0x50000), ~UPLL_FB_DIV_MASK);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* deassert UPLL_RESET and UPLL_SLEEP */
85*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~(UPLL_RESET_MASK | UPLL_SLEEP_MASK));
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* assert BYPASS EN and FB_DIV[0] <- ??? why? */
88*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
89*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(1), ~UPLL_FB_DIV(1));
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
92*4882a593Smuzhiyun 	if (r)
93*4882a593Smuzhiyun 		return r;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* assert PLL_RESET */
96*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* set the required FB_DIV, REF_DIV, Post divder values */
99*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REF_DIV(1), ~UPLL_REF_DIV_MASK);
100*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_2,
101*4882a593Smuzhiyun 		 UPLL_SW_HILEN(vclk_div >> 1) |
102*4882a593Smuzhiyun 		 UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
103*4882a593Smuzhiyun 		 UPLL_SW_HILEN2(dclk_div >> 1) |
104*4882a593Smuzhiyun 		 UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)),
105*4882a593Smuzhiyun 		 ~UPLL_SW_MASK);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(fb_div),
108*4882a593Smuzhiyun 		 ~UPLL_FB_DIV_MASK);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* give the PLL some time to settle */
111*4882a593Smuzhiyun 	mdelay(15);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* deassert PLL_RESET */
114*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	mdelay(15);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* deassert BYPASS EN and FB_DIV[0] <- ??? why? */
119*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
120*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_3, 0, ~UPLL_FB_DIV(1));
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
123*4882a593Smuzhiyun 	if (r)
124*4882a593Smuzhiyun 		return r;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* switch VCLK and DCLK selection */
127*4882a593Smuzhiyun 	WREG32_P(CG_UPLL_FUNC_CNTL_2,
128*4882a593Smuzhiyun 		 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
129*4882a593Smuzhiyun 		 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	mdelay(100);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	return 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const u32 r7xx_golden_registers[] =
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	0x8d00, 0xffffffff, 0x0e0e0074,
139*4882a593Smuzhiyun 	0x8d04, 0xffffffff, 0x013a2b34,
140*4882a593Smuzhiyun 	0x9508, 0xffffffff, 0x00000002,
141*4882a593Smuzhiyun 	0x8b20, 0xffffffff, 0,
142*4882a593Smuzhiyun 	0x88c4, 0xffffffff, 0x000000c2,
143*4882a593Smuzhiyun 	0x28350, 0xffffffff, 0,
144*4882a593Smuzhiyun 	0x9058, 0xffffffff, 0x0fffc40f,
145*4882a593Smuzhiyun 	0x240c, 0xffffffff, 0x00000380,
146*4882a593Smuzhiyun 	0x733c, 0xffffffff, 0x00000002,
147*4882a593Smuzhiyun 	0x2650, 0x00040000, 0,
148*4882a593Smuzhiyun 	0x20bc, 0x00040000, 0,
149*4882a593Smuzhiyun 	0x7300, 0xffffffff, 0x001000f0
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static const u32 r7xx_golden_dyn_gpr_registers[] =
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	0x8db0, 0xffffffff, 0x98989898,
155*4882a593Smuzhiyun 	0x8db4, 0xffffffff, 0x98989898,
156*4882a593Smuzhiyun 	0x8db8, 0xffffffff, 0x98989898,
157*4882a593Smuzhiyun 	0x8dbc, 0xffffffff, 0x98989898,
158*4882a593Smuzhiyun 	0x8dc0, 0xffffffff, 0x98989898,
159*4882a593Smuzhiyun 	0x8dc4, 0xffffffff, 0x98989898,
160*4882a593Smuzhiyun 	0x8dc8, 0xffffffff, 0x98989898,
161*4882a593Smuzhiyun 	0x8dcc, 0xffffffff, 0x98989898,
162*4882a593Smuzhiyun 	0x88c4, 0xffffffff, 0x00000082
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static const u32 rv770_golden_registers[] =
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	0x562c, 0xffffffff, 0,
168*4882a593Smuzhiyun 	0x3f90, 0xffffffff, 0,
169*4882a593Smuzhiyun 	0x9148, 0xffffffff, 0,
170*4882a593Smuzhiyun 	0x3f94, 0xffffffff, 0,
171*4882a593Smuzhiyun 	0x914c, 0xffffffff, 0,
172*4882a593Smuzhiyun 	0x9698, 0x18000000, 0x18000000
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static const u32 rv770ce_golden_registers[] =
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	0x562c, 0xffffffff, 0,
178*4882a593Smuzhiyun 	0x3f90, 0xffffffff, 0x00cc0000,
179*4882a593Smuzhiyun 	0x9148, 0xffffffff, 0x00cc0000,
180*4882a593Smuzhiyun 	0x3f94, 0xffffffff, 0x00cc0000,
181*4882a593Smuzhiyun 	0x914c, 0xffffffff, 0x00cc0000,
182*4882a593Smuzhiyun 	0x9b7c, 0xffffffff, 0x00fa0000,
183*4882a593Smuzhiyun 	0x3f8c, 0xffffffff, 0x00fa0000,
184*4882a593Smuzhiyun 	0x9698, 0x18000000, 0x18000000
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const u32 rv770_mgcg_init[] =
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	0x8bcc, 0xffffffff, 0x130300f9,
190*4882a593Smuzhiyun 	0x5448, 0xffffffff, 0x100,
191*4882a593Smuzhiyun 	0x55e4, 0xffffffff, 0x100,
192*4882a593Smuzhiyun 	0x160c, 0xffffffff, 0x100,
193*4882a593Smuzhiyun 	0x5644, 0xffffffff, 0x100,
194*4882a593Smuzhiyun 	0xc164, 0xffffffff, 0x100,
195*4882a593Smuzhiyun 	0x8a18, 0xffffffff, 0x100,
196*4882a593Smuzhiyun 	0x897c, 0xffffffff, 0x8000100,
197*4882a593Smuzhiyun 	0x8b28, 0xffffffff, 0x3c000100,
198*4882a593Smuzhiyun 	0x9144, 0xffffffff, 0x100,
199*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10000,
200*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
201*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10001,
202*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
203*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10002,
204*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
205*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10003,
206*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
207*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x0,
208*4882a593Smuzhiyun 	0x9870, 0xffffffff, 0x100,
209*4882a593Smuzhiyun 	0x8d58, 0xffffffff, 0x100,
210*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x0,
211*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
212*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x1,
213*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
214*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x2,
215*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
216*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x3,
217*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
218*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x4,
219*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
220*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x5,
221*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
222*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x6,
223*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
224*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x7,
225*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
226*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x8,
227*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
228*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x9,
229*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
230*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x8000,
231*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x0,
232*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
233*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x1,
234*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
235*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x2,
236*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
237*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x3,
238*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
239*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x4,
240*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
241*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x5,
242*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
243*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x6,
244*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
245*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x7,
246*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
247*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x8,
248*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
249*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x9,
250*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
251*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x8000,
252*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x0,
253*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
254*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x1,
255*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
256*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x2,
257*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
258*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x3,
259*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
260*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x4,
261*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
262*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x5,
263*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
264*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x6,
265*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
266*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x7,
267*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
268*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x8,
269*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
270*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x9,
271*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
272*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x80000000,
273*4882a593Smuzhiyun 	0x9030, 0xffffffff, 0x100,
274*4882a593Smuzhiyun 	0x9034, 0xffffffff, 0x100,
275*4882a593Smuzhiyun 	0x9038, 0xffffffff, 0x100,
276*4882a593Smuzhiyun 	0x903c, 0xffffffff, 0x100,
277*4882a593Smuzhiyun 	0x9040, 0xffffffff, 0x100,
278*4882a593Smuzhiyun 	0xa200, 0xffffffff, 0x100,
279*4882a593Smuzhiyun 	0xa204, 0xffffffff, 0x100,
280*4882a593Smuzhiyun 	0xa208, 0xffffffff, 0x100,
281*4882a593Smuzhiyun 	0xa20c, 0xffffffff, 0x100,
282*4882a593Smuzhiyun 	0x971c, 0xffffffff, 0x100,
283*4882a593Smuzhiyun 	0x915c, 0xffffffff, 0x00020001,
284*4882a593Smuzhiyun 	0x9160, 0xffffffff, 0x00040003,
285*4882a593Smuzhiyun 	0x916c, 0xffffffff, 0x00060005,
286*4882a593Smuzhiyun 	0x9170, 0xffffffff, 0x00080007,
287*4882a593Smuzhiyun 	0x9174, 0xffffffff, 0x000a0009,
288*4882a593Smuzhiyun 	0x9178, 0xffffffff, 0x000c000b,
289*4882a593Smuzhiyun 	0x917c, 0xffffffff, 0x000e000d,
290*4882a593Smuzhiyun 	0x9180, 0xffffffff, 0x0010000f,
291*4882a593Smuzhiyun 	0x918c, 0xffffffff, 0x00120011,
292*4882a593Smuzhiyun 	0x9190, 0xffffffff, 0x00140013,
293*4882a593Smuzhiyun 	0x9194, 0xffffffff, 0x00020001,
294*4882a593Smuzhiyun 	0x9198, 0xffffffff, 0x00040003,
295*4882a593Smuzhiyun 	0x919c, 0xffffffff, 0x00060005,
296*4882a593Smuzhiyun 	0x91a8, 0xffffffff, 0x00080007,
297*4882a593Smuzhiyun 	0x91ac, 0xffffffff, 0x000a0009,
298*4882a593Smuzhiyun 	0x91b0, 0xffffffff, 0x000c000b,
299*4882a593Smuzhiyun 	0x91b4, 0xffffffff, 0x000e000d,
300*4882a593Smuzhiyun 	0x91b8, 0xffffffff, 0x0010000f,
301*4882a593Smuzhiyun 	0x91c4, 0xffffffff, 0x00120011,
302*4882a593Smuzhiyun 	0x91c8, 0xffffffff, 0x00140013,
303*4882a593Smuzhiyun 	0x91cc, 0xffffffff, 0x00020001,
304*4882a593Smuzhiyun 	0x91d0, 0xffffffff, 0x00040003,
305*4882a593Smuzhiyun 	0x91d4, 0xffffffff, 0x00060005,
306*4882a593Smuzhiyun 	0x91e0, 0xffffffff, 0x00080007,
307*4882a593Smuzhiyun 	0x91e4, 0xffffffff, 0x000a0009,
308*4882a593Smuzhiyun 	0x91e8, 0xffffffff, 0x000c000b,
309*4882a593Smuzhiyun 	0x91ec, 0xffffffff, 0x00020001,
310*4882a593Smuzhiyun 	0x91f0, 0xffffffff, 0x00040003,
311*4882a593Smuzhiyun 	0x91f4, 0xffffffff, 0x00060005,
312*4882a593Smuzhiyun 	0x9200, 0xffffffff, 0x00080007,
313*4882a593Smuzhiyun 	0x9204, 0xffffffff, 0x000a0009,
314*4882a593Smuzhiyun 	0x9208, 0xffffffff, 0x000c000b,
315*4882a593Smuzhiyun 	0x920c, 0xffffffff, 0x000e000d,
316*4882a593Smuzhiyun 	0x9210, 0xffffffff, 0x0010000f,
317*4882a593Smuzhiyun 	0x921c, 0xffffffff, 0x00120011,
318*4882a593Smuzhiyun 	0x9220, 0xffffffff, 0x00140013,
319*4882a593Smuzhiyun 	0x9224, 0xffffffff, 0x00020001,
320*4882a593Smuzhiyun 	0x9228, 0xffffffff, 0x00040003,
321*4882a593Smuzhiyun 	0x922c, 0xffffffff, 0x00060005,
322*4882a593Smuzhiyun 	0x9238, 0xffffffff, 0x00080007,
323*4882a593Smuzhiyun 	0x923c, 0xffffffff, 0x000a0009,
324*4882a593Smuzhiyun 	0x9240, 0xffffffff, 0x000c000b,
325*4882a593Smuzhiyun 	0x9244, 0xffffffff, 0x000e000d,
326*4882a593Smuzhiyun 	0x9248, 0xffffffff, 0x0010000f,
327*4882a593Smuzhiyun 	0x9254, 0xffffffff, 0x00120011,
328*4882a593Smuzhiyun 	0x9258, 0xffffffff, 0x00140013,
329*4882a593Smuzhiyun 	0x925c, 0xffffffff, 0x00020001,
330*4882a593Smuzhiyun 	0x9260, 0xffffffff, 0x00040003,
331*4882a593Smuzhiyun 	0x9264, 0xffffffff, 0x00060005,
332*4882a593Smuzhiyun 	0x9270, 0xffffffff, 0x00080007,
333*4882a593Smuzhiyun 	0x9274, 0xffffffff, 0x000a0009,
334*4882a593Smuzhiyun 	0x9278, 0xffffffff, 0x000c000b,
335*4882a593Smuzhiyun 	0x927c, 0xffffffff, 0x000e000d,
336*4882a593Smuzhiyun 	0x9280, 0xffffffff, 0x0010000f,
337*4882a593Smuzhiyun 	0x928c, 0xffffffff, 0x00120011,
338*4882a593Smuzhiyun 	0x9290, 0xffffffff, 0x00140013,
339*4882a593Smuzhiyun 	0x9294, 0xffffffff, 0x00020001,
340*4882a593Smuzhiyun 	0x929c, 0xffffffff, 0x00040003,
341*4882a593Smuzhiyun 	0x92a0, 0xffffffff, 0x00060005,
342*4882a593Smuzhiyun 	0x92a4, 0xffffffff, 0x00080007
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static const u32 rv710_golden_registers[] =
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	0x3f90, 0x00ff0000, 0x00fc0000,
348*4882a593Smuzhiyun 	0x9148, 0x00ff0000, 0x00fc0000,
349*4882a593Smuzhiyun 	0x3f94, 0x00ff0000, 0x00fc0000,
350*4882a593Smuzhiyun 	0x914c, 0x00ff0000, 0x00fc0000,
351*4882a593Smuzhiyun 	0xb4c, 0x00000020, 0x00000020,
352*4882a593Smuzhiyun 	0xa180, 0xffffffff, 0x00003f3f
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun static const u32 rv710_mgcg_init[] =
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	0x8bcc, 0xffffffff, 0x13030040,
358*4882a593Smuzhiyun 	0x5448, 0xffffffff, 0x100,
359*4882a593Smuzhiyun 	0x55e4, 0xffffffff, 0x100,
360*4882a593Smuzhiyun 	0x160c, 0xffffffff, 0x100,
361*4882a593Smuzhiyun 	0x5644, 0xffffffff, 0x100,
362*4882a593Smuzhiyun 	0xc164, 0xffffffff, 0x100,
363*4882a593Smuzhiyun 	0x8a18, 0xffffffff, 0x100,
364*4882a593Smuzhiyun 	0x897c, 0xffffffff, 0x8000100,
365*4882a593Smuzhiyun 	0x8b28, 0xffffffff, 0x3c000100,
366*4882a593Smuzhiyun 	0x9144, 0xffffffff, 0x100,
367*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10000,
368*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
369*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x0,
370*4882a593Smuzhiyun 	0x9870, 0xffffffff, 0x100,
371*4882a593Smuzhiyun 	0x8d58, 0xffffffff, 0x100,
372*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x0,
373*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
374*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x1,
375*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
376*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x8000,
377*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x0,
378*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
379*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x1,
380*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
381*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x8000,
382*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x0,
383*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
384*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x1,
385*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
386*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x80000000,
387*4882a593Smuzhiyun 	0x9030, 0xffffffff, 0x100,
388*4882a593Smuzhiyun 	0x9034, 0xffffffff, 0x100,
389*4882a593Smuzhiyun 	0x9038, 0xffffffff, 0x100,
390*4882a593Smuzhiyun 	0x903c, 0xffffffff, 0x100,
391*4882a593Smuzhiyun 	0x9040, 0xffffffff, 0x100,
392*4882a593Smuzhiyun 	0xa200, 0xffffffff, 0x100,
393*4882a593Smuzhiyun 	0xa204, 0xffffffff, 0x100,
394*4882a593Smuzhiyun 	0xa208, 0xffffffff, 0x100,
395*4882a593Smuzhiyun 	0xa20c, 0xffffffff, 0x100,
396*4882a593Smuzhiyun 	0x971c, 0xffffffff, 0x100,
397*4882a593Smuzhiyun 	0x915c, 0xffffffff, 0x00020001,
398*4882a593Smuzhiyun 	0x9174, 0xffffffff, 0x00000003,
399*4882a593Smuzhiyun 	0x9178, 0xffffffff, 0x00050001,
400*4882a593Smuzhiyun 	0x917c, 0xffffffff, 0x00030002,
401*4882a593Smuzhiyun 	0x918c, 0xffffffff, 0x00000004,
402*4882a593Smuzhiyun 	0x9190, 0xffffffff, 0x00070006,
403*4882a593Smuzhiyun 	0x9194, 0xffffffff, 0x00050001,
404*4882a593Smuzhiyun 	0x9198, 0xffffffff, 0x00030002,
405*4882a593Smuzhiyun 	0x91a8, 0xffffffff, 0x00000004,
406*4882a593Smuzhiyun 	0x91ac, 0xffffffff, 0x00070006,
407*4882a593Smuzhiyun 	0x91e8, 0xffffffff, 0x00000001,
408*4882a593Smuzhiyun 	0x9294, 0xffffffff, 0x00000001,
409*4882a593Smuzhiyun 	0x929c, 0xffffffff, 0x00000002,
410*4882a593Smuzhiyun 	0x92a0, 0xffffffff, 0x00040003,
411*4882a593Smuzhiyun 	0x9150, 0xffffffff, 0x4d940000
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static const u32 rv730_golden_registers[] =
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	0x3f90, 0x00ff0000, 0x00f00000,
417*4882a593Smuzhiyun 	0x9148, 0x00ff0000, 0x00f00000,
418*4882a593Smuzhiyun 	0x3f94, 0x00ff0000, 0x00f00000,
419*4882a593Smuzhiyun 	0x914c, 0x00ff0000, 0x00f00000,
420*4882a593Smuzhiyun 	0x900c, 0xffffffff, 0x003b033f,
421*4882a593Smuzhiyun 	0xb4c, 0x00000020, 0x00000020,
422*4882a593Smuzhiyun 	0xa180, 0xffffffff, 0x00003f3f
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const u32 rv730_mgcg_init[] =
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	0x8bcc, 0xffffffff, 0x130300f9,
428*4882a593Smuzhiyun 	0x5448, 0xffffffff, 0x100,
429*4882a593Smuzhiyun 	0x55e4, 0xffffffff, 0x100,
430*4882a593Smuzhiyun 	0x160c, 0xffffffff, 0x100,
431*4882a593Smuzhiyun 	0x5644, 0xffffffff, 0x100,
432*4882a593Smuzhiyun 	0xc164, 0xffffffff, 0x100,
433*4882a593Smuzhiyun 	0x8a18, 0xffffffff, 0x100,
434*4882a593Smuzhiyun 	0x897c, 0xffffffff, 0x8000100,
435*4882a593Smuzhiyun 	0x8b28, 0xffffffff, 0x3c000100,
436*4882a593Smuzhiyun 	0x9144, 0xffffffff, 0x100,
437*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10000,
438*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
439*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10001,
440*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
441*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x0,
442*4882a593Smuzhiyun 	0x9870, 0xffffffff, 0x100,
443*4882a593Smuzhiyun 	0x8d58, 0xffffffff, 0x100,
444*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x0,
445*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
446*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x1,
447*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
448*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x2,
449*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
450*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x3,
451*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
452*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x4,
453*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
454*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x5,
455*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
456*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x6,
457*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
458*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x7,
459*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
460*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x8000,
461*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x0,
462*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
463*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x1,
464*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
465*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x2,
466*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
467*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x3,
468*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
469*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x4,
470*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
471*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x5,
472*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
473*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x6,
474*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
475*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x7,
476*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
477*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x8000,
478*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x0,
479*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
480*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x1,
481*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
482*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x2,
483*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
484*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x3,
485*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
486*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x4,
487*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
488*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x5,
489*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
490*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x6,
491*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
492*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x7,
493*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
494*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x80000000,
495*4882a593Smuzhiyun 	0x9030, 0xffffffff, 0x100,
496*4882a593Smuzhiyun 	0x9034, 0xffffffff, 0x100,
497*4882a593Smuzhiyun 	0x9038, 0xffffffff, 0x100,
498*4882a593Smuzhiyun 	0x903c, 0xffffffff, 0x100,
499*4882a593Smuzhiyun 	0x9040, 0xffffffff, 0x100,
500*4882a593Smuzhiyun 	0xa200, 0xffffffff, 0x100,
501*4882a593Smuzhiyun 	0xa204, 0xffffffff, 0x100,
502*4882a593Smuzhiyun 	0xa208, 0xffffffff, 0x100,
503*4882a593Smuzhiyun 	0xa20c, 0xffffffff, 0x100,
504*4882a593Smuzhiyun 	0x971c, 0xffffffff, 0x100,
505*4882a593Smuzhiyun 	0x915c, 0xffffffff, 0x00020001,
506*4882a593Smuzhiyun 	0x916c, 0xffffffff, 0x00040003,
507*4882a593Smuzhiyun 	0x9170, 0xffffffff, 0x00000005,
508*4882a593Smuzhiyun 	0x9178, 0xffffffff, 0x00050001,
509*4882a593Smuzhiyun 	0x917c, 0xffffffff, 0x00030002,
510*4882a593Smuzhiyun 	0x918c, 0xffffffff, 0x00000004,
511*4882a593Smuzhiyun 	0x9190, 0xffffffff, 0x00070006,
512*4882a593Smuzhiyun 	0x9194, 0xffffffff, 0x00050001,
513*4882a593Smuzhiyun 	0x9198, 0xffffffff, 0x00030002,
514*4882a593Smuzhiyun 	0x91a8, 0xffffffff, 0x00000004,
515*4882a593Smuzhiyun 	0x91ac, 0xffffffff, 0x00070006,
516*4882a593Smuzhiyun 	0x91b0, 0xffffffff, 0x00050001,
517*4882a593Smuzhiyun 	0x91b4, 0xffffffff, 0x00030002,
518*4882a593Smuzhiyun 	0x91c4, 0xffffffff, 0x00000004,
519*4882a593Smuzhiyun 	0x91c8, 0xffffffff, 0x00070006,
520*4882a593Smuzhiyun 	0x91cc, 0xffffffff, 0x00050001,
521*4882a593Smuzhiyun 	0x91d0, 0xffffffff, 0x00030002,
522*4882a593Smuzhiyun 	0x91e0, 0xffffffff, 0x00000004,
523*4882a593Smuzhiyun 	0x91e4, 0xffffffff, 0x00070006,
524*4882a593Smuzhiyun 	0x91e8, 0xffffffff, 0x00000001,
525*4882a593Smuzhiyun 	0x91ec, 0xffffffff, 0x00050001,
526*4882a593Smuzhiyun 	0x91f0, 0xffffffff, 0x00030002,
527*4882a593Smuzhiyun 	0x9200, 0xffffffff, 0x00000004,
528*4882a593Smuzhiyun 	0x9204, 0xffffffff, 0x00070006,
529*4882a593Smuzhiyun 	0x9208, 0xffffffff, 0x00050001,
530*4882a593Smuzhiyun 	0x920c, 0xffffffff, 0x00030002,
531*4882a593Smuzhiyun 	0x921c, 0xffffffff, 0x00000004,
532*4882a593Smuzhiyun 	0x9220, 0xffffffff, 0x00070006,
533*4882a593Smuzhiyun 	0x9224, 0xffffffff, 0x00050001,
534*4882a593Smuzhiyun 	0x9228, 0xffffffff, 0x00030002,
535*4882a593Smuzhiyun 	0x9238, 0xffffffff, 0x00000004,
536*4882a593Smuzhiyun 	0x923c, 0xffffffff, 0x00070006,
537*4882a593Smuzhiyun 	0x9240, 0xffffffff, 0x00050001,
538*4882a593Smuzhiyun 	0x9244, 0xffffffff, 0x00030002,
539*4882a593Smuzhiyun 	0x9254, 0xffffffff, 0x00000004,
540*4882a593Smuzhiyun 	0x9258, 0xffffffff, 0x00070006,
541*4882a593Smuzhiyun 	0x9294, 0xffffffff, 0x00000001,
542*4882a593Smuzhiyun 	0x929c, 0xffffffff, 0x00000002,
543*4882a593Smuzhiyun 	0x92a0, 0xffffffff, 0x00040003,
544*4882a593Smuzhiyun 	0x92a4, 0xffffffff, 0x00000005
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static const u32 rv740_golden_registers[] =
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	0x88c4, 0xffffffff, 0x00000082,
550*4882a593Smuzhiyun 	0x28a50, 0xfffffffc, 0x00000004,
551*4882a593Smuzhiyun 	0x2650, 0x00040000, 0,
552*4882a593Smuzhiyun 	0x20bc, 0x00040000, 0,
553*4882a593Smuzhiyun 	0x733c, 0xffffffff, 0x00000002,
554*4882a593Smuzhiyun 	0x7300, 0xffffffff, 0x001000f0,
555*4882a593Smuzhiyun 	0x3f90, 0x00ff0000, 0,
556*4882a593Smuzhiyun 	0x9148, 0x00ff0000, 0,
557*4882a593Smuzhiyun 	0x3f94, 0x00ff0000, 0,
558*4882a593Smuzhiyun 	0x914c, 0x00ff0000, 0,
559*4882a593Smuzhiyun 	0x240c, 0xffffffff, 0x00000380,
560*4882a593Smuzhiyun 	0x8a14, 0x00000007, 0x00000007,
561*4882a593Smuzhiyun 	0x8b24, 0xffffffff, 0x00ff0fff,
562*4882a593Smuzhiyun 	0x28a4c, 0xffffffff, 0x00004000,
563*4882a593Smuzhiyun 	0xa180, 0xffffffff, 0x00003f3f,
564*4882a593Smuzhiyun 	0x8d00, 0xffffffff, 0x0e0e003a,
565*4882a593Smuzhiyun 	0x8d04, 0xffffffff, 0x013a0e2a,
566*4882a593Smuzhiyun 	0x8c00, 0xffffffff, 0xe400000f,
567*4882a593Smuzhiyun 	0x8db0, 0xffffffff, 0x98989898,
568*4882a593Smuzhiyun 	0x8db4, 0xffffffff, 0x98989898,
569*4882a593Smuzhiyun 	0x8db8, 0xffffffff, 0x98989898,
570*4882a593Smuzhiyun 	0x8dbc, 0xffffffff, 0x98989898,
571*4882a593Smuzhiyun 	0x8dc0, 0xffffffff, 0x98989898,
572*4882a593Smuzhiyun 	0x8dc4, 0xffffffff, 0x98989898,
573*4882a593Smuzhiyun 	0x8dc8, 0xffffffff, 0x98989898,
574*4882a593Smuzhiyun 	0x8dcc, 0xffffffff, 0x98989898,
575*4882a593Smuzhiyun 	0x9058, 0xffffffff, 0x0fffc40f,
576*4882a593Smuzhiyun 	0x900c, 0xffffffff, 0x003b033f,
577*4882a593Smuzhiyun 	0x28350, 0xffffffff, 0,
578*4882a593Smuzhiyun 	0x8cf0, 0x1fffffff, 0x08e00420,
579*4882a593Smuzhiyun 	0x9508, 0xffffffff, 0x00000002,
580*4882a593Smuzhiyun 	0x88c4, 0xffffffff, 0x000000c2,
581*4882a593Smuzhiyun 	0x9698, 0x18000000, 0x18000000
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun static const u32 rv740_mgcg_init[] =
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	0x8bcc, 0xffffffff, 0x13030100,
587*4882a593Smuzhiyun 	0x5448, 0xffffffff, 0x100,
588*4882a593Smuzhiyun 	0x55e4, 0xffffffff, 0x100,
589*4882a593Smuzhiyun 	0x160c, 0xffffffff, 0x100,
590*4882a593Smuzhiyun 	0x5644, 0xffffffff, 0x100,
591*4882a593Smuzhiyun 	0xc164, 0xffffffff, 0x100,
592*4882a593Smuzhiyun 	0x8a18, 0xffffffff, 0x100,
593*4882a593Smuzhiyun 	0x897c, 0xffffffff, 0x100,
594*4882a593Smuzhiyun 	0x8b28, 0xffffffff, 0x100,
595*4882a593Smuzhiyun 	0x9144, 0xffffffff, 0x100,
596*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10000,
597*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
598*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10001,
599*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
600*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10002,
601*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
602*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x10003,
603*4882a593Smuzhiyun 	0x9a50, 0xffffffff, 0x100,
604*4882a593Smuzhiyun 	0x9a1c, 0xffffffff, 0x0,
605*4882a593Smuzhiyun 	0x9870, 0xffffffff, 0x100,
606*4882a593Smuzhiyun 	0x8d58, 0xffffffff, 0x100,
607*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x0,
608*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
609*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x1,
610*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
611*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x2,
612*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
613*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x3,
614*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
615*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x4,
616*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
617*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x5,
618*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
619*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x6,
620*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
621*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x7,
622*4882a593Smuzhiyun 	0x9510, 0xffffffff, 0x100,
623*4882a593Smuzhiyun 	0x9500, 0xffffffff, 0x8000,
624*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x0,
625*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
626*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x1,
627*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
628*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x2,
629*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
630*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x3,
631*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
632*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x4,
633*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
634*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x5,
635*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
636*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x6,
637*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
638*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x7,
639*4882a593Smuzhiyun 	0x949c, 0xffffffff, 0x100,
640*4882a593Smuzhiyun 	0x9490, 0xffffffff, 0x8000,
641*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x0,
642*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
643*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x1,
644*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
645*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x2,
646*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
647*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x3,
648*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
649*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x4,
650*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
651*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x5,
652*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
653*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x6,
654*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
655*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x7,
656*4882a593Smuzhiyun 	0x9654, 0xffffffff, 0x100,
657*4882a593Smuzhiyun 	0x9604, 0xffffffff, 0x80000000,
658*4882a593Smuzhiyun 	0x9030, 0xffffffff, 0x100,
659*4882a593Smuzhiyun 	0x9034, 0xffffffff, 0x100,
660*4882a593Smuzhiyun 	0x9038, 0xffffffff, 0x100,
661*4882a593Smuzhiyun 	0x903c, 0xffffffff, 0x100,
662*4882a593Smuzhiyun 	0x9040, 0xffffffff, 0x100,
663*4882a593Smuzhiyun 	0xa200, 0xffffffff, 0x100,
664*4882a593Smuzhiyun 	0xa204, 0xffffffff, 0x100,
665*4882a593Smuzhiyun 	0xa208, 0xffffffff, 0x100,
666*4882a593Smuzhiyun 	0xa20c, 0xffffffff, 0x100,
667*4882a593Smuzhiyun 	0x971c, 0xffffffff, 0x100,
668*4882a593Smuzhiyun 	0x915c, 0xffffffff, 0x00020001,
669*4882a593Smuzhiyun 	0x9160, 0xffffffff, 0x00040003,
670*4882a593Smuzhiyun 	0x916c, 0xffffffff, 0x00060005,
671*4882a593Smuzhiyun 	0x9170, 0xffffffff, 0x00080007,
672*4882a593Smuzhiyun 	0x9174, 0xffffffff, 0x000a0009,
673*4882a593Smuzhiyun 	0x9178, 0xffffffff, 0x000c000b,
674*4882a593Smuzhiyun 	0x917c, 0xffffffff, 0x000e000d,
675*4882a593Smuzhiyun 	0x9180, 0xffffffff, 0x0010000f,
676*4882a593Smuzhiyun 	0x918c, 0xffffffff, 0x00120011,
677*4882a593Smuzhiyun 	0x9190, 0xffffffff, 0x00140013,
678*4882a593Smuzhiyun 	0x9194, 0xffffffff, 0x00020001,
679*4882a593Smuzhiyun 	0x9198, 0xffffffff, 0x00040003,
680*4882a593Smuzhiyun 	0x919c, 0xffffffff, 0x00060005,
681*4882a593Smuzhiyun 	0x91a8, 0xffffffff, 0x00080007,
682*4882a593Smuzhiyun 	0x91ac, 0xffffffff, 0x000a0009,
683*4882a593Smuzhiyun 	0x91b0, 0xffffffff, 0x000c000b,
684*4882a593Smuzhiyun 	0x91b4, 0xffffffff, 0x000e000d,
685*4882a593Smuzhiyun 	0x91b8, 0xffffffff, 0x0010000f,
686*4882a593Smuzhiyun 	0x91c4, 0xffffffff, 0x00120011,
687*4882a593Smuzhiyun 	0x91c8, 0xffffffff, 0x00140013,
688*4882a593Smuzhiyun 	0x91cc, 0xffffffff, 0x00020001,
689*4882a593Smuzhiyun 	0x91d0, 0xffffffff, 0x00040003,
690*4882a593Smuzhiyun 	0x91d4, 0xffffffff, 0x00060005,
691*4882a593Smuzhiyun 	0x91e0, 0xffffffff, 0x00080007,
692*4882a593Smuzhiyun 	0x91e4, 0xffffffff, 0x000a0009,
693*4882a593Smuzhiyun 	0x91e8, 0xffffffff, 0x000c000b,
694*4882a593Smuzhiyun 	0x91ec, 0xffffffff, 0x00020001,
695*4882a593Smuzhiyun 	0x91f0, 0xffffffff, 0x00040003,
696*4882a593Smuzhiyun 	0x91f4, 0xffffffff, 0x00060005,
697*4882a593Smuzhiyun 	0x9200, 0xffffffff, 0x00080007,
698*4882a593Smuzhiyun 	0x9204, 0xffffffff, 0x000a0009,
699*4882a593Smuzhiyun 	0x9208, 0xffffffff, 0x000c000b,
700*4882a593Smuzhiyun 	0x920c, 0xffffffff, 0x000e000d,
701*4882a593Smuzhiyun 	0x9210, 0xffffffff, 0x0010000f,
702*4882a593Smuzhiyun 	0x921c, 0xffffffff, 0x00120011,
703*4882a593Smuzhiyun 	0x9220, 0xffffffff, 0x00140013,
704*4882a593Smuzhiyun 	0x9224, 0xffffffff, 0x00020001,
705*4882a593Smuzhiyun 	0x9228, 0xffffffff, 0x00040003,
706*4882a593Smuzhiyun 	0x922c, 0xffffffff, 0x00060005,
707*4882a593Smuzhiyun 	0x9238, 0xffffffff, 0x00080007,
708*4882a593Smuzhiyun 	0x923c, 0xffffffff, 0x000a0009,
709*4882a593Smuzhiyun 	0x9240, 0xffffffff, 0x000c000b,
710*4882a593Smuzhiyun 	0x9244, 0xffffffff, 0x000e000d,
711*4882a593Smuzhiyun 	0x9248, 0xffffffff, 0x0010000f,
712*4882a593Smuzhiyun 	0x9254, 0xffffffff, 0x00120011,
713*4882a593Smuzhiyun 	0x9258, 0xffffffff, 0x00140013,
714*4882a593Smuzhiyun 	0x9294, 0xffffffff, 0x00020001,
715*4882a593Smuzhiyun 	0x929c, 0xffffffff, 0x00040003,
716*4882a593Smuzhiyun 	0x92a0, 0xffffffff, 0x00060005,
717*4882a593Smuzhiyun 	0x92a4, 0xffffffff, 0x00080007
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun 
rv770_init_golden_registers(struct radeon_device * rdev)720*4882a593Smuzhiyun static void rv770_init_golden_registers(struct radeon_device *rdev)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	switch (rdev->family) {
723*4882a593Smuzhiyun 	case CHIP_RV770:
724*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
725*4882a593Smuzhiyun 						 r7xx_golden_registers,
726*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_registers));
727*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
728*4882a593Smuzhiyun 						 r7xx_golden_dyn_gpr_registers,
729*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
730*4882a593Smuzhiyun 		if (rdev->pdev->device == 0x994e)
731*4882a593Smuzhiyun 			radeon_program_register_sequence(rdev,
732*4882a593Smuzhiyun 							 rv770ce_golden_registers,
733*4882a593Smuzhiyun 							 (const u32)ARRAY_SIZE(rv770ce_golden_registers));
734*4882a593Smuzhiyun 		else
735*4882a593Smuzhiyun 			radeon_program_register_sequence(rdev,
736*4882a593Smuzhiyun 							 rv770_golden_registers,
737*4882a593Smuzhiyun 							 (const u32)ARRAY_SIZE(rv770_golden_registers));
738*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
739*4882a593Smuzhiyun 						 rv770_mgcg_init,
740*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv770_mgcg_init));
741*4882a593Smuzhiyun 		break;
742*4882a593Smuzhiyun 	case CHIP_RV730:
743*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
744*4882a593Smuzhiyun 						 r7xx_golden_registers,
745*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_registers));
746*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
747*4882a593Smuzhiyun 						 r7xx_golden_dyn_gpr_registers,
748*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
749*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
750*4882a593Smuzhiyun 						 rv730_golden_registers,
751*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv730_golden_registers));
752*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
753*4882a593Smuzhiyun 						 rv730_mgcg_init,
754*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv730_mgcg_init));
755*4882a593Smuzhiyun 		break;
756*4882a593Smuzhiyun 	case CHIP_RV710:
757*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
758*4882a593Smuzhiyun 						 r7xx_golden_registers,
759*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_registers));
760*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
761*4882a593Smuzhiyun 						 r7xx_golden_dyn_gpr_registers,
762*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(r7xx_golden_dyn_gpr_registers));
763*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
764*4882a593Smuzhiyun 						 rv710_golden_registers,
765*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv710_golden_registers));
766*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
767*4882a593Smuzhiyun 						 rv710_mgcg_init,
768*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv710_mgcg_init));
769*4882a593Smuzhiyun 		break;
770*4882a593Smuzhiyun 	case CHIP_RV740:
771*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
772*4882a593Smuzhiyun 						 rv740_golden_registers,
773*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv740_golden_registers));
774*4882a593Smuzhiyun 		radeon_program_register_sequence(rdev,
775*4882a593Smuzhiyun 						 rv740_mgcg_init,
776*4882a593Smuzhiyun 						 (const u32)ARRAY_SIZE(rv740_mgcg_init));
777*4882a593Smuzhiyun 		break;
778*4882a593Smuzhiyun 	default:
779*4882a593Smuzhiyun 		break;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun #define PCIE_BUS_CLK                10000
784*4882a593Smuzhiyun #define TCLK                        (PCIE_BUS_CLK / 10)
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /**
787*4882a593Smuzhiyun  * rv770_get_xclk - get the xclk
788*4882a593Smuzhiyun  *
789*4882a593Smuzhiyun  * @rdev: radeon_device pointer
790*4882a593Smuzhiyun  *
791*4882a593Smuzhiyun  * Returns the reference clock used by the gfx engine
792*4882a593Smuzhiyun  * (r7xx-cayman).
793*4882a593Smuzhiyun  */
rv770_get_xclk(struct radeon_device * rdev)794*4882a593Smuzhiyun u32 rv770_get_xclk(struct radeon_device *rdev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	u32 reference_clock = rdev->clock.spll.reference_freq;
797*4882a593Smuzhiyun 	u32 tmp = RREG32(CG_CLKPIN_CNTL);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (tmp & MUX_TCLK_TO_XCLK)
800*4882a593Smuzhiyun 		return TCLK;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (tmp & XTALIN_DIVIDE)
803*4882a593Smuzhiyun 		return reference_clock / 4;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return reference_clock;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
rv770_page_flip(struct radeon_device * rdev,int crtc_id,u64 crtc_base,bool async)808*4882a593Smuzhiyun void rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
811*4882a593Smuzhiyun 	u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
812*4882a593Smuzhiyun 	int i;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* Lock the graphics update lock */
815*4882a593Smuzhiyun 	tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
816*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	/* update the scanout addresses */
819*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset,
820*4882a593Smuzhiyun 	       async ? AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN : 0);
821*4882a593Smuzhiyun 	if (radeon_crtc->crtc_id) {
822*4882a593Smuzhiyun 		WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
823*4882a593Smuzhiyun 		WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
824*4882a593Smuzhiyun 	} else {
825*4882a593Smuzhiyun 		WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
826*4882a593Smuzhiyun 		WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 	WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
829*4882a593Smuzhiyun 	       (u32)crtc_base);
830*4882a593Smuzhiyun 	WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
831*4882a593Smuzhiyun 	       (u32)crtc_base);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	/* Wait for update_pending to go high. */
834*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
835*4882a593Smuzhiyun 		if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
836*4882a593Smuzhiyun 			break;
837*4882a593Smuzhiyun 		udelay(1);
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Unlock the lock, so double-buffering can take place inside vblank */
842*4882a593Smuzhiyun 	tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
843*4882a593Smuzhiyun 	WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
rv770_page_flip_pending(struct radeon_device * rdev,int crtc_id)846*4882a593Smuzhiyun bool rv770_page_flip_pending(struct radeon_device *rdev, int crtc_id)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	/* Return current update_pending status: */
851*4882a593Smuzhiyun 	return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) &
852*4882a593Smuzhiyun 		AVIVO_D1GRPH_SURFACE_UPDATE_PENDING);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun /* get temperature in millidegrees */
rv770_get_temp(struct radeon_device * rdev)856*4882a593Smuzhiyun int rv770_get_temp(struct radeon_device *rdev)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
859*4882a593Smuzhiyun 		ASIC_T_SHIFT;
860*4882a593Smuzhiyun 	int actual_temp;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	if (temp & 0x400)
863*4882a593Smuzhiyun 		actual_temp = -256;
864*4882a593Smuzhiyun 	else if (temp & 0x200)
865*4882a593Smuzhiyun 		actual_temp = 255;
866*4882a593Smuzhiyun 	else if (temp & 0x100) {
867*4882a593Smuzhiyun 		actual_temp = temp & 0x1ff;
868*4882a593Smuzhiyun 		actual_temp |= ~0x1ff;
869*4882a593Smuzhiyun 	} else
870*4882a593Smuzhiyun 		actual_temp = temp & 0xff;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	return (actual_temp * 1000) / 2;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
rv770_pm_misc(struct radeon_device * rdev)875*4882a593Smuzhiyun void rv770_pm_misc(struct radeon_device *rdev)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	int req_ps_idx = rdev->pm.requested_power_state_index;
878*4882a593Smuzhiyun 	int req_cm_idx = rdev->pm.requested_clock_mode_index;
879*4882a593Smuzhiyun 	struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
880*4882a593Smuzhiyun 	struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
883*4882a593Smuzhiyun 		/* 0xff01 is a flag rather then an actual voltage */
884*4882a593Smuzhiyun 		if (voltage->voltage == 0xff01)
885*4882a593Smuzhiyun 			return;
886*4882a593Smuzhiyun 		if (voltage->voltage != rdev->pm.current_vddc) {
887*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
888*4882a593Smuzhiyun 			rdev->pm.current_vddc = voltage->voltage;
889*4882a593Smuzhiyun 			DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
890*4882a593Smuzhiyun 		}
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun /*
895*4882a593Smuzhiyun  * GART
896*4882a593Smuzhiyun  */
rv770_pcie_gart_enable(struct radeon_device * rdev)897*4882a593Smuzhiyun static int rv770_pcie_gart_enable(struct radeon_device *rdev)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	u32 tmp;
900*4882a593Smuzhiyun 	int r, i;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (rdev->gart.robj == NULL) {
903*4882a593Smuzhiyun 		dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
904*4882a593Smuzhiyun 		return -EINVAL;
905*4882a593Smuzhiyun 	}
906*4882a593Smuzhiyun 	r = radeon_gart_table_vram_pin(rdev);
907*4882a593Smuzhiyun 	if (r)
908*4882a593Smuzhiyun 		return r;
909*4882a593Smuzhiyun 	/* Setup L2 cache */
910*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
911*4882a593Smuzhiyun 				ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
912*4882a593Smuzhiyun 				EFFECTIVE_L2_QUEUE_SIZE(7));
913*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL2, 0);
914*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
915*4882a593Smuzhiyun 	/* Setup TLB control */
916*4882a593Smuzhiyun 	tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
917*4882a593Smuzhiyun 		SYSTEM_ACCESS_MODE_NOT_IN_SYS |
918*4882a593Smuzhiyun 		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
919*4882a593Smuzhiyun 		EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
920*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
921*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
922*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
923*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV740)
924*4882a593Smuzhiyun 		WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
925*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
926*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
927*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
928*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
929*4882a593Smuzhiyun 	WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
930*4882a593Smuzhiyun 	WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
931*4882a593Smuzhiyun 	WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
932*4882a593Smuzhiyun 	WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
933*4882a593Smuzhiyun 				RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
934*4882a593Smuzhiyun 	WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
935*4882a593Smuzhiyun 			(u32)(rdev->dummy_page.addr >> 12));
936*4882a593Smuzhiyun 	for (i = 1; i < 7; i++)
937*4882a593Smuzhiyun 		WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	r600_pcie_gart_tlb_flush(rdev);
940*4882a593Smuzhiyun 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
941*4882a593Smuzhiyun 		 (unsigned)(rdev->mc.gtt_size >> 20),
942*4882a593Smuzhiyun 		 (unsigned long long)rdev->gart.table_addr);
943*4882a593Smuzhiyun 	rdev->gart.ready = true;
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
rv770_pcie_gart_disable(struct radeon_device * rdev)947*4882a593Smuzhiyun static void rv770_pcie_gart_disable(struct radeon_device *rdev)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	u32 tmp;
950*4882a593Smuzhiyun 	int i;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* Disable all tables */
953*4882a593Smuzhiyun 	for (i = 0; i < 7; i++)
954*4882a593Smuzhiyun 		WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	/* Setup L2 cache */
957*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
958*4882a593Smuzhiyun 				EFFECTIVE_L2_QUEUE_SIZE(7));
959*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL2, 0);
960*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
961*4882a593Smuzhiyun 	/* Setup TLB control */
962*4882a593Smuzhiyun 	tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
963*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
964*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
965*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
966*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
967*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
968*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
969*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
970*4882a593Smuzhiyun 	radeon_gart_table_vram_unpin(rdev);
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun 
rv770_pcie_gart_fini(struct radeon_device * rdev)973*4882a593Smuzhiyun static void rv770_pcie_gart_fini(struct radeon_device *rdev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	radeon_gart_fini(rdev);
976*4882a593Smuzhiyun 	rv770_pcie_gart_disable(rdev);
977*4882a593Smuzhiyun 	radeon_gart_table_vram_free(rdev);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 
rv770_agp_enable(struct radeon_device * rdev)981*4882a593Smuzhiyun static void rv770_agp_enable(struct radeon_device *rdev)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	u32 tmp;
984*4882a593Smuzhiyun 	int i;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	/* Setup L2 cache */
987*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
988*4882a593Smuzhiyun 				ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
989*4882a593Smuzhiyun 				EFFECTIVE_L2_QUEUE_SIZE(7));
990*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL2, 0);
991*4882a593Smuzhiyun 	WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
992*4882a593Smuzhiyun 	/* Setup TLB control */
993*4882a593Smuzhiyun 	tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
994*4882a593Smuzhiyun 		SYSTEM_ACCESS_MODE_NOT_IN_SYS |
995*4882a593Smuzhiyun 		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
996*4882a593Smuzhiyun 		EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
997*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
998*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
999*4882a593Smuzhiyun 	WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1000*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1001*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1002*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1003*4882a593Smuzhiyun 	WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
1004*4882a593Smuzhiyun 	for (i = 0; i < 7; i++)
1005*4882a593Smuzhiyun 		WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
rv770_mc_program(struct radeon_device * rdev)1008*4882a593Smuzhiyun static void rv770_mc_program(struct radeon_device *rdev)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	struct rv515_mc_save save;
1011*4882a593Smuzhiyun 	u32 tmp;
1012*4882a593Smuzhiyun 	int i, j;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* Initialize HDP */
1015*4882a593Smuzhiyun 	for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1016*4882a593Smuzhiyun 		WREG32((0x2c14 + j), 0x00000000);
1017*4882a593Smuzhiyun 		WREG32((0x2c18 + j), 0x00000000);
1018*4882a593Smuzhiyun 		WREG32((0x2c1c + j), 0x00000000);
1019*4882a593Smuzhiyun 		WREG32((0x2c20 + j), 0x00000000);
1020*4882a593Smuzhiyun 		WREG32((0x2c24 + j), 0x00000000);
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 	/* r7xx hw bug.  Read from HDP_DEBUG1 rather
1023*4882a593Smuzhiyun 	 * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
1024*4882a593Smuzhiyun 	 */
1025*4882a593Smuzhiyun 	tmp = RREG32(HDP_DEBUG1);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	rv515_mc_stop(rdev, &save);
1028*4882a593Smuzhiyun 	if (r600_mc_wait_for_idle(rdev)) {
1029*4882a593Smuzhiyun 		dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 	/* Lockout access through VGA aperture*/
1032*4882a593Smuzhiyun 	WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1033*4882a593Smuzhiyun 	/* Update configuration */
1034*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP) {
1035*4882a593Smuzhiyun 		if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1036*4882a593Smuzhiyun 			/* VRAM before AGP */
1037*4882a593Smuzhiyun 			WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1038*4882a593Smuzhiyun 				rdev->mc.vram_start >> 12);
1039*4882a593Smuzhiyun 			WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1040*4882a593Smuzhiyun 				rdev->mc.gtt_end >> 12);
1041*4882a593Smuzhiyun 		} else {
1042*4882a593Smuzhiyun 			/* VRAM after AGP */
1043*4882a593Smuzhiyun 			WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1044*4882a593Smuzhiyun 				rdev->mc.gtt_start >> 12);
1045*4882a593Smuzhiyun 			WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1046*4882a593Smuzhiyun 				rdev->mc.vram_end >> 12);
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 	} else {
1049*4882a593Smuzhiyun 		WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1050*4882a593Smuzhiyun 			rdev->mc.vram_start >> 12);
1051*4882a593Smuzhiyun 		WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1052*4882a593Smuzhiyun 			rdev->mc.vram_end >> 12);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
1055*4882a593Smuzhiyun 	tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1056*4882a593Smuzhiyun 	tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1057*4882a593Smuzhiyun 	WREG32(MC_VM_FB_LOCATION, tmp);
1058*4882a593Smuzhiyun 	WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1059*4882a593Smuzhiyun 	WREG32(HDP_NONSURFACE_INFO, (2 << 7));
1060*4882a593Smuzhiyun 	WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
1061*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP) {
1062*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1063*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1064*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1065*4882a593Smuzhiyun 	} else {
1066*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_BASE, 0);
1067*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1068*4882a593Smuzhiyun 		WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 	if (r600_mc_wait_for_idle(rdev)) {
1071*4882a593Smuzhiyun 		dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1072*4882a593Smuzhiyun 	}
1073*4882a593Smuzhiyun 	rv515_mc_resume(rdev, &save);
1074*4882a593Smuzhiyun 	/* we need to own VRAM, so turn off the VGA renderer here
1075*4882a593Smuzhiyun 	 * to stop it overwriting our objects */
1076*4882a593Smuzhiyun 	rv515_vga_render_disable(rdev);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun /*
1081*4882a593Smuzhiyun  * CP.
1082*4882a593Smuzhiyun  */
r700_cp_stop(struct radeon_device * rdev)1083*4882a593Smuzhiyun void r700_cp_stop(struct radeon_device *rdev)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
1086*4882a593Smuzhiyun 		radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1087*4882a593Smuzhiyun 	WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
1088*4882a593Smuzhiyun 	WREG32(SCRATCH_UMSK, 0);
1089*4882a593Smuzhiyun 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
rv770_cp_load_microcode(struct radeon_device * rdev)1092*4882a593Smuzhiyun static int rv770_cp_load_microcode(struct radeon_device *rdev)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	const __be32 *fw_data;
1095*4882a593Smuzhiyun 	int i;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	if (!rdev->me_fw || !rdev->pfp_fw)
1098*4882a593Smuzhiyun 		return -EINVAL;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	r700_cp_stop(rdev);
1101*4882a593Smuzhiyun 	WREG32(CP_RB_CNTL,
1102*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1103*4882a593Smuzhiyun 	       BUF_SWAP_32BIT |
1104*4882a593Smuzhiyun #endif
1105*4882a593Smuzhiyun 	       RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* Reset cp */
1108*4882a593Smuzhiyun 	WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1109*4882a593Smuzhiyun 	RREG32(GRBM_SOFT_RESET);
1110*4882a593Smuzhiyun 	mdelay(15);
1111*4882a593Smuzhiyun 	WREG32(GRBM_SOFT_RESET, 0);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	fw_data = (const __be32 *)rdev->pfp_fw->data;
1114*4882a593Smuzhiyun 	WREG32(CP_PFP_UCODE_ADDR, 0);
1115*4882a593Smuzhiyun 	for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
1116*4882a593Smuzhiyun 		WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1117*4882a593Smuzhiyun 	WREG32(CP_PFP_UCODE_ADDR, 0);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	fw_data = (const __be32 *)rdev->me_fw->data;
1120*4882a593Smuzhiyun 	WREG32(CP_ME_RAM_WADDR, 0);
1121*4882a593Smuzhiyun 	for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
1122*4882a593Smuzhiyun 		WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	WREG32(CP_PFP_UCODE_ADDR, 0);
1125*4882a593Smuzhiyun 	WREG32(CP_ME_RAM_WADDR, 0);
1126*4882a593Smuzhiyun 	WREG32(CP_ME_RAM_RADDR, 0);
1127*4882a593Smuzhiyun 	return 0;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
r700_cp_fini(struct radeon_device * rdev)1130*4882a593Smuzhiyun void r700_cp_fini(struct radeon_device *rdev)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1133*4882a593Smuzhiyun 	r700_cp_stop(rdev);
1134*4882a593Smuzhiyun 	radeon_ring_fini(rdev, ring);
1135*4882a593Smuzhiyun 	radeon_scratch_free(rdev, ring->rptr_save_reg);
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun 
rv770_set_clk_bypass_mode(struct radeon_device * rdev)1138*4882a593Smuzhiyun void rv770_set_clk_bypass_mode(struct radeon_device *rdev)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	u32 tmp, i;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP)
1143*4882a593Smuzhiyun 		return;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	tmp = RREG32(CG_SPLL_FUNC_CNTL_2);
1146*4882a593Smuzhiyun 	tmp &= SCLK_MUX_SEL_MASK;
1147*4882a593Smuzhiyun 	tmp |= SCLK_MUX_SEL(1) | SCLK_MUX_UPDATE;
1148*4882a593Smuzhiyun 	WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
1151*4882a593Smuzhiyun 		if (RREG32(CG_SPLL_STATUS) & SPLL_CHG_STATUS)
1152*4882a593Smuzhiyun 			break;
1153*4882a593Smuzhiyun 		udelay(1);
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	tmp &= ~SCLK_MUX_UPDATE;
1157*4882a593Smuzhiyun 	WREG32(CG_SPLL_FUNC_CNTL_2, tmp);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	tmp = RREG32(MPLL_CNTL_MODE);
1160*4882a593Smuzhiyun 	if ((rdev->family == CHIP_RV710) || (rdev->family == CHIP_RV730))
1161*4882a593Smuzhiyun 		tmp &= ~RV730_MPLL_MCLK_SEL;
1162*4882a593Smuzhiyun 	else
1163*4882a593Smuzhiyun 		tmp &= ~MPLL_MCLK_SEL;
1164*4882a593Smuzhiyun 	WREG32(MPLL_CNTL_MODE, tmp);
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun /*
1168*4882a593Smuzhiyun  * Core functions
1169*4882a593Smuzhiyun  */
rv770_gpu_init(struct radeon_device * rdev)1170*4882a593Smuzhiyun static void rv770_gpu_init(struct radeon_device *rdev)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	int i, j, num_qd_pipes;
1173*4882a593Smuzhiyun 	u32 ta_aux_cntl;
1174*4882a593Smuzhiyun 	u32 sx_debug_1;
1175*4882a593Smuzhiyun 	u32 smx_dc_ctl0;
1176*4882a593Smuzhiyun 	u32 db_debug3;
1177*4882a593Smuzhiyun 	u32 num_gs_verts_per_thread;
1178*4882a593Smuzhiyun 	u32 vgt_gs_per_es;
1179*4882a593Smuzhiyun 	u32 gs_prim_buffer_depth = 0;
1180*4882a593Smuzhiyun 	u32 sq_ms_fifo_sizes;
1181*4882a593Smuzhiyun 	u32 sq_config;
1182*4882a593Smuzhiyun 	u32 sq_thread_resource_mgmt;
1183*4882a593Smuzhiyun 	u32 hdp_host_path_cntl;
1184*4882a593Smuzhiyun 	u32 sq_dyn_gpr_size_simd_ab_0;
1185*4882a593Smuzhiyun 	u32 gb_tiling_config = 0;
1186*4882a593Smuzhiyun 	u32 cc_gc_shader_pipe_config = 0;
1187*4882a593Smuzhiyun 	u32 mc_arb_ramcfg;
1188*4882a593Smuzhiyun 	u32 db_debug4, tmp;
1189*4882a593Smuzhiyun 	u32 inactive_pipes, shader_pipe_config;
1190*4882a593Smuzhiyun 	u32 disabled_rb_mask;
1191*4882a593Smuzhiyun 	unsigned active_number;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	/* setup chip specs */
1194*4882a593Smuzhiyun 	rdev->config.rv770.tiling_group_size = 256;
1195*4882a593Smuzhiyun 	switch (rdev->family) {
1196*4882a593Smuzhiyun 	case CHIP_RV770:
1197*4882a593Smuzhiyun 		rdev->config.rv770.max_pipes = 4;
1198*4882a593Smuzhiyun 		rdev->config.rv770.max_tile_pipes = 8;
1199*4882a593Smuzhiyun 		rdev->config.rv770.max_simds = 10;
1200*4882a593Smuzhiyun 		rdev->config.rv770.max_backends = 4;
1201*4882a593Smuzhiyun 		rdev->config.rv770.max_gprs = 256;
1202*4882a593Smuzhiyun 		rdev->config.rv770.max_threads = 248;
1203*4882a593Smuzhiyun 		rdev->config.rv770.max_stack_entries = 512;
1204*4882a593Smuzhiyun 		rdev->config.rv770.max_hw_contexts = 8;
1205*4882a593Smuzhiyun 		rdev->config.rv770.max_gs_threads = 16 * 2;
1206*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_size = 128;
1207*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_pos_size = 16;
1208*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_smx_size = 112;
1209*4882a593Smuzhiyun 		rdev->config.rv770.sq_num_cf_insts = 2;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		rdev->config.rv770.sx_num_of_sets = 7;
1212*4882a593Smuzhiyun 		rdev->config.rv770.sc_prim_fifo_size = 0xF9;
1213*4882a593Smuzhiyun 		rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
1214*4882a593Smuzhiyun 		rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
1215*4882a593Smuzhiyun 		break;
1216*4882a593Smuzhiyun 	case CHIP_RV730:
1217*4882a593Smuzhiyun 		rdev->config.rv770.max_pipes = 2;
1218*4882a593Smuzhiyun 		rdev->config.rv770.max_tile_pipes = 4;
1219*4882a593Smuzhiyun 		rdev->config.rv770.max_simds = 8;
1220*4882a593Smuzhiyun 		rdev->config.rv770.max_backends = 2;
1221*4882a593Smuzhiyun 		rdev->config.rv770.max_gprs = 128;
1222*4882a593Smuzhiyun 		rdev->config.rv770.max_threads = 248;
1223*4882a593Smuzhiyun 		rdev->config.rv770.max_stack_entries = 256;
1224*4882a593Smuzhiyun 		rdev->config.rv770.max_hw_contexts = 8;
1225*4882a593Smuzhiyun 		rdev->config.rv770.max_gs_threads = 16 * 2;
1226*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_size = 256;
1227*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_pos_size = 32;
1228*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_smx_size = 224;
1229*4882a593Smuzhiyun 		rdev->config.rv770.sq_num_cf_insts = 2;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		rdev->config.rv770.sx_num_of_sets = 7;
1232*4882a593Smuzhiyun 		rdev->config.rv770.sc_prim_fifo_size = 0xf9;
1233*4882a593Smuzhiyun 		rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
1234*4882a593Smuzhiyun 		rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
1235*4882a593Smuzhiyun 		if (rdev->config.rv770.sx_max_export_pos_size > 16) {
1236*4882a593Smuzhiyun 			rdev->config.rv770.sx_max_export_pos_size -= 16;
1237*4882a593Smuzhiyun 			rdev->config.rv770.sx_max_export_smx_size += 16;
1238*4882a593Smuzhiyun 		}
1239*4882a593Smuzhiyun 		break;
1240*4882a593Smuzhiyun 	case CHIP_RV710:
1241*4882a593Smuzhiyun 		rdev->config.rv770.max_pipes = 2;
1242*4882a593Smuzhiyun 		rdev->config.rv770.max_tile_pipes = 2;
1243*4882a593Smuzhiyun 		rdev->config.rv770.max_simds = 2;
1244*4882a593Smuzhiyun 		rdev->config.rv770.max_backends = 1;
1245*4882a593Smuzhiyun 		rdev->config.rv770.max_gprs = 256;
1246*4882a593Smuzhiyun 		rdev->config.rv770.max_threads = 192;
1247*4882a593Smuzhiyun 		rdev->config.rv770.max_stack_entries = 256;
1248*4882a593Smuzhiyun 		rdev->config.rv770.max_hw_contexts = 4;
1249*4882a593Smuzhiyun 		rdev->config.rv770.max_gs_threads = 8 * 2;
1250*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_size = 128;
1251*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_pos_size = 16;
1252*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_smx_size = 112;
1253*4882a593Smuzhiyun 		rdev->config.rv770.sq_num_cf_insts = 1;
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 		rdev->config.rv770.sx_num_of_sets = 7;
1256*4882a593Smuzhiyun 		rdev->config.rv770.sc_prim_fifo_size = 0x40;
1257*4882a593Smuzhiyun 		rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
1258*4882a593Smuzhiyun 		rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
1259*4882a593Smuzhiyun 		break;
1260*4882a593Smuzhiyun 	case CHIP_RV740:
1261*4882a593Smuzhiyun 		rdev->config.rv770.max_pipes = 4;
1262*4882a593Smuzhiyun 		rdev->config.rv770.max_tile_pipes = 4;
1263*4882a593Smuzhiyun 		rdev->config.rv770.max_simds = 8;
1264*4882a593Smuzhiyun 		rdev->config.rv770.max_backends = 4;
1265*4882a593Smuzhiyun 		rdev->config.rv770.max_gprs = 256;
1266*4882a593Smuzhiyun 		rdev->config.rv770.max_threads = 248;
1267*4882a593Smuzhiyun 		rdev->config.rv770.max_stack_entries = 512;
1268*4882a593Smuzhiyun 		rdev->config.rv770.max_hw_contexts = 8;
1269*4882a593Smuzhiyun 		rdev->config.rv770.max_gs_threads = 16 * 2;
1270*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_size = 256;
1271*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_pos_size = 32;
1272*4882a593Smuzhiyun 		rdev->config.rv770.sx_max_export_smx_size = 224;
1273*4882a593Smuzhiyun 		rdev->config.rv770.sq_num_cf_insts = 2;
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 		rdev->config.rv770.sx_num_of_sets = 7;
1276*4882a593Smuzhiyun 		rdev->config.rv770.sc_prim_fifo_size = 0x100;
1277*4882a593Smuzhiyun 		rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
1278*4882a593Smuzhiyun 		rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 		if (rdev->config.rv770.sx_max_export_pos_size > 16) {
1281*4882a593Smuzhiyun 			rdev->config.rv770.sx_max_export_pos_size -= 16;
1282*4882a593Smuzhiyun 			rdev->config.rv770.sx_max_export_smx_size += 16;
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 		break;
1285*4882a593Smuzhiyun 	default:
1286*4882a593Smuzhiyun 		break;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	/* Initialize HDP */
1290*4882a593Smuzhiyun 	j = 0;
1291*4882a593Smuzhiyun 	for (i = 0; i < 32; i++) {
1292*4882a593Smuzhiyun 		WREG32((0x2c14 + j), 0x00000000);
1293*4882a593Smuzhiyun 		WREG32((0x2c18 + j), 0x00000000);
1294*4882a593Smuzhiyun 		WREG32((0x2c1c + j), 0x00000000);
1295*4882a593Smuzhiyun 		WREG32((0x2c20 + j), 0x00000000);
1296*4882a593Smuzhiyun 		WREG32((0x2c24 + j), 0x00000000);
1297*4882a593Smuzhiyun 		j += 0x18;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	/* setup tiling, simd, pipe config */
1303*4882a593Smuzhiyun 	mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
1306*4882a593Smuzhiyun 	inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
1307*4882a593Smuzhiyun 	for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
1308*4882a593Smuzhiyun 		if (!(inactive_pipes & tmp)) {
1309*4882a593Smuzhiyun 			active_number++;
1310*4882a593Smuzhiyun 		}
1311*4882a593Smuzhiyun 		tmp <<= 1;
1312*4882a593Smuzhiyun 	}
1313*4882a593Smuzhiyun 	if (active_number == 1) {
1314*4882a593Smuzhiyun 		WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
1315*4882a593Smuzhiyun 	} else {
1316*4882a593Smuzhiyun 		WREG32(SPI_CONFIG_CNTL, 0);
1317*4882a593Smuzhiyun 	}
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1320*4882a593Smuzhiyun 	tmp = rdev->config.rv770.max_simds -
1321*4882a593Smuzhiyun 		r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
1322*4882a593Smuzhiyun 	rdev->config.rv770.active_simds = tmp;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	switch (rdev->config.rv770.max_tile_pipes) {
1325*4882a593Smuzhiyun 	case 1:
1326*4882a593Smuzhiyun 	default:
1327*4882a593Smuzhiyun 		gb_tiling_config = PIPE_TILING(0);
1328*4882a593Smuzhiyun 		break;
1329*4882a593Smuzhiyun 	case 2:
1330*4882a593Smuzhiyun 		gb_tiling_config = PIPE_TILING(1);
1331*4882a593Smuzhiyun 		break;
1332*4882a593Smuzhiyun 	case 4:
1333*4882a593Smuzhiyun 		gb_tiling_config = PIPE_TILING(2);
1334*4882a593Smuzhiyun 		break;
1335*4882a593Smuzhiyun 	case 8:
1336*4882a593Smuzhiyun 		gb_tiling_config = PIPE_TILING(3);
1337*4882a593Smuzhiyun 		break;
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 	rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
1342*4882a593Smuzhiyun 	tmp = 0;
1343*4882a593Smuzhiyun 	for (i = 0; i < rdev->config.rv770.max_backends; i++)
1344*4882a593Smuzhiyun 		tmp |= (1 << i);
1345*4882a593Smuzhiyun 	/* if all the backends are disabled, fix it up here */
1346*4882a593Smuzhiyun 	if ((disabled_rb_mask & tmp) == tmp) {
1347*4882a593Smuzhiyun 		for (i = 0; i < rdev->config.rv770.max_backends; i++)
1348*4882a593Smuzhiyun 			disabled_rb_mask &= ~(1 << i);
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 	tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1351*4882a593Smuzhiyun 	tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
1352*4882a593Smuzhiyun 					R7XX_MAX_BACKENDS, disabled_rb_mask);
1353*4882a593Smuzhiyun 	gb_tiling_config |= tmp << 16;
1354*4882a593Smuzhiyun 	rdev->config.rv770.backend_map = tmp;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV770)
1357*4882a593Smuzhiyun 		gb_tiling_config |= BANK_TILING(1);
1358*4882a593Smuzhiyun 	else {
1359*4882a593Smuzhiyun 		if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
1360*4882a593Smuzhiyun 			gb_tiling_config |= BANK_TILING(1);
1361*4882a593Smuzhiyun 		else
1362*4882a593Smuzhiyun 			gb_tiling_config |= BANK_TILING(0);
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 	rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
1365*4882a593Smuzhiyun 	gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1366*4882a593Smuzhiyun 	if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
1367*4882a593Smuzhiyun 		gb_tiling_config |= ROW_TILING(3);
1368*4882a593Smuzhiyun 		gb_tiling_config |= SAMPLE_SPLIT(3);
1369*4882a593Smuzhiyun 	} else {
1370*4882a593Smuzhiyun 		gb_tiling_config |=
1371*4882a593Smuzhiyun 			ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
1372*4882a593Smuzhiyun 		gb_tiling_config |=
1373*4882a593Smuzhiyun 			SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
1374*4882a593Smuzhiyun 	}
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	gb_tiling_config |= BANK_SWAPS(1);
1377*4882a593Smuzhiyun 	rdev->config.rv770.tile_config = gb_tiling_config;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	WREG32(GB_TILING_CONFIG, gb_tiling_config);
1380*4882a593Smuzhiyun 	WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
1381*4882a593Smuzhiyun 	WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
1382*4882a593Smuzhiyun 	WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
1383*4882a593Smuzhiyun 	WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
1384*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV730) {
1385*4882a593Smuzhiyun 		WREG32(UVD_UDEC_DB_TILING_CONFIG, (gb_tiling_config & 0xffff));
1386*4882a593Smuzhiyun 		WREG32(UVD_UDEC_DBW_TILING_CONFIG, (gb_tiling_config & 0xffff));
1387*4882a593Smuzhiyun 		WREG32(UVD_UDEC_TILING_CONFIG, (gb_tiling_config & 0xffff));
1388*4882a593Smuzhiyun 	}
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	WREG32(CGTS_SYS_TCC_DISABLE, 0);
1391*4882a593Smuzhiyun 	WREG32(CGTS_TCC_DISABLE, 0);
1392*4882a593Smuzhiyun 	WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
1393*4882a593Smuzhiyun 	WREG32(CGTS_USER_TCC_DISABLE, 0);
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
1397*4882a593Smuzhiyun 	WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
1398*4882a593Smuzhiyun 	WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	/* set HW defaults for 3D engine */
1401*4882a593Smuzhiyun 	WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
1402*4882a593Smuzhiyun 				     ROQ_IB2_START(0x2b)));
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	ta_aux_cntl = RREG32(TA_CNTL_AUX);
1407*4882a593Smuzhiyun 	WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	sx_debug_1 = RREG32(SX_DEBUG_1);
1410*4882a593Smuzhiyun 	sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
1411*4882a593Smuzhiyun 	WREG32(SX_DEBUG_1, sx_debug_1);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
1414*4882a593Smuzhiyun 	smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
1415*4882a593Smuzhiyun 	smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
1416*4882a593Smuzhiyun 	WREG32(SMX_DC_CTL0, smx_dc_ctl0);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	if (rdev->family != CHIP_RV740)
1419*4882a593Smuzhiyun 		WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
1420*4882a593Smuzhiyun 				       GS_FLUSH_CTL(4) |
1421*4882a593Smuzhiyun 				       ACK_FLUSH_CTL(3) |
1422*4882a593Smuzhiyun 				       SYNC_FLUSH_CTL));
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	if (rdev->family != CHIP_RV770)
1425*4882a593Smuzhiyun 		WREG32(SMX_SAR_CTL0, 0x00003f3f);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	db_debug3 = RREG32(DB_DEBUG3);
1428*4882a593Smuzhiyun 	db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
1429*4882a593Smuzhiyun 	switch (rdev->family) {
1430*4882a593Smuzhiyun 	case CHIP_RV770:
1431*4882a593Smuzhiyun 	case CHIP_RV740:
1432*4882a593Smuzhiyun 		db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
1433*4882a593Smuzhiyun 		break;
1434*4882a593Smuzhiyun 	case CHIP_RV710:
1435*4882a593Smuzhiyun 	case CHIP_RV730:
1436*4882a593Smuzhiyun 	default:
1437*4882a593Smuzhiyun 		db_debug3 |= DB_CLK_OFF_DELAY(2);
1438*4882a593Smuzhiyun 		break;
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 	WREG32(DB_DEBUG3, db_debug3);
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun 	if (rdev->family != CHIP_RV770) {
1443*4882a593Smuzhiyun 		db_debug4 = RREG32(DB_DEBUG4);
1444*4882a593Smuzhiyun 		db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
1445*4882a593Smuzhiyun 		WREG32(DB_DEBUG4, db_debug4);
1446*4882a593Smuzhiyun 	}
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
1449*4882a593Smuzhiyun 					POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
1450*4882a593Smuzhiyun 					SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
1453*4882a593Smuzhiyun 				 SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
1454*4882a593Smuzhiyun 				 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	WREG32(VGT_NUM_INSTANCES, 1);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	WREG32(CP_PERFMON_CNTL, 0);
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
1465*4882a593Smuzhiyun 			    DONE_FIFO_HIWATER(0xe0) |
1466*4882a593Smuzhiyun 			    ALU_UPDATE_FIFO_HIWATER(0x8));
1467*4882a593Smuzhiyun 	switch (rdev->family) {
1468*4882a593Smuzhiyun 	case CHIP_RV770:
1469*4882a593Smuzhiyun 	case CHIP_RV730:
1470*4882a593Smuzhiyun 	case CHIP_RV710:
1471*4882a593Smuzhiyun 		sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
1472*4882a593Smuzhiyun 		break;
1473*4882a593Smuzhiyun 	case CHIP_RV740:
1474*4882a593Smuzhiyun 	default:
1475*4882a593Smuzhiyun 		sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
1476*4882a593Smuzhiyun 		break;
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 	WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1481*4882a593Smuzhiyun 	 * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
1482*4882a593Smuzhiyun 	 */
1483*4882a593Smuzhiyun 	sq_config = RREG32(SQ_CONFIG);
1484*4882a593Smuzhiyun 	sq_config &= ~(PS_PRIO(3) |
1485*4882a593Smuzhiyun 		       VS_PRIO(3) |
1486*4882a593Smuzhiyun 		       GS_PRIO(3) |
1487*4882a593Smuzhiyun 		       ES_PRIO(3));
1488*4882a593Smuzhiyun 	sq_config |= (DX9_CONSTS |
1489*4882a593Smuzhiyun 		      VC_ENABLE |
1490*4882a593Smuzhiyun 		      EXPORT_SRC_C |
1491*4882a593Smuzhiyun 		      PS_PRIO(0) |
1492*4882a593Smuzhiyun 		      VS_PRIO(1) |
1493*4882a593Smuzhiyun 		      GS_PRIO(2) |
1494*4882a593Smuzhiyun 		      ES_PRIO(3));
1495*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV710)
1496*4882a593Smuzhiyun 		/* no vertex cache */
1497*4882a593Smuzhiyun 		sq_config &= ~VC_ENABLE;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	WREG32(SQ_CONFIG, sq_config);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	WREG32(SQ_GPR_RESOURCE_MGMT_1,  (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
1502*4882a593Smuzhiyun 					 NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
1503*4882a593Smuzhiyun 					 NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	WREG32(SQ_GPR_RESOURCE_MGMT_2,  (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
1506*4882a593Smuzhiyun 					 NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
1509*4882a593Smuzhiyun 				   NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
1510*4882a593Smuzhiyun 				   NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
1511*4882a593Smuzhiyun 	if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
1512*4882a593Smuzhiyun 		sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
1513*4882a593Smuzhiyun 	else
1514*4882a593Smuzhiyun 		sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
1515*4882a593Smuzhiyun 	WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1516*4882a593Smuzhiyun 
1517*4882a593Smuzhiyun 	WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
1518*4882a593Smuzhiyun 						     NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
1521*4882a593Smuzhiyun 						     NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
1524*4882a593Smuzhiyun 				     SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
1525*4882a593Smuzhiyun 				     SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
1526*4882a593Smuzhiyun 				     SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
1529*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
1530*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
1531*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
1532*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
1533*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
1534*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
1535*4882a593Smuzhiyun 	WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
1538*4882a593Smuzhiyun 					  FORCE_EOV_MAX_REZ_CNT(255)));
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV710)
1541*4882a593Smuzhiyun 		WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
1542*4882a593Smuzhiyun 						AUTO_INVLD_EN(ES_AND_GS_AUTO)));
1543*4882a593Smuzhiyun 	else
1544*4882a593Smuzhiyun 		WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
1545*4882a593Smuzhiyun 						AUTO_INVLD_EN(ES_AND_GS_AUTO)));
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	switch (rdev->family) {
1548*4882a593Smuzhiyun 	case CHIP_RV770:
1549*4882a593Smuzhiyun 	case CHIP_RV730:
1550*4882a593Smuzhiyun 	case CHIP_RV740:
1551*4882a593Smuzhiyun 		gs_prim_buffer_depth = 384;
1552*4882a593Smuzhiyun 		break;
1553*4882a593Smuzhiyun 	case CHIP_RV710:
1554*4882a593Smuzhiyun 		gs_prim_buffer_depth = 128;
1555*4882a593Smuzhiyun 		break;
1556*4882a593Smuzhiyun 	default:
1557*4882a593Smuzhiyun 		break;
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
1561*4882a593Smuzhiyun 	vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
1562*4882a593Smuzhiyun 	/* Max value for this is 256 */
1563*4882a593Smuzhiyun 	if (vgt_gs_per_es > 256)
1564*4882a593Smuzhiyun 		vgt_gs_per_es = 256;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	WREG32(VGT_ES_PER_GS, 128);
1567*4882a593Smuzhiyun 	WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
1568*4882a593Smuzhiyun 	WREG32(VGT_GS_PER_VS, 2);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/* more default values. 2D/3D driver should adjust as needed */
1571*4882a593Smuzhiyun 	WREG32(VGT_GS_VERTEX_REUSE, 16);
1572*4882a593Smuzhiyun 	WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1573*4882a593Smuzhiyun 	WREG32(VGT_STRMOUT_EN, 0);
1574*4882a593Smuzhiyun 	WREG32(SX_MISC, 0);
1575*4882a593Smuzhiyun 	WREG32(PA_SC_MODE_CNTL, 0);
1576*4882a593Smuzhiyun 	WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
1577*4882a593Smuzhiyun 	WREG32(PA_SC_AA_CONFIG, 0);
1578*4882a593Smuzhiyun 	WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
1579*4882a593Smuzhiyun 	WREG32(PA_SC_LINE_STIPPLE, 0);
1580*4882a593Smuzhiyun 	WREG32(SPI_INPUT_Z, 0);
1581*4882a593Smuzhiyun 	WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1582*4882a593Smuzhiyun 	WREG32(CB_COLOR7_FRAG, 0);
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	/* clear render buffer base addresses */
1585*4882a593Smuzhiyun 	WREG32(CB_COLOR0_BASE, 0);
1586*4882a593Smuzhiyun 	WREG32(CB_COLOR1_BASE, 0);
1587*4882a593Smuzhiyun 	WREG32(CB_COLOR2_BASE, 0);
1588*4882a593Smuzhiyun 	WREG32(CB_COLOR3_BASE, 0);
1589*4882a593Smuzhiyun 	WREG32(CB_COLOR4_BASE, 0);
1590*4882a593Smuzhiyun 	WREG32(CB_COLOR5_BASE, 0);
1591*4882a593Smuzhiyun 	WREG32(CB_COLOR6_BASE, 0);
1592*4882a593Smuzhiyun 	WREG32(CB_COLOR7_BASE, 0);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	WREG32(TCP_CNTL, 0);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1597*4882a593Smuzhiyun 	WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1598*4882a593Smuzhiyun 
1599*4882a593Smuzhiyun 	WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1602*4882a593Smuzhiyun 					  NUM_CLIP_SEQ(3)));
1603*4882a593Smuzhiyun 	WREG32(VC_ENHANCE, 0);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
r700_vram_gtt_location(struct radeon_device * rdev,struct radeon_mc * mc)1606*4882a593Smuzhiyun void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	u64 size_bf, size_af;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	if (mc->mc_vram_size > 0xE0000000) {
1611*4882a593Smuzhiyun 		/* leave room for at least 512M GTT */
1612*4882a593Smuzhiyun 		dev_warn(rdev->dev, "limiting VRAM\n");
1613*4882a593Smuzhiyun 		mc->real_vram_size = 0xE0000000;
1614*4882a593Smuzhiyun 		mc->mc_vram_size = 0xE0000000;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP) {
1617*4882a593Smuzhiyun 		size_bf = mc->gtt_start;
1618*4882a593Smuzhiyun 		size_af = mc->mc_mask - mc->gtt_end;
1619*4882a593Smuzhiyun 		if (size_bf > size_af) {
1620*4882a593Smuzhiyun 			if (mc->mc_vram_size > size_bf) {
1621*4882a593Smuzhiyun 				dev_warn(rdev->dev, "limiting VRAM\n");
1622*4882a593Smuzhiyun 				mc->real_vram_size = size_bf;
1623*4882a593Smuzhiyun 				mc->mc_vram_size = size_bf;
1624*4882a593Smuzhiyun 			}
1625*4882a593Smuzhiyun 			mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1626*4882a593Smuzhiyun 		} else {
1627*4882a593Smuzhiyun 			if (mc->mc_vram_size > size_af) {
1628*4882a593Smuzhiyun 				dev_warn(rdev->dev, "limiting VRAM\n");
1629*4882a593Smuzhiyun 				mc->real_vram_size = size_af;
1630*4882a593Smuzhiyun 				mc->mc_vram_size = size_af;
1631*4882a593Smuzhiyun 			}
1632*4882a593Smuzhiyun 			mc->vram_start = mc->gtt_end + 1;
1633*4882a593Smuzhiyun 		}
1634*4882a593Smuzhiyun 		mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1635*4882a593Smuzhiyun 		dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1636*4882a593Smuzhiyun 				mc->mc_vram_size >> 20, mc->vram_start,
1637*4882a593Smuzhiyun 				mc->vram_end, mc->real_vram_size >> 20);
1638*4882a593Smuzhiyun 	} else {
1639*4882a593Smuzhiyun 		radeon_vram_location(rdev, &rdev->mc, 0);
1640*4882a593Smuzhiyun 		rdev->mc.gtt_base_align = 0;
1641*4882a593Smuzhiyun 		radeon_gtt_location(rdev, mc);
1642*4882a593Smuzhiyun 	}
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
rv770_mc_init(struct radeon_device * rdev)1645*4882a593Smuzhiyun static int rv770_mc_init(struct radeon_device *rdev)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun 	u32 tmp;
1648*4882a593Smuzhiyun 	int chansize, numchan;
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	/* Get VRAM informations */
1651*4882a593Smuzhiyun 	rdev->mc.vram_is_ddr = true;
1652*4882a593Smuzhiyun 	tmp = RREG32(MC_ARB_RAMCFG);
1653*4882a593Smuzhiyun 	if (tmp & CHANSIZE_OVERRIDE) {
1654*4882a593Smuzhiyun 		chansize = 16;
1655*4882a593Smuzhiyun 	} else if (tmp & CHANSIZE_MASK) {
1656*4882a593Smuzhiyun 		chansize = 64;
1657*4882a593Smuzhiyun 	} else {
1658*4882a593Smuzhiyun 		chansize = 32;
1659*4882a593Smuzhiyun 	}
1660*4882a593Smuzhiyun 	tmp = RREG32(MC_SHARED_CHMAP);
1661*4882a593Smuzhiyun 	switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1662*4882a593Smuzhiyun 	case 0:
1663*4882a593Smuzhiyun 	default:
1664*4882a593Smuzhiyun 		numchan = 1;
1665*4882a593Smuzhiyun 		break;
1666*4882a593Smuzhiyun 	case 1:
1667*4882a593Smuzhiyun 		numchan = 2;
1668*4882a593Smuzhiyun 		break;
1669*4882a593Smuzhiyun 	case 2:
1670*4882a593Smuzhiyun 		numchan = 4;
1671*4882a593Smuzhiyun 		break;
1672*4882a593Smuzhiyun 	case 3:
1673*4882a593Smuzhiyun 		numchan = 8;
1674*4882a593Smuzhiyun 		break;
1675*4882a593Smuzhiyun 	}
1676*4882a593Smuzhiyun 	rdev->mc.vram_width = numchan * chansize;
1677*4882a593Smuzhiyun 	/* Could aper size report 0 ? */
1678*4882a593Smuzhiyun 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1679*4882a593Smuzhiyun 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
1680*4882a593Smuzhiyun 	/* Setup GPU memory space */
1681*4882a593Smuzhiyun 	rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1682*4882a593Smuzhiyun 	rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
1683*4882a593Smuzhiyun 	rdev->mc.visible_vram_size = rdev->mc.aper_size;
1684*4882a593Smuzhiyun 	r700_vram_gtt_location(rdev, &rdev->mc);
1685*4882a593Smuzhiyun 	radeon_update_bandwidth_info(rdev);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	return 0;
1688*4882a593Smuzhiyun }
1689*4882a593Smuzhiyun 
rv770_uvd_init(struct radeon_device * rdev)1690*4882a593Smuzhiyun static void rv770_uvd_init(struct radeon_device *rdev)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	int r;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	if (!rdev->has_uvd)
1695*4882a593Smuzhiyun 		return;
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	r = radeon_uvd_init(rdev);
1698*4882a593Smuzhiyun 	if (r) {
1699*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
1700*4882a593Smuzhiyun 		/*
1701*4882a593Smuzhiyun 		 * At this point rdev->uvd.vcpu_bo is NULL which trickles down
1702*4882a593Smuzhiyun 		 * to early fails uvd_v2_2_resume() and thus nothing happens
1703*4882a593Smuzhiyun 		 * there. So it is pointless to try to go through that code
1704*4882a593Smuzhiyun 		 * hence why we disable uvd here.
1705*4882a593Smuzhiyun 		 */
1706*4882a593Smuzhiyun 		rdev->has_uvd = false;
1707*4882a593Smuzhiyun 		return;
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 	rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
1710*4882a593Smuzhiyun 	r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun 
rv770_uvd_start(struct radeon_device * rdev)1713*4882a593Smuzhiyun static void rv770_uvd_start(struct radeon_device *rdev)
1714*4882a593Smuzhiyun {
1715*4882a593Smuzhiyun 	int r;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	if (!rdev->has_uvd)
1718*4882a593Smuzhiyun 		return;
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	r = uvd_v2_2_resume(rdev);
1721*4882a593Smuzhiyun 	if (r) {
1722*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
1723*4882a593Smuzhiyun 		goto error;
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 	r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
1726*4882a593Smuzhiyun 	if (r) {
1727*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
1728*4882a593Smuzhiyun 		goto error;
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 	return;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun error:
1733*4882a593Smuzhiyun 	rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
1734*4882a593Smuzhiyun }
1735*4882a593Smuzhiyun 
rv770_uvd_resume(struct radeon_device * rdev)1736*4882a593Smuzhiyun static void rv770_uvd_resume(struct radeon_device *rdev)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun 	struct radeon_ring *ring;
1739*4882a593Smuzhiyun 	int r;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
1742*4882a593Smuzhiyun 		return;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
1745*4882a593Smuzhiyun 	r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
1746*4882a593Smuzhiyun 	if (r) {
1747*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
1748*4882a593Smuzhiyun 		return;
1749*4882a593Smuzhiyun 	}
1750*4882a593Smuzhiyun 	r = uvd_v1_0_init(rdev);
1751*4882a593Smuzhiyun 	if (r) {
1752*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
1753*4882a593Smuzhiyun 		return;
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun 
rv770_startup(struct radeon_device * rdev)1757*4882a593Smuzhiyun static int rv770_startup(struct radeon_device *rdev)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun 	struct radeon_ring *ring;
1760*4882a593Smuzhiyun 	int r;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	/* enable pcie gen2 link */
1763*4882a593Smuzhiyun 	rv770_pcie_gen2_enable(rdev);
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	/* scratch needs to be initialized before MC */
1766*4882a593Smuzhiyun 	r = r600_vram_scratch_init(rdev);
1767*4882a593Smuzhiyun 	if (r)
1768*4882a593Smuzhiyun 		return r;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	rv770_mc_program(rdev);
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP) {
1773*4882a593Smuzhiyun 		rv770_agp_enable(rdev);
1774*4882a593Smuzhiyun 	} else {
1775*4882a593Smuzhiyun 		r = rv770_pcie_gart_enable(rdev);
1776*4882a593Smuzhiyun 		if (r)
1777*4882a593Smuzhiyun 			return r;
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	rv770_gpu_init(rdev);
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	/* allocate wb buffer */
1783*4882a593Smuzhiyun 	r = radeon_wb_init(rdev);
1784*4882a593Smuzhiyun 	if (r)
1785*4882a593Smuzhiyun 		return r;
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
1788*4882a593Smuzhiyun 	if (r) {
1789*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1790*4882a593Smuzhiyun 		return r;
1791*4882a593Smuzhiyun 	}
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
1794*4882a593Smuzhiyun 	if (r) {
1795*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
1796*4882a593Smuzhiyun 		return r;
1797*4882a593Smuzhiyun 	}
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	rv770_uvd_start(rdev);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	/* Enable IRQ */
1802*4882a593Smuzhiyun 	if (!rdev->irq.installed) {
1803*4882a593Smuzhiyun 		r = radeon_irq_kms_init(rdev);
1804*4882a593Smuzhiyun 		if (r)
1805*4882a593Smuzhiyun 			return r;
1806*4882a593Smuzhiyun 	}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	r = r600_irq_init(rdev);
1809*4882a593Smuzhiyun 	if (r) {
1810*4882a593Smuzhiyun 		DRM_ERROR("radeon: IH init failed (%d).\n", r);
1811*4882a593Smuzhiyun 		radeon_irq_kms_fini(rdev);
1812*4882a593Smuzhiyun 		return r;
1813*4882a593Smuzhiyun 	}
1814*4882a593Smuzhiyun 	r600_irq_set(rdev);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1817*4882a593Smuzhiyun 	r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
1818*4882a593Smuzhiyun 			     RADEON_CP_PACKET2);
1819*4882a593Smuzhiyun 	if (r)
1820*4882a593Smuzhiyun 		return r;
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
1823*4882a593Smuzhiyun 	r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
1824*4882a593Smuzhiyun 			     DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
1825*4882a593Smuzhiyun 	if (r)
1826*4882a593Smuzhiyun 		return r;
1827*4882a593Smuzhiyun 
1828*4882a593Smuzhiyun 	r = rv770_cp_load_microcode(rdev);
1829*4882a593Smuzhiyun 	if (r)
1830*4882a593Smuzhiyun 		return r;
1831*4882a593Smuzhiyun 	r = r600_cp_resume(rdev);
1832*4882a593Smuzhiyun 	if (r)
1833*4882a593Smuzhiyun 		return r;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	r = r600_dma_resume(rdev);
1836*4882a593Smuzhiyun 	if (r)
1837*4882a593Smuzhiyun 		return r;
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	rv770_uvd_resume(rdev);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	r = radeon_ib_pool_init(rdev);
1842*4882a593Smuzhiyun 	if (r) {
1843*4882a593Smuzhiyun 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
1844*4882a593Smuzhiyun 		return r;
1845*4882a593Smuzhiyun 	}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	r = radeon_audio_init(rdev);
1848*4882a593Smuzhiyun 	if (r) {
1849*4882a593Smuzhiyun 		DRM_ERROR("radeon: audio init failed\n");
1850*4882a593Smuzhiyun 		return r;
1851*4882a593Smuzhiyun 	}
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	return 0;
1854*4882a593Smuzhiyun }
1855*4882a593Smuzhiyun 
rv770_resume(struct radeon_device * rdev)1856*4882a593Smuzhiyun int rv770_resume(struct radeon_device *rdev)
1857*4882a593Smuzhiyun {
1858*4882a593Smuzhiyun 	int r;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	/* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
1861*4882a593Smuzhiyun 	 * posting will perform necessary task to bring back GPU into good
1862*4882a593Smuzhiyun 	 * shape.
1863*4882a593Smuzhiyun 	 */
1864*4882a593Smuzhiyun 	/* post card */
1865*4882a593Smuzhiyun 	atom_asic_init(rdev->mode_info.atom_context);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	/* init golden registers */
1868*4882a593Smuzhiyun 	rv770_init_golden_registers(rdev);
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1871*4882a593Smuzhiyun 		radeon_pm_resume(rdev);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	rdev->accel_working = true;
1874*4882a593Smuzhiyun 	r = rv770_startup(rdev);
1875*4882a593Smuzhiyun 	if (r) {
1876*4882a593Smuzhiyun 		DRM_ERROR("r600 startup failed on resume\n");
1877*4882a593Smuzhiyun 		rdev->accel_working = false;
1878*4882a593Smuzhiyun 		return r;
1879*4882a593Smuzhiyun 	}
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	return r;
1882*4882a593Smuzhiyun 
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun 
rv770_suspend(struct radeon_device * rdev)1885*4882a593Smuzhiyun int rv770_suspend(struct radeon_device *rdev)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun 	radeon_pm_suspend(rdev);
1888*4882a593Smuzhiyun 	radeon_audio_fini(rdev);
1889*4882a593Smuzhiyun 	if (rdev->has_uvd) {
1890*4882a593Smuzhiyun 		uvd_v1_0_fini(rdev);
1891*4882a593Smuzhiyun 		radeon_uvd_suspend(rdev);
1892*4882a593Smuzhiyun 	}
1893*4882a593Smuzhiyun 	r700_cp_stop(rdev);
1894*4882a593Smuzhiyun 	r600_dma_stop(rdev);
1895*4882a593Smuzhiyun 	r600_irq_suspend(rdev);
1896*4882a593Smuzhiyun 	radeon_wb_disable(rdev);
1897*4882a593Smuzhiyun 	rv770_pcie_gart_disable(rdev);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	return 0;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun /* Plan is to move initialization in that function and use
1903*4882a593Smuzhiyun  * helper function so that radeon_device_init pretty much
1904*4882a593Smuzhiyun  * do nothing more than calling asic specific function. This
1905*4882a593Smuzhiyun  * should also allow to remove a bunch of callback function
1906*4882a593Smuzhiyun  * like vram_info.
1907*4882a593Smuzhiyun  */
rv770_init(struct radeon_device * rdev)1908*4882a593Smuzhiyun int rv770_init(struct radeon_device *rdev)
1909*4882a593Smuzhiyun {
1910*4882a593Smuzhiyun 	int r;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	/* Read BIOS */
1913*4882a593Smuzhiyun 	if (!radeon_get_bios(rdev)) {
1914*4882a593Smuzhiyun 		if (ASIC_IS_AVIVO(rdev))
1915*4882a593Smuzhiyun 			return -EINVAL;
1916*4882a593Smuzhiyun 	}
1917*4882a593Smuzhiyun 	/* Must be an ATOMBIOS */
1918*4882a593Smuzhiyun 	if (!rdev->is_atom_bios) {
1919*4882a593Smuzhiyun 		dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
1920*4882a593Smuzhiyun 		return -EINVAL;
1921*4882a593Smuzhiyun 	}
1922*4882a593Smuzhiyun 	r = radeon_atombios_init(rdev);
1923*4882a593Smuzhiyun 	if (r)
1924*4882a593Smuzhiyun 		return r;
1925*4882a593Smuzhiyun 	/* Post card if necessary */
1926*4882a593Smuzhiyun 	if (!radeon_card_posted(rdev)) {
1927*4882a593Smuzhiyun 		if (!rdev->bios) {
1928*4882a593Smuzhiyun 			dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
1929*4882a593Smuzhiyun 			return -EINVAL;
1930*4882a593Smuzhiyun 		}
1931*4882a593Smuzhiyun 		DRM_INFO("GPU not posted. posting now...\n");
1932*4882a593Smuzhiyun 		atom_asic_init(rdev->mode_info.atom_context);
1933*4882a593Smuzhiyun 	}
1934*4882a593Smuzhiyun 	/* init golden registers */
1935*4882a593Smuzhiyun 	rv770_init_golden_registers(rdev);
1936*4882a593Smuzhiyun 	/* Initialize scratch registers */
1937*4882a593Smuzhiyun 	r600_scratch_init(rdev);
1938*4882a593Smuzhiyun 	/* Initialize surface registers */
1939*4882a593Smuzhiyun 	radeon_surface_init(rdev);
1940*4882a593Smuzhiyun 	/* Initialize clocks */
1941*4882a593Smuzhiyun 	radeon_get_clock_info(rdev->ddev);
1942*4882a593Smuzhiyun 	/* Fence driver */
1943*4882a593Smuzhiyun 	r = radeon_fence_driver_init(rdev);
1944*4882a593Smuzhiyun 	if (r)
1945*4882a593Smuzhiyun 		return r;
1946*4882a593Smuzhiyun 	/* initialize AGP */
1947*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_AGP) {
1948*4882a593Smuzhiyun 		r = radeon_agp_init(rdev);
1949*4882a593Smuzhiyun 		if (r)
1950*4882a593Smuzhiyun 			radeon_agp_disable(rdev);
1951*4882a593Smuzhiyun 	}
1952*4882a593Smuzhiyun 	r = rv770_mc_init(rdev);
1953*4882a593Smuzhiyun 	if (r)
1954*4882a593Smuzhiyun 		return r;
1955*4882a593Smuzhiyun 	/* Memory manager */
1956*4882a593Smuzhiyun 	r = radeon_bo_init(rdev);
1957*4882a593Smuzhiyun 	if (r)
1958*4882a593Smuzhiyun 		return r;
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1961*4882a593Smuzhiyun 		r = r600_init_microcode(rdev);
1962*4882a593Smuzhiyun 		if (r) {
1963*4882a593Smuzhiyun 			DRM_ERROR("Failed to load firmware!\n");
1964*4882a593Smuzhiyun 			return r;
1965*4882a593Smuzhiyun 		}
1966*4882a593Smuzhiyun 	}
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 	/* Initialize power management */
1969*4882a593Smuzhiyun 	radeon_pm_init(rdev);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
1972*4882a593Smuzhiyun 	r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
1973*4882a593Smuzhiyun 
1974*4882a593Smuzhiyun 	rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
1975*4882a593Smuzhiyun 	r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	rv770_uvd_init(rdev);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	rdev->ih.ring_obj = NULL;
1980*4882a593Smuzhiyun 	r600_ih_ring_init(rdev, 64 * 1024);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	r = r600_pcie_gart_init(rdev);
1983*4882a593Smuzhiyun 	if (r)
1984*4882a593Smuzhiyun 		return r;
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	rdev->accel_working = true;
1987*4882a593Smuzhiyun 	r = rv770_startup(rdev);
1988*4882a593Smuzhiyun 	if (r) {
1989*4882a593Smuzhiyun 		dev_err(rdev->dev, "disabling GPU acceleration\n");
1990*4882a593Smuzhiyun 		r700_cp_fini(rdev);
1991*4882a593Smuzhiyun 		r600_dma_fini(rdev);
1992*4882a593Smuzhiyun 		r600_irq_fini(rdev);
1993*4882a593Smuzhiyun 		radeon_wb_fini(rdev);
1994*4882a593Smuzhiyun 		radeon_ib_pool_fini(rdev);
1995*4882a593Smuzhiyun 		radeon_irq_kms_fini(rdev);
1996*4882a593Smuzhiyun 		rv770_pcie_gart_fini(rdev);
1997*4882a593Smuzhiyun 		rdev->accel_working = false;
1998*4882a593Smuzhiyun 	}
1999*4882a593Smuzhiyun 
2000*4882a593Smuzhiyun 	return 0;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun 
rv770_fini(struct radeon_device * rdev)2003*4882a593Smuzhiyun void rv770_fini(struct radeon_device *rdev)
2004*4882a593Smuzhiyun {
2005*4882a593Smuzhiyun 	radeon_pm_fini(rdev);
2006*4882a593Smuzhiyun 	r700_cp_fini(rdev);
2007*4882a593Smuzhiyun 	r600_dma_fini(rdev);
2008*4882a593Smuzhiyun 	r600_irq_fini(rdev);
2009*4882a593Smuzhiyun 	radeon_wb_fini(rdev);
2010*4882a593Smuzhiyun 	radeon_ib_pool_fini(rdev);
2011*4882a593Smuzhiyun 	radeon_irq_kms_fini(rdev);
2012*4882a593Smuzhiyun 	uvd_v1_0_fini(rdev);
2013*4882a593Smuzhiyun 	radeon_uvd_fini(rdev);
2014*4882a593Smuzhiyun 	rv770_pcie_gart_fini(rdev);
2015*4882a593Smuzhiyun 	r600_vram_scratch_fini(rdev);
2016*4882a593Smuzhiyun 	radeon_gem_fini(rdev);
2017*4882a593Smuzhiyun 	radeon_fence_driver_fini(rdev);
2018*4882a593Smuzhiyun 	radeon_agp_fini(rdev);
2019*4882a593Smuzhiyun 	radeon_bo_fini(rdev);
2020*4882a593Smuzhiyun 	radeon_atombios_fini(rdev);
2021*4882a593Smuzhiyun 	kfree(rdev->bios);
2022*4882a593Smuzhiyun 	rdev->bios = NULL;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun 
rv770_pcie_gen2_enable(struct radeon_device * rdev)2025*4882a593Smuzhiyun static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
2026*4882a593Smuzhiyun {
2027*4882a593Smuzhiyun 	u32 link_width_cntl, lanes, speed_cntl, tmp;
2028*4882a593Smuzhiyun 	u16 link_cntl2;
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	if (radeon_pcie_gen2 == 0)
2031*4882a593Smuzhiyun 		return;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP)
2034*4882a593Smuzhiyun 		return;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_IS_PCIE))
2037*4882a593Smuzhiyun 		return;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 	/* x2 cards have a special sequence */
2040*4882a593Smuzhiyun 	if (ASIC_IS_X2(rdev))
2041*4882a593Smuzhiyun 		return;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
2044*4882a593Smuzhiyun 		(rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
2045*4882a593Smuzhiyun 		return;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	/* advertise upconfig capability */
2050*4882a593Smuzhiyun 	link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
2051*4882a593Smuzhiyun 	link_width_cntl &= ~LC_UPCONFIGURE_DIS;
2052*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
2053*4882a593Smuzhiyun 	link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
2054*4882a593Smuzhiyun 	if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
2055*4882a593Smuzhiyun 		lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
2056*4882a593Smuzhiyun 		link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
2057*4882a593Smuzhiyun 				     LC_RECONFIG_ARC_MISSING_ESCAPE);
2058*4882a593Smuzhiyun 		link_width_cntl |= lanes | LC_RECONFIG_NOW |
2059*4882a593Smuzhiyun 			LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
2060*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
2061*4882a593Smuzhiyun 	} else {
2062*4882a593Smuzhiyun 		link_width_cntl |= LC_UPCONFIGURE_DIS;
2063*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
2064*4882a593Smuzhiyun 	}
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
2067*4882a593Smuzhiyun 	if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
2068*4882a593Smuzhiyun 	    (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 		tmp = RREG32(0x541c);
2071*4882a593Smuzhiyun 		WREG32(0x541c, tmp | 0x8);
2072*4882a593Smuzhiyun 		WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
2073*4882a593Smuzhiyun 		link_cntl2 = RREG16(0x4088);
2074*4882a593Smuzhiyun 		link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
2075*4882a593Smuzhiyun 		link_cntl2 |= 0x2;
2076*4882a593Smuzhiyun 		WREG16(0x4088, link_cntl2);
2077*4882a593Smuzhiyun 		WREG32(MM_CFGREGS_CNTL, 0);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 		speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
2080*4882a593Smuzhiyun 		speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
2081*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 		speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
2084*4882a593Smuzhiyun 		speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
2085*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 		speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
2088*4882a593Smuzhiyun 		speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
2089*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun 		speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
2092*4882a593Smuzhiyun 		speed_cntl |= LC_GEN2_EN_STRAP;
2093*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	} else {
2096*4882a593Smuzhiyun 		link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
2097*4882a593Smuzhiyun 		/* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
2098*4882a593Smuzhiyun 		if (1)
2099*4882a593Smuzhiyun 			link_width_cntl |= LC_UPCONFIGURE_DIS;
2100*4882a593Smuzhiyun 		else
2101*4882a593Smuzhiyun 			link_width_cntl &= ~LC_UPCONFIGURE_DIS;
2102*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
2103*4882a593Smuzhiyun 	}
2104*4882a593Smuzhiyun }
2105