xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/rv740_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "rv740d.h"
27*4882a593Smuzhiyun #include "r600_dpm.h"
28*4882a593Smuzhiyun #include "rv770_dpm.h"
29*4882a593Smuzhiyun #include "atom.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
32*4882a593Smuzhiyun 
rv740_get_decoded_reference_divider(u32 encoded_ref)33*4882a593Smuzhiyun u32 rv740_get_decoded_reference_divider(u32 encoded_ref)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	u32 ref = 0;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	switch (encoded_ref) {
38*4882a593Smuzhiyun 	case 0:
39*4882a593Smuzhiyun 		ref = 1;
40*4882a593Smuzhiyun 		break;
41*4882a593Smuzhiyun 	case 16:
42*4882a593Smuzhiyun 		ref = 2;
43*4882a593Smuzhiyun 		break;
44*4882a593Smuzhiyun 	case 17:
45*4882a593Smuzhiyun 		ref = 3;
46*4882a593Smuzhiyun 		break;
47*4882a593Smuzhiyun 	case 18:
48*4882a593Smuzhiyun 		ref = 2;
49*4882a593Smuzhiyun 		break;
50*4882a593Smuzhiyun 	case 19:
51*4882a593Smuzhiyun 		ref = 3;
52*4882a593Smuzhiyun 		break;
53*4882a593Smuzhiyun 	case 20:
54*4882a593Smuzhiyun 		ref = 4;
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun 	case 21:
57*4882a593Smuzhiyun 		ref = 5;
58*4882a593Smuzhiyun 		break;
59*4882a593Smuzhiyun 	default:
60*4882a593Smuzhiyun 		DRM_ERROR("Invalid encoded Reference Divider\n");
61*4882a593Smuzhiyun 		ref = 0;
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return ref;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct dll_speed_setting {
69*4882a593Smuzhiyun 	u16 min;
70*4882a593Smuzhiyun 	u16 max;
71*4882a593Smuzhiyun 	u32 dll_speed;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct dll_speed_setting dll_speed_table[16] =
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	{ 270, 320, 0x0f },
77*4882a593Smuzhiyun 	{ 240, 270, 0x0e },
78*4882a593Smuzhiyun 	{ 200, 240, 0x0d },
79*4882a593Smuzhiyun 	{ 180, 200, 0x0c },
80*4882a593Smuzhiyun 	{ 160, 180, 0x0b },
81*4882a593Smuzhiyun 	{ 140, 160, 0x0a },
82*4882a593Smuzhiyun 	{ 120, 140, 0x09 },
83*4882a593Smuzhiyun 	{ 110, 120, 0x08 },
84*4882a593Smuzhiyun 	{  95, 110, 0x07 },
85*4882a593Smuzhiyun 	{  85,  95, 0x06 },
86*4882a593Smuzhiyun 	{  78,  85, 0x05 },
87*4882a593Smuzhiyun 	{  70,  78, 0x04 },
88*4882a593Smuzhiyun 	{  65,  70, 0x03 },
89*4882a593Smuzhiyun 	{  60,  65, 0x02 },
90*4882a593Smuzhiyun 	{  42,  60, 0x01 },
91*4882a593Smuzhiyun 	{  00,  42, 0x00 }
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
rv740_get_dll_speed(bool is_gddr5,u32 memory_clock)94*4882a593Smuzhiyun u32 rv740_get_dll_speed(bool is_gddr5, u32 memory_clock)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	int i;
97*4882a593Smuzhiyun 	u32 factor;
98*4882a593Smuzhiyun 	u16 data_rate;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (is_gddr5)
101*4882a593Smuzhiyun 		factor = 4;
102*4882a593Smuzhiyun 	else
103*4882a593Smuzhiyun 		factor = 2;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	data_rate = (u16)(memory_clock * factor / 1000);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	if (data_rate < dll_speed_table[0].max) {
108*4882a593Smuzhiyun 		for (i = 0; i < 16; i++) {
109*4882a593Smuzhiyun 			if (data_rate > dll_speed_table[i].min &&
110*4882a593Smuzhiyun 			    data_rate <= dll_speed_table[i].max)
111*4882a593Smuzhiyun 				return dll_speed_table[i].dll_speed;
112*4882a593Smuzhiyun 		}
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	DRM_DEBUG_KMS("Target MCLK greater than largest MCLK in DLL speed table\n");
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0x0f;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
rv740_populate_sclk_value(struct radeon_device * rdev,u32 engine_clock,RV770_SMC_SCLK_VALUE * sclk)120*4882a593Smuzhiyun int rv740_populate_sclk_value(struct radeon_device *rdev, u32 engine_clock,
121*4882a593Smuzhiyun 			      RV770_SMC_SCLK_VALUE *sclk)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
124*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
125*4882a593Smuzhiyun 	u32 spll_func_cntl = pi->clk_regs.rv770.cg_spll_func_cntl;
126*4882a593Smuzhiyun 	u32 spll_func_cntl_2 = pi->clk_regs.rv770.cg_spll_func_cntl_2;
127*4882a593Smuzhiyun 	u32 spll_func_cntl_3 = pi->clk_regs.rv770.cg_spll_func_cntl_3;
128*4882a593Smuzhiyun 	u32 cg_spll_spread_spectrum = pi->clk_regs.rv770.cg_spll_spread_spectrum;
129*4882a593Smuzhiyun 	u32 cg_spll_spread_spectrum_2 = pi->clk_regs.rv770.cg_spll_spread_spectrum_2;
130*4882a593Smuzhiyun 	u64 tmp;
131*4882a593Smuzhiyun 	u32 reference_clock = rdev->clock.spll.reference_freq;
132*4882a593Smuzhiyun 	u32 reference_divider;
133*4882a593Smuzhiyun 	u32 fbdiv;
134*4882a593Smuzhiyun 	int ret;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
137*4882a593Smuzhiyun 					     engine_clock, false, &dividers);
138*4882a593Smuzhiyun 	if (ret)
139*4882a593Smuzhiyun 		return ret;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	reference_divider = 1 + dividers.ref_div;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
144*4882a593Smuzhiyun 	do_div(tmp, reference_clock);
145*4882a593Smuzhiyun 	fbdiv = (u32) tmp;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
148*4882a593Smuzhiyun 	spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
149*4882a593Smuzhiyun 	spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
152*4882a593Smuzhiyun 	spll_func_cntl_2 |= SCLK_MUX_SEL(2);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
155*4882a593Smuzhiyun 	spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
156*4882a593Smuzhiyun 	spll_func_cntl_3 |= SPLL_DITHEN;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (pi->sclk_ss) {
159*4882a593Smuzhiyun 		struct radeon_atom_ss ss;
160*4882a593Smuzhiyun 		u32 vco_freq = engine_clock * dividers.post_div;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
163*4882a593Smuzhiyun 						     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
164*4882a593Smuzhiyun 			u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
165*4882a593Smuzhiyun 			u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 			cg_spll_spread_spectrum &= ~CLK_S_MASK;
168*4882a593Smuzhiyun 			cg_spll_spread_spectrum |= CLK_S(clk_s);
169*4882a593Smuzhiyun 			cg_spll_spread_spectrum |= SSEN;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 			cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
172*4882a593Smuzhiyun 			cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	sclk->sclk_value = cpu_to_be32(engine_clock);
177*4882a593Smuzhiyun 	sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
178*4882a593Smuzhiyun 	sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
179*4882a593Smuzhiyun 	sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
180*4882a593Smuzhiyun 	sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
181*4882a593Smuzhiyun 	sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
rv740_populate_mclk_value(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock,RV7XX_SMC_MCLK_VALUE * mclk)186*4882a593Smuzhiyun int rv740_populate_mclk_value(struct radeon_device *rdev,
187*4882a593Smuzhiyun 			      u32 engine_clock, u32 memory_clock,
188*4882a593Smuzhiyun 			      RV7XX_SMC_MCLK_VALUE *mclk)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
191*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl = pi->clk_regs.rv770.mpll_ad_func_cntl;
192*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl_2 = pi->clk_regs.rv770.mpll_ad_func_cntl_2;
193*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl = pi->clk_regs.rv770.mpll_dq_func_cntl;
194*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl_2 = pi->clk_regs.rv770.mpll_dq_func_cntl_2;
195*4882a593Smuzhiyun 	u32 mclk_pwrmgt_cntl = pi->clk_regs.rv770.mclk_pwrmgt_cntl;
196*4882a593Smuzhiyun 	u32 dll_cntl = pi->clk_regs.rv770.dll_cntl;
197*4882a593Smuzhiyun 	u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
198*4882a593Smuzhiyun 	u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
199*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
200*4882a593Smuzhiyun 	u32 ibias;
201*4882a593Smuzhiyun 	u32 dll_speed;
202*4882a593Smuzhiyun 	int ret;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
205*4882a593Smuzhiyun 					     memory_clock, false, &dividers);
206*4882a593Smuzhiyun 	if (ret)
207*4882a593Smuzhiyun 		return ret;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ibias = rv770_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	mpll_ad_func_cntl &= ~(CLKR_MASK |
212*4882a593Smuzhiyun 			       YCLK_POST_DIV_MASK |
213*4882a593Smuzhiyun 			       CLKF_MASK |
214*4882a593Smuzhiyun 			       CLKFRAC_MASK |
215*4882a593Smuzhiyun 			       IBIAS_MASK);
216*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKR(dividers.ref_div);
217*4882a593Smuzhiyun 	mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
218*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
219*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
220*4882a593Smuzhiyun 	mpll_ad_func_cntl |= IBIAS(ibias);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (dividers.vco_mode)
223*4882a593Smuzhiyun 		mpll_ad_func_cntl_2 |= VCO_MODE;
224*4882a593Smuzhiyun 	else
225*4882a593Smuzhiyun 		mpll_ad_func_cntl_2 &= ~VCO_MODE;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if (pi->mem_gddr5) {
228*4882a593Smuzhiyun 		mpll_dq_func_cntl &= ~(CLKR_MASK |
229*4882a593Smuzhiyun 				       YCLK_POST_DIV_MASK |
230*4882a593Smuzhiyun 				       CLKF_MASK |
231*4882a593Smuzhiyun 				       CLKFRAC_MASK |
232*4882a593Smuzhiyun 				       IBIAS_MASK);
233*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKR(dividers.ref_div);
234*4882a593Smuzhiyun 		mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
235*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
236*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
237*4882a593Smuzhiyun 		mpll_dq_func_cntl |= IBIAS(ibias);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		if (dividers.vco_mode)
240*4882a593Smuzhiyun 			mpll_dq_func_cntl_2 |= VCO_MODE;
241*4882a593Smuzhiyun 		else
242*4882a593Smuzhiyun 			mpll_dq_func_cntl_2 &= ~VCO_MODE;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (pi->mclk_ss) {
246*4882a593Smuzhiyun 		struct radeon_atom_ss ss;
247*4882a593Smuzhiyun 		u32 vco_freq = memory_clock * dividers.post_div;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
250*4882a593Smuzhiyun 						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
251*4882a593Smuzhiyun 			u32 reference_clock = rdev->clock.mpll.reference_freq;
252*4882a593Smuzhiyun 			u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
253*4882a593Smuzhiyun 			u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
254*4882a593Smuzhiyun 			u32 clk_v = 0x40000 * ss.percentage *
255*4882a593Smuzhiyun 				(dividers.whole_fb_div + (dividers.frac_fb_div / 8)) / (clk_s * 10000);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 			mpll_ss1 &= ~CLKV_MASK;
258*4882a593Smuzhiyun 			mpll_ss1 |= CLKV(clk_v);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 			mpll_ss2 &= ~CLKS_MASK;
261*4882a593Smuzhiyun 			mpll_ss2 |= CLKS(clk_s);
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
266*4882a593Smuzhiyun 					memory_clock);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
269*4882a593Smuzhiyun 	mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
272*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
273*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
274*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
275*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
276*4882a593Smuzhiyun 	mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
277*4882a593Smuzhiyun 	mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
278*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
279*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
rv740_read_clock_registers(struct radeon_device * rdev)284*4882a593Smuzhiyun void rv740_read_clock_registers(struct radeon_device *rdev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	pi->clk_regs.rv770.cg_spll_func_cntl =
289*4882a593Smuzhiyun 		RREG32(CG_SPLL_FUNC_CNTL);
290*4882a593Smuzhiyun 	pi->clk_regs.rv770.cg_spll_func_cntl_2 =
291*4882a593Smuzhiyun 		RREG32(CG_SPLL_FUNC_CNTL_2);
292*4882a593Smuzhiyun 	pi->clk_regs.rv770.cg_spll_func_cntl_3 =
293*4882a593Smuzhiyun 		RREG32(CG_SPLL_FUNC_CNTL_3);
294*4882a593Smuzhiyun 	pi->clk_regs.rv770.cg_spll_spread_spectrum =
295*4882a593Smuzhiyun 		RREG32(CG_SPLL_SPREAD_SPECTRUM);
296*4882a593Smuzhiyun 	pi->clk_regs.rv770.cg_spll_spread_spectrum_2 =
297*4882a593Smuzhiyun 		RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_ad_func_cntl =
300*4882a593Smuzhiyun 		RREG32(MPLL_AD_FUNC_CNTL);
301*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_ad_func_cntl_2 =
302*4882a593Smuzhiyun 		RREG32(MPLL_AD_FUNC_CNTL_2);
303*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_dq_func_cntl =
304*4882a593Smuzhiyun 		RREG32(MPLL_DQ_FUNC_CNTL);
305*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_dq_func_cntl_2 =
306*4882a593Smuzhiyun 		RREG32(MPLL_DQ_FUNC_CNTL_2);
307*4882a593Smuzhiyun 	pi->clk_regs.rv770.mclk_pwrmgt_cntl =
308*4882a593Smuzhiyun 		RREG32(MCLK_PWRMGT_CNTL);
309*4882a593Smuzhiyun 	pi->clk_regs.rv770.dll_cntl = RREG32(DLL_CNTL);
310*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_ss1 = RREG32(MPLL_SS1);
311*4882a593Smuzhiyun 	pi->clk_regs.rv770.mpll_ss2 = RREG32(MPLL_SS2);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
rv740_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)314*4882a593Smuzhiyun int rv740_populate_smc_acpi_state(struct radeon_device *rdev,
315*4882a593Smuzhiyun 				  RV770_SMC_STATETABLE *table)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
318*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl = pi->clk_regs.rv770.mpll_ad_func_cntl;
319*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl_2 = pi->clk_regs.rv770.mpll_ad_func_cntl_2;
320*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl = pi->clk_regs.rv770.mpll_dq_func_cntl;
321*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl_2 = pi->clk_regs.rv770.mpll_dq_func_cntl_2;
322*4882a593Smuzhiyun 	u32 spll_func_cntl = pi->clk_regs.rv770.cg_spll_func_cntl;
323*4882a593Smuzhiyun 	u32 spll_func_cntl_2 = pi->clk_regs.rv770.cg_spll_func_cntl_2;
324*4882a593Smuzhiyun 	u32 spll_func_cntl_3 = pi->clk_regs.rv770.cg_spll_func_cntl_3;
325*4882a593Smuzhiyun 	u32 mclk_pwrmgt_cntl = pi->clk_regs.rv770.mclk_pwrmgt_cntl;
326*4882a593Smuzhiyun 	u32 dll_cntl = pi->clk_regs.rv770.dll_cntl;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	table->ACPIState = table->initialState;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	if (pi->acpi_vddc) {
333*4882a593Smuzhiyun 		rv770_populate_vddc_value(rdev, pi->acpi_vddc,
334*4882a593Smuzhiyun 					  &table->ACPIState.levels[0].vddc);
335*4882a593Smuzhiyun 		table->ACPIState.levels[0].gen2PCIE =
336*4882a593Smuzhiyun 			pi->pcie_gen2 ?
337*4882a593Smuzhiyun 			pi->acpi_pcie_gen2 : 0;
338*4882a593Smuzhiyun 		table->ACPIState.levels[0].gen2XSP =
339*4882a593Smuzhiyun 			pi->acpi_pcie_gen2;
340*4882a593Smuzhiyun 	} else {
341*4882a593Smuzhiyun 		rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
342*4882a593Smuzhiyun 					  &table->ACPIState.levels[0].vddc);
343*4882a593Smuzhiyun 		table->ACPIState.levels[0].gen2PCIE = 0;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	mpll_dq_func_cntl_2 |= BYPASS | BIAS_GEN_PDNB | RESET_EN;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
351*4882a593Smuzhiyun 			     MRDCKA1_RESET |
352*4882a593Smuzhiyun 			     MRDCKB0_RESET |
353*4882a593Smuzhiyun 			     MRDCKB1_RESET |
354*4882a593Smuzhiyun 			     MRDCKC0_RESET |
355*4882a593Smuzhiyun 			     MRDCKC1_RESET |
356*4882a593Smuzhiyun 			     MRDCKD0_RESET |
357*4882a593Smuzhiyun 			     MRDCKD1_RESET);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	dll_cntl |= (MRDCKA0_BYPASS |
360*4882a593Smuzhiyun 		     MRDCKA1_BYPASS |
361*4882a593Smuzhiyun 		     MRDCKB0_BYPASS |
362*4882a593Smuzhiyun 		     MRDCKB1_BYPASS |
363*4882a593Smuzhiyun 		     MRDCKC0_BYPASS |
364*4882a593Smuzhiyun 		     MRDCKC1_BYPASS |
365*4882a593Smuzhiyun 		     MRDCKD0_BYPASS |
366*4882a593Smuzhiyun 		     MRDCKD1_BYPASS);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
371*4882a593Smuzhiyun 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
374*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
375*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
376*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
377*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
378*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
383*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
384*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.sclk_value = 0;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	table->ACPIState.levels[1] = table->ACPIState.levels[0];
389*4882a593Smuzhiyun 	table->ACPIState.levels[2] = table->ACPIState.levels[0];
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	return 0;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
rv740_enable_mclk_spread_spectrum(struct radeon_device * rdev,bool enable)396*4882a593Smuzhiyun void rv740_enable_mclk_spread_spectrum(struct radeon_device *rdev,
397*4882a593Smuzhiyun 				       bool enable)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	if (enable)
400*4882a593Smuzhiyun 		WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
401*4882a593Smuzhiyun 	else
402*4882a593Smuzhiyun 		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
rv740_get_mclk_frequency_ratio(u32 memory_clock)405*4882a593Smuzhiyun u8 rv740_get_mclk_frequency_ratio(u32 memory_clock)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u8 mc_para_index;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	if ((memory_clock < 10000) || (memory_clock > 47500))
410*4882a593Smuzhiyun 		mc_para_index = 0x00;
411*4882a593Smuzhiyun 	else
412*4882a593Smuzhiyun 		mc_para_index = (u8)((memory_clock - 10000) / 2500);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return mc_para_index;
415*4882a593Smuzhiyun }
416