xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/rv6xx_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "radeon_asic.h"
27*4882a593Smuzhiyun #include "rv6xxd.h"
28*4882a593Smuzhiyun #include "r600_dpm.h"
29*4882a593Smuzhiyun #include "rv6xx_dpm.h"
30*4882a593Smuzhiyun #include "atom.h"
31*4882a593Smuzhiyun #include <linux/seq_file.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
34*4882a593Smuzhiyun 					u32 unscaled_count, u32 unit);
35*4882a593Smuzhiyun 
rv6xx_get_ps(struct radeon_ps * rps)36*4882a593Smuzhiyun static struct rv6xx_ps *rv6xx_get_ps(struct radeon_ps *rps)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rps->ps_priv;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return ps;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
rv6xx_get_pi(struct radeon_device * rdev)43*4882a593Smuzhiyun static struct rv6xx_power_info *rv6xx_get_pi(struct radeon_device *rdev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rdev->pm.dpm.priv;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return pi;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
rv6xx_force_pcie_gen1(struct radeon_device * rdev)50*4882a593Smuzhiyun static void rv6xx_force_pcie_gen1(struct radeon_device *rdev)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u32 tmp;
53*4882a593Smuzhiyun 	int i;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
56*4882a593Smuzhiyun 	tmp &= LC_GEN2_EN;
57*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
60*4882a593Smuzhiyun 	tmp |= LC_INITIATE_LINK_SPEED_CHANGE;
61*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
64*4882a593Smuzhiyun 		if (!(RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE))
65*4882a593Smuzhiyun 			break;
66*4882a593Smuzhiyun 		udelay(1);
67*4882a593Smuzhiyun 	}
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
70*4882a593Smuzhiyun 	tmp &= ~LC_INITIATE_LINK_SPEED_CHANGE;
71*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
rv6xx_enable_pcie_gen2_support(struct radeon_device * rdev)74*4882a593Smuzhiyun static void rv6xx_enable_pcie_gen2_support(struct radeon_device *rdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u32 tmp;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
81*4882a593Smuzhiyun 	    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
82*4882a593Smuzhiyun 		tmp |= LC_GEN2_EN;
83*4882a593Smuzhiyun 		WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)87*4882a593Smuzhiyun static void rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
88*4882a593Smuzhiyun 					       bool enable)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u32 tmp;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
93*4882a593Smuzhiyun 	if (enable)
94*4882a593Smuzhiyun 		tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
95*4882a593Smuzhiyun 	else
96*4882a593Smuzhiyun 		tmp |= LC_HW_VOLTAGE_IF_CONTROL(0);
97*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
rv6xx_enable_l0s(struct radeon_device * rdev)100*4882a593Smuzhiyun static void rv6xx_enable_l0s(struct radeon_device *rdev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	u32 tmp;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
105*4882a593Smuzhiyun 	tmp |= LC_L0S_INACTIVITY(3);
106*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
rv6xx_enable_l1(struct radeon_device * rdev)109*4882a593Smuzhiyun static void rv6xx_enable_l1(struct radeon_device *rdev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	u32 tmp;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
114*4882a593Smuzhiyun 	tmp &= ~LC_L1_INACTIVITY_MASK;
115*4882a593Smuzhiyun 	tmp |= LC_L1_INACTIVITY(4);
116*4882a593Smuzhiyun 	tmp &= ~LC_PMI_TO_L1_DIS;
117*4882a593Smuzhiyun 	tmp &= ~LC_ASPM_TO_L1_DIS;
118*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
rv6xx_enable_pll_sleep_in_l1(struct radeon_device * rdev)121*4882a593Smuzhiyun static void rv6xx_enable_pll_sleep_in_l1(struct radeon_device *rdev)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	u32 tmp;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
126*4882a593Smuzhiyun 	tmp |= LC_L1_INACTIVITY(8);
127*4882a593Smuzhiyun 	WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* NOTE, this is a PCIE indirect reg, not PCIE PORT */
130*4882a593Smuzhiyun 	tmp = RREG32_PCIE(PCIE_P_CNTL);
131*4882a593Smuzhiyun 	tmp |= P_PLL_PWRDN_IN_L1L23;
132*4882a593Smuzhiyun 	tmp &= ~P_PLL_BUF_PDNB;
133*4882a593Smuzhiyun 	tmp &= ~P_PLL_PDNB;
134*4882a593Smuzhiyun 	tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
135*4882a593Smuzhiyun 	WREG32_PCIE(PCIE_P_CNTL, tmp);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
rv6xx_convert_clock_to_stepping(struct radeon_device * rdev,u32 clock,struct rv6xx_sclk_stepping * step)138*4882a593Smuzhiyun static int rv6xx_convert_clock_to_stepping(struct radeon_device *rdev,
139*4882a593Smuzhiyun 					   u32 clock, struct rv6xx_sclk_stepping *step)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	int ret;
142*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
145*4882a593Smuzhiyun 					     clock, false, &dividers);
146*4882a593Smuzhiyun 	if (ret)
147*4882a593Smuzhiyun 		return ret;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	if (dividers.enable_post_div)
150*4882a593Smuzhiyun 		step->post_divider = 2 + (dividers.post_div & 0xF) + (dividers.post_div >> 4);
151*4882a593Smuzhiyun 	else
152*4882a593Smuzhiyun 		step->post_divider = 1;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	step->vco_frequency = clock * step->post_divider;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
rv6xx_output_stepping(struct radeon_device * rdev,u32 step_index,struct rv6xx_sclk_stepping * step)159*4882a593Smuzhiyun static void rv6xx_output_stepping(struct radeon_device *rdev,
160*4882a593Smuzhiyun 				  u32 step_index, struct rv6xx_sclk_stepping *step)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
163*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.spll.reference_freq;
164*4882a593Smuzhiyun 	u32 fb_divider;
165*4882a593Smuzhiyun 	u32 spll_step_count = rv6xx_scale_count_given_unit(rdev,
166*4882a593Smuzhiyun 							   R600_SPLLSTEPTIME_DFLT *
167*4882a593Smuzhiyun 							   pi->spll_ref_div,
168*4882a593Smuzhiyun 							   R600_SPLLSTEPUNIT_DFLT);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	r600_engine_clock_entry_enable(rdev, step_index, true);
171*4882a593Smuzhiyun 	r600_engine_clock_entry_enable_pulse_skipping(rdev, step_index, false);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (step->post_divider == 1)
174*4882a593Smuzhiyun 		r600_engine_clock_entry_enable_post_divider(rdev, step_index, false);
175*4882a593Smuzhiyun 	else {
176*4882a593Smuzhiyun 		u32 lo_len = (step->post_divider - 2) / 2;
177*4882a593Smuzhiyun 		u32 hi_len = step->post_divider - 2 - lo_len;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 		r600_engine_clock_entry_enable_post_divider(rdev, step_index, true);
180*4882a593Smuzhiyun 		r600_engine_clock_entry_set_post_divider(rdev, step_index, (hi_len << 4) | lo_len);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >>
184*4882a593Smuzhiyun 		pi->fb_div_scale;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	r600_engine_clock_entry_set_reference_divider(rdev, step_index,
187*4882a593Smuzhiyun 						      pi->spll_ref_div - 1);
188*4882a593Smuzhiyun 	r600_engine_clock_entry_set_feedback_divider(rdev, step_index, fb_divider);
189*4882a593Smuzhiyun 	r600_engine_clock_entry_set_step_time(rdev, step_index, spll_step_count);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
rv6xx_next_vco_step(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,bool increasing_vco,u32 step_size)193*4882a593Smuzhiyun static struct rv6xx_sclk_stepping rv6xx_next_vco_step(struct radeon_device *rdev,
194*4882a593Smuzhiyun 						      struct rv6xx_sclk_stepping *cur,
195*4882a593Smuzhiyun 						      bool increasing_vco, u32 step_size)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct rv6xx_sclk_stepping next;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	next.post_divider = cur->post_divider;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (increasing_vco)
202*4882a593Smuzhiyun 		next.vco_frequency = (cur->vco_frequency * (100 + step_size)) / 100;
203*4882a593Smuzhiyun 	else
204*4882a593Smuzhiyun 		next.vco_frequency = (cur->vco_frequency * 100 + 99 + step_size) / (100 + step_size);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return next;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
rv6xx_can_step_post_div(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target)209*4882a593Smuzhiyun static bool rv6xx_can_step_post_div(struct radeon_device *rdev,
210*4882a593Smuzhiyun 				    struct rv6xx_sclk_stepping *cur,
211*4882a593Smuzhiyun 				    struct rv6xx_sclk_stepping *target)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	return (cur->post_divider > target->post_divider) &&
214*4882a593Smuzhiyun 		((cur->vco_frequency * target->post_divider) <=
215*4882a593Smuzhiyun 		 (target->vco_frequency * (cur->post_divider - 1)));
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun 
rv6xx_next_post_div_step(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target)218*4882a593Smuzhiyun static struct rv6xx_sclk_stepping rv6xx_next_post_div_step(struct radeon_device *rdev,
219*4882a593Smuzhiyun 							   struct rv6xx_sclk_stepping *cur,
220*4882a593Smuzhiyun 							   struct rv6xx_sclk_stepping *target)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	struct rv6xx_sclk_stepping next = *cur;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	while (rv6xx_can_step_post_div(rdev, &next, target))
225*4882a593Smuzhiyun 		next.post_divider--;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return next;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
rv6xx_reached_stepping_target(struct radeon_device * rdev,struct rv6xx_sclk_stepping * cur,struct rv6xx_sclk_stepping * target,bool increasing_vco)230*4882a593Smuzhiyun static bool rv6xx_reached_stepping_target(struct radeon_device *rdev,
231*4882a593Smuzhiyun 					  struct rv6xx_sclk_stepping *cur,
232*4882a593Smuzhiyun 					  struct rv6xx_sclk_stepping *target,
233*4882a593Smuzhiyun 					  bool increasing_vco)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	return (increasing_vco && (cur->vco_frequency >= target->vco_frequency)) ||
236*4882a593Smuzhiyun 		(!increasing_vco && (cur->vco_frequency <= target->vco_frequency));
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
rv6xx_generate_steps(struct radeon_device * rdev,u32 low,u32 high,u32 start_index,u8 * end_index)239*4882a593Smuzhiyun static void rv6xx_generate_steps(struct radeon_device *rdev,
240*4882a593Smuzhiyun 				 u32 low, u32 high,
241*4882a593Smuzhiyun 				 u32 start_index, u8 *end_index)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct rv6xx_sclk_stepping cur;
244*4882a593Smuzhiyun 	struct rv6xx_sclk_stepping target;
245*4882a593Smuzhiyun 	bool increasing_vco;
246*4882a593Smuzhiyun 	u32 step_index = start_index;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	rv6xx_convert_clock_to_stepping(rdev, low, &cur);
249*4882a593Smuzhiyun 	rv6xx_convert_clock_to_stepping(rdev, high, &target);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	rv6xx_output_stepping(rdev, step_index++, &cur);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	increasing_vco = (target.vco_frequency >= cur.vco_frequency);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (target.post_divider > cur.post_divider)
256*4882a593Smuzhiyun 		cur.post_divider = target.post_divider;
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	while (1) {
259*4882a593Smuzhiyun 		struct rv6xx_sclk_stepping next;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		if (rv6xx_can_step_post_div(rdev, &cur, &target))
262*4882a593Smuzhiyun 			next = rv6xx_next_post_div_step(rdev, &cur, &target);
263*4882a593Smuzhiyun 		else
264*4882a593Smuzhiyun 			next = rv6xx_next_vco_step(rdev, &cur, increasing_vco, R600_VCOSTEPPCT_DFLT);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 		if (rv6xx_reached_stepping_target(rdev, &next, &target, increasing_vco)) {
267*4882a593Smuzhiyun 			struct rv6xx_sclk_stepping tiny =
268*4882a593Smuzhiyun 				rv6xx_next_vco_step(rdev, &target, !increasing_vco, R600_ENDINGVCOSTEPPCT_DFLT);
269*4882a593Smuzhiyun 			tiny.post_divider = next.post_divider;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 			if (!rv6xx_reached_stepping_target(rdev, &tiny, &cur, !increasing_vco))
272*4882a593Smuzhiyun 				rv6xx_output_stepping(rdev, step_index++, &tiny);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 			if ((next.post_divider != target.post_divider) &&
275*4882a593Smuzhiyun 			    (next.vco_frequency != target.vco_frequency)) {
276*4882a593Smuzhiyun 				struct rv6xx_sclk_stepping final_vco;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 				final_vco.vco_frequency = target.vco_frequency;
279*4882a593Smuzhiyun 				final_vco.post_divider = next.post_divider;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 				rv6xx_output_stepping(rdev, step_index++, &final_vco);
282*4882a593Smuzhiyun 			}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 			rv6xx_output_stepping(rdev, step_index++, &target);
285*4882a593Smuzhiyun 			break;
286*4882a593Smuzhiyun 		} else
287*4882a593Smuzhiyun 			rv6xx_output_stepping(rdev, step_index++, &next);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		cur = next;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	*end_index = (u8)step_index - 1;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
rv6xx_generate_single_step(struct radeon_device * rdev,u32 clock,u32 index)296*4882a593Smuzhiyun static void rv6xx_generate_single_step(struct radeon_device *rdev,
297*4882a593Smuzhiyun 				       u32 clock, u32 index)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct rv6xx_sclk_stepping step;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	rv6xx_convert_clock_to_stepping(rdev, clock, &step);
302*4882a593Smuzhiyun 	rv6xx_output_stepping(rdev, index, &step);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
rv6xx_invalidate_intermediate_steps_range(struct radeon_device * rdev,u32 start_index,u32 end_index)305*4882a593Smuzhiyun static void rv6xx_invalidate_intermediate_steps_range(struct radeon_device *rdev,
306*4882a593Smuzhiyun 						      u32 start_index, u32 end_index)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u32 step_index;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	for (step_index = start_index + 1; step_index < end_index; step_index++)
311*4882a593Smuzhiyun 		r600_engine_clock_entry_enable(rdev, step_index, false);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device * rdev,u32 index,u32 clk_s)314*4882a593Smuzhiyun static void rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device *rdev,
315*4882a593Smuzhiyun 						   u32 index, u32 clk_s)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
318*4882a593Smuzhiyun 		 CLKS(clk_s), ~CLKS_MASK);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device * rdev,u32 index,u32 clk_v)321*4882a593Smuzhiyun static void rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device *rdev,
322*4882a593Smuzhiyun 						   u32 index, u32 clk_v)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
325*4882a593Smuzhiyun 		 CLKV(clk_v), ~CLKV_MASK);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
rv6xx_enable_engine_spread_spectrum(struct radeon_device * rdev,u32 index,bool enable)328*4882a593Smuzhiyun static void rv6xx_enable_engine_spread_spectrum(struct radeon_device *rdev,
329*4882a593Smuzhiyun 						u32 index, bool enable)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	if (enable)
332*4882a593Smuzhiyun 		WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
333*4882a593Smuzhiyun 			 SSEN, ~SSEN);
334*4882a593Smuzhiyun 	else
335*4882a593Smuzhiyun 		WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
336*4882a593Smuzhiyun 			 0, ~SSEN);
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device * rdev,u32 clk_s)339*4882a593Smuzhiyun static void rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device *rdev,
340*4882a593Smuzhiyun 						   u32 clk_s)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKS(clk_s), ~CLKS_MASK);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device * rdev,u32 clk_v)345*4882a593Smuzhiyun static void rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device *rdev,
346*4882a593Smuzhiyun 						   u32 clk_v)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKV(clk_v), ~CLKV_MASK);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
rv6xx_enable_memory_spread_spectrum(struct radeon_device * rdev,bool enable)351*4882a593Smuzhiyun static void rv6xx_enable_memory_spread_spectrum(struct radeon_device *rdev,
352*4882a593Smuzhiyun 						bool enable)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	if (enable)
355*4882a593Smuzhiyun 		WREG32_P(CG_MPLL_SPREAD_SPECTRUM, SSEN, ~SSEN);
356*4882a593Smuzhiyun 	else
357*4882a593Smuzhiyun 		WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
rv6xx_enable_dynamic_spread_spectrum(struct radeon_device * rdev,bool enable)360*4882a593Smuzhiyun static void rv6xx_enable_dynamic_spread_spectrum(struct radeon_device *rdev,
361*4882a593Smuzhiyun 						 bool enable)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	if (enable)
364*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
365*4882a593Smuzhiyun 	else
366*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device * rdev,u32 index,bool enable)369*4882a593Smuzhiyun static void rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device *rdev,
370*4882a593Smuzhiyun 							 u32 index, bool enable)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	if (enable)
373*4882a593Smuzhiyun 		WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
374*4882a593Smuzhiyun 			 LEVEL0_MPLL_DIV_EN, ~LEVEL0_MPLL_DIV_EN);
375*4882a593Smuzhiyun 	else
376*4882a593Smuzhiyun 		WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 0, ~LEVEL0_MPLL_DIV_EN);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
rv6xx_memory_clock_entry_set_post_divider(struct radeon_device * rdev,u32 index,u32 divider)379*4882a593Smuzhiyun static void rv6xx_memory_clock_entry_set_post_divider(struct radeon_device *rdev,
380*4882a593Smuzhiyun 						      u32 index, u32 divider)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
383*4882a593Smuzhiyun 		 LEVEL0_MPLL_POST_DIV(divider), ~LEVEL0_MPLL_POST_DIV_MASK);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device * rdev,u32 index,u32 divider)386*4882a593Smuzhiyun static void rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device *rdev,
387*4882a593Smuzhiyun 							  u32 index, u32 divider)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), LEVEL0_MPLL_FB_DIV(divider),
390*4882a593Smuzhiyun 		 ~LEVEL0_MPLL_FB_DIV_MASK);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device * rdev,u32 index,u32 divider)393*4882a593Smuzhiyun static void rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device *rdev,
394*4882a593Smuzhiyun 							   u32 index, u32 divider)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
397*4882a593Smuzhiyun 		 LEVEL0_MPLL_REF_DIV(divider), ~LEVEL0_MPLL_REF_DIV_MASK);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
rv6xx_vid_response_set_brt(struct radeon_device * rdev,u32 rt)400*4882a593Smuzhiyun static void rv6xx_vid_response_set_brt(struct radeon_device *rdev, u32 rt)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	WREG32_P(VID_RT, BRT(rt), ~BRT_MASK);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device * rdev)405*4882a593Smuzhiyun static void rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device *rdev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
rv6xx_clocks_per_unit(u32 unit)410*4882a593Smuzhiyun static u32 rv6xx_clocks_per_unit(u32 unit)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	u32 tmp = 1 << (2 * unit);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return tmp;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
rv6xx_scale_count_given_unit(struct radeon_device * rdev,u32 unscaled_count,u32 unit)417*4882a593Smuzhiyun static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
418*4882a593Smuzhiyun 					u32 unscaled_count, u32 unit)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	u32 count_per_unit = rv6xx_clocks_per_unit(unit);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return (unscaled_count + count_per_unit - 1) / count_per_unit;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
rv6xx_compute_count_for_delay(struct radeon_device * rdev,u32 delay_us,u32 unit)425*4882a593Smuzhiyun static u32 rv6xx_compute_count_for_delay(struct radeon_device *rdev,
426*4882a593Smuzhiyun 					 u32 delay_us, u32 unit)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.spll.reference_freq;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)433*4882a593Smuzhiyun static void rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device *rdev,
434*4882a593Smuzhiyun 							     struct rv6xx_ps *state)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	pi->hw.sclks[R600_POWER_LEVEL_LOW] =
439*4882a593Smuzhiyun 		state->low.sclk;
440*4882a593Smuzhiyun 	pi->hw.sclks[R600_POWER_LEVEL_MEDIUM] =
441*4882a593Smuzhiyun 		state->medium.sclk;
442*4882a593Smuzhiyun 	pi->hw.sclks[R600_POWER_LEVEL_HIGH] =
443*4882a593Smuzhiyun 		state->high.sclk;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	pi->hw.low_sclk_index = R600_POWER_LEVEL_LOW;
446*4882a593Smuzhiyun 	pi->hw.medium_sclk_index = R600_POWER_LEVEL_MEDIUM;
447*4882a593Smuzhiyun 	pi->hw.high_sclk_index = R600_POWER_LEVEL_HIGH;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)450*4882a593Smuzhiyun static void rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device *rdev,
451*4882a593Smuzhiyun 							     struct rv6xx_ps *state)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	pi->hw.mclks[R600_POWER_LEVEL_CTXSW] =
456*4882a593Smuzhiyun 		state->high.mclk;
457*4882a593Smuzhiyun 	pi->hw.mclks[R600_POWER_LEVEL_HIGH] =
458*4882a593Smuzhiyun 		state->high.mclk;
459*4882a593Smuzhiyun 	pi->hw.mclks[R600_POWER_LEVEL_MEDIUM] =
460*4882a593Smuzhiyun 		state->medium.mclk;
461*4882a593Smuzhiyun 	pi->hw.mclks[R600_POWER_LEVEL_LOW] =
462*4882a593Smuzhiyun 		state->low.mclk;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	pi->hw.high_mclk_index = R600_POWER_LEVEL_HIGH;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (state->high.mclk == state->medium.mclk)
467*4882a593Smuzhiyun 		pi->hw.medium_mclk_index =
468*4882a593Smuzhiyun 			pi->hw.high_mclk_index;
469*4882a593Smuzhiyun 	else
470*4882a593Smuzhiyun 		pi->hw.medium_mclk_index = R600_POWER_LEVEL_MEDIUM;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	if (state->medium.mclk == state->low.mclk)
474*4882a593Smuzhiyun 		pi->hw.low_mclk_index =
475*4882a593Smuzhiyun 			pi->hw.medium_mclk_index;
476*4882a593Smuzhiyun 	else
477*4882a593Smuzhiyun 		pi->hw.low_mclk_index = R600_POWER_LEVEL_LOW;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
rv6xx_calculate_voltage_stepping_parameters(struct radeon_device * rdev,struct rv6xx_ps * state)480*4882a593Smuzhiyun static void rv6xx_calculate_voltage_stepping_parameters(struct radeon_device *rdev,
481*4882a593Smuzhiyun 							struct rv6xx_ps *state)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	pi->hw.vddc[R600_POWER_LEVEL_CTXSW] = state->high.vddc;
486*4882a593Smuzhiyun 	pi->hw.vddc[R600_POWER_LEVEL_HIGH] = state->high.vddc;
487*4882a593Smuzhiyun 	pi->hw.vddc[R600_POWER_LEVEL_MEDIUM] = state->medium.vddc;
488*4882a593Smuzhiyun 	pi->hw.vddc[R600_POWER_LEVEL_LOW] = state->low.vddc;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	pi->hw.backbias[R600_POWER_LEVEL_CTXSW] =
491*4882a593Smuzhiyun 		(state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
492*4882a593Smuzhiyun 	pi->hw.backbias[R600_POWER_LEVEL_HIGH] =
493*4882a593Smuzhiyun 		(state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
494*4882a593Smuzhiyun 	pi->hw.backbias[R600_POWER_LEVEL_MEDIUM] =
495*4882a593Smuzhiyun 		(state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
496*4882a593Smuzhiyun 	pi->hw.backbias[R600_POWER_LEVEL_LOW] =
497*4882a593Smuzhiyun 		(state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH] =
500*4882a593Smuzhiyun 		(state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
501*4882a593Smuzhiyun 	pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM] =
502*4882a593Smuzhiyun 		(state->medium.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
503*4882a593Smuzhiyun 	pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW] =
504*4882a593Smuzhiyun 		(state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	pi->hw.high_vddc_index = R600_POWER_LEVEL_HIGH;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if ((state->high.vddc == state->medium.vddc) &&
509*4882a593Smuzhiyun 	    ((state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
510*4882a593Smuzhiyun 	     (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
511*4882a593Smuzhiyun 		pi->hw.medium_vddc_index =
512*4882a593Smuzhiyun 			pi->hw.high_vddc_index;
513*4882a593Smuzhiyun 	else
514*4882a593Smuzhiyun 		pi->hw.medium_vddc_index = R600_POWER_LEVEL_MEDIUM;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	if ((state->medium.vddc == state->low.vddc) &&
517*4882a593Smuzhiyun 	    ((state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
518*4882a593Smuzhiyun 	     (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
519*4882a593Smuzhiyun 		pi->hw.low_vddc_index =
520*4882a593Smuzhiyun 			pi->hw.medium_vddc_index;
521*4882a593Smuzhiyun 	else
522*4882a593Smuzhiyun 		pi->hw.medium_vddc_index = R600_POWER_LEVEL_LOW;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
rv6xx_calculate_vco_frequency(u32 ref_clock,struct atom_clock_dividers * dividers,u32 fb_divider_scale)525*4882a593Smuzhiyun static inline u32 rv6xx_calculate_vco_frequency(u32 ref_clock,
526*4882a593Smuzhiyun 						struct atom_clock_dividers *dividers,
527*4882a593Smuzhiyun 						u32 fb_divider_scale)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	return ref_clock * ((dividers->fb_div & ~1) << fb_divider_scale) /
530*4882a593Smuzhiyun 		(dividers->ref_div + 1);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq,u32 ref_freq,u32 ss_rate,u32 ss_percent,u32 fb_divider_scale)533*4882a593Smuzhiyun static inline u32 rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq, u32 ref_freq,
534*4882a593Smuzhiyun 							u32 ss_rate, u32 ss_percent,
535*4882a593Smuzhiyun 							u32 fb_divider_scale)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	u32 fb_divider = vco_freq / ref_freq;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return (ss_percent * ss_rate * 4 * (fb_divider * fb_divider) /
540*4882a593Smuzhiyun 		(5375 * ((vco_freq * 10) / (4096 >> fb_divider_scale))));
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate,u32 ref_freq)543*4882a593Smuzhiyun static inline u32 rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate, u32 ref_freq)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	return (((ref_freq * 10) / (ss_rate * 2)) - 1) / 4;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
rv6xx_program_engine_spread_spectrum(struct radeon_device * rdev,u32 clock,enum r600_power_level level)548*4882a593Smuzhiyun static void rv6xx_program_engine_spread_spectrum(struct radeon_device *rdev,
549*4882a593Smuzhiyun 						 u32 clock, enum r600_power_level level)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.spll.reference_freq;
552*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
553*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
554*4882a593Smuzhiyun 	struct radeon_atom_ss ss;
555*4882a593Smuzhiyun 	u32 vco_freq, clk_v, clk_s;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	rv6xx_enable_engine_spread_spectrum(rdev, level, false);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (clock && pi->sclk_ss) {
560*4882a593Smuzhiyun 		if (radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, clock, false, &dividers) == 0) {
561*4882a593Smuzhiyun 			vco_freq = rv6xx_calculate_vco_frequency(ref_clk, &dividers,
562*4882a593Smuzhiyun 								 pi->fb_div_scale);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 			if (radeon_atombios_get_asic_ss_info(rdev, &ss,
565*4882a593Smuzhiyun 							     ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
566*4882a593Smuzhiyun 				clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
567*4882a593Smuzhiyun 									      (ref_clk / (dividers.ref_div + 1)),
568*4882a593Smuzhiyun 									      ss.rate,
569*4882a593Smuzhiyun 									      ss.percentage,
570*4882a593Smuzhiyun 									      pi->fb_div_scale);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 				clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
573*4882a593Smuzhiyun 									      (ref_clk / (dividers.ref_div + 1)));
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 				rv6xx_set_engine_spread_spectrum_clk_v(rdev, level, clk_v);
576*4882a593Smuzhiyun 				rv6xx_set_engine_spread_spectrum_clk_s(rdev, level, clk_s);
577*4882a593Smuzhiyun 				rv6xx_enable_engine_spread_spectrum(rdev, level, true);
578*4882a593Smuzhiyun 			}
579*4882a593Smuzhiyun 		}
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device * rdev)583*4882a593Smuzhiyun static void rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device *rdev)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	rv6xx_program_engine_spread_spectrum(rdev,
588*4882a593Smuzhiyun 					     pi->hw.sclks[R600_POWER_LEVEL_HIGH],
589*4882a593Smuzhiyun 					     R600_POWER_LEVEL_HIGH);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	rv6xx_program_engine_spread_spectrum(rdev,
592*4882a593Smuzhiyun 					     pi->hw.sclks[R600_POWER_LEVEL_MEDIUM],
593*4882a593Smuzhiyun 					     R600_POWER_LEVEL_MEDIUM);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
rv6xx_program_mclk_stepping_entry(struct radeon_device * rdev,u32 entry,u32 clock)597*4882a593Smuzhiyun static int rv6xx_program_mclk_stepping_entry(struct radeon_device *rdev,
598*4882a593Smuzhiyun 					     u32 entry, u32 clock)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, clock, false, &dividers))
603*4882a593Smuzhiyun 	    return -EINVAL;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	rv6xx_memory_clock_entry_set_reference_divider(rdev, entry, dividers.ref_div);
607*4882a593Smuzhiyun 	rv6xx_memory_clock_entry_set_feedback_divider(rdev, entry, dividers.fb_div);
608*4882a593Smuzhiyun 	rv6xx_memory_clock_entry_set_post_divider(rdev, entry, dividers.post_div);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (dividers.enable_post_div)
611*4882a593Smuzhiyun 		rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, true);
612*4882a593Smuzhiyun 	else
613*4882a593Smuzhiyun 		rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, false);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)618*4882a593Smuzhiyun static void rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
621*4882a593Smuzhiyun 	int i;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	for (i = 1; i < R600_PM_NUMBER_OF_MCLKS; i++) {
624*4882a593Smuzhiyun 		if (pi->hw.mclks[i])
625*4882a593Smuzhiyun 			rv6xx_program_mclk_stepping_entry(rdev, i,
626*4882a593Smuzhiyun 							  pi->hw.mclks[i]);
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
rv6xx_find_memory_clock_with_highest_vco(struct radeon_device * rdev,u32 requested_memory_clock,u32 ref_clk,struct atom_clock_dividers * dividers,u32 * vco_freq)630*4882a593Smuzhiyun static void rv6xx_find_memory_clock_with_highest_vco(struct radeon_device *rdev,
631*4882a593Smuzhiyun 						     u32 requested_memory_clock,
632*4882a593Smuzhiyun 						     u32 ref_clk,
633*4882a593Smuzhiyun 						     struct atom_clock_dividers *dividers,
634*4882a593Smuzhiyun 						     u32 *vco_freq)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
637*4882a593Smuzhiyun 	struct atom_clock_dividers req_dividers;
638*4882a593Smuzhiyun 	u32 vco_freq_temp;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
641*4882a593Smuzhiyun 					   requested_memory_clock, false, &req_dividers) == 0) {
642*4882a593Smuzhiyun 		vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers,
643*4882a593Smuzhiyun 							      pi->fb_div_scale);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		if (vco_freq_temp > *vco_freq) {
646*4882a593Smuzhiyun 			*dividers = req_dividers;
647*4882a593Smuzhiyun 			*vco_freq = vco_freq_temp;
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device * rdev)652*4882a593Smuzhiyun static void rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device *rdev)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
655*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.mpll.reference_freq;
656*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
657*4882a593Smuzhiyun 	struct radeon_atom_ss ss;
658*4882a593Smuzhiyun 	u32 vco_freq = 0, clk_v, clk_s;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	rv6xx_enable_memory_spread_spectrum(rdev, false);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (pi->mclk_ss) {
663*4882a593Smuzhiyun 		rv6xx_find_memory_clock_with_highest_vco(rdev,
664*4882a593Smuzhiyun 							 pi->hw.mclks[pi->hw.high_mclk_index],
665*4882a593Smuzhiyun 							 ref_clk,
666*4882a593Smuzhiyun 							 &dividers,
667*4882a593Smuzhiyun 							 &vco_freq);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 		rv6xx_find_memory_clock_with_highest_vco(rdev,
670*4882a593Smuzhiyun 							 pi->hw.mclks[pi->hw.medium_mclk_index],
671*4882a593Smuzhiyun 							 ref_clk,
672*4882a593Smuzhiyun 							 &dividers,
673*4882a593Smuzhiyun 							 &vco_freq);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		rv6xx_find_memory_clock_with_highest_vco(rdev,
676*4882a593Smuzhiyun 							 pi->hw.mclks[pi->hw.low_mclk_index],
677*4882a593Smuzhiyun 							 ref_clk,
678*4882a593Smuzhiyun 							 &dividers,
679*4882a593Smuzhiyun 							 &vco_freq);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		if (vco_freq) {
682*4882a593Smuzhiyun 			if (radeon_atombios_get_asic_ss_info(rdev, &ss,
683*4882a593Smuzhiyun 							     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
684*4882a593Smuzhiyun 				clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
685*4882a593Smuzhiyun 									     (ref_clk / (dividers.ref_div + 1)),
686*4882a593Smuzhiyun 									     ss.rate,
687*4882a593Smuzhiyun 									     ss.percentage,
688*4882a593Smuzhiyun 									     pi->fb_div_scale);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 				clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
691*4882a593Smuzhiyun 									     (ref_clk / (dividers.ref_div + 1)));
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 				rv6xx_set_memory_spread_spectrum_clk_v(rdev, clk_v);
694*4882a593Smuzhiyun 				rv6xx_set_memory_spread_spectrum_clk_s(rdev, clk_s);
695*4882a593Smuzhiyun 				rv6xx_enable_memory_spread_spectrum(rdev, true);
696*4882a593Smuzhiyun 			}
697*4882a593Smuzhiyun 		}
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
rv6xx_program_voltage_stepping_entry(struct radeon_device * rdev,u32 entry,u16 voltage)701*4882a593Smuzhiyun static int rv6xx_program_voltage_stepping_entry(struct radeon_device *rdev,
702*4882a593Smuzhiyun 						u32 entry, u16 voltage)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun 	u32 mask, set_pins;
705*4882a593Smuzhiyun 	int ret;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	ret = radeon_atom_get_voltage_gpio_settings(rdev, voltage,
708*4882a593Smuzhiyun 						    SET_VOLTAGE_TYPE_ASIC_VDDC,
709*4882a593Smuzhiyun 						    &set_pins, &mask);
710*4882a593Smuzhiyun 	if (ret)
711*4882a593Smuzhiyun 		return ret;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	r600_voltage_control_program_voltages(rdev, entry, set_pins);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)718*4882a593Smuzhiyun static void rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
721*4882a593Smuzhiyun 	int i;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	for (i = 1; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++)
724*4882a593Smuzhiyun 		rv6xx_program_voltage_stepping_entry(rdev, i,
725*4882a593Smuzhiyun 						     pi->hw.vddc[i]);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)729*4882a593Smuzhiyun static void rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (pi->hw.backbias[1])
734*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, MEDIUM_BACKBIAS_VALUE, ~MEDIUM_BACKBIAS_VALUE);
735*4882a593Smuzhiyun 	else
736*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~MEDIUM_BACKBIAS_VALUE);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	if (pi->hw.backbias[2])
739*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, HIGH_BACKBIAS_VALUE, ~HIGH_BACKBIAS_VALUE);
740*4882a593Smuzhiyun 	else
741*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~HIGH_BACKBIAS_VALUE);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device * rdev)744*4882a593Smuzhiyun static void rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device *rdev)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	rv6xx_program_engine_spread_spectrum(rdev,
749*4882a593Smuzhiyun 					     pi->hw.sclks[R600_POWER_LEVEL_LOW],
750*4882a593Smuzhiyun 					     R600_POWER_LEVEL_LOW);
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device * rdev)753*4882a593Smuzhiyun static void rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device *rdev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (pi->hw.mclks[0])
758*4882a593Smuzhiyun 		rv6xx_program_mclk_stepping_entry(rdev, 0,
759*4882a593Smuzhiyun 						  pi->hw.mclks[0]);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device * rdev)762*4882a593Smuzhiyun static void rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device *rdev)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	rv6xx_program_voltage_stepping_entry(rdev, 0,
767*4882a593Smuzhiyun 					     pi->hw.vddc[0]);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device * rdev)771*4882a593Smuzhiyun static void rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device *rdev)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (pi->hw.backbias[0])
776*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, LOW_BACKBIAS_VALUE, ~LOW_BACKBIAS_VALUE);
777*4882a593Smuzhiyun 	else
778*4882a593Smuzhiyun 		WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~LOW_BACKBIAS_VALUE);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
calculate_memory_refresh_rate(struct radeon_device * rdev,u32 engine_clock)781*4882a593Smuzhiyun static u32 calculate_memory_refresh_rate(struct radeon_device *rdev,
782*4882a593Smuzhiyun 					 u32 engine_clock)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	u32 dram_rows, dram_refresh_rate;
785*4882a593Smuzhiyun 	u32 tmp;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	tmp = (RREG32(RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
788*4882a593Smuzhiyun 	dram_rows = 1 << (tmp + 10);
789*4882a593Smuzhiyun 	dram_refresh_rate = 1 << ((RREG32(MC_SEQ_RESERVE_M) & 0x3) + 3);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
rv6xx_program_memory_timing_parameters(struct radeon_device * rdev)794*4882a593Smuzhiyun static void rv6xx_program_memory_timing_parameters(struct radeon_device *rdev)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
797*4882a593Smuzhiyun 	u32 sqm_ratio;
798*4882a593Smuzhiyun 	u32 arb_refresh_rate;
799*4882a593Smuzhiyun 	u32 high_clock;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (pi->hw.sclks[R600_POWER_LEVEL_HIGH] <
802*4882a593Smuzhiyun 	    (pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40))
803*4882a593Smuzhiyun 		high_clock = pi->hw.sclks[R600_POWER_LEVEL_HIGH];
804*4882a593Smuzhiyun 	else
805*4882a593Smuzhiyun 		high_clock =
806*4882a593Smuzhiyun 			pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	radeon_atom_set_engine_dram_timings(rdev, high_clock, 0);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	sqm_ratio = (STATE0(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_LOW]) |
811*4882a593Smuzhiyun 		     STATE1(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_MEDIUM]) |
812*4882a593Smuzhiyun 		     STATE2(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]) |
813*4882a593Smuzhiyun 		     STATE3(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]));
814*4882a593Smuzhiyun 	WREG32(SQM_RATIO, sqm_ratio);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	arb_refresh_rate =
817*4882a593Smuzhiyun 		(POWERMODE0(calculate_memory_refresh_rate(rdev,
818*4882a593Smuzhiyun 							  pi->hw.sclks[R600_POWER_LEVEL_LOW])) |
819*4882a593Smuzhiyun 		 POWERMODE1(calculate_memory_refresh_rate(rdev,
820*4882a593Smuzhiyun 							  pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) |
821*4882a593Smuzhiyun 		 POWERMODE2(calculate_memory_refresh_rate(rdev,
822*4882a593Smuzhiyun 							  pi->hw.sclks[R600_POWER_LEVEL_HIGH])) |
823*4882a593Smuzhiyun 		 POWERMODE3(calculate_memory_refresh_rate(rdev,
824*4882a593Smuzhiyun 							  pi->hw.sclks[R600_POWER_LEVEL_HIGH])));
825*4882a593Smuzhiyun 	WREG32(ARB_RFSH_RATE, arb_refresh_rate);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
rv6xx_program_mpll_timing_parameters(struct radeon_device * rdev)828*4882a593Smuzhiyun static void rv6xx_program_mpll_timing_parameters(struct radeon_device *rdev)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	r600_set_mpll_lock_time(rdev, R600_MPLLLOCKTIME_DFLT *
833*4882a593Smuzhiyun 				pi->mpll_ref_div);
834*4882a593Smuzhiyun 	r600_set_mpll_reset_time(rdev, R600_MPLLRESETTIME_DFLT);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
rv6xx_program_bsp(struct radeon_device * rdev)837*4882a593Smuzhiyun static void rv6xx_program_bsp(struct radeon_device *rdev)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
840*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.spll.reference_freq;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	r600_calculate_u_and_p(R600_ASI_DFLT,
843*4882a593Smuzhiyun 			       ref_clk, 16,
844*4882a593Smuzhiyun 			       &pi->bsp,
845*4882a593Smuzhiyun 			       &pi->bsu);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	r600_set_bsp(rdev, pi->bsu, pi->bsp);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
rv6xx_program_at(struct radeon_device * rdev)850*4882a593Smuzhiyun static void rv6xx_program_at(struct radeon_device *rdev)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	r600_set_at(rdev,
855*4882a593Smuzhiyun 		    (pi->hw.rp[0] * pi->bsp) / 200,
856*4882a593Smuzhiyun 		    (pi->hw.rp[1] * pi->bsp) / 200,
857*4882a593Smuzhiyun 		    (pi->hw.lp[2] * pi->bsp) / 200,
858*4882a593Smuzhiyun 		    (pi->hw.lp[1] * pi->bsp) / 200);
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
rv6xx_program_git(struct radeon_device * rdev)861*4882a593Smuzhiyun static void rv6xx_program_git(struct radeon_device *rdev)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun 	r600_set_git(rdev, R600_GICST_DFLT);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun 
rv6xx_program_tp(struct radeon_device * rdev)866*4882a593Smuzhiyun static void rv6xx_program_tp(struct radeon_device *rdev)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	int i;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
871*4882a593Smuzhiyun 		r600_set_tc(rdev, i, r600_utc[i], r600_dtc[i]);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	r600_select_td(rdev, R600_TD_DFLT);
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
rv6xx_program_vc(struct radeon_device * rdev)876*4882a593Smuzhiyun static void rv6xx_program_vc(struct radeon_device *rdev)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	r600_set_vrc(rdev, R600_VRC_DFLT);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
rv6xx_clear_vc(struct radeon_device * rdev)881*4882a593Smuzhiyun static void rv6xx_clear_vc(struct radeon_device *rdev)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	r600_set_vrc(rdev, 0);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
rv6xx_program_tpp(struct radeon_device * rdev)886*4882a593Smuzhiyun static void rv6xx_program_tpp(struct radeon_device *rdev)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	r600_set_tpu(rdev, R600_TPU_DFLT);
889*4882a593Smuzhiyun 	r600_set_tpc(rdev, R600_TPC_DFLT);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
rv6xx_program_sstp(struct radeon_device * rdev)892*4882a593Smuzhiyun static void rv6xx_program_sstp(struct radeon_device *rdev)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	r600_set_sstu(rdev, R600_SSTU_DFLT);
895*4882a593Smuzhiyun 	r600_set_sst(rdev, R600_SST_DFLT);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
rv6xx_program_fcp(struct radeon_device * rdev)898*4882a593Smuzhiyun static void rv6xx_program_fcp(struct radeon_device *rdev)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	r600_set_fctu(rdev, R600_FCTU_DFLT);
901*4882a593Smuzhiyun 	r600_set_fct(rdev, R600_FCT_DFLT);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
rv6xx_program_vddc3d_parameters(struct radeon_device * rdev)904*4882a593Smuzhiyun static void rv6xx_program_vddc3d_parameters(struct radeon_device *rdev)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
907*4882a593Smuzhiyun 	r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
908*4882a593Smuzhiyun 	r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
909*4882a593Smuzhiyun 	r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
910*4882a593Smuzhiyun 	r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
rv6xx_program_voltage_timing_parameters(struct radeon_device * rdev)913*4882a593Smuzhiyun static void rv6xx_program_voltage_timing_parameters(struct radeon_device *rdev)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	u32 rt;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	r600_vid_rt_set_vrt(rdev,
920*4882a593Smuzhiyun 			    rv6xx_compute_count_for_delay(rdev,
921*4882a593Smuzhiyun 							  rdev->pm.dpm.voltage_response_time,
922*4882a593Smuzhiyun 							  R600_VRU_DFLT));
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	rt = rv6xx_compute_count_for_delay(rdev,
925*4882a593Smuzhiyun 					   rdev->pm.dpm.backbias_response_time,
926*4882a593Smuzhiyun 					   R600_VRU_DFLT);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	rv6xx_vid_response_set_brt(rdev, (rt + 0x1F) >> 5);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun 
rv6xx_program_engine_speed_parameters(struct radeon_device * rdev)931*4882a593Smuzhiyun static void rv6xx_program_engine_speed_parameters(struct radeon_device *rdev)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
934*4882a593Smuzhiyun 	rv6xx_enable_engine_feedback_and_reference_sync(rdev);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
rv6xx_get_master_voltage_mask(struct radeon_device * rdev)937*4882a593Smuzhiyun static u64 rv6xx_get_master_voltage_mask(struct radeon_device *rdev)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
940*4882a593Smuzhiyun 	u64 master_mask = 0;
941*4882a593Smuzhiyun 	int i;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	for (i = 0; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) {
944*4882a593Smuzhiyun 		u32 tmp_mask, tmp_set_pins;
945*4882a593Smuzhiyun 		int ret;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 		ret = radeon_atom_get_voltage_gpio_settings(rdev,
948*4882a593Smuzhiyun 							    pi->hw.vddc[i],
949*4882a593Smuzhiyun 							    SET_VOLTAGE_TYPE_ASIC_VDDC,
950*4882a593Smuzhiyun 							    &tmp_set_pins, &tmp_mask);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 		if (ret == 0)
953*4882a593Smuzhiyun 			master_mask |= tmp_mask;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	return master_mask;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
rv6xx_program_voltage_gpio_pins(struct radeon_device * rdev)959*4882a593Smuzhiyun static void rv6xx_program_voltage_gpio_pins(struct radeon_device *rdev)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	r600_voltage_control_enable_pins(rdev,
962*4882a593Smuzhiyun 					 rv6xx_get_master_voltage_mask(rdev));
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun 
rv6xx_enable_static_voltage_control(struct radeon_device * rdev,struct radeon_ps * new_ps,bool enable)965*4882a593Smuzhiyun static void rv6xx_enable_static_voltage_control(struct radeon_device *rdev,
966*4882a593Smuzhiyun 						struct radeon_ps *new_ps,
967*4882a593Smuzhiyun 						bool enable)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	if (enable)
972*4882a593Smuzhiyun 		radeon_atom_set_voltage(rdev,
973*4882a593Smuzhiyun 					new_state->low.vddc,
974*4882a593Smuzhiyun 					SET_VOLTAGE_TYPE_ASIC_VDDC);
975*4882a593Smuzhiyun 	else
976*4882a593Smuzhiyun 		r600_voltage_control_deactivate_static_control(rdev,
977*4882a593Smuzhiyun 							       rv6xx_get_master_voltage_mask(rdev));
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
rv6xx_enable_display_gap(struct radeon_device * rdev,bool enable)980*4882a593Smuzhiyun static void rv6xx_enable_display_gap(struct radeon_device *rdev, bool enable)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	if (enable) {
983*4882a593Smuzhiyun 		u32 tmp = (DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
984*4882a593Smuzhiyun 			   DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
985*4882a593Smuzhiyun 			   DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
986*4882a593Smuzhiyun 			   DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
987*4882a593Smuzhiyun 			   VBI_TIMER_COUNT(0x3FFF) |
988*4882a593Smuzhiyun 			   VBI_TIMER_UNIT(7));
989*4882a593Smuzhiyun 		WREG32(CG_DISPLAY_GAP_CNTL, tmp);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, USE_DISPLAY_GAP, ~USE_DISPLAY_GAP);
992*4882a593Smuzhiyun 	} else
993*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~USE_DISPLAY_GAP);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
rv6xx_program_power_level_enter_state(struct radeon_device * rdev)996*4882a593Smuzhiyun static void rv6xx_program_power_level_enter_state(struct radeon_device *rdev)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_MEDIUM);
999*4882a593Smuzhiyun }
1000*4882a593Smuzhiyun 
rv6xx_calculate_t(u32 l_f,u32 h_f,int h,int d_l,int d_r,u8 * l,u8 * r)1001*4882a593Smuzhiyun static void rv6xx_calculate_t(u32 l_f, u32 h_f, int h,
1002*4882a593Smuzhiyun 			      int d_l, int d_r, u8 *l, u8 *r)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	int a_n, a_d, h_r, l_r;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	h_r = d_l;
1007*4882a593Smuzhiyun 	l_r = 100 - d_r;
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 	a_n = (int)h_f * d_l + (int)l_f * (h - d_r);
1010*4882a593Smuzhiyun 	a_d = (int)l_f * l_r + (int)h_f * h_r;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (a_d != 0) {
1013*4882a593Smuzhiyun 		*l = d_l - h_r * a_n / a_d;
1014*4882a593Smuzhiyun 		*r = d_r + l_r * a_n / a_d;
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
rv6xx_calculate_ap(struct radeon_device * rdev,struct rv6xx_ps * state)1018*4882a593Smuzhiyun static void rv6xx_calculate_ap(struct radeon_device *rdev,
1019*4882a593Smuzhiyun 			       struct rv6xx_ps *state)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	pi->hw.lp[0] = 0;
1024*4882a593Smuzhiyun 	pi->hw.rp[R600_PM_NUMBER_OF_ACTIVITY_LEVELS - 1]
1025*4882a593Smuzhiyun 		= 100;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	rv6xx_calculate_t(state->low.sclk,
1028*4882a593Smuzhiyun 			  state->medium.sclk,
1029*4882a593Smuzhiyun 			  R600_AH_DFLT,
1030*4882a593Smuzhiyun 			  R600_LMP_DFLT,
1031*4882a593Smuzhiyun 			  R600_RLP_DFLT,
1032*4882a593Smuzhiyun 			  &pi->hw.lp[1],
1033*4882a593Smuzhiyun 			  &pi->hw.rp[0]);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	rv6xx_calculate_t(state->medium.sclk,
1036*4882a593Smuzhiyun 			  state->high.sclk,
1037*4882a593Smuzhiyun 			  R600_AH_DFLT,
1038*4882a593Smuzhiyun 			  R600_LHP_DFLT,
1039*4882a593Smuzhiyun 			  R600_RMP_DFLT,
1040*4882a593Smuzhiyun 			  &pi->hw.lp[2],
1041*4882a593Smuzhiyun 			  &pi->hw.rp[1]);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
rv6xx_calculate_stepping_parameters(struct radeon_device * rdev,struct radeon_ps * new_ps)1045*4882a593Smuzhiyun static void rv6xx_calculate_stepping_parameters(struct radeon_device *rdev,
1046*4882a593Smuzhiyun 						struct radeon_ps *new_ps)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	rv6xx_calculate_engine_speed_stepping_parameters(rdev, new_state);
1051*4882a593Smuzhiyun 	rv6xx_calculate_memory_clock_stepping_parameters(rdev, new_state);
1052*4882a593Smuzhiyun 	rv6xx_calculate_voltage_stepping_parameters(rdev, new_state);
1053*4882a593Smuzhiyun 	rv6xx_calculate_ap(rdev, new_state);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device * rdev)1056*4882a593Smuzhiyun static void rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
1057*4882a593Smuzhiyun {
1058*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	rv6xx_program_mclk_stepping_parameters_except_lowest_entry(rdev);
1061*4882a593Smuzhiyun 	if (pi->voltage_control)
1062*4882a593Smuzhiyun 		rv6xx_program_voltage_stepping_parameters_except_lowest_entry(rdev);
1063*4882a593Smuzhiyun 	rv6xx_program_backbias_stepping_parameters_except_lowest_entry(rdev);
1064*4882a593Smuzhiyun 	rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(rdev);
1065*4882a593Smuzhiyun 	rv6xx_program_mclk_spread_spectrum_parameters(rdev);
1066*4882a593Smuzhiyun 	rv6xx_program_memory_timing_parameters(rdev);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device * rdev)1069*4882a593Smuzhiyun static void rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device *rdev)
1070*4882a593Smuzhiyun {
1071*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	rv6xx_program_mclk_stepping_parameters_lowest_entry(rdev);
1074*4882a593Smuzhiyun 	if (pi->voltage_control)
1075*4882a593Smuzhiyun 		rv6xx_program_voltage_stepping_parameters_lowest_entry(rdev);
1076*4882a593Smuzhiyun 	rv6xx_program_backbias_stepping_parameters_lowest_entry(rdev);
1077*4882a593Smuzhiyun 	rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(rdev);
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
rv6xx_program_power_level_low(struct radeon_device * rdev)1080*4882a593Smuzhiyun static void rv6xx_program_power_level_low(struct radeon_device *rdev)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW,
1085*4882a593Smuzhiyun 					   pi->hw.low_vddc_index);
1086*4882a593Smuzhiyun 	r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW,
1087*4882a593Smuzhiyun 					     pi->hw.low_mclk_index);
1088*4882a593Smuzhiyun 	r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW,
1089*4882a593Smuzhiyun 					     pi->hw.low_sclk_index);
1090*4882a593Smuzhiyun 	r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
1091*4882a593Smuzhiyun 					  R600_DISPLAY_WATERMARK_LOW);
1092*4882a593Smuzhiyun 	r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
1093*4882a593Smuzhiyun 				       pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun 
rv6xx_program_power_level_low_to_lowest_state(struct radeon_device * rdev)1096*4882a593Smuzhiyun static void rv6xx_program_power_level_low_to_lowest_state(struct radeon_device *rdev)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
1101*4882a593Smuzhiyun 	r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
1102*4882a593Smuzhiyun 	r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
1105*4882a593Smuzhiyun 					  R600_DISPLAY_WATERMARK_LOW);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
1108*4882a593Smuzhiyun 				       pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
rv6xx_program_power_level_medium(struct radeon_device * rdev)1112*4882a593Smuzhiyun static void rv6xx_program_power_level_medium(struct radeon_device *rdev)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM,
1117*4882a593Smuzhiyun 					  pi->hw.medium_vddc_index);
1118*4882a593Smuzhiyun 	r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
1119*4882a593Smuzhiyun 					    pi->hw.medium_mclk_index);
1120*4882a593Smuzhiyun 	r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
1121*4882a593Smuzhiyun 					    pi->hw.medium_sclk_index);
1122*4882a593Smuzhiyun 	r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
1123*4882a593Smuzhiyun 					 R600_DISPLAY_WATERMARK_LOW);
1124*4882a593Smuzhiyun 	r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
1125*4882a593Smuzhiyun 				      pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM]);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun 
rv6xx_program_power_level_medium_for_transition(struct radeon_device * rdev)1128*4882a593Smuzhiyun static void rv6xx_program_power_level_medium_for_transition(struct radeon_device *rdev)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	rv6xx_program_mclk_stepping_entry(rdev,
1133*4882a593Smuzhiyun 					  R600_POWER_LEVEL_CTXSW,
1134*4882a593Smuzhiyun 					  pi->hw.mclks[pi->hw.low_mclk_index]);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 1);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
1139*4882a593Smuzhiyun 					     R600_POWER_LEVEL_CTXSW);
1140*4882a593Smuzhiyun 	r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
1141*4882a593Smuzhiyun 					     pi->hw.medium_sclk_index);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
1144*4882a593Smuzhiyun 					  R600_DISPLAY_WATERMARK_LOW);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
1149*4882a593Smuzhiyun 				       pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun 
rv6xx_program_power_level_high(struct radeon_device * rdev)1152*4882a593Smuzhiyun static void rv6xx_program_power_level_high(struct radeon_device *rdev)
1153*4882a593Smuzhiyun {
1154*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH,
1157*4882a593Smuzhiyun 					   pi->hw.high_vddc_index);
1158*4882a593Smuzhiyun 	r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH,
1159*4882a593Smuzhiyun 					     pi->hw.high_mclk_index);
1160*4882a593Smuzhiyun 	r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH,
1161*4882a593Smuzhiyun 					     pi->hw.high_sclk_index);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH,
1164*4882a593Smuzhiyun 					  R600_DISPLAY_WATERMARK_HIGH);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_HIGH,
1167*4882a593Smuzhiyun 				       pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH]);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
rv6xx_enable_backbias(struct radeon_device * rdev,bool enable)1170*4882a593Smuzhiyun static void rv6xx_enable_backbias(struct radeon_device *rdev, bool enable)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	if (enable)
1173*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL,
1174*4882a593Smuzhiyun 			 ~(BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
1175*4882a593Smuzhiyun 	else
1176*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0,
1177*4882a593Smuzhiyun 			 ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun 
rv6xx_program_display_gap(struct radeon_device * rdev)1180*4882a593Smuzhiyun static void rv6xx_program_display_gap(struct radeon_device *rdev)
1181*4882a593Smuzhiyun {
1182*4882a593Smuzhiyun 	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
1185*4882a593Smuzhiyun 	if (rdev->pm.dpm.new_active_crtcs & 1) {
1186*4882a593Smuzhiyun 		tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
1187*4882a593Smuzhiyun 		tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1188*4882a593Smuzhiyun 	} else if (rdev->pm.dpm.new_active_crtcs & 2) {
1189*4882a593Smuzhiyun 		tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1190*4882a593Smuzhiyun 		tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
1191*4882a593Smuzhiyun 	} else {
1192*4882a593Smuzhiyun 		tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1193*4882a593Smuzhiyun 		tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
rv6xx_set_sw_voltage_to_safe(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1198*4882a593Smuzhiyun static void rv6xx_set_sw_voltage_to_safe(struct radeon_device *rdev,
1199*4882a593Smuzhiyun 					 struct radeon_ps *new_ps,
1200*4882a593Smuzhiyun 					 struct radeon_ps *old_ps)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1203*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1204*4882a593Smuzhiyun 	u16 safe_voltage;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	safe_voltage = (new_state->low.vddc >= old_state->low.vddc) ?
1207*4882a593Smuzhiyun 		new_state->low.vddc : old_state->low.vddc;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
1210*4882a593Smuzhiyun 					     safe_voltage);
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
1213*4882a593Smuzhiyun 		 ~SW_GPIO_INDEX_MASK);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
rv6xx_set_sw_voltage_to_low(struct radeon_device * rdev,struct radeon_ps * old_ps)1216*4882a593Smuzhiyun static void rv6xx_set_sw_voltage_to_low(struct radeon_device *rdev,
1217*4882a593Smuzhiyun 					struct radeon_ps *old_ps)
1218*4882a593Smuzhiyun {
1219*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
1222*4882a593Smuzhiyun 					     old_state->low.vddc);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
1225*4882a593Smuzhiyun 		~SW_GPIO_INDEX_MASK);
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
rv6xx_set_safe_backbias(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1228*4882a593Smuzhiyun static void rv6xx_set_safe_backbias(struct radeon_device *rdev,
1229*4882a593Smuzhiyun 				    struct radeon_ps *new_ps,
1230*4882a593Smuzhiyun 				    struct radeon_ps *old_ps)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1233*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) &&
1236*4882a593Smuzhiyun 	    (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))
1237*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, BACKBIAS_VALUE, ~BACKBIAS_VALUE);
1238*4882a593Smuzhiyun 	else
1239*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_VALUE);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
rv6xx_set_safe_pcie_gen2(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1242*4882a593Smuzhiyun static void rv6xx_set_safe_pcie_gen2(struct radeon_device *rdev,
1243*4882a593Smuzhiyun 				     struct radeon_ps *new_ps,
1244*4882a593Smuzhiyun 				     struct radeon_ps *old_ps)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1247*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) !=
1250*4882a593Smuzhiyun 	    (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
1251*4882a593Smuzhiyun 		rv6xx_force_pcie_gen1(rdev);
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
rv6xx_enable_dynamic_voltage_control(struct radeon_device * rdev,bool enable)1254*4882a593Smuzhiyun static void rv6xx_enable_dynamic_voltage_control(struct radeon_device *rdev,
1255*4882a593Smuzhiyun 						 bool enable)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	if (enable)
1258*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
1259*4882a593Smuzhiyun 	else
1260*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
rv6xx_enable_dynamic_backbias_control(struct radeon_device * rdev,bool enable)1263*4882a593Smuzhiyun static void rv6xx_enable_dynamic_backbias_control(struct radeon_device *rdev,
1264*4882a593Smuzhiyun 						  bool enable)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	if (enable)
1267*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, BACKBIAS_DPM_CNTL, ~BACKBIAS_DPM_CNTL);
1268*4882a593Smuzhiyun 	else
1269*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_DPM_CNTL);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun 
rv6xx_step_sw_voltage(struct radeon_device * rdev,u16 initial_voltage,u16 target_voltage)1272*4882a593Smuzhiyun static int rv6xx_step_sw_voltage(struct radeon_device *rdev,
1273*4882a593Smuzhiyun 				 u16 initial_voltage,
1274*4882a593Smuzhiyun 				 u16 target_voltage)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	u16 current_voltage;
1277*4882a593Smuzhiyun 	u16 true_target_voltage;
1278*4882a593Smuzhiyun 	u16 voltage_step;
1279*4882a593Smuzhiyun 	int signed_voltage_step;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if ((radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
1282*4882a593Smuzhiyun 					  &voltage_step)) ||
1283*4882a593Smuzhiyun 	    (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
1284*4882a593Smuzhiyun 					       initial_voltage, &current_voltage)) ||
1285*4882a593Smuzhiyun 	    (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
1286*4882a593Smuzhiyun 					       target_voltage, &true_target_voltage)))
1287*4882a593Smuzhiyun 		return -EINVAL;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	if (true_target_voltage < current_voltage)
1290*4882a593Smuzhiyun 		signed_voltage_step = -(int)voltage_step;
1291*4882a593Smuzhiyun 	else
1292*4882a593Smuzhiyun 		signed_voltage_step = voltage_step;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	while (current_voltage != true_target_voltage) {
1295*4882a593Smuzhiyun 		current_voltage += signed_voltage_step;
1296*4882a593Smuzhiyun 		rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
1297*4882a593Smuzhiyun 						     current_voltage);
1298*4882a593Smuzhiyun 		msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return 0;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
rv6xx_step_voltage_if_increasing(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1304*4882a593Smuzhiyun static int rv6xx_step_voltage_if_increasing(struct radeon_device *rdev,
1305*4882a593Smuzhiyun 					    struct radeon_ps *new_ps,
1306*4882a593Smuzhiyun 					    struct radeon_ps *old_ps)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1309*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	if (new_state->low.vddc > old_state->low.vddc)
1312*4882a593Smuzhiyun 		return rv6xx_step_sw_voltage(rdev,
1313*4882a593Smuzhiyun 					     old_state->low.vddc,
1314*4882a593Smuzhiyun 					     new_state->low.vddc);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	return 0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
rv6xx_step_voltage_if_decreasing(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1319*4882a593Smuzhiyun static int rv6xx_step_voltage_if_decreasing(struct radeon_device *rdev,
1320*4882a593Smuzhiyun 					    struct radeon_ps *new_ps,
1321*4882a593Smuzhiyun 					    struct radeon_ps *old_ps)
1322*4882a593Smuzhiyun {
1323*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1324*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	if (new_state->low.vddc < old_state->low.vddc)
1327*4882a593Smuzhiyun 		return rv6xx_step_sw_voltage(rdev,
1328*4882a593Smuzhiyun 					     old_state->low.vddc,
1329*4882a593Smuzhiyun 					     new_state->low.vddc);
1330*4882a593Smuzhiyun 	else
1331*4882a593Smuzhiyun 		return 0;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
rv6xx_enable_high(struct radeon_device * rdev)1334*4882a593Smuzhiyun static void rv6xx_enable_high(struct radeon_device *rdev)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	if ((pi->restricted_levels < 1) ||
1339*4882a593Smuzhiyun 	    (pi->restricted_levels == 3))
1340*4882a593Smuzhiyun 		r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
rv6xx_enable_medium(struct radeon_device * rdev)1343*4882a593Smuzhiyun static void rv6xx_enable_medium(struct radeon_device *rdev)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun 	if (pi->restricted_levels < 2)
1348*4882a593Smuzhiyun 		r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun 
rv6xx_set_dpm_event_sources(struct radeon_device * rdev,u32 sources)1351*4882a593Smuzhiyun static void rv6xx_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
1352*4882a593Smuzhiyun {
1353*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1354*4882a593Smuzhiyun 	bool want_thermal_protection;
1355*4882a593Smuzhiyun 	enum radeon_dpm_event_src dpm_event_src;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	switch (sources) {
1358*4882a593Smuzhiyun 	case 0:
1359*4882a593Smuzhiyun 	default:
1360*4882a593Smuzhiyun 		want_thermal_protection = false;
1361*4882a593Smuzhiyun 		break;
1362*4882a593Smuzhiyun 	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
1363*4882a593Smuzhiyun 		want_thermal_protection = true;
1364*4882a593Smuzhiyun 		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
1365*4882a593Smuzhiyun 		break;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
1368*4882a593Smuzhiyun 		want_thermal_protection = true;
1369*4882a593Smuzhiyun 		dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
1370*4882a593Smuzhiyun 		break;
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
1373*4882a593Smuzhiyun 	      (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
1374*4882a593Smuzhiyun 			want_thermal_protection = true;
1375*4882a593Smuzhiyun 		dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
1376*4882a593Smuzhiyun 		break;
1377*4882a593Smuzhiyun 	}
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (want_thermal_protection) {
1380*4882a593Smuzhiyun 		WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
1381*4882a593Smuzhiyun 		if (pi->thermal_protection)
1382*4882a593Smuzhiyun 			WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
1383*4882a593Smuzhiyun 	} else {
1384*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
rv6xx_enable_auto_throttle_source(struct radeon_device * rdev,enum radeon_dpm_auto_throttle_src source,bool enable)1388*4882a593Smuzhiyun static void rv6xx_enable_auto_throttle_source(struct radeon_device *rdev,
1389*4882a593Smuzhiyun 					      enum radeon_dpm_auto_throttle_src source,
1390*4882a593Smuzhiyun 					      bool enable)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	if (enable) {
1395*4882a593Smuzhiyun 		if (!(pi->active_auto_throttle_sources & (1 << source))) {
1396*4882a593Smuzhiyun 			pi->active_auto_throttle_sources |= 1 << source;
1397*4882a593Smuzhiyun 			rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
1398*4882a593Smuzhiyun 		}
1399*4882a593Smuzhiyun 	} else {
1400*4882a593Smuzhiyun 		if (pi->active_auto_throttle_sources & (1 << source)) {
1401*4882a593Smuzhiyun 			pi->active_auto_throttle_sources &= ~(1 << source);
1402*4882a593Smuzhiyun 			rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
1403*4882a593Smuzhiyun 		}
1404*4882a593Smuzhiyun 	}
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 
rv6xx_enable_thermal_protection(struct radeon_device * rdev,bool enable)1408*4882a593Smuzhiyun static void rv6xx_enable_thermal_protection(struct radeon_device *rdev,
1409*4882a593Smuzhiyun 					    bool enable)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	if (pi->active_auto_throttle_sources)
1414*4882a593Smuzhiyun 		r600_enable_thermal_protection(rdev, enable);
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun 
rv6xx_generate_transition_stepping(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1417*4882a593Smuzhiyun static void rv6xx_generate_transition_stepping(struct radeon_device *rdev,
1418*4882a593Smuzhiyun 					       struct radeon_ps *new_ps,
1419*4882a593Smuzhiyun 					       struct radeon_ps *old_ps)
1420*4882a593Smuzhiyun {
1421*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1422*4882a593Smuzhiyun 	struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
1423*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	rv6xx_generate_steps(rdev,
1426*4882a593Smuzhiyun 			     old_state->low.sclk,
1427*4882a593Smuzhiyun 			     new_state->low.sclk,
1428*4882a593Smuzhiyun 			     0, &pi->hw.medium_sclk_index);
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun 
rv6xx_generate_low_step(struct radeon_device * rdev,struct radeon_ps * new_ps)1431*4882a593Smuzhiyun static void rv6xx_generate_low_step(struct radeon_device *rdev,
1432*4882a593Smuzhiyun 				    struct radeon_ps *new_ps)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1435*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	pi->hw.low_sclk_index = 0;
1438*4882a593Smuzhiyun 	rv6xx_generate_single_step(rdev,
1439*4882a593Smuzhiyun 				   new_state->low.sclk,
1440*4882a593Smuzhiyun 				   0);
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun 
rv6xx_invalidate_intermediate_steps(struct radeon_device * rdev)1443*4882a593Smuzhiyun static void rv6xx_invalidate_intermediate_steps(struct radeon_device *rdev)
1444*4882a593Smuzhiyun {
1445*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	rv6xx_invalidate_intermediate_steps_range(rdev, 0,
1448*4882a593Smuzhiyun 						  pi->hw.medium_sclk_index);
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
rv6xx_generate_stepping_table(struct radeon_device * rdev,struct radeon_ps * new_ps)1451*4882a593Smuzhiyun static void rv6xx_generate_stepping_table(struct radeon_device *rdev,
1452*4882a593Smuzhiyun 					  struct radeon_ps *new_ps)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1455*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	pi->hw.low_sclk_index = 0;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	rv6xx_generate_steps(rdev,
1460*4882a593Smuzhiyun 			     new_state->low.sclk,
1461*4882a593Smuzhiyun 			     new_state->medium.sclk,
1462*4882a593Smuzhiyun 			     0,
1463*4882a593Smuzhiyun 			     &pi->hw.medium_sclk_index);
1464*4882a593Smuzhiyun 	rv6xx_generate_steps(rdev,
1465*4882a593Smuzhiyun 			     new_state->medium.sclk,
1466*4882a593Smuzhiyun 			     new_state->high.sclk,
1467*4882a593Smuzhiyun 			     pi->hw.medium_sclk_index,
1468*4882a593Smuzhiyun 			     &pi->hw.high_sclk_index);
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun 
rv6xx_enable_spread_spectrum(struct radeon_device * rdev,bool enable)1471*4882a593Smuzhiyun static void rv6xx_enable_spread_spectrum(struct radeon_device *rdev,
1472*4882a593Smuzhiyun 					 bool enable)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun 	if (enable)
1475*4882a593Smuzhiyun 		rv6xx_enable_dynamic_spread_spectrum(rdev, true);
1476*4882a593Smuzhiyun 	else {
1477*4882a593Smuzhiyun 		rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_LOW, false);
1478*4882a593Smuzhiyun 		rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
1479*4882a593Smuzhiyun 		rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_HIGH, false);
1480*4882a593Smuzhiyun 		rv6xx_enable_dynamic_spread_spectrum(rdev, false);
1481*4882a593Smuzhiyun 		rv6xx_enable_memory_spread_spectrum(rdev, false);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
rv6xx_reset_lvtm_data_sync(struct radeon_device * rdev)1485*4882a593Smuzhiyun static void rv6xx_reset_lvtm_data_sync(struct radeon_device *rdev)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun 	if (ASIC_IS_DCE3(rdev))
1488*4882a593Smuzhiyun 		WREG32_P(DCE3_LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
1489*4882a593Smuzhiyun 	else
1490*4882a593Smuzhiyun 		WREG32_P(LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun 
rv6xx_enable_dynamic_pcie_gen2(struct radeon_device * rdev,struct radeon_ps * new_ps,bool enable)1493*4882a593Smuzhiyun static void rv6xx_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
1494*4882a593Smuzhiyun 					   struct radeon_ps *new_ps,
1495*4882a593Smuzhiyun 					   bool enable)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	if (enable) {
1500*4882a593Smuzhiyun 		rv6xx_enable_bif_dynamic_pcie_gen2(rdev, true);
1501*4882a593Smuzhiyun 		rv6xx_enable_pcie_gen2_support(rdev);
1502*4882a593Smuzhiyun 		r600_enable_dynamic_pcie_gen2(rdev, true);
1503*4882a593Smuzhiyun 	} else {
1504*4882a593Smuzhiyun 		if (!(new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
1505*4882a593Smuzhiyun 			rv6xx_force_pcie_gen1(rdev);
1506*4882a593Smuzhiyun 		rv6xx_enable_bif_dynamic_pcie_gen2(rdev, false);
1507*4882a593Smuzhiyun 		r600_enable_dynamic_pcie_gen2(rdev, false);
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun }
1510*4882a593Smuzhiyun 
rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1511*4882a593Smuzhiyun static void rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
1512*4882a593Smuzhiyun 						     struct radeon_ps *new_ps,
1513*4882a593Smuzhiyun 						     struct radeon_ps *old_ps)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1516*4882a593Smuzhiyun 	struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	if ((new_ps->vclk == old_ps->vclk) &&
1519*4882a593Smuzhiyun 	    (new_ps->dclk == old_ps->dclk))
1520*4882a593Smuzhiyun 		return;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	if (new_state->high.sclk >= current_state->high.sclk)
1523*4882a593Smuzhiyun 		return;
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun 
rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device * rdev,struct radeon_ps * new_ps,struct radeon_ps * old_ps)1528*4882a593Smuzhiyun static void rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
1529*4882a593Smuzhiyun 						    struct radeon_ps *new_ps,
1530*4882a593Smuzhiyun 						    struct radeon_ps *old_ps)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun 	struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
1533*4882a593Smuzhiyun 	struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if ((new_ps->vclk == old_ps->vclk) &&
1536*4882a593Smuzhiyun 	    (new_ps->dclk == old_ps->dclk))
1537*4882a593Smuzhiyun 		return;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 	if (new_state->high.sclk < current_state->high.sclk)
1540*4882a593Smuzhiyun 		return;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun 
rv6xx_dpm_enable(struct radeon_device * rdev)1545*4882a593Smuzhiyun int rv6xx_dpm_enable(struct radeon_device *rdev)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1548*4882a593Smuzhiyun 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	if (r600_dynamicpm_enabled(rdev))
1551*4882a593Smuzhiyun 		return -EINVAL;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1554*4882a593Smuzhiyun 		rv6xx_enable_backbias(rdev, true);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if (pi->dynamic_ss)
1557*4882a593Smuzhiyun 		rv6xx_enable_spread_spectrum(rdev, true);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	rv6xx_program_mpll_timing_parameters(rdev);
1560*4882a593Smuzhiyun 	rv6xx_program_bsp(rdev);
1561*4882a593Smuzhiyun 	rv6xx_program_git(rdev);
1562*4882a593Smuzhiyun 	rv6xx_program_tp(rdev);
1563*4882a593Smuzhiyun 	rv6xx_program_tpp(rdev);
1564*4882a593Smuzhiyun 	rv6xx_program_sstp(rdev);
1565*4882a593Smuzhiyun 	rv6xx_program_fcp(rdev);
1566*4882a593Smuzhiyun 	rv6xx_program_vddc3d_parameters(rdev);
1567*4882a593Smuzhiyun 	rv6xx_program_voltage_timing_parameters(rdev);
1568*4882a593Smuzhiyun 	rv6xx_program_engine_speed_parameters(rdev);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	rv6xx_enable_display_gap(rdev, true);
1571*4882a593Smuzhiyun 	if (pi->display_gap == false)
1572*4882a593Smuzhiyun 		rv6xx_enable_display_gap(rdev, false);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	rv6xx_program_power_level_enter_state(rdev);
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	rv6xx_calculate_stepping_parameters(rdev, boot_ps);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	if (pi->voltage_control)
1579*4882a593Smuzhiyun 		rv6xx_program_voltage_gpio_pins(rdev);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	rv6xx_generate_stepping_table(rdev, boot_ps);
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
1584*4882a593Smuzhiyun 	rv6xx_program_stepping_parameters_lowest_entry(rdev);
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	rv6xx_program_power_level_low(rdev);
1587*4882a593Smuzhiyun 	rv6xx_program_power_level_medium(rdev);
1588*4882a593Smuzhiyun 	rv6xx_program_power_level_high(rdev);
1589*4882a593Smuzhiyun 	rv6xx_program_vc(rdev);
1590*4882a593Smuzhiyun 	rv6xx_program_at(rdev);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
1593*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
1594*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	rv6xx_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	r600_start_dpm(rdev);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	if (pi->voltage_control)
1601*4882a593Smuzhiyun 		rv6xx_enable_static_voltage_control(rdev, boot_ps, false);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1604*4882a593Smuzhiyun 		rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, true);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
1607*4882a593Smuzhiyun 		r600_gfx_clockgating_enable(rdev, true);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	return 0;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
rv6xx_dpm_disable(struct radeon_device * rdev)1612*4882a593Smuzhiyun void rv6xx_dpm_disable(struct radeon_device *rdev)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1615*4882a593Smuzhiyun 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	if (!r600_dynamicpm_enabled(rdev))
1618*4882a593Smuzhiyun 		return;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
1621*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
1622*4882a593Smuzhiyun 	rv6xx_enable_display_gap(rdev, false);
1623*4882a593Smuzhiyun 	rv6xx_clear_vc(rdev);
1624*4882a593Smuzhiyun 	r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	if (pi->thermal_protection)
1627*4882a593Smuzhiyun 		r600_enable_thermal_protection(rdev, false);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
1630*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
1631*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1634*4882a593Smuzhiyun 		rv6xx_enable_backbias(rdev, false);
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	rv6xx_enable_spread_spectrum(rdev, false);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	if (pi->voltage_control)
1639*4882a593Smuzhiyun 		rv6xx_enable_static_voltage_control(rdev, boot_ps, true);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1642*4882a593Smuzhiyun 		rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, false);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1645*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1646*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = false;
1647*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1648*4882a593Smuzhiyun 	}
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
1651*4882a593Smuzhiyun 		r600_gfx_clockgating_enable(rdev, false);
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	r600_stop_dpm(rdev);
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun 
rv6xx_dpm_set_power_state(struct radeon_device * rdev)1656*4882a593Smuzhiyun int rv6xx_dpm_set_power_state(struct radeon_device *rdev)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
1659*4882a593Smuzhiyun 	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
1660*4882a593Smuzhiyun 	struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
1661*4882a593Smuzhiyun 	int ret;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	pi->restricted_levels = 0;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	rv6xx_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	rv6xx_clear_vc(rdev);
1668*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
1669*4882a593Smuzhiyun 	r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	if (pi->thermal_protection)
1672*4882a593Smuzhiyun 		r600_enable_thermal_protection(rdev, false);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
1675*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
1676*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	rv6xx_generate_transition_stepping(rdev, new_ps, old_ps);
1679*4882a593Smuzhiyun 	rv6xx_program_power_level_medium_for_transition(rdev);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	if (pi->voltage_control) {
1682*4882a593Smuzhiyun 		rv6xx_set_sw_voltage_to_safe(rdev, new_ps, old_ps);
1683*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1684*4882a593Smuzhiyun 			rv6xx_set_sw_voltage_to_low(rdev, old_ps);
1685*4882a593Smuzhiyun 	}
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1688*4882a593Smuzhiyun 		rv6xx_set_safe_backbias(rdev, new_ps, old_ps);
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1691*4882a593Smuzhiyun 		rv6xx_set_safe_pcie_gen2(rdev, new_ps, old_ps);
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	if (pi->voltage_control)
1694*4882a593Smuzhiyun 		rv6xx_enable_dynamic_voltage_control(rdev, false);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1697*4882a593Smuzhiyun 		rv6xx_enable_dynamic_backbias_control(rdev, false);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	if (pi->voltage_control) {
1700*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1701*4882a593Smuzhiyun 			rv6xx_step_voltage_if_increasing(rdev, new_ps, old_ps);
1702*4882a593Smuzhiyun 		msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
1703*4882a593Smuzhiyun 	}
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
1706*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
1707*4882a593Smuzhiyun 	r600_wait_for_power_level_unequal(rdev, R600_POWER_LEVEL_LOW);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	rv6xx_generate_low_step(rdev, new_ps);
1710*4882a593Smuzhiyun 	rv6xx_invalidate_intermediate_steps(rdev);
1711*4882a593Smuzhiyun 	rv6xx_calculate_stepping_parameters(rdev, new_ps);
1712*4882a593Smuzhiyun 	rv6xx_program_stepping_parameters_lowest_entry(rdev);
1713*4882a593Smuzhiyun 	rv6xx_program_power_level_low_to_lowest_state(rdev);
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
1716*4882a593Smuzhiyun 	r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
1717*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	if (pi->voltage_control) {
1720*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) {
1721*4882a593Smuzhiyun 			ret = rv6xx_step_voltage_if_decreasing(rdev, new_ps, old_ps);
1722*4882a593Smuzhiyun 			if (ret)
1723*4882a593Smuzhiyun 				return ret;
1724*4882a593Smuzhiyun 		}
1725*4882a593Smuzhiyun 		rv6xx_enable_dynamic_voltage_control(rdev, true);
1726*4882a593Smuzhiyun 	}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1729*4882a593Smuzhiyun 		rv6xx_enable_dynamic_backbias_control(rdev, true);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1732*4882a593Smuzhiyun 		rv6xx_enable_dynamic_pcie_gen2(rdev, new_ps, true);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	rv6xx_reset_lvtm_data_sync(rdev);
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	rv6xx_generate_stepping_table(rdev, new_ps);
1737*4882a593Smuzhiyun 	rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
1738*4882a593Smuzhiyun 	rv6xx_program_power_level_low(rdev);
1739*4882a593Smuzhiyun 	rv6xx_program_power_level_medium(rdev);
1740*4882a593Smuzhiyun 	rv6xx_program_power_level_high(rdev);
1741*4882a593Smuzhiyun 	rv6xx_enable_medium(rdev);
1742*4882a593Smuzhiyun 	rv6xx_enable_high(rdev);
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	if (pi->thermal_protection)
1745*4882a593Smuzhiyun 		rv6xx_enable_thermal_protection(rdev, true);
1746*4882a593Smuzhiyun 	rv6xx_program_vc(rdev);
1747*4882a593Smuzhiyun 	rv6xx_program_at(rdev);
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	rv6xx_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	return 0;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun 
rv6xx_setup_asic(struct radeon_device * rdev)1754*4882a593Smuzhiyun void rv6xx_setup_asic(struct radeon_device *rdev)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	r600_enable_acpi_pm(rdev);
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	if (radeon_aspm != 0) {
1759*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
1760*4882a593Smuzhiyun 			rv6xx_enable_l0s(rdev);
1761*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
1762*4882a593Smuzhiyun 			rv6xx_enable_l1(rdev);
1763*4882a593Smuzhiyun 		if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
1764*4882a593Smuzhiyun 			rv6xx_enable_pll_sleep_in_l1(rdev);
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun 
rv6xx_dpm_display_configuration_changed(struct radeon_device * rdev)1768*4882a593Smuzhiyun void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun 	rv6xx_program_display_gap(rdev);
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun union power_info {
1774*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO info;
1775*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
1776*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
1777*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
1778*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1779*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
1780*4882a593Smuzhiyun };
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun union pplib_clock_info {
1783*4882a593Smuzhiyun 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1784*4882a593Smuzhiyun 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1785*4882a593Smuzhiyun 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
1786*4882a593Smuzhiyun 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
1787*4882a593Smuzhiyun };
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun union pplib_power_state {
1790*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE v1;
1791*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE_V2 v2;
1792*4882a593Smuzhiyun };
1793*4882a593Smuzhiyun 
rv6xx_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info)1794*4882a593Smuzhiyun static void rv6xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
1795*4882a593Smuzhiyun 					     struct radeon_ps *rps,
1796*4882a593Smuzhiyun 					     struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
1797*4882a593Smuzhiyun {
1798*4882a593Smuzhiyun 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
1799*4882a593Smuzhiyun 	rps->class = le16_to_cpu(non_clock_info->usClassification);
1800*4882a593Smuzhiyun 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	if (r600_is_uvd_state(rps->class, rps->class2)) {
1803*4882a593Smuzhiyun 		rps->vclk = RV6XX_DEFAULT_VCLK_FREQ;
1804*4882a593Smuzhiyun 		rps->dclk = RV6XX_DEFAULT_DCLK_FREQ;
1805*4882a593Smuzhiyun 	} else {
1806*4882a593Smuzhiyun 		rps->vclk = 0;
1807*4882a593Smuzhiyun 		rps->dclk = 0;
1808*4882a593Smuzhiyun 	}
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
1811*4882a593Smuzhiyun 		rdev->pm.dpm.boot_ps = rps;
1812*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
1813*4882a593Smuzhiyun 		rdev->pm.dpm.uvd_ps = rps;
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun 
rv6xx_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)1816*4882a593Smuzhiyun static void rv6xx_parse_pplib_clock_info(struct radeon_device *rdev,
1817*4882a593Smuzhiyun 					 struct radeon_ps *rps, int index,
1818*4882a593Smuzhiyun 					 union pplib_clock_info *clock_info)
1819*4882a593Smuzhiyun {
1820*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rv6xx_get_ps(rps);
1821*4882a593Smuzhiyun 	u32 sclk, mclk;
1822*4882a593Smuzhiyun 	u16 vddc;
1823*4882a593Smuzhiyun 	struct rv6xx_pl *pl;
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	switch (index) {
1826*4882a593Smuzhiyun 	case 0:
1827*4882a593Smuzhiyun 		pl = &ps->low;
1828*4882a593Smuzhiyun 		break;
1829*4882a593Smuzhiyun 	case 1:
1830*4882a593Smuzhiyun 		pl = &ps->medium;
1831*4882a593Smuzhiyun 		break;
1832*4882a593Smuzhiyun 	case 2:
1833*4882a593Smuzhiyun 	default:
1834*4882a593Smuzhiyun 		pl = &ps->high;
1835*4882a593Smuzhiyun 		break;
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
1839*4882a593Smuzhiyun 	sclk |= clock_info->r600.ucEngineClockHigh << 16;
1840*4882a593Smuzhiyun 	mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
1841*4882a593Smuzhiyun 	mclk |= clock_info->r600.ucMemoryClockHigh << 16;
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	pl->mclk = mclk;
1844*4882a593Smuzhiyun 	pl->sclk = sclk;
1845*4882a593Smuzhiyun 	pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
1846*4882a593Smuzhiyun 	pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	/* patch up vddc if necessary */
1849*4882a593Smuzhiyun 	if (pl->vddc == 0xff01) {
1850*4882a593Smuzhiyun 		if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
1851*4882a593Smuzhiyun 			pl->vddc = vddc;
1852*4882a593Smuzhiyun 	}
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	/* fix up pcie gen2 */
1855*4882a593Smuzhiyun 	if (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) {
1856*4882a593Smuzhiyun 		if ((rdev->family == CHIP_RV610) || (rdev->family == CHIP_RV630)) {
1857*4882a593Smuzhiyun 			if (pl->vddc < 1100)
1858*4882a593Smuzhiyun 				pl->flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
1859*4882a593Smuzhiyun 		}
1860*4882a593Smuzhiyun 	}
1861*4882a593Smuzhiyun 
1862*4882a593Smuzhiyun 	/* patch up boot state */
1863*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
1864*4882a593Smuzhiyun 		u16 vddc, vddci, mvdd;
1865*4882a593Smuzhiyun 		radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
1866*4882a593Smuzhiyun 		pl->mclk = rdev->clock.default_mclk;
1867*4882a593Smuzhiyun 		pl->sclk = rdev->clock.default_sclk;
1868*4882a593Smuzhiyun 		pl->vddc = vddc;
1869*4882a593Smuzhiyun 	}
1870*4882a593Smuzhiyun }
1871*4882a593Smuzhiyun 
rv6xx_parse_power_table(struct radeon_device * rdev)1872*4882a593Smuzhiyun static int rv6xx_parse_power_table(struct radeon_device *rdev)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
1875*4882a593Smuzhiyun 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
1876*4882a593Smuzhiyun 	union pplib_power_state *power_state;
1877*4882a593Smuzhiyun 	int i, j;
1878*4882a593Smuzhiyun 	union pplib_clock_info *clock_info;
1879*4882a593Smuzhiyun 	union power_info *power_info;
1880*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
1881*4882a593Smuzhiyun 	u16 data_offset;
1882*4882a593Smuzhiyun 	u8 frev, crev;
1883*4882a593Smuzhiyun 	struct rv6xx_ps *ps;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
1886*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
1887*4882a593Smuzhiyun 		return -EINVAL;
1888*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates,
1891*4882a593Smuzhiyun 				  sizeof(struct radeon_ps),
1892*4882a593Smuzhiyun 				  GFP_KERNEL);
1893*4882a593Smuzhiyun 	if (!rdev->pm.dpm.ps)
1894*4882a593Smuzhiyun 		return -ENOMEM;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	for (i = 0; i < power_info->pplib.ucNumStates; i++) {
1897*4882a593Smuzhiyun 		power_state = (union pplib_power_state *)
1898*4882a593Smuzhiyun 			(mode_info->atom_context->bios + data_offset +
1899*4882a593Smuzhiyun 			 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
1900*4882a593Smuzhiyun 			 i * power_info->pplib.ucStateEntrySize);
1901*4882a593Smuzhiyun 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
1902*4882a593Smuzhiyun 			(mode_info->atom_context->bios + data_offset +
1903*4882a593Smuzhiyun 			 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
1904*4882a593Smuzhiyun 			 (power_state->v1.ucNonClockStateIndex *
1905*4882a593Smuzhiyun 			  power_info->pplib.ucNonClockSize));
1906*4882a593Smuzhiyun 		if (power_info->pplib.ucStateEntrySize - 1) {
1907*4882a593Smuzhiyun 			u8 *idx;
1908*4882a593Smuzhiyun 			ps = kzalloc(sizeof(struct rv6xx_ps), GFP_KERNEL);
1909*4882a593Smuzhiyun 			if (ps == NULL) {
1910*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.ps);
1911*4882a593Smuzhiyun 				return -ENOMEM;
1912*4882a593Smuzhiyun 			}
1913*4882a593Smuzhiyun 			rdev->pm.dpm.ps[i].ps_priv = ps;
1914*4882a593Smuzhiyun 			rv6xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
1915*4882a593Smuzhiyun 							 non_clock_info);
1916*4882a593Smuzhiyun 			idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
1917*4882a593Smuzhiyun 			for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
1918*4882a593Smuzhiyun 				clock_info = (union pplib_clock_info *)
1919*4882a593Smuzhiyun 					(mode_info->atom_context->bios + data_offset +
1920*4882a593Smuzhiyun 					 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
1921*4882a593Smuzhiyun 					 (idx[j] * power_info->pplib.ucClockInfoSize));
1922*4882a593Smuzhiyun 				rv6xx_parse_pplib_clock_info(rdev,
1923*4882a593Smuzhiyun 							     &rdev->pm.dpm.ps[i], j,
1924*4882a593Smuzhiyun 							     clock_info);
1925*4882a593Smuzhiyun 			}
1926*4882a593Smuzhiyun 		}
1927*4882a593Smuzhiyun 	}
1928*4882a593Smuzhiyun 	rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
1929*4882a593Smuzhiyun 	return 0;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun 
rv6xx_dpm_init(struct radeon_device * rdev)1932*4882a593Smuzhiyun int rv6xx_dpm_init(struct radeon_device *rdev)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun 	struct radeon_atom_ss ss;
1935*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
1936*4882a593Smuzhiyun 	struct rv6xx_power_info *pi;
1937*4882a593Smuzhiyun 	int ret;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	pi = kzalloc(sizeof(struct rv6xx_power_info), GFP_KERNEL);
1940*4882a593Smuzhiyun 	if (pi == NULL)
1941*4882a593Smuzhiyun 		return -ENOMEM;
1942*4882a593Smuzhiyun 	rdev->pm.dpm.priv = pi;
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
1945*4882a593Smuzhiyun 	if (ret)
1946*4882a593Smuzhiyun 		return ret;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	ret = rv6xx_parse_power_table(rdev);
1949*4882a593Smuzhiyun 	if (ret)
1950*4882a593Smuzhiyun 		return ret;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	if (rdev->pm.dpm.voltage_response_time == 0)
1953*4882a593Smuzhiyun 		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
1954*4882a593Smuzhiyun 	if (rdev->pm.dpm.backbias_response_time == 0)
1955*4882a593Smuzhiyun 		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1958*4882a593Smuzhiyun 					     0, false, &dividers);
1959*4882a593Smuzhiyun 	if (ret)
1960*4882a593Smuzhiyun 		pi->spll_ref_div = dividers.ref_div + 1;
1961*4882a593Smuzhiyun 	else
1962*4882a593Smuzhiyun 		pi->spll_ref_div = R600_REFERENCEDIVIDER_DFLT;
1963*4882a593Smuzhiyun 
1964*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
1965*4882a593Smuzhiyun 					     0, false, &dividers);
1966*4882a593Smuzhiyun 	if (ret)
1967*4882a593Smuzhiyun 		pi->mpll_ref_div = dividers.ref_div + 1;
1968*4882a593Smuzhiyun 	else
1969*4882a593Smuzhiyun 		pi->mpll_ref_div = R600_REFERENCEDIVIDER_DFLT;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	if (rdev->family >= CHIP_RV670)
1972*4882a593Smuzhiyun 		pi->fb_div_scale = 1;
1973*4882a593Smuzhiyun 	else
1974*4882a593Smuzhiyun 		pi->fb_div_scale = 0;
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	pi->voltage_control =
1977*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	pi->gfx_clock_gating = true;
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
1982*4882a593Smuzhiyun 						       ASIC_INTERNAL_ENGINE_SS, 0);
1983*4882a593Smuzhiyun 	pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
1984*4882a593Smuzhiyun 						       ASIC_INTERNAL_MEMORY_SS, 0);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	/* Disable sclk ss, causes hangs on a lot of systems */
1987*4882a593Smuzhiyun 	pi->sclk_ss = false;
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	if (pi->sclk_ss || pi->mclk_ss)
1990*4882a593Smuzhiyun 		pi->dynamic_ss = true;
1991*4882a593Smuzhiyun 	else
1992*4882a593Smuzhiyun 		pi->dynamic_ss = false;
1993*4882a593Smuzhiyun 
1994*4882a593Smuzhiyun 	pi->dynamic_pcie_gen2 = true;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	if (pi->gfx_clock_gating &&
1997*4882a593Smuzhiyun 	    (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
1998*4882a593Smuzhiyun 		pi->thermal_protection = true;
1999*4882a593Smuzhiyun 	else
2000*4882a593Smuzhiyun 		pi->thermal_protection = false;
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	pi->display_gap = true;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	return 0;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun 
rv6xx_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)2007*4882a593Smuzhiyun void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
2008*4882a593Smuzhiyun 				 struct radeon_ps *rps)
2009*4882a593Smuzhiyun {
2010*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rv6xx_get_ps(rps);
2011*4882a593Smuzhiyun 	struct rv6xx_pl *pl;
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	r600_dpm_print_class_info(rps->class, rps->class2);
2014*4882a593Smuzhiyun 	r600_dpm_print_cap_info(rps->caps);
2015*4882a593Smuzhiyun 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2016*4882a593Smuzhiyun 	pl = &ps->low;
2017*4882a593Smuzhiyun 	printk("\t\tpower level 0    sclk: %u mclk: %u vddc: %u\n",
2018*4882a593Smuzhiyun 	       pl->sclk, pl->mclk, pl->vddc);
2019*4882a593Smuzhiyun 	pl = &ps->medium;
2020*4882a593Smuzhiyun 	printk("\t\tpower level 1    sclk: %u mclk: %u vddc: %u\n",
2021*4882a593Smuzhiyun 	       pl->sclk, pl->mclk, pl->vddc);
2022*4882a593Smuzhiyun 	pl = &ps->high;
2023*4882a593Smuzhiyun 	printk("\t\tpower level 2    sclk: %u mclk: %u vddc: %u\n",
2024*4882a593Smuzhiyun 	       pl->sclk, pl->mclk, pl->vddc);
2025*4882a593Smuzhiyun 	r600_dpm_print_ps_status(rdev, rps);
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun 
rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)2028*4882a593Smuzhiyun void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2029*4882a593Smuzhiyun 						       struct seq_file *m)
2030*4882a593Smuzhiyun {
2031*4882a593Smuzhiyun 	struct radeon_ps *rps = rdev->pm.dpm.current_ps;
2032*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rv6xx_get_ps(rps);
2033*4882a593Smuzhiyun 	struct rv6xx_pl *pl;
2034*4882a593Smuzhiyun 	u32 current_index =
2035*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2036*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	if (current_index > 2) {
2039*4882a593Smuzhiyun 		seq_printf(m, "invalid dpm profile %d\n", current_index);
2040*4882a593Smuzhiyun 	} else {
2041*4882a593Smuzhiyun 		if (current_index == 0)
2042*4882a593Smuzhiyun 			pl = &ps->low;
2043*4882a593Smuzhiyun 		else if (current_index == 1)
2044*4882a593Smuzhiyun 			pl = &ps->medium;
2045*4882a593Smuzhiyun 		else /* current_index == 2 */
2046*4882a593Smuzhiyun 			pl = &ps->high;
2047*4882a593Smuzhiyun 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2048*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u mclk: %u vddc: %u\n",
2049*4882a593Smuzhiyun 			   current_index, pl->sclk, pl->mclk, pl->vddc);
2050*4882a593Smuzhiyun 	}
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun 
2053*4882a593Smuzhiyun /* get the current sclk in 10 khz units */
rv6xx_dpm_get_current_sclk(struct radeon_device * rdev)2054*4882a593Smuzhiyun u32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev)
2055*4882a593Smuzhiyun {
2056*4882a593Smuzhiyun 	struct radeon_ps *rps = rdev->pm.dpm.current_ps;
2057*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rv6xx_get_ps(rps);
2058*4882a593Smuzhiyun 	struct rv6xx_pl *pl;
2059*4882a593Smuzhiyun 	u32 current_index =
2060*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2061*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	if (current_index > 2) {
2064*4882a593Smuzhiyun 		return 0;
2065*4882a593Smuzhiyun 	} else {
2066*4882a593Smuzhiyun 		if (current_index == 0)
2067*4882a593Smuzhiyun 			pl = &ps->low;
2068*4882a593Smuzhiyun 		else if (current_index == 1)
2069*4882a593Smuzhiyun 			pl = &ps->medium;
2070*4882a593Smuzhiyun 		else /* current_index == 2 */
2071*4882a593Smuzhiyun 			pl = &ps->high;
2072*4882a593Smuzhiyun 		return pl->sclk;
2073*4882a593Smuzhiyun 	}
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun 
2076*4882a593Smuzhiyun /* get the current mclk in 10 khz units */
rv6xx_dpm_get_current_mclk(struct radeon_device * rdev)2077*4882a593Smuzhiyun u32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun 	struct radeon_ps *rps = rdev->pm.dpm.current_ps;
2080*4882a593Smuzhiyun 	struct rv6xx_ps *ps = rv6xx_get_ps(rps);
2081*4882a593Smuzhiyun 	struct rv6xx_pl *pl;
2082*4882a593Smuzhiyun 	u32 current_index =
2083*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2084*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	if (current_index > 2) {
2087*4882a593Smuzhiyun 		return 0;
2088*4882a593Smuzhiyun 	} else {
2089*4882a593Smuzhiyun 		if (current_index == 0)
2090*4882a593Smuzhiyun 			pl = &ps->low;
2091*4882a593Smuzhiyun 		else if (current_index == 1)
2092*4882a593Smuzhiyun 			pl = &ps->medium;
2093*4882a593Smuzhiyun 		else /* current_index == 2 */
2094*4882a593Smuzhiyun 			pl = &ps->high;
2095*4882a593Smuzhiyun 		return pl->mclk;
2096*4882a593Smuzhiyun 	}
2097*4882a593Smuzhiyun }
2098*4882a593Smuzhiyun 
rv6xx_dpm_fini(struct radeon_device * rdev)2099*4882a593Smuzhiyun void rv6xx_dpm_fini(struct radeon_device *rdev)
2100*4882a593Smuzhiyun {
2101*4882a593Smuzhiyun 	int i;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2104*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
2105*4882a593Smuzhiyun 	}
2106*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
2107*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun 
rv6xx_dpm_get_sclk(struct radeon_device * rdev,bool low)2110*4882a593Smuzhiyun u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low)
2111*4882a593Smuzhiyun {
2112*4882a593Smuzhiyun 	struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	if (low)
2115*4882a593Smuzhiyun 		return requested_state->low.sclk;
2116*4882a593Smuzhiyun 	else
2117*4882a593Smuzhiyun 		return requested_state->high.sclk;
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun 
rv6xx_dpm_get_mclk(struct radeon_device * rdev,bool low)2120*4882a593Smuzhiyun u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low)
2121*4882a593Smuzhiyun {
2122*4882a593Smuzhiyun 	struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	if (low)
2125*4882a593Smuzhiyun 		return requested_state->low.mclk;
2126*4882a593Smuzhiyun 	else
2127*4882a593Smuzhiyun 		return requested_state->high.mclk;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun 
rv6xx_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)2130*4882a593Smuzhiyun int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
2131*4882a593Smuzhiyun 				      enum radeon_dpm_forced_level level)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun 	struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
2136*4882a593Smuzhiyun 		pi->restricted_levels = 3;
2137*4882a593Smuzhiyun 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
2138*4882a593Smuzhiyun 		pi->restricted_levels = 2;
2139*4882a593Smuzhiyun 	} else {
2140*4882a593Smuzhiyun 		pi->restricted_levels = 0;
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	rv6xx_clear_vc(rdev);
2144*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
2145*4882a593Smuzhiyun 	r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
2146*4882a593Smuzhiyun 	r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
2147*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
2148*4882a593Smuzhiyun 	r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
2149*4882a593Smuzhiyun 	rv6xx_enable_medium(rdev);
2150*4882a593Smuzhiyun 	rv6xx_enable_high(rdev);
2151*4882a593Smuzhiyun 	if (pi->restricted_levels == 3)
2152*4882a593Smuzhiyun 		r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
2153*4882a593Smuzhiyun 	rv6xx_program_vc(rdev);
2154*4882a593Smuzhiyun 	rv6xx_program_at(rdev);
2155*4882a593Smuzhiyun 
2156*4882a593Smuzhiyun 	rdev->pm.dpm.forced_level = level;
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	return 0;
2159*4882a593Smuzhiyun }
2160