1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "atom.h"
32*4882a593Smuzhiyun #include "radeon.h"
33*4882a593Smuzhiyun #include "radeon_asic.h"
34*4882a593Smuzhiyun #include "radeon_audio.h"
35*4882a593Smuzhiyun #include "rs690d.h"
36*4882a593Smuzhiyun
rs690_mc_wait_for_idle(struct radeon_device * rdev)37*4882a593Smuzhiyun int rs690_mc_wait_for_idle(struct radeon_device *rdev)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun unsigned i;
40*4882a593Smuzhiyun uint32_t tmp;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
43*4882a593Smuzhiyun /* read MC_STATUS */
44*4882a593Smuzhiyun tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
45*4882a593Smuzhiyun if (G_000090_MC_SYSTEM_IDLE(tmp))
46*4882a593Smuzhiyun return 0;
47*4882a593Smuzhiyun udelay(1);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun return -1;
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
rs690_gpu_init(struct radeon_device * rdev)52*4882a593Smuzhiyun static void rs690_gpu_init(struct radeon_device *rdev)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun /* FIXME: is this correct ? */
55*4882a593Smuzhiyun r420_pipes_init(rdev);
56*4882a593Smuzhiyun if (rs690_mc_wait_for_idle(rdev)) {
57*4882a593Smuzhiyun pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n");
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun union igp_info {
62*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO info;
63*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
rs690_pm_info(struct radeon_device * rdev)66*4882a593Smuzhiyun void rs690_pm_info(struct radeon_device *rdev)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
69*4882a593Smuzhiyun union igp_info *info;
70*4882a593Smuzhiyun uint16_t data_offset;
71*4882a593Smuzhiyun uint8_t frev, crev;
72*4882a593Smuzhiyun fixed20_12 tmp;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
75*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
76*4882a593Smuzhiyun info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Get various system informations from bios */
79*4882a593Smuzhiyun switch (crev) {
80*4882a593Smuzhiyun case 1:
81*4882a593Smuzhiyun tmp.full = dfixed_const(100);
82*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
83*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
84*4882a593Smuzhiyun if (le16_to_cpu(info->info.usK8MemoryClock))
85*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
86*4882a593Smuzhiyun else if (rdev->clock.default_mclk) {
87*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
88*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
89*4882a593Smuzhiyun } else
90*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(400);
91*4882a593Smuzhiyun rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
92*4882a593Smuzhiyun rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case 2:
95*4882a593Smuzhiyun tmp.full = dfixed_const(100);
96*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
97*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
98*4882a593Smuzhiyun if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
99*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
100*4882a593Smuzhiyun else if (rdev->clock.default_mclk)
101*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
102*4882a593Smuzhiyun else
103*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(66700);
104*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
105*4882a593Smuzhiyun rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
106*4882a593Smuzhiyun rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
107*4882a593Smuzhiyun rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun default:
110*4882a593Smuzhiyun /* We assume the slower possible clock ie worst case */
111*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
112*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(200);
113*4882a593Smuzhiyun rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
114*4882a593Smuzhiyun rdev->pm.igp_ht_link_width.full = dfixed_const(8);
115*4882a593Smuzhiyun DRM_ERROR("No integrated system info for your GPU, using safe default\n");
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun } else {
119*4882a593Smuzhiyun /* We assume the slower possible clock ie worst case */
120*4882a593Smuzhiyun rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
121*4882a593Smuzhiyun rdev->pm.igp_system_mclk.full = dfixed_const(200);
122*4882a593Smuzhiyun rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
123*4882a593Smuzhiyun rdev->pm.igp_ht_link_width.full = dfixed_const(8);
124*4882a593Smuzhiyun DRM_ERROR("No integrated system info for your GPU, using safe default\n");
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun /* Compute various bandwidth */
127*4882a593Smuzhiyun /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
128*4882a593Smuzhiyun tmp.full = dfixed_const(4);
129*4882a593Smuzhiyun rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
130*4882a593Smuzhiyun /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
131*4882a593Smuzhiyun * = ht_clk * ht_width / 5
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun tmp.full = dfixed_const(5);
134*4882a593Smuzhiyun rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
135*4882a593Smuzhiyun rdev->pm.igp_ht_link_width);
136*4882a593Smuzhiyun rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
137*4882a593Smuzhiyun if (tmp.full < rdev->pm.max_bandwidth.full) {
138*4882a593Smuzhiyun /* HT link is a limiting factor */
139*4882a593Smuzhiyun rdev->pm.max_bandwidth.full = tmp.full;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
142*4882a593Smuzhiyun * = (sideport_clk * 14) / 10
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun tmp.full = dfixed_const(14);
145*4882a593Smuzhiyun rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
146*4882a593Smuzhiyun tmp.full = dfixed_const(10);
147*4882a593Smuzhiyun rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
rs690_mc_init(struct radeon_device * rdev)150*4882a593Smuzhiyun static void rs690_mc_init(struct radeon_device *rdev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u64 base;
153*4882a593Smuzhiyun uint32_t h_addr, l_addr;
154*4882a593Smuzhiyun unsigned long long k8_addr;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun rs400_gart_adjust_size(rdev);
157*4882a593Smuzhiyun rdev->mc.vram_is_ddr = true;
158*4882a593Smuzhiyun rdev->mc.vram_width = 128;
159*4882a593Smuzhiyun rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
160*4882a593Smuzhiyun rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
161*4882a593Smuzhiyun rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
162*4882a593Smuzhiyun rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
163*4882a593Smuzhiyun rdev->mc.visible_vram_size = rdev->mc.aper_size;
164*4882a593Smuzhiyun base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
165*4882a593Smuzhiyun base = G_000100_MC_FB_START(base) << 16;
166*4882a593Smuzhiyun rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
167*4882a593Smuzhiyun /* Some boards seem to be configured for 128MB of sideport memory,
168*4882a593Smuzhiyun * but really only have 64MB. Just skip the sideport and use
169*4882a593Smuzhiyun * UMA memory.
170*4882a593Smuzhiyun */
171*4882a593Smuzhiyun if (rdev->mc.igp_sideport_enabled &&
172*4882a593Smuzhiyun (rdev->mc.real_vram_size == (384 * 1024 * 1024))) {
173*4882a593Smuzhiyun base += 128 * 1024 * 1024;
174*4882a593Smuzhiyun rdev->mc.real_vram_size -= 128 * 1024 * 1024;
175*4882a593Smuzhiyun rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Use K8 direct mapping for fast fb access. */
179*4882a593Smuzhiyun rdev->fastfb_working = false;
180*4882a593Smuzhiyun h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
181*4882a593Smuzhiyun l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
182*4882a593Smuzhiyun k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
183*4882a593Smuzhiyun #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
184*4882a593Smuzhiyun if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
185*4882a593Smuzhiyun #endif
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
188*4882a593Smuzhiyun * memory is present.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
191*4882a593Smuzhiyun DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
192*4882a593Smuzhiyun (unsigned long long)rdev->mc.aper_base, k8_addr);
193*4882a593Smuzhiyun rdev->mc.aper_base = (resource_size_t)k8_addr;
194*4882a593Smuzhiyun rdev->fastfb_working = true;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun rs690_pm_info(rdev);
199*4882a593Smuzhiyun radeon_vram_location(rdev, &rdev->mc, base);
200*4882a593Smuzhiyun rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
201*4882a593Smuzhiyun radeon_gtt_location(rdev, &rdev->mc);
202*4882a593Smuzhiyun radeon_update_bandwidth_info(rdev);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
rs690_line_buffer_adjust(struct radeon_device * rdev,struct drm_display_mode * mode1,struct drm_display_mode * mode2)205*4882a593Smuzhiyun void rs690_line_buffer_adjust(struct radeon_device *rdev,
206*4882a593Smuzhiyun struct drm_display_mode *mode1,
207*4882a593Smuzhiyun struct drm_display_mode *mode2)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u32 tmp;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Guess line buffer size to be 8192 pixels */
212*4882a593Smuzhiyun u32 lb_size = 8192;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * Line Buffer Setup
216*4882a593Smuzhiyun * There is a single line buffer shared by both display controllers.
217*4882a593Smuzhiyun * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
218*4882a593Smuzhiyun * the display controllers. The paritioning can either be done
219*4882a593Smuzhiyun * manually or via one of four preset allocations specified in bits 1:0:
220*4882a593Smuzhiyun * 0 - line buffer is divided in half and shared between crtc
221*4882a593Smuzhiyun * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
222*4882a593Smuzhiyun * 2 - D1 gets the whole buffer
223*4882a593Smuzhiyun * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
224*4882a593Smuzhiyun * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
225*4882a593Smuzhiyun * allocation mode. In manual allocation mode, D1 always starts at 0,
226*4882a593Smuzhiyun * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
229*4882a593Smuzhiyun tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
230*4882a593Smuzhiyun /* auto */
231*4882a593Smuzhiyun if (mode1 && mode2) {
232*4882a593Smuzhiyun if (mode1->hdisplay > mode2->hdisplay) {
233*4882a593Smuzhiyun if (mode1->hdisplay > 2560)
234*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
235*4882a593Smuzhiyun else
236*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
237*4882a593Smuzhiyun } else if (mode2->hdisplay > mode1->hdisplay) {
238*4882a593Smuzhiyun if (mode2->hdisplay > 2560)
239*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
240*4882a593Smuzhiyun else
241*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
242*4882a593Smuzhiyun } else
243*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
244*4882a593Smuzhiyun } else if (mode1) {
245*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
246*4882a593Smuzhiyun } else if (mode2) {
247*4882a593Smuzhiyun tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Save number of lines the linebuffer leads before the scanout */
252*4882a593Smuzhiyun if (mode1)
253*4882a593Smuzhiyun rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if (mode2)
256*4882a593Smuzhiyun rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun struct rs690_watermark {
260*4882a593Smuzhiyun u32 lb_request_fifo_depth;
261*4882a593Smuzhiyun fixed20_12 num_line_pair;
262*4882a593Smuzhiyun fixed20_12 estimated_width;
263*4882a593Smuzhiyun fixed20_12 worst_case_latency;
264*4882a593Smuzhiyun fixed20_12 consumption_rate;
265*4882a593Smuzhiyun fixed20_12 active_time;
266*4882a593Smuzhiyun fixed20_12 dbpp;
267*4882a593Smuzhiyun fixed20_12 priority_mark_max;
268*4882a593Smuzhiyun fixed20_12 priority_mark;
269*4882a593Smuzhiyun fixed20_12 sclk;
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
rs690_crtc_bandwidth_compute(struct radeon_device * rdev,struct radeon_crtc * crtc,struct rs690_watermark * wm,bool low)272*4882a593Smuzhiyun static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
273*4882a593Smuzhiyun struct radeon_crtc *crtc,
274*4882a593Smuzhiyun struct rs690_watermark *wm,
275*4882a593Smuzhiyun bool low)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc->base.mode;
278*4882a593Smuzhiyun fixed20_12 a, b, c;
279*4882a593Smuzhiyun fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
280*4882a593Smuzhiyun fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
281*4882a593Smuzhiyun fixed20_12 sclk, core_bandwidth, max_bandwidth;
282*4882a593Smuzhiyun u32 selected_sclk;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (!crtc->base.enabled) {
285*4882a593Smuzhiyun /* FIXME: wouldn't it better to set priority mark to maximum */
286*4882a593Smuzhiyun wm->lb_request_fifo_depth = 4;
287*4882a593Smuzhiyun return;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) &&
291*4882a593Smuzhiyun (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
292*4882a593Smuzhiyun selected_sclk = radeon_dpm_get_sclk(rdev, low);
293*4882a593Smuzhiyun else
294*4882a593Smuzhiyun selected_sclk = rdev->pm.current_sclk;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* sclk in Mhz */
297*4882a593Smuzhiyun a.full = dfixed_const(100);
298*4882a593Smuzhiyun sclk.full = dfixed_const(selected_sclk);
299*4882a593Smuzhiyun sclk.full = dfixed_div(sclk, a);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* core_bandwidth = sclk(Mhz) * 16 */
302*4882a593Smuzhiyun a.full = dfixed_const(16);
303*4882a593Smuzhiyun core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (crtc->vsc.full > dfixed_const(2))
306*4882a593Smuzhiyun wm->num_line_pair.full = dfixed_const(2);
307*4882a593Smuzhiyun else
308*4882a593Smuzhiyun wm->num_line_pair.full = dfixed_const(1);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun b.full = dfixed_const(mode->crtc_hdisplay);
311*4882a593Smuzhiyun c.full = dfixed_const(256);
312*4882a593Smuzhiyun a.full = dfixed_div(b, c);
313*4882a593Smuzhiyun request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
314*4882a593Smuzhiyun request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
315*4882a593Smuzhiyun if (a.full < dfixed_const(4)) {
316*4882a593Smuzhiyun wm->lb_request_fifo_depth = 4;
317*4882a593Smuzhiyun } else {
318*4882a593Smuzhiyun wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Determine consumption rate
322*4882a593Smuzhiyun * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
323*4882a593Smuzhiyun * vtaps = number of vertical taps,
324*4882a593Smuzhiyun * vsc = vertical scaling ratio, defined as source/destination
325*4882a593Smuzhiyun * hsc = horizontal scaling ration, defined as source/destination
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun a.full = dfixed_const(mode->clock);
328*4882a593Smuzhiyun b.full = dfixed_const(1000);
329*4882a593Smuzhiyun a.full = dfixed_div(a, b);
330*4882a593Smuzhiyun pclk.full = dfixed_div(b, a);
331*4882a593Smuzhiyun if (crtc->rmx_type != RMX_OFF) {
332*4882a593Smuzhiyun b.full = dfixed_const(2);
333*4882a593Smuzhiyun if (crtc->vsc.full > b.full)
334*4882a593Smuzhiyun b.full = crtc->vsc.full;
335*4882a593Smuzhiyun b.full = dfixed_mul(b, crtc->hsc);
336*4882a593Smuzhiyun c.full = dfixed_const(2);
337*4882a593Smuzhiyun b.full = dfixed_div(b, c);
338*4882a593Smuzhiyun consumption_time.full = dfixed_div(pclk, b);
339*4882a593Smuzhiyun } else {
340*4882a593Smuzhiyun consumption_time.full = pclk.full;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun a.full = dfixed_const(1);
343*4882a593Smuzhiyun wm->consumption_rate.full = dfixed_div(a, consumption_time);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Determine line time
347*4882a593Smuzhiyun * LineTime = total time for one line of displayhtotal
348*4882a593Smuzhiyun * LineTime = total number of horizontal pixels
349*4882a593Smuzhiyun * pclk = pixel clock period(ns)
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun a.full = dfixed_const(crtc->base.mode.crtc_htotal);
352*4882a593Smuzhiyun line_time.full = dfixed_mul(a, pclk);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Determine active time
355*4882a593Smuzhiyun * ActiveTime = time of active region of display within one line,
356*4882a593Smuzhiyun * hactive = total number of horizontal active pixels
357*4882a593Smuzhiyun * htotal = total number of horizontal pixels
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun a.full = dfixed_const(crtc->base.mode.crtc_htotal);
360*4882a593Smuzhiyun b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
361*4882a593Smuzhiyun wm->active_time.full = dfixed_mul(line_time, b);
362*4882a593Smuzhiyun wm->active_time.full = dfixed_div(wm->active_time, a);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Maximun bandwidth is the minimun bandwidth of all component */
365*4882a593Smuzhiyun max_bandwidth = core_bandwidth;
366*4882a593Smuzhiyun if (rdev->mc.igp_sideport_enabled) {
367*4882a593Smuzhiyun if (max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
368*4882a593Smuzhiyun rdev->pm.sideport_bandwidth.full)
369*4882a593Smuzhiyun max_bandwidth = rdev->pm.sideport_bandwidth;
370*4882a593Smuzhiyun read_delay_latency.full = dfixed_const(370 * 800);
371*4882a593Smuzhiyun a.full = dfixed_const(1000);
372*4882a593Smuzhiyun b.full = dfixed_div(rdev->pm.igp_sideport_mclk, a);
373*4882a593Smuzhiyun read_delay_latency.full = dfixed_div(read_delay_latency, b);
374*4882a593Smuzhiyun read_delay_latency.full = dfixed_mul(read_delay_latency, a);
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun if (max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
377*4882a593Smuzhiyun rdev->pm.k8_bandwidth.full)
378*4882a593Smuzhiyun max_bandwidth = rdev->pm.k8_bandwidth;
379*4882a593Smuzhiyun if (max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
380*4882a593Smuzhiyun rdev->pm.ht_bandwidth.full)
381*4882a593Smuzhiyun max_bandwidth = rdev->pm.ht_bandwidth;
382*4882a593Smuzhiyun read_delay_latency.full = dfixed_const(5000);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
386*4882a593Smuzhiyun a.full = dfixed_const(16);
387*4882a593Smuzhiyun sclk.full = dfixed_mul(max_bandwidth, a);
388*4882a593Smuzhiyun a.full = dfixed_const(1000);
389*4882a593Smuzhiyun sclk.full = dfixed_div(a, sclk);
390*4882a593Smuzhiyun /* Determine chunk time
391*4882a593Smuzhiyun * ChunkTime = the time it takes the DCP to send one chunk of data
392*4882a593Smuzhiyun * to the LB which consists of pipeline delay and inter chunk gap
393*4882a593Smuzhiyun * sclk = system clock(ns)
394*4882a593Smuzhiyun */
395*4882a593Smuzhiyun a.full = dfixed_const(256 * 13);
396*4882a593Smuzhiyun chunk_time.full = dfixed_mul(sclk, a);
397*4882a593Smuzhiyun a.full = dfixed_const(10);
398*4882a593Smuzhiyun chunk_time.full = dfixed_div(chunk_time, a);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* Determine the worst case latency
401*4882a593Smuzhiyun * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
402*4882a593Smuzhiyun * WorstCaseLatency = worst case time from urgent to when the MC starts
403*4882a593Smuzhiyun * to return data
404*4882a593Smuzhiyun * READ_DELAY_IDLE_MAX = constant of 1us
405*4882a593Smuzhiyun * ChunkTime = time it takes the DCP to send one chunk of data to the LB
406*4882a593Smuzhiyun * which consists of pipeline delay and inter chunk gap
407*4882a593Smuzhiyun */
408*4882a593Smuzhiyun if (dfixed_trunc(wm->num_line_pair) > 1) {
409*4882a593Smuzhiyun a.full = dfixed_const(3);
410*4882a593Smuzhiyun wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
411*4882a593Smuzhiyun wm->worst_case_latency.full += read_delay_latency.full;
412*4882a593Smuzhiyun } else {
413*4882a593Smuzhiyun a.full = dfixed_const(2);
414*4882a593Smuzhiyun wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
415*4882a593Smuzhiyun wm->worst_case_latency.full += read_delay_latency.full;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Determine the tolerable latency
419*4882a593Smuzhiyun * TolerableLatency = Any given request has only 1 line time
420*4882a593Smuzhiyun * for the data to be returned
421*4882a593Smuzhiyun * LBRequestFifoDepth = Number of chunk requests the LB can
422*4882a593Smuzhiyun * put into the request FIFO for a display
423*4882a593Smuzhiyun * LineTime = total time for one line of display
424*4882a593Smuzhiyun * ChunkTime = the time it takes the DCP to send one chunk
425*4882a593Smuzhiyun * of data to the LB which consists of
426*4882a593Smuzhiyun * pipeline delay and inter chunk gap
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
429*4882a593Smuzhiyun tolerable_latency.full = line_time.full;
430*4882a593Smuzhiyun } else {
431*4882a593Smuzhiyun tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
432*4882a593Smuzhiyun tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
433*4882a593Smuzhiyun tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
434*4882a593Smuzhiyun tolerable_latency.full = line_time.full - tolerable_latency.full;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun /* We assume worst case 32bits (4 bytes) */
437*4882a593Smuzhiyun wm->dbpp.full = dfixed_const(4 * 8);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /* Determine the maximum priority mark
440*4882a593Smuzhiyun * width = viewport width in pixels
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun a.full = dfixed_const(16);
443*4882a593Smuzhiyun wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
444*4882a593Smuzhiyun wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
445*4882a593Smuzhiyun wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /* Determine estimated width */
448*4882a593Smuzhiyun estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
449*4882a593Smuzhiyun estimated_width.full = dfixed_div(estimated_width, consumption_time);
450*4882a593Smuzhiyun if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
451*4882a593Smuzhiyun wm->priority_mark.full = dfixed_const(10);
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun a.full = dfixed_const(16);
454*4882a593Smuzhiyun wm->priority_mark.full = dfixed_div(estimated_width, a);
455*4882a593Smuzhiyun wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
456*4882a593Smuzhiyun wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
rs690_compute_mode_priority(struct radeon_device * rdev,struct rs690_watermark * wm0,struct rs690_watermark * wm1,struct drm_display_mode * mode0,struct drm_display_mode * mode1,u32 * d1mode_priority_a_cnt,u32 * d2mode_priority_a_cnt)460*4882a593Smuzhiyun static void rs690_compute_mode_priority(struct radeon_device *rdev,
461*4882a593Smuzhiyun struct rs690_watermark *wm0,
462*4882a593Smuzhiyun struct rs690_watermark *wm1,
463*4882a593Smuzhiyun struct drm_display_mode *mode0,
464*4882a593Smuzhiyun struct drm_display_mode *mode1,
465*4882a593Smuzhiyun u32 *d1mode_priority_a_cnt,
466*4882a593Smuzhiyun u32 *d2mode_priority_a_cnt)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun fixed20_12 priority_mark02, priority_mark12, fill_rate;
469*4882a593Smuzhiyun fixed20_12 a, b;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun *d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
472*4882a593Smuzhiyun *d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun if (mode0 && mode1) {
475*4882a593Smuzhiyun if (dfixed_trunc(wm0->dbpp) > 64)
476*4882a593Smuzhiyun a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
477*4882a593Smuzhiyun else
478*4882a593Smuzhiyun a.full = wm0->num_line_pair.full;
479*4882a593Smuzhiyun if (dfixed_trunc(wm1->dbpp) > 64)
480*4882a593Smuzhiyun b.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
481*4882a593Smuzhiyun else
482*4882a593Smuzhiyun b.full = wm1->num_line_pair.full;
483*4882a593Smuzhiyun a.full += b.full;
484*4882a593Smuzhiyun fill_rate.full = dfixed_div(wm0->sclk, a);
485*4882a593Smuzhiyun if (wm0->consumption_rate.full > fill_rate.full) {
486*4882a593Smuzhiyun b.full = wm0->consumption_rate.full - fill_rate.full;
487*4882a593Smuzhiyun b.full = dfixed_mul(b, wm0->active_time);
488*4882a593Smuzhiyun a.full = dfixed_mul(wm0->worst_case_latency,
489*4882a593Smuzhiyun wm0->consumption_rate);
490*4882a593Smuzhiyun a.full = a.full + b.full;
491*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
492*4882a593Smuzhiyun priority_mark02.full = dfixed_div(a, b);
493*4882a593Smuzhiyun } else {
494*4882a593Smuzhiyun a.full = dfixed_mul(wm0->worst_case_latency,
495*4882a593Smuzhiyun wm0->consumption_rate);
496*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
497*4882a593Smuzhiyun priority_mark02.full = dfixed_div(a, b);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun if (wm1->consumption_rate.full > fill_rate.full) {
500*4882a593Smuzhiyun b.full = wm1->consumption_rate.full - fill_rate.full;
501*4882a593Smuzhiyun b.full = dfixed_mul(b, wm1->active_time);
502*4882a593Smuzhiyun a.full = dfixed_mul(wm1->worst_case_latency,
503*4882a593Smuzhiyun wm1->consumption_rate);
504*4882a593Smuzhiyun a.full = a.full + b.full;
505*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
506*4882a593Smuzhiyun priority_mark12.full = dfixed_div(a, b);
507*4882a593Smuzhiyun } else {
508*4882a593Smuzhiyun a.full = dfixed_mul(wm1->worst_case_latency,
509*4882a593Smuzhiyun wm1->consumption_rate);
510*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
511*4882a593Smuzhiyun priority_mark12.full = dfixed_div(a, b);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun if (wm0->priority_mark.full > priority_mark02.full)
514*4882a593Smuzhiyun priority_mark02.full = wm0->priority_mark.full;
515*4882a593Smuzhiyun if (wm0->priority_mark_max.full > priority_mark02.full)
516*4882a593Smuzhiyun priority_mark02.full = wm0->priority_mark_max.full;
517*4882a593Smuzhiyun if (wm1->priority_mark.full > priority_mark12.full)
518*4882a593Smuzhiyun priority_mark12.full = wm1->priority_mark.full;
519*4882a593Smuzhiyun if (wm1->priority_mark_max.full > priority_mark12.full)
520*4882a593Smuzhiyun priority_mark12.full = wm1->priority_mark_max.full;
521*4882a593Smuzhiyun *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
522*4882a593Smuzhiyun *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
523*4882a593Smuzhiyun if (rdev->disp_priority == 2) {
524*4882a593Smuzhiyun *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
525*4882a593Smuzhiyun *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun } else if (mode0) {
528*4882a593Smuzhiyun if (dfixed_trunc(wm0->dbpp) > 64)
529*4882a593Smuzhiyun a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
530*4882a593Smuzhiyun else
531*4882a593Smuzhiyun a.full = wm0->num_line_pair.full;
532*4882a593Smuzhiyun fill_rate.full = dfixed_div(wm0->sclk, a);
533*4882a593Smuzhiyun if (wm0->consumption_rate.full > fill_rate.full) {
534*4882a593Smuzhiyun b.full = wm0->consumption_rate.full - fill_rate.full;
535*4882a593Smuzhiyun b.full = dfixed_mul(b, wm0->active_time);
536*4882a593Smuzhiyun a.full = dfixed_mul(wm0->worst_case_latency,
537*4882a593Smuzhiyun wm0->consumption_rate);
538*4882a593Smuzhiyun a.full = a.full + b.full;
539*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
540*4882a593Smuzhiyun priority_mark02.full = dfixed_div(a, b);
541*4882a593Smuzhiyun } else {
542*4882a593Smuzhiyun a.full = dfixed_mul(wm0->worst_case_latency,
543*4882a593Smuzhiyun wm0->consumption_rate);
544*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
545*4882a593Smuzhiyun priority_mark02.full = dfixed_div(a, b);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun if (wm0->priority_mark.full > priority_mark02.full)
548*4882a593Smuzhiyun priority_mark02.full = wm0->priority_mark.full;
549*4882a593Smuzhiyun if (wm0->priority_mark_max.full > priority_mark02.full)
550*4882a593Smuzhiyun priority_mark02.full = wm0->priority_mark_max.full;
551*4882a593Smuzhiyun *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
552*4882a593Smuzhiyun if (rdev->disp_priority == 2)
553*4882a593Smuzhiyun *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
554*4882a593Smuzhiyun } else if (mode1) {
555*4882a593Smuzhiyun if (dfixed_trunc(wm1->dbpp) > 64)
556*4882a593Smuzhiyun a.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
557*4882a593Smuzhiyun else
558*4882a593Smuzhiyun a.full = wm1->num_line_pair.full;
559*4882a593Smuzhiyun fill_rate.full = dfixed_div(wm1->sclk, a);
560*4882a593Smuzhiyun if (wm1->consumption_rate.full > fill_rate.full) {
561*4882a593Smuzhiyun b.full = wm1->consumption_rate.full - fill_rate.full;
562*4882a593Smuzhiyun b.full = dfixed_mul(b, wm1->active_time);
563*4882a593Smuzhiyun a.full = dfixed_mul(wm1->worst_case_latency,
564*4882a593Smuzhiyun wm1->consumption_rate);
565*4882a593Smuzhiyun a.full = a.full + b.full;
566*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
567*4882a593Smuzhiyun priority_mark12.full = dfixed_div(a, b);
568*4882a593Smuzhiyun } else {
569*4882a593Smuzhiyun a.full = dfixed_mul(wm1->worst_case_latency,
570*4882a593Smuzhiyun wm1->consumption_rate);
571*4882a593Smuzhiyun b.full = dfixed_const(16 * 1000);
572*4882a593Smuzhiyun priority_mark12.full = dfixed_div(a, b);
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun if (wm1->priority_mark.full > priority_mark12.full)
575*4882a593Smuzhiyun priority_mark12.full = wm1->priority_mark.full;
576*4882a593Smuzhiyun if (wm1->priority_mark_max.full > priority_mark12.full)
577*4882a593Smuzhiyun priority_mark12.full = wm1->priority_mark_max.full;
578*4882a593Smuzhiyun *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
579*4882a593Smuzhiyun if (rdev->disp_priority == 2)
580*4882a593Smuzhiyun *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
rs690_bandwidth_update(struct radeon_device * rdev)584*4882a593Smuzhiyun void rs690_bandwidth_update(struct radeon_device *rdev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct drm_display_mode *mode0 = NULL;
587*4882a593Smuzhiyun struct drm_display_mode *mode1 = NULL;
588*4882a593Smuzhiyun struct rs690_watermark wm0_high, wm0_low;
589*4882a593Smuzhiyun struct rs690_watermark wm1_high, wm1_low;
590*4882a593Smuzhiyun u32 tmp;
591*4882a593Smuzhiyun u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt;
592*4882a593Smuzhiyun u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun if (!rdev->mode_info.mode_config_initialized)
595*4882a593Smuzhiyun return;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun radeon_update_display_priority(rdev);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun if (rdev->mode_info.crtcs[0]->base.enabled)
600*4882a593Smuzhiyun mode0 = &rdev->mode_info.crtcs[0]->base.mode;
601*4882a593Smuzhiyun if (rdev->mode_info.crtcs[1]->base.enabled)
602*4882a593Smuzhiyun mode1 = &rdev->mode_info.crtcs[1]->base.mode;
603*4882a593Smuzhiyun /*
604*4882a593Smuzhiyun * Set display0/1 priority up in the memory controller for
605*4882a593Smuzhiyun * modes if the user specifies HIGH for displaypriority
606*4882a593Smuzhiyun * option.
607*4882a593Smuzhiyun */
608*4882a593Smuzhiyun if ((rdev->disp_priority == 2) &&
609*4882a593Smuzhiyun ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
610*4882a593Smuzhiyun tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
611*4882a593Smuzhiyun tmp &= C_000104_MC_DISP0R_INIT_LAT;
612*4882a593Smuzhiyun tmp &= C_000104_MC_DISP1R_INIT_LAT;
613*4882a593Smuzhiyun if (mode0)
614*4882a593Smuzhiyun tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
615*4882a593Smuzhiyun if (mode1)
616*4882a593Smuzhiyun tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
617*4882a593Smuzhiyun WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun rs690_line_buffer_adjust(rdev, mode0, mode1);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
622*4882a593Smuzhiyun WREG32(R_006C9C_DCP_CONTROL, 0);
623*4882a593Smuzhiyun if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
624*4882a593Smuzhiyun WREG32(R_006C9C_DCP_CONTROL, 2);
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false);
627*4882a593Smuzhiyun rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, true);
630*4882a593Smuzhiyun rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, true);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun tmp = (wm0_high.lb_request_fifo_depth - 1);
633*4882a593Smuzhiyun tmp |= (wm1_high.lb_request_fifo_depth - 1) << 16;
634*4882a593Smuzhiyun WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun rs690_compute_mode_priority(rdev,
637*4882a593Smuzhiyun &wm0_high, &wm1_high,
638*4882a593Smuzhiyun mode0, mode1,
639*4882a593Smuzhiyun &d1mode_priority_a_cnt, &d2mode_priority_a_cnt);
640*4882a593Smuzhiyun rs690_compute_mode_priority(rdev,
641*4882a593Smuzhiyun &wm0_low, &wm1_low,
642*4882a593Smuzhiyun mode0, mode1,
643*4882a593Smuzhiyun &d1mode_priority_b_cnt, &d2mode_priority_b_cnt);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
646*4882a593Smuzhiyun WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt);
647*4882a593Smuzhiyun WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
648*4882a593Smuzhiyun WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
rs690_mc_rreg(struct radeon_device * rdev,uint32_t reg)651*4882a593Smuzhiyun uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun unsigned long flags;
654*4882a593Smuzhiyun uint32_t r;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mc_idx_lock, flags);
657*4882a593Smuzhiyun WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
658*4882a593Smuzhiyun r = RREG32(R_00007C_MC_DATA);
659*4882a593Smuzhiyun WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
660*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
661*4882a593Smuzhiyun return r;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun
rs690_mc_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v)664*4882a593Smuzhiyun void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun unsigned long flags;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mc_idx_lock, flags);
669*4882a593Smuzhiyun WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
670*4882a593Smuzhiyun S_000078_MC_IND_WR_EN(1));
671*4882a593Smuzhiyun WREG32(R_00007C_MC_DATA, v);
672*4882a593Smuzhiyun WREG32(R_000078_MC_INDEX, 0x7F);
673*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
rs690_mc_program(struct radeon_device * rdev)676*4882a593Smuzhiyun static void rs690_mc_program(struct radeon_device *rdev)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun struct rv515_mc_save save;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* Stops all mc clients */
681*4882a593Smuzhiyun rv515_mc_stop(rdev, &save);
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /* Wait for mc idle */
684*4882a593Smuzhiyun if (rs690_mc_wait_for_idle(rdev))
685*4882a593Smuzhiyun dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
686*4882a593Smuzhiyun /* Program MC, should be a 32bits limited address space */
687*4882a593Smuzhiyun WREG32_MC(R_000100_MCCFG_FB_LOCATION,
688*4882a593Smuzhiyun S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
689*4882a593Smuzhiyun S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
690*4882a593Smuzhiyun WREG32(R_000134_HDP_FB_LOCATION,
691*4882a593Smuzhiyun S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun rv515_mc_resume(rdev, &save);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
rs690_startup(struct radeon_device * rdev)696*4882a593Smuzhiyun static int rs690_startup(struct radeon_device *rdev)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun int r;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun rs690_mc_program(rdev);
701*4882a593Smuzhiyun /* Resume clock */
702*4882a593Smuzhiyun rv515_clock_startup(rdev);
703*4882a593Smuzhiyun /* Initialize GPU configuration (# pipes, ...) */
704*4882a593Smuzhiyun rs690_gpu_init(rdev);
705*4882a593Smuzhiyun /* Initialize GART (initialize after TTM so we can allocate
706*4882a593Smuzhiyun * memory through TTM but finalize after TTM) */
707*4882a593Smuzhiyun r = rs400_gart_enable(rdev);
708*4882a593Smuzhiyun if (r)
709*4882a593Smuzhiyun return r;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /* allocate wb buffer */
712*4882a593Smuzhiyun r = radeon_wb_init(rdev);
713*4882a593Smuzhiyun if (r)
714*4882a593Smuzhiyun return r;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
717*4882a593Smuzhiyun if (r) {
718*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
719*4882a593Smuzhiyun return r;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun /* Enable IRQ */
723*4882a593Smuzhiyun if (!rdev->irq.installed) {
724*4882a593Smuzhiyun r = radeon_irq_kms_init(rdev);
725*4882a593Smuzhiyun if (r)
726*4882a593Smuzhiyun return r;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun rs600_irq_set(rdev);
730*4882a593Smuzhiyun rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
731*4882a593Smuzhiyun /* 1M ring buffer */
732*4882a593Smuzhiyun r = r100_cp_init(rdev, 1024 * 1024);
733*4882a593Smuzhiyun if (r) {
734*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
735*4882a593Smuzhiyun return r;
736*4882a593Smuzhiyun }
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun r = radeon_ib_pool_init(rdev);
739*4882a593Smuzhiyun if (r) {
740*4882a593Smuzhiyun dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
741*4882a593Smuzhiyun return r;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun r = radeon_audio_init(rdev);
745*4882a593Smuzhiyun if (r) {
746*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing audio\n");
747*4882a593Smuzhiyun return r;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
rs690_resume(struct radeon_device * rdev)753*4882a593Smuzhiyun int rs690_resume(struct radeon_device *rdev)
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun int r;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* Make sur GART are not working */
758*4882a593Smuzhiyun rs400_gart_disable(rdev);
759*4882a593Smuzhiyun /* Resume clock before doing reset */
760*4882a593Smuzhiyun rv515_clock_startup(rdev);
761*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
762*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
763*4882a593Smuzhiyun dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
764*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
765*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun /* post */
768*4882a593Smuzhiyun atom_asic_init(rdev->mode_info.atom_context);
769*4882a593Smuzhiyun /* Resume clock after posting */
770*4882a593Smuzhiyun rv515_clock_startup(rdev);
771*4882a593Smuzhiyun /* Initialize surface registers */
772*4882a593Smuzhiyun radeon_surface_init(rdev);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun rdev->accel_working = true;
775*4882a593Smuzhiyun r = rs690_startup(rdev);
776*4882a593Smuzhiyun if (r) {
777*4882a593Smuzhiyun rdev->accel_working = false;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun return r;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
rs690_suspend(struct radeon_device * rdev)782*4882a593Smuzhiyun int rs690_suspend(struct radeon_device *rdev)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun radeon_pm_suspend(rdev);
785*4882a593Smuzhiyun radeon_audio_fini(rdev);
786*4882a593Smuzhiyun r100_cp_disable(rdev);
787*4882a593Smuzhiyun radeon_wb_disable(rdev);
788*4882a593Smuzhiyun rs600_irq_disable(rdev);
789*4882a593Smuzhiyun rs400_gart_disable(rdev);
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
rs690_fini(struct radeon_device * rdev)793*4882a593Smuzhiyun void rs690_fini(struct radeon_device *rdev)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun radeon_pm_fini(rdev);
796*4882a593Smuzhiyun radeon_audio_fini(rdev);
797*4882a593Smuzhiyun r100_cp_fini(rdev);
798*4882a593Smuzhiyun radeon_wb_fini(rdev);
799*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
800*4882a593Smuzhiyun radeon_gem_fini(rdev);
801*4882a593Smuzhiyun rs400_gart_fini(rdev);
802*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
803*4882a593Smuzhiyun radeon_fence_driver_fini(rdev);
804*4882a593Smuzhiyun radeon_bo_fini(rdev);
805*4882a593Smuzhiyun radeon_atombios_fini(rdev);
806*4882a593Smuzhiyun kfree(rdev->bios);
807*4882a593Smuzhiyun rdev->bios = NULL;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
rs690_init(struct radeon_device * rdev)810*4882a593Smuzhiyun int rs690_init(struct radeon_device *rdev)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun int r;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun /* Disable VGA */
815*4882a593Smuzhiyun rv515_vga_render_disable(rdev);
816*4882a593Smuzhiyun /* Initialize scratch registers */
817*4882a593Smuzhiyun radeon_scratch_init(rdev);
818*4882a593Smuzhiyun /* Initialize surface registers */
819*4882a593Smuzhiyun radeon_surface_init(rdev);
820*4882a593Smuzhiyun /* restore some register to sane defaults */
821*4882a593Smuzhiyun r100_restore_sanity(rdev);
822*4882a593Smuzhiyun /* TODO: disable VGA need to use VGA request */
823*4882a593Smuzhiyun /* BIOS*/
824*4882a593Smuzhiyun if (!radeon_get_bios(rdev)) {
825*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
826*4882a593Smuzhiyun return -EINVAL;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun if (rdev->is_atom_bios) {
829*4882a593Smuzhiyun r = radeon_atombios_init(rdev);
830*4882a593Smuzhiyun if (r)
831*4882a593Smuzhiyun return r;
832*4882a593Smuzhiyun } else {
833*4882a593Smuzhiyun dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
834*4882a593Smuzhiyun return -EINVAL;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
837*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
838*4882a593Smuzhiyun dev_warn(rdev->dev,
839*4882a593Smuzhiyun "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
840*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
841*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun /* check if cards are posted or not */
844*4882a593Smuzhiyun if (radeon_boot_test_post_card(rdev) == false)
845*4882a593Smuzhiyun return -EINVAL;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun /* Initialize clocks */
848*4882a593Smuzhiyun radeon_get_clock_info(rdev->ddev);
849*4882a593Smuzhiyun /* initialize memory controller */
850*4882a593Smuzhiyun rs690_mc_init(rdev);
851*4882a593Smuzhiyun rv515_debugfs(rdev);
852*4882a593Smuzhiyun /* Fence driver */
853*4882a593Smuzhiyun r = radeon_fence_driver_init(rdev);
854*4882a593Smuzhiyun if (r)
855*4882a593Smuzhiyun return r;
856*4882a593Smuzhiyun /* Memory manager */
857*4882a593Smuzhiyun r = radeon_bo_init(rdev);
858*4882a593Smuzhiyun if (r)
859*4882a593Smuzhiyun return r;
860*4882a593Smuzhiyun r = rs400_gart_init(rdev);
861*4882a593Smuzhiyun if (r)
862*4882a593Smuzhiyun return r;
863*4882a593Smuzhiyun rs600_set_safe_registers(rdev);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /* Initialize power management */
866*4882a593Smuzhiyun radeon_pm_init(rdev);
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun rdev->accel_working = true;
869*4882a593Smuzhiyun r = rs690_startup(rdev);
870*4882a593Smuzhiyun if (r) {
871*4882a593Smuzhiyun /* Somethings want wront with the accel init stop accel */
872*4882a593Smuzhiyun dev_err(rdev->dev, "Disabling GPU acceleration\n");
873*4882a593Smuzhiyun r100_cp_fini(rdev);
874*4882a593Smuzhiyun radeon_wb_fini(rdev);
875*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
876*4882a593Smuzhiyun rs400_gart_fini(rdev);
877*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
878*4882a593Smuzhiyun rdev->accel_working = false;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun return 0;
881*4882a593Smuzhiyun }
882