xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/rs400.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/seq_file.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
33*4882a593Smuzhiyun #include <drm/drm_device.h>
34*4882a593Smuzhiyun #include <drm/drm_file.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun #include "radeon_asic.h"
38*4882a593Smuzhiyun #include "rs400d.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun /* This files gather functions specifics to : rs400,rs480 */
41*4882a593Smuzhiyun static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
42*4882a593Smuzhiyun 
rs400_gart_adjust_size(struct radeon_device * rdev)43*4882a593Smuzhiyun void rs400_gart_adjust_size(struct radeon_device *rdev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	/* Check gart size */
46*4882a593Smuzhiyun 	switch (rdev->mc.gtt_size/(1024*1024)) {
47*4882a593Smuzhiyun 	case 32:
48*4882a593Smuzhiyun 	case 64:
49*4882a593Smuzhiyun 	case 128:
50*4882a593Smuzhiyun 	case 256:
51*4882a593Smuzhiyun 	case 512:
52*4882a593Smuzhiyun 	case 1024:
53*4882a593Smuzhiyun 	case 2048:
54*4882a593Smuzhiyun 		break;
55*4882a593Smuzhiyun 	default:
56*4882a593Smuzhiyun 		DRM_ERROR("Unable to use IGP GART size %uM\n",
57*4882a593Smuzhiyun 			  (unsigned)(rdev->mc.gtt_size >> 20));
58*4882a593Smuzhiyun 		DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
59*4882a593Smuzhiyun 		DRM_ERROR("Forcing to 32M GART size\n");
60*4882a593Smuzhiyun 		rdev->mc.gtt_size = 32 * 1024 * 1024;
61*4882a593Smuzhiyun 		return;
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
rs400_gart_tlb_flush(struct radeon_device * rdev)65*4882a593Smuzhiyun void rs400_gart_tlb_flush(struct radeon_device *rdev)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	uint32_t tmp;
68*4882a593Smuzhiyun 	unsigned int timeout = rdev->usec_timeout;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
71*4882a593Smuzhiyun 	do {
72*4882a593Smuzhiyun 		tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
73*4882a593Smuzhiyun 		if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
74*4882a593Smuzhiyun 			break;
75*4882a593Smuzhiyun 		udelay(1);
76*4882a593Smuzhiyun 		timeout--;
77*4882a593Smuzhiyun 	} while (timeout > 0);
78*4882a593Smuzhiyun 	WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
rs400_gart_init(struct radeon_device * rdev)81*4882a593Smuzhiyun int rs400_gart_init(struct radeon_device *rdev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int r;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (rdev->gart.ptr) {
86*4882a593Smuzhiyun 		WARN(1, "RS400 GART already initialized\n");
87*4882a593Smuzhiyun 		return 0;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 	/* Check gart size */
90*4882a593Smuzhiyun 	switch(rdev->mc.gtt_size / (1024 * 1024)) {
91*4882a593Smuzhiyun 	case 32:
92*4882a593Smuzhiyun 	case 64:
93*4882a593Smuzhiyun 	case 128:
94*4882a593Smuzhiyun 	case 256:
95*4882a593Smuzhiyun 	case 512:
96*4882a593Smuzhiyun 	case 1024:
97*4882a593Smuzhiyun 	case 2048:
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	default:
100*4882a593Smuzhiyun 		return -EINVAL;
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 	/* Initialize common gart structure */
103*4882a593Smuzhiyun 	r = radeon_gart_init(rdev);
104*4882a593Smuzhiyun 	if (r)
105*4882a593Smuzhiyun 		return r;
106*4882a593Smuzhiyun 	if (rs400_debugfs_pcie_gart_info_init(rdev))
107*4882a593Smuzhiyun 		DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
108*4882a593Smuzhiyun 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
109*4882a593Smuzhiyun 	return radeon_gart_table_ram_alloc(rdev);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
rs400_gart_enable(struct radeon_device * rdev)112*4882a593Smuzhiyun int rs400_gart_enable(struct radeon_device *rdev)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	uint32_t size_reg;
115*4882a593Smuzhiyun 	uint32_t tmp;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
118*4882a593Smuzhiyun 	tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
119*4882a593Smuzhiyun 	WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
120*4882a593Smuzhiyun 	/* Check gart size */
121*4882a593Smuzhiyun 	switch(rdev->mc.gtt_size / (1024 * 1024)) {
122*4882a593Smuzhiyun 	case 32:
123*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_32MB;
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case 64:
126*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_64MB;
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case 128:
129*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_128MB;
130*4882a593Smuzhiyun 		break;
131*4882a593Smuzhiyun 	case 256:
132*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_256MB;
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	case 512:
135*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_512MB;
136*4882a593Smuzhiyun 		break;
137*4882a593Smuzhiyun 	case 1024:
138*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_1GB;
139*4882a593Smuzhiyun 		break;
140*4882a593Smuzhiyun 	case 2048:
141*4882a593Smuzhiyun 		size_reg = RS480_VA_SIZE_2GB;
142*4882a593Smuzhiyun 		break;
143*4882a593Smuzhiyun 	default:
144*4882a593Smuzhiyun 		return -EINVAL;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	/* It should be fine to program it to max value */
147*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
148*4882a593Smuzhiyun 		WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
149*4882a593Smuzhiyun 		WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
150*4882a593Smuzhiyun 	} else {
151*4882a593Smuzhiyun 		WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
152*4882a593Smuzhiyun 		WREG32(RS480_AGP_BASE_2, 0);
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
155*4882a593Smuzhiyun 	tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
156*4882a593Smuzhiyun 	if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
157*4882a593Smuzhiyun 		WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
158*4882a593Smuzhiyun 		tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
159*4882a593Smuzhiyun 		WREG32(RADEON_BUS_CNTL, tmp);
160*4882a593Smuzhiyun 	} else {
161*4882a593Smuzhiyun 		WREG32(RADEON_MC_AGP_LOCATION, tmp);
162*4882a593Smuzhiyun 		tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
163*4882a593Smuzhiyun 		WREG32(RADEON_BUS_CNTL, tmp);
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun 	/* Table should be in 32bits address space so ignore bits above. */
166*4882a593Smuzhiyun 	tmp = (u32)rdev->gart.table_addr & 0xfffff000;
167*4882a593Smuzhiyun 	tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	WREG32_MC(RS480_GART_BASE, tmp);
170*4882a593Smuzhiyun 	/* TODO: more tweaking here */
171*4882a593Smuzhiyun 	WREG32_MC(RS480_GART_FEATURE_ID,
172*4882a593Smuzhiyun 		  (RS480_TLB_ENABLE |
173*4882a593Smuzhiyun 		   RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
174*4882a593Smuzhiyun 	/* Disable snooping */
175*4882a593Smuzhiyun 	WREG32_MC(RS480_AGP_MODE_CNTL,
176*4882a593Smuzhiyun 		  (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
177*4882a593Smuzhiyun 	/* Disable AGP mode */
178*4882a593Smuzhiyun 	/* FIXME: according to doc we should set HIDE_MMCFG_BAR=0,
179*4882a593Smuzhiyun 	 * AGPMODE30=0 & AGP30ENHANCED=0 in NB_CNTL */
180*4882a593Smuzhiyun 	if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
181*4882a593Smuzhiyun 		tmp = RREG32_MC(RS480_MC_MISC_CNTL);
182*4882a593Smuzhiyun 		tmp |= RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN;
183*4882a593Smuzhiyun 		WREG32_MC(RS480_MC_MISC_CNTL, tmp);
184*4882a593Smuzhiyun 	} else {
185*4882a593Smuzhiyun 		tmp = RREG32_MC(RS480_MC_MISC_CNTL);
186*4882a593Smuzhiyun 		tmp |= RS480_GART_INDEX_REG_EN;
187*4882a593Smuzhiyun 		WREG32_MC(RS480_MC_MISC_CNTL, tmp);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 	/* Enable gart */
190*4882a593Smuzhiyun 	WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
191*4882a593Smuzhiyun 	rs400_gart_tlb_flush(rdev);
192*4882a593Smuzhiyun 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
193*4882a593Smuzhiyun 		 (unsigned)(rdev->mc.gtt_size >> 20),
194*4882a593Smuzhiyun 		 (unsigned long long)rdev->gart.table_addr);
195*4882a593Smuzhiyun 	rdev->gart.ready = true;
196*4882a593Smuzhiyun 	return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
rs400_gart_disable(struct radeon_device * rdev)199*4882a593Smuzhiyun void rs400_gart_disable(struct radeon_device *rdev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	uint32_t tmp;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
204*4882a593Smuzhiyun 	tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
205*4882a593Smuzhiyun 	WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
206*4882a593Smuzhiyun 	WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
rs400_gart_fini(struct radeon_device * rdev)209*4882a593Smuzhiyun void rs400_gart_fini(struct radeon_device *rdev)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	radeon_gart_fini(rdev);
212*4882a593Smuzhiyun 	rs400_gart_disable(rdev);
213*4882a593Smuzhiyun 	radeon_gart_table_ram_free(rdev);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define RS400_PTE_UNSNOOPED (1 << 0)
217*4882a593Smuzhiyun #define RS400_PTE_WRITEABLE (1 << 2)
218*4882a593Smuzhiyun #define RS400_PTE_READABLE  (1 << 3)
219*4882a593Smuzhiyun 
rs400_gart_get_page_entry(uint64_t addr,uint32_t flags)220*4882a593Smuzhiyun uint64_t rs400_gart_get_page_entry(uint64_t addr, uint32_t flags)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	uint32_t entry;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	entry = (lower_32_bits(addr) & PAGE_MASK) |
225*4882a593Smuzhiyun 		((upper_32_bits(addr) & 0xff) << 4);
226*4882a593Smuzhiyun 	if (flags & RADEON_GART_PAGE_READ)
227*4882a593Smuzhiyun 		entry |= RS400_PTE_READABLE;
228*4882a593Smuzhiyun 	if (flags & RADEON_GART_PAGE_WRITE)
229*4882a593Smuzhiyun 		entry |= RS400_PTE_WRITEABLE;
230*4882a593Smuzhiyun 	if (!(flags & RADEON_GART_PAGE_SNOOP))
231*4882a593Smuzhiyun 		entry |= RS400_PTE_UNSNOOPED;
232*4882a593Smuzhiyun 	return entry;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
rs400_gart_set_page(struct radeon_device * rdev,unsigned i,uint64_t entry)235*4882a593Smuzhiyun void rs400_gart_set_page(struct radeon_device *rdev, unsigned i,
236*4882a593Smuzhiyun 			 uint64_t entry)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	u32 *gtt = rdev->gart.ptr;
239*4882a593Smuzhiyun 	gtt[i] = cpu_to_le32(lower_32_bits(entry));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
rs400_mc_wait_for_idle(struct radeon_device * rdev)242*4882a593Smuzhiyun int rs400_mc_wait_for_idle(struct radeon_device *rdev)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	unsigned i;
245*4882a593Smuzhiyun 	uint32_t tmp;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
248*4882a593Smuzhiyun 		/* read MC_STATUS */
249*4882a593Smuzhiyun 		tmp = RREG32(RADEON_MC_STATUS);
250*4882a593Smuzhiyun 		if (tmp & RADEON_MC_IDLE) {
251*4882a593Smuzhiyun 			return 0;
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 		udelay(1);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 	return -1;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
rs400_gpu_init(struct radeon_device * rdev)258*4882a593Smuzhiyun static void rs400_gpu_init(struct radeon_device *rdev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	/* FIXME: is this correct ? */
261*4882a593Smuzhiyun 	r420_pipes_init(rdev);
262*4882a593Smuzhiyun 	if (rs400_mc_wait_for_idle(rdev)) {
263*4882a593Smuzhiyun 		pr_warn("rs400: Failed to wait MC idle while programming pipes. Bad things might happen. %08x\n",
264*4882a593Smuzhiyun 			RREG32(RADEON_MC_STATUS));
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
rs400_mc_init(struct radeon_device * rdev)268*4882a593Smuzhiyun static void rs400_mc_init(struct radeon_device *rdev)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	u64 base;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	rs400_gart_adjust_size(rdev);
273*4882a593Smuzhiyun 	rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
274*4882a593Smuzhiyun 	/* DDR for all card after R300 & IGP */
275*4882a593Smuzhiyun 	rdev->mc.vram_is_ddr = true;
276*4882a593Smuzhiyun 	rdev->mc.vram_width = 128;
277*4882a593Smuzhiyun 	r100_vram_init_sizes(rdev);
278*4882a593Smuzhiyun 	base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
279*4882a593Smuzhiyun 	radeon_vram_location(rdev, &rdev->mc, base);
280*4882a593Smuzhiyun 	rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
281*4882a593Smuzhiyun 	radeon_gtt_location(rdev, &rdev->mc);
282*4882a593Smuzhiyun 	radeon_update_bandwidth_info(rdev);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
rs400_mc_rreg(struct radeon_device * rdev,uint32_t reg)285*4882a593Smuzhiyun uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	unsigned long flags;
288*4882a593Smuzhiyun 	uint32_t r;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
291*4882a593Smuzhiyun 	WREG32(RS480_NB_MC_INDEX, reg & 0xff);
292*4882a593Smuzhiyun 	r = RREG32(RS480_NB_MC_DATA);
293*4882a593Smuzhiyun 	WREG32(RS480_NB_MC_INDEX, 0xff);
294*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
295*4882a593Smuzhiyun 	return r;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
rs400_mc_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v)298*4882a593Smuzhiyun void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	unsigned long flags;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
303*4882a593Smuzhiyun 	WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
304*4882a593Smuzhiyun 	WREG32(RS480_NB_MC_DATA, (v));
305*4882a593Smuzhiyun 	WREG32(RS480_NB_MC_INDEX, 0xff);
306*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
rs400_debugfs_gart_info(struct seq_file * m,void * data)310*4882a593Smuzhiyun static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct drm_info_node *node = (struct drm_info_node *) m->private;
313*4882a593Smuzhiyun 	struct drm_device *dev = node->minor->dev;
314*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
315*4882a593Smuzhiyun 	uint32_t tmp;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
318*4882a593Smuzhiyun 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
319*4882a593Smuzhiyun 	tmp = RREG32(RADEON_BUS_CNTL);
320*4882a593Smuzhiyun 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
321*4882a593Smuzhiyun 	tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
322*4882a593Smuzhiyun 	seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
323*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
324*4882a593Smuzhiyun 		tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
325*4882a593Smuzhiyun 		seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
326*4882a593Smuzhiyun 		tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
327*4882a593Smuzhiyun 		seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
328*4882a593Smuzhiyun 		tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
329*4882a593Smuzhiyun 		seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
330*4882a593Smuzhiyun 		tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
331*4882a593Smuzhiyun 		seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
332*4882a593Smuzhiyun 		tmp = RREG32(RS690_HDP_FB_LOCATION);
333*4882a593Smuzhiyun 		seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
334*4882a593Smuzhiyun 	} else {
335*4882a593Smuzhiyun 		tmp = RREG32(RADEON_AGP_BASE);
336*4882a593Smuzhiyun 		seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
337*4882a593Smuzhiyun 		tmp = RREG32(RS480_AGP_BASE_2);
338*4882a593Smuzhiyun 		seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
339*4882a593Smuzhiyun 		tmp = RREG32(RADEON_MC_AGP_LOCATION);
340*4882a593Smuzhiyun 		seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_GART_BASE);
343*4882a593Smuzhiyun 	seq_printf(m, "GART_BASE 0x%08x\n", tmp);
344*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_GART_FEATURE_ID);
345*4882a593Smuzhiyun 	seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
346*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
347*4882a593Smuzhiyun 	seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
348*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_MC_MISC_CNTL);
349*4882a593Smuzhiyun 	seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
350*4882a593Smuzhiyun 	tmp = RREG32_MC(0x5F);
351*4882a593Smuzhiyun 	seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
352*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
353*4882a593Smuzhiyun 	seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
354*4882a593Smuzhiyun 	tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
355*4882a593Smuzhiyun 	seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
356*4882a593Smuzhiyun 	tmp = RREG32_MC(0x3B);
357*4882a593Smuzhiyun 	seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
358*4882a593Smuzhiyun 	tmp = RREG32_MC(0x3C);
359*4882a593Smuzhiyun 	seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
360*4882a593Smuzhiyun 	tmp = RREG32_MC(0x30);
361*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
362*4882a593Smuzhiyun 	tmp = RREG32_MC(0x31);
363*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
364*4882a593Smuzhiyun 	tmp = RREG32_MC(0x32);
365*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
366*4882a593Smuzhiyun 	tmp = RREG32_MC(0x33);
367*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
368*4882a593Smuzhiyun 	tmp = RREG32_MC(0x34);
369*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
370*4882a593Smuzhiyun 	tmp = RREG32_MC(0x35);
371*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
372*4882a593Smuzhiyun 	tmp = RREG32_MC(0x36);
373*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
374*4882a593Smuzhiyun 	tmp = RREG32_MC(0x37);
375*4882a593Smuzhiyun 	seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static struct drm_info_list rs400_gart_info_list[] = {
380*4882a593Smuzhiyun 	{"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun #endif
383*4882a593Smuzhiyun 
rs400_debugfs_pcie_gart_info_init(struct radeon_device * rdev)384*4882a593Smuzhiyun static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
387*4882a593Smuzhiyun 	return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
388*4882a593Smuzhiyun #else
389*4882a593Smuzhiyun 	return 0;
390*4882a593Smuzhiyun #endif
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
rs400_mc_program(struct radeon_device * rdev)393*4882a593Smuzhiyun static void rs400_mc_program(struct radeon_device *rdev)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	struct r100_mc_save save;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* Stops all mc clients */
398*4882a593Smuzhiyun 	r100_mc_stop(rdev, &save);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* Wait for mc idle */
401*4882a593Smuzhiyun 	if (rs400_mc_wait_for_idle(rdev))
402*4882a593Smuzhiyun 		dev_warn(rdev->dev, "rs400: Wait MC idle timeout before updating MC.\n");
403*4882a593Smuzhiyun 	WREG32(R_000148_MC_FB_LOCATION,
404*4882a593Smuzhiyun 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
405*4882a593Smuzhiyun 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	r100_mc_resume(rdev, &save);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
rs400_startup(struct radeon_device * rdev)410*4882a593Smuzhiyun static int rs400_startup(struct radeon_device *rdev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	int r;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	r100_set_common_regs(rdev);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	rs400_mc_program(rdev);
417*4882a593Smuzhiyun 	/* Resume clock */
418*4882a593Smuzhiyun 	r300_clock_startup(rdev);
419*4882a593Smuzhiyun 	/* Initialize GPU configuration (# pipes, ...) */
420*4882a593Smuzhiyun 	rs400_gpu_init(rdev);
421*4882a593Smuzhiyun 	r100_enable_bm(rdev);
422*4882a593Smuzhiyun 	/* Initialize GART (initialize after TTM so we can allocate
423*4882a593Smuzhiyun 	 * memory through TTM but finalize after TTM) */
424*4882a593Smuzhiyun 	r = rs400_gart_enable(rdev);
425*4882a593Smuzhiyun 	if (r)
426*4882a593Smuzhiyun 		return r;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* allocate wb buffer */
429*4882a593Smuzhiyun 	r = radeon_wb_init(rdev);
430*4882a593Smuzhiyun 	if (r)
431*4882a593Smuzhiyun 		return r;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
434*4882a593Smuzhiyun 	if (r) {
435*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
436*4882a593Smuzhiyun 		return r;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Enable IRQ */
440*4882a593Smuzhiyun 	if (!rdev->irq.installed) {
441*4882a593Smuzhiyun 		r = radeon_irq_kms_init(rdev);
442*4882a593Smuzhiyun 		if (r)
443*4882a593Smuzhiyun 			return r;
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	r100_irq_set(rdev);
447*4882a593Smuzhiyun 	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
448*4882a593Smuzhiyun 	/* 1M ring buffer */
449*4882a593Smuzhiyun 	r = r100_cp_init(rdev, 1024 * 1024);
450*4882a593Smuzhiyun 	if (r) {
451*4882a593Smuzhiyun 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
452*4882a593Smuzhiyun 		return r;
453*4882a593Smuzhiyun 	}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	r = radeon_ib_pool_init(rdev);
456*4882a593Smuzhiyun 	if (r) {
457*4882a593Smuzhiyun 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
458*4882a593Smuzhiyun 		return r;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	return 0;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
rs400_resume(struct radeon_device * rdev)464*4882a593Smuzhiyun int rs400_resume(struct radeon_device *rdev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	int r;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	/* Make sur GART are not working */
469*4882a593Smuzhiyun 	rs400_gart_disable(rdev);
470*4882a593Smuzhiyun 	/* Resume clock before doing reset */
471*4882a593Smuzhiyun 	r300_clock_startup(rdev);
472*4882a593Smuzhiyun 	/* setup MC before calling post tables */
473*4882a593Smuzhiyun 	rs400_mc_program(rdev);
474*4882a593Smuzhiyun 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
475*4882a593Smuzhiyun 	if (radeon_asic_reset(rdev)) {
476*4882a593Smuzhiyun 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
477*4882a593Smuzhiyun 			RREG32(R_000E40_RBBM_STATUS),
478*4882a593Smuzhiyun 			RREG32(R_0007C0_CP_STAT));
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 	/* post */
481*4882a593Smuzhiyun 	radeon_combios_asic_init(rdev->ddev);
482*4882a593Smuzhiyun 	/* Resume clock after posting */
483*4882a593Smuzhiyun 	r300_clock_startup(rdev);
484*4882a593Smuzhiyun 	/* Initialize surface registers */
485*4882a593Smuzhiyun 	radeon_surface_init(rdev);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	rdev->accel_working = true;
488*4882a593Smuzhiyun 	r = rs400_startup(rdev);
489*4882a593Smuzhiyun 	if (r) {
490*4882a593Smuzhiyun 		rdev->accel_working = false;
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 	return r;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
rs400_suspend(struct radeon_device * rdev)495*4882a593Smuzhiyun int rs400_suspend(struct radeon_device *rdev)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	radeon_pm_suspend(rdev);
498*4882a593Smuzhiyun 	r100_cp_disable(rdev);
499*4882a593Smuzhiyun 	radeon_wb_disable(rdev);
500*4882a593Smuzhiyun 	r100_irq_disable(rdev);
501*4882a593Smuzhiyun 	rs400_gart_disable(rdev);
502*4882a593Smuzhiyun 	return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
rs400_fini(struct radeon_device * rdev)505*4882a593Smuzhiyun void rs400_fini(struct radeon_device *rdev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	radeon_pm_fini(rdev);
508*4882a593Smuzhiyun 	r100_cp_fini(rdev);
509*4882a593Smuzhiyun 	radeon_wb_fini(rdev);
510*4882a593Smuzhiyun 	radeon_ib_pool_fini(rdev);
511*4882a593Smuzhiyun 	radeon_gem_fini(rdev);
512*4882a593Smuzhiyun 	rs400_gart_fini(rdev);
513*4882a593Smuzhiyun 	radeon_irq_kms_fini(rdev);
514*4882a593Smuzhiyun 	radeon_fence_driver_fini(rdev);
515*4882a593Smuzhiyun 	radeon_bo_fini(rdev);
516*4882a593Smuzhiyun 	radeon_atombios_fini(rdev);
517*4882a593Smuzhiyun 	kfree(rdev->bios);
518*4882a593Smuzhiyun 	rdev->bios = NULL;
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
rs400_init(struct radeon_device * rdev)521*4882a593Smuzhiyun int rs400_init(struct radeon_device *rdev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	int r;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	/* Disable VGA */
526*4882a593Smuzhiyun 	r100_vga_render_disable(rdev);
527*4882a593Smuzhiyun 	/* Initialize scratch registers */
528*4882a593Smuzhiyun 	radeon_scratch_init(rdev);
529*4882a593Smuzhiyun 	/* Initialize surface registers */
530*4882a593Smuzhiyun 	radeon_surface_init(rdev);
531*4882a593Smuzhiyun 	/* TODO: disable VGA need to use VGA request */
532*4882a593Smuzhiyun 	/* restore some register to sane defaults */
533*4882a593Smuzhiyun 	r100_restore_sanity(rdev);
534*4882a593Smuzhiyun 	/* BIOS*/
535*4882a593Smuzhiyun 	if (!radeon_get_bios(rdev)) {
536*4882a593Smuzhiyun 		if (ASIC_IS_AVIVO(rdev))
537*4882a593Smuzhiyun 			return -EINVAL;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 	if (rdev->is_atom_bios) {
540*4882a593Smuzhiyun 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
541*4882a593Smuzhiyun 		return -EINVAL;
542*4882a593Smuzhiyun 	} else {
543*4882a593Smuzhiyun 		r = radeon_combios_init(rdev);
544*4882a593Smuzhiyun 		if (r)
545*4882a593Smuzhiyun 			return r;
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
548*4882a593Smuzhiyun 	if (radeon_asic_reset(rdev)) {
549*4882a593Smuzhiyun 		dev_warn(rdev->dev,
550*4882a593Smuzhiyun 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
551*4882a593Smuzhiyun 			RREG32(R_000E40_RBBM_STATUS),
552*4882a593Smuzhiyun 			RREG32(R_0007C0_CP_STAT));
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 	/* check if cards are posted or not */
555*4882a593Smuzhiyun 	if (radeon_boot_test_post_card(rdev) == false)
556*4882a593Smuzhiyun 		return -EINVAL;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Initialize clocks */
559*4882a593Smuzhiyun 	radeon_get_clock_info(rdev->ddev);
560*4882a593Smuzhiyun 	/* initialize memory controller */
561*4882a593Smuzhiyun 	rs400_mc_init(rdev);
562*4882a593Smuzhiyun 	/* Fence driver */
563*4882a593Smuzhiyun 	r = radeon_fence_driver_init(rdev);
564*4882a593Smuzhiyun 	if (r)
565*4882a593Smuzhiyun 		return r;
566*4882a593Smuzhiyun 	/* Memory manager */
567*4882a593Smuzhiyun 	r = radeon_bo_init(rdev);
568*4882a593Smuzhiyun 	if (r)
569*4882a593Smuzhiyun 		return r;
570*4882a593Smuzhiyun 	r = rs400_gart_init(rdev);
571*4882a593Smuzhiyun 	if (r)
572*4882a593Smuzhiyun 		return r;
573*4882a593Smuzhiyun 	r300_set_reg_safe(rdev);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* Initialize power management */
576*4882a593Smuzhiyun 	radeon_pm_init(rdev);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	rdev->accel_working = true;
579*4882a593Smuzhiyun 	r = rs400_startup(rdev);
580*4882a593Smuzhiyun 	if (r) {
581*4882a593Smuzhiyun 		/* Somethings want wront with the accel init stop accel */
582*4882a593Smuzhiyun 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
583*4882a593Smuzhiyun 		r100_cp_fini(rdev);
584*4882a593Smuzhiyun 		radeon_wb_fini(rdev);
585*4882a593Smuzhiyun 		radeon_ib_pool_fini(rdev);
586*4882a593Smuzhiyun 		rs400_gart_fini(rdev);
587*4882a593Smuzhiyun 		radeon_irq_kms_fini(rdev);
588*4882a593Smuzhiyun 		rdev->accel_working = false;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 	return 0;
591*4882a593Smuzhiyun }
592