xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_pm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
3*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
4*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
5*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
7*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
10*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
15*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * Authors: Rafał Miłecki <zajec5@gmail.com>
21*4882a593Smuzhiyun  *          Alex Deucher <alexdeucher@gmail.com>
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/hwmon-sysfs.h>
25*4882a593Smuzhiyun #include <linux/hwmon.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <linux/power_supply.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
30*4882a593Smuzhiyun #include <drm/drm_vblank.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "atom.h"
33*4882a593Smuzhiyun #include "avivod.h"
34*4882a593Smuzhiyun #include "r600_dpm.h"
35*4882a593Smuzhiyun #include "radeon.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define RADEON_IDLE_LOOP_MS 100
38*4882a593Smuzhiyun #define RADEON_RECLOCK_DELAY_MS 200
39*4882a593Smuzhiyun #define RADEON_WAIT_VBLANK_TIMEOUT 200
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const char *radeon_pm_state_type_name[5] = {
42*4882a593Smuzhiyun 	"",
43*4882a593Smuzhiyun 	"Powersave",
44*4882a593Smuzhiyun 	"Battery",
45*4882a593Smuzhiyun 	"Balanced",
46*4882a593Smuzhiyun 	"Performance",
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static void radeon_dynpm_idle_work_handler(struct work_struct *work);
50*4882a593Smuzhiyun static int radeon_debugfs_pm_init(struct radeon_device *rdev);
51*4882a593Smuzhiyun static bool radeon_pm_in_vbl(struct radeon_device *rdev);
52*4882a593Smuzhiyun static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
53*4882a593Smuzhiyun static void radeon_pm_update_profile(struct radeon_device *rdev);
54*4882a593Smuzhiyun static void radeon_pm_set_clocks(struct radeon_device *rdev);
55*4882a593Smuzhiyun 
radeon_pm_get_type_index(struct radeon_device * rdev,enum radeon_pm_state_type ps_type,int instance)56*4882a593Smuzhiyun int radeon_pm_get_type_index(struct radeon_device *rdev,
57*4882a593Smuzhiyun 			     enum radeon_pm_state_type ps_type,
58*4882a593Smuzhiyun 			     int instance)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	int i;
61*4882a593Smuzhiyun 	int found_instance = -1;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.num_power_states; i++) {
64*4882a593Smuzhiyun 		if (rdev->pm.power_state[i].type == ps_type) {
65*4882a593Smuzhiyun 			found_instance++;
66*4882a593Smuzhiyun 			if (found_instance == instance)
67*4882a593Smuzhiyun 				return i;
68*4882a593Smuzhiyun 		}
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 	/* return default if no match */
71*4882a593Smuzhiyun 	return rdev->pm.default_power_state_index;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
radeon_pm_acpi_event_handler(struct radeon_device * rdev)74*4882a593Smuzhiyun void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
77*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
78*4882a593Smuzhiyun 		if (power_supply_is_system_supplied() > 0)
79*4882a593Smuzhiyun 			rdev->pm.dpm.ac_power = true;
80*4882a593Smuzhiyun 		else
81*4882a593Smuzhiyun 			rdev->pm.dpm.ac_power = false;
82*4882a593Smuzhiyun 		if (rdev->family == CHIP_ARUBA) {
83*4882a593Smuzhiyun 			if (rdev->asic->dpm.enable_bapm)
84*4882a593Smuzhiyun 				radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
85*4882a593Smuzhiyun 		}
86*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
87*4882a593Smuzhiyun 	} else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
88*4882a593Smuzhiyun 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
89*4882a593Smuzhiyun 			mutex_lock(&rdev->pm.mutex);
90*4882a593Smuzhiyun 			radeon_pm_update_profile(rdev);
91*4882a593Smuzhiyun 			radeon_pm_set_clocks(rdev);
92*4882a593Smuzhiyun 			mutex_unlock(&rdev->pm.mutex);
93*4882a593Smuzhiyun 		}
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
radeon_pm_update_profile(struct radeon_device * rdev)97*4882a593Smuzhiyun static void radeon_pm_update_profile(struct radeon_device *rdev)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	switch (rdev->pm.profile) {
100*4882a593Smuzhiyun 	case PM_PROFILE_DEFAULT:
101*4882a593Smuzhiyun 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case PM_PROFILE_AUTO:
104*4882a593Smuzhiyun 		if (power_supply_is_system_supplied() > 0) {
105*4882a593Smuzhiyun 			if (rdev->pm.active_crtc_count > 1)
106*4882a593Smuzhiyun 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
107*4882a593Smuzhiyun 			else
108*4882a593Smuzhiyun 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
109*4882a593Smuzhiyun 		} else {
110*4882a593Smuzhiyun 			if (rdev->pm.active_crtc_count > 1)
111*4882a593Smuzhiyun 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
112*4882a593Smuzhiyun 			else
113*4882a593Smuzhiyun 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 		break;
116*4882a593Smuzhiyun 	case PM_PROFILE_LOW:
117*4882a593Smuzhiyun 		if (rdev->pm.active_crtc_count > 1)
118*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
119*4882a593Smuzhiyun 		else
120*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
121*4882a593Smuzhiyun 		break;
122*4882a593Smuzhiyun 	case PM_PROFILE_MID:
123*4882a593Smuzhiyun 		if (rdev->pm.active_crtc_count > 1)
124*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
125*4882a593Smuzhiyun 		else
126*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
127*4882a593Smuzhiyun 		break;
128*4882a593Smuzhiyun 	case PM_PROFILE_HIGH:
129*4882a593Smuzhiyun 		if (rdev->pm.active_crtc_count > 1)
130*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
131*4882a593Smuzhiyun 		else
132*4882a593Smuzhiyun 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
133*4882a593Smuzhiyun 		break;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (rdev->pm.active_crtc_count == 0) {
137*4882a593Smuzhiyun 		rdev->pm.requested_power_state_index =
138*4882a593Smuzhiyun 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
139*4882a593Smuzhiyun 		rdev->pm.requested_clock_mode_index =
140*4882a593Smuzhiyun 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
141*4882a593Smuzhiyun 	} else {
142*4882a593Smuzhiyun 		rdev->pm.requested_power_state_index =
143*4882a593Smuzhiyun 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
144*4882a593Smuzhiyun 		rdev->pm.requested_clock_mode_index =
145*4882a593Smuzhiyun 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
radeon_unmap_vram_bos(struct radeon_device * rdev)149*4882a593Smuzhiyun static void radeon_unmap_vram_bos(struct radeon_device *rdev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct radeon_bo *bo, *n;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (list_empty(&rdev->gem.objects))
154*4882a593Smuzhiyun 		return;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
157*4882a593Smuzhiyun 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
158*4882a593Smuzhiyun 			ttm_bo_unmap_virtual(&bo->tbo);
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
radeon_sync_with_vblank(struct radeon_device * rdev)162*4882a593Smuzhiyun static void radeon_sync_with_vblank(struct radeon_device *rdev)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	if (rdev->pm.active_crtcs) {
165*4882a593Smuzhiyun 		rdev->pm.vblank_sync = false;
166*4882a593Smuzhiyun 		wait_event_timeout(
167*4882a593Smuzhiyun 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
168*4882a593Smuzhiyun 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
radeon_set_power_state(struct radeon_device * rdev)172*4882a593Smuzhiyun static void radeon_set_power_state(struct radeon_device *rdev)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u32 sclk, mclk;
175*4882a593Smuzhiyun 	bool misc_after = false;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
178*4882a593Smuzhiyun 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
179*4882a593Smuzhiyun 		return;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (radeon_gui_idle(rdev)) {
182*4882a593Smuzhiyun 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183*4882a593Smuzhiyun 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
184*4882a593Smuzhiyun 		if (sclk > rdev->pm.default_sclk)
185*4882a593Smuzhiyun 			sclk = rdev->pm.default_sclk;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 		/* starting with BTC, there is one state that is used for both
188*4882a593Smuzhiyun 		 * MH and SH.  Difference is that we always use the high clock index for
189*4882a593Smuzhiyun 		 * mclk and vddci.
190*4882a593Smuzhiyun 		 */
191*4882a593Smuzhiyun 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
192*4882a593Smuzhiyun 		    (rdev->family >= CHIP_BARTS) &&
193*4882a593Smuzhiyun 		    rdev->pm.active_crtc_count &&
194*4882a593Smuzhiyun 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
195*4882a593Smuzhiyun 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
196*4882a593Smuzhiyun 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
197*4882a593Smuzhiyun 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
198*4882a593Smuzhiyun 		else
199*4882a593Smuzhiyun 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
200*4882a593Smuzhiyun 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		if (mclk > rdev->pm.default_mclk)
203*4882a593Smuzhiyun 			mclk = rdev->pm.default_mclk;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		/* upvolt before raising clocks, downvolt after lowering clocks */
206*4882a593Smuzhiyun 		if (sclk < rdev->pm.current_sclk)
207*4882a593Smuzhiyun 			misc_after = true;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 		radeon_sync_with_vblank(rdev);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
212*4882a593Smuzhiyun 			if (!radeon_pm_in_vbl(rdev))
213*4882a593Smuzhiyun 				return;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		radeon_pm_prepare(rdev);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		if (!misc_after)
219*4882a593Smuzhiyun 			/* voltage, pcie lanes, etc.*/
220*4882a593Smuzhiyun 			radeon_pm_misc(rdev);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 		/* set engine clock */
223*4882a593Smuzhiyun 		if (sclk != rdev->pm.current_sclk) {
224*4882a593Smuzhiyun 			radeon_pm_debug_check_in_vbl(rdev, false);
225*4882a593Smuzhiyun 			radeon_set_engine_clock(rdev, sclk);
226*4882a593Smuzhiyun 			radeon_pm_debug_check_in_vbl(rdev, true);
227*4882a593Smuzhiyun 			rdev->pm.current_sclk = sclk;
228*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		/* set memory clock */
232*4882a593Smuzhiyun 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
233*4882a593Smuzhiyun 			radeon_pm_debug_check_in_vbl(rdev, false);
234*4882a593Smuzhiyun 			radeon_set_memory_clock(rdev, mclk);
235*4882a593Smuzhiyun 			radeon_pm_debug_check_in_vbl(rdev, true);
236*4882a593Smuzhiyun 			rdev->pm.current_mclk = mclk;
237*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
238*4882a593Smuzhiyun 		}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		if (misc_after)
241*4882a593Smuzhiyun 			/* voltage, pcie lanes, etc.*/
242*4882a593Smuzhiyun 			radeon_pm_misc(rdev);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		radeon_pm_finish(rdev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
247*4882a593Smuzhiyun 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
248*4882a593Smuzhiyun 	} else
249*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
radeon_pm_set_clocks(struct radeon_device * rdev)252*4882a593Smuzhiyun static void radeon_pm_set_clocks(struct radeon_device *rdev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct drm_crtc *crtc;
255*4882a593Smuzhiyun 	int i, r;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* no need to take locks, etc. if nothing's going to change */
258*4882a593Smuzhiyun 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
259*4882a593Smuzhiyun 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
260*4882a593Smuzhiyun 		return;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	down_write(&rdev->pm.mclk_lock);
263*4882a593Smuzhiyun 	mutex_lock(&rdev->ring_lock);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* wait for the rings to drain */
266*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
267*4882a593Smuzhiyun 		struct radeon_ring *ring = &rdev->ring[i];
268*4882a593Smuzhiyun 		if (!ring->ready) {
269*4882a593Smuzhiyun 			continue;
270*4882a593Smuzhiyun 		}
271*4882a593Smuzhiyun 		r = radeon_fence_wait_empty(rdev, i);
272*4882a593Smuzhiyun 		if (r) {
273*4882a593Smuzhiyun 			/* needs a GPU reset dont reset here */
274*4882a593Smuzhiyun 			mutex_unlock(&rdev->ring_lock);
275*4882a593Smuzhiyun 			up_write(&rdev->pm.mclk_lock);
276*4882a593Smuzhiyun 			return;
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	radeon_unmap_vram_bos(rdev);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (rdev->irq.installed) {
283*4882a593Smuzhiyun 		i = 0;
284*4882a593Smuzhiyun 		drm_for_each_crtc(crtc, rdev->ddev) {
285*4882a593Smuzhiyun 			if (rdev->pm.active_crtcs & (1 << i)) {
286*4882a593Smuzhiyun 				/* This can fail if a modeset is in progress */
287*4882a593Smuzhiyun 				if (drm_crtc_vblank_get(crtc) == 0)
288*4882a593Smuzhiyun 					rdev->pm.req_vblank |= (1 << i);
289*4882a593Smuzhiyun 				else
290*4882a593Smuzhiyun 					DRM_DEBUG_DRIVER("crtc %d no vblank, can glitch\n",
291*4882a593Smuzhiyun 							 i);
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 			i++;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	radeon_set_power_state(rdev);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	if (rdev->irq.installed) {
300*4882a593Smuzhiyun 		i = 0;
301*4882a593Smuzhiyun 		drm_for_each_crtc(crtc, rdev->ddev) {
302*4882a593Smuzhiyun 			if (rdev->pm.req_vblank & (1 << i)) {
303*4882a593Smuzhiyun 				rdev->pm.req_vblank &= ~(1 << i);
304*4882a593Smuzhiyun 				drm_crtc_vblank_put(crtc);
305*4882a593Smuzhiyun 			}
306*4882a593Smuzhiyun 			i++;
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* update display watermarks based on new power state */
311*4882a593Smuzhiyun 	radeon_update_bandwidth_info(rdev);
312*4882a593Smuzhiyun 	if (rdev->pm.active_crtc_count)
313*4882a593Smuzhiyun 		radeon_bandwidth_update(rdev);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	mutex_unlock(&rdev->ring_lock);
318*4882a593Smuzhiyun 	up_write(&rdev->pm.mclk_lock);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
radeon_pm_print_states(struct radeon_device * rdev)321*4882a593Smuzhiyun static void radeon_pm_print_states(struct radeon_device *rdev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	int i, j;
324*4882a593Smuzhiyun 	struct radeon_power_state *power_state;
325*4882a593Smuzhiyun 	struct radeon_pm_clock_info *clock_info;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
328*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.num_power_states; i++) {
329*4882a593Smuzhiyun 		power_state = &rdev->pm.power_state[i];
330*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
331*4882a593Smuzhiyun 			radeon_pm_state_type_name[power_state->type]);
332*4882a593Smuzhiyun 		if (i == rdev->pm.default_power_state_index)
333*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("\tDefault");
334*4882a593Smuzhiyun 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
335*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
336*4882a593Smuzhiyun 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
337*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("\tSingle display only\n");
338*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
339*4882a593Smuzhiyun 		for (j = 0; j < power_state->num_clock_modes; j++) {
340*4882a593Smuzhiyun 			clock_info = &(power_state->clock_info[j]);
341*4882a593Smuzhiyun 			if (rdev->flags & RADEON_IS_IGP)
342*4882a593Smuzhiyun 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
343*4882a593Smuzhiyun 						 j,
344*4882a593Smuzhiyun 						 clock_info->sclk * 10);
345*4882a593Smuzhiyun 			else
346*4882a593Smuzhiyun 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
347*4882a593Smuzhiyun 						 j,
348*4882a593Smuzhiyun 						 clock_info->sclk * 10,
349*4882a593Smuzhiyun 						 clock_info->mclk * 10,
350*4882a593Smuzhiyun 						 clock_info->voltage.voltage);
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun 
radeon_get_pm_profile(struct device * dev,struct device_attribute * attr,char * buf)355*4882a593Smuzhiyun static ssize_t radeon_get_pm_profile(struct device *dev,
356*4882a593Smuzhiyun 				     struct device_attribute *attr,
357*4882a593Smuzhiyun 				     char *buf)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
360*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
361*4882a593Smuzhiyun 	int cp = rdev->pm.profile;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
364*4882a593Smuzhiyun 			(cp == PM_PROFILE_AUTO) ? "auto" :
365*4882a593Smuzhiyun 			(cp == PM_PROFILE_LOW) ? "low" :
366*4882a593Smuzhiyun 			(cp == PM_PROFILE_MID) ? "mid" :
367*4882a593Smuzhiyun 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
radeon_set_pm_profile(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)370*4882a593Smuzhiyun static ssize_t radeon_set_pm_profile(struct device *dev,
371*4882a593Smuzhiyun 				     struct device_attribute *attr,
372*4882a593Smuzhiyun 				     const char *buf,
373*4882a593Smuzhiyun 				     size_t count)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
376*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* Can't set profile when the card is off */
379*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
380*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
381*4882a593Smuzhiyun 		return -EINVAL;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
384*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
385*4882a593Smuzhiyun 		if (strncmp("default", buf, strlen("default")) == 0)
386*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_DEFAULT;
387*4882a593Smuzhiyun 		else if (strncmp("auto", buf, strlen("auto")) == 0)
388*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_AUTO;
389*4882a593Smuzhiyun 		else if (strncmp("low", buf, strlen("low")) == 0)
390*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_LOW;
391*4882a593Smuzhiyun 		else if (strncmp("mid", buf, strlen("mid")) == 0)
392*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_MID;
393*4882a593Smuzhiyun 		else if (strncmp("high", buf, strlen("high")) == 0)
394*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_HIGH;
395*4882a593Smuzhiyun 		else {
396*4882a593Smuzhiyun 			count = -EINVAL;
397*4882a593Smuzhiyun 			goto fail;
398*4882a593Smuzhiyun 		}
399*4882a593Smuzhiyun 		radeon_pm_update_profile(rdev);
400*4882a593Smuzhiyun 		radeon_pm_set_clocks(rdev);
401*4882a593Smuzhiyun 	} else
402*4882a593Smuzhiyun 		count = -EINVAL;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun fail:
405*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	return count;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
radeon_get_pm_method(struct device * dev,struct device_attribute * attr,char * buf)410*4882a593Smuzhiyun static ssize_t radeon_get_pm_method(struct device *dev,
411*4882a593Smuzhiyun 				    struct device_attribute *attr,
412*4882a593Smuzhiyun 				    char *buf)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
415*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
416*4882a593Smuzhiyun 	int pm = rdev->pm.pm_method;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
419*4882a593Smuzhiyun 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
420*4882a593Smuzhiyun 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
radeon_set_pm_method(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)423*4882a593Smuzhiyun static ssize_t radeon_set_pm_method(struct device *dev,
424*4882a593Smuzhiyun 				    struct device_attribute *attr,
425*4882a593Smuzhiyun 				    const char *buf,
426*4882a593Smuzhiyun 				    size_t count)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
429*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	/* Can't set method when the card is off */
432*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
433*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
434*4882a593Smuzhiyun 		count = -EINVAL;
435*4882a593Smuzhiyun 		goto fail;
436*4882a593Smuzhiyun 	}
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* we don't support the legacy modes with dpm */
439*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
440*4882a593Smuzhiyun 		count = -EINVAL;
441*4882a593Smuzhiyun 		goto fail;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
445*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
446*4882a593Smuzhiyun 		rdev->pm.pm_method = PM_METHOD_DYNPM;
447*4882a593Smuzhiyun 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
448*4882a593Smuzhiyun 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
449*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
450*4882a593Smuzhiyun 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
451*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
452*4882a593Smuzhiyun 		/* disable dynpm */
453*4882a593Smuzhiyun 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
454*4882a593Smuzhiyun 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
455*4882a593Smuzhiyun 		rdev->pm.pm_method = PM_METHOD_PROFILE;
456*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
457*4882a593Smuzhiyun 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
458*4882a593Smuzhiyun 	} else {
459*4882a593Smuzhiyun 		count = -EINVAL;
460*4882a593Smuzhiyun 		goto fail;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 	radeon_pm_compute_clocks(rdev);
463*4882a593Smuzhiyun fail:
464*4882a593Smuzhiyun 	return count;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
radeon_get_dpm_state(struct device * dev,struct device_attribute * attr,char * buf)467*4882a593Smuzhiyun static ssize_t radeon_get_dpm_state(struct device *dev,
468*4882a593Smuzhiyun 				    struct device_attribute *attr,
469*4882a593Smuzhiyun 				    char *buf)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
472*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
473*4882a593Smuzhiyun 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
476*4882a593Smuzhiyun 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
477*4882a593Smuzhiyun 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
radeon_set_dpm_state(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)480*4882a593Smuzhiyun static ssize_t radeon_set_dpm_state(struct device *dev,
481*4882a593Smuzhiyun 				    struct device_attribute *attr,
482*4882a593Smuzhiyun 				    const char *buf,
483*4882a593Smuzhiyun 				    size_t count)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
486*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
489*4882a593Smuzhiyun 	if (strncmp("battery", buf, strlen("battery")) == 0)
490*4882a593Smuzhiyun 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
491*4882a593Smuzhiyun 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
492*4882a593Smuzhiyun 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
493*4882a593Smuzhiyun 	else if (strncmp("performance", buf, strlen("performance")) == 0)
494*4882a593Smuzhiyun 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
495*4882a593Smuzhiyun 	else {
496*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
497*4882a593Smuzhiyun 		count = -EINVAL;
498*4882a593Smuzhiyun 		goto fail;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	/* Can't set dpm state when the card is off */
503*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_IS_PX) ||
504*4882a593Smuzhiyun 	    (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
505*4882a593Smuzhiyun 		radeon_pm_compute_clocks(rdev);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun fail:
508*4882a593Smuzhiyun 	return count;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
radeon_get_dpm_forced_performance_level(struct device * dev,struct device_attribute * attr,char * buf)511*4882a593Smuzhiyun static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
512*4882a593Smuzhiyun 						       struct device_attribute *attr,
513*4882a593Smuzhiyun 						       char *buf)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
516*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
517*4882a593Smuzhiyun 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
520*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
521*4882a593Smuzhiyun 		return snprintf(buf, PAGE_SIZE, "off\n");
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%s\n",
524*4882a593Smuzhiyun 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
525*4882a593Smuzhiyun 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
radeon_set_dpm_forced_performance_level(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)528*4882a593Smuzhiyun static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
529*4882a593Smuzhiyun 						       struct device_attribute *attr,
530*4882a593Smuzhiyun 						       const char *buf,
531*4882a593Smuzhiyun 						       size_t count)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
534*4882a593Smuzhiyun 	struct radeon_device *rdev = ddev->dev_private;
535*4882a593Smuzhiyun 	enum radeon_dpm_forced_level level;
536*4882a593Smuzhiyun 	int ret = 0;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	/* Can't force performance level when the card is off */
539*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
540*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
541*4882a593Smuzhiyun 		return -EINVAL;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
544*4882a593Smuzhiyun 	if (strncmp("low", buf, strlen("low")) == 0) {
545*4882a593Smuzhiyun 		level = RADEON_DPM_FORCED_LEVEL_LOW;
546*4882a593Smuzhiyun 	} else if (strncmp("high", buf, strlen("high")) == 0) {
547*4882a593Smuzhiyun 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
548*4882a593Smuzhiyun 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
549*4882a593Smuzhiyun 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
550*4882a593Smuzhiyun 	} else {
551*4882a593Smuzhiyun 		count = -EINVAL;
552*4882a593Smuzhiyun 		goto fail;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 	if (rdev->asic->dpm.force_performance_level) {
555*4882a593Smuzhiyun 		if (rdev->pm.dpm.thermal_active) {
556*4882a593Smuzhiyun 			count = -EINVAL;
557*4882a593Smuzhiyun 			goto fail;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 		ret = radeon_dpm_force_performance_level(rdev, level);
560*4882a593Smuzhiyun 		if (ret)
561*4882a593Smuzhiyun 			count = -EINVAL;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun fail:
564*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return count;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
radeon_hwmon_get_pwm1_enable(struct device * dev,struct device_attribute * attr,char * buf)569*4882a593Smuzhiyun static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
570*4882a593Smuzhiyun 					    struct device_attribute *attr,
571*4882a593Smuzhiyun 					    char *buf)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
574*4882a593Smuzhiyun 	u32 pwm_mode = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (rdev->asic->dpm.fan_ctrl_get_mode)
577*4882a593Smuzhiyun 		pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* never 0 (full-speed), fuse or smc-controlled always */
580*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
radeon_hwmon_set_pwm1_enable(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)583*4882a593Smuzhiyun static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
584*4882a593Smuzhiyun 					    struct device_attribute *attr,
585*4882a593Smuzhiyun 					    const char *buf,
586*4882a593Smuzhiyun 					    size_t count)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
589*4882a593Smuzhiyun 	int err;
590*4882a593Smuzhiyun 	int value;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if(!rdev->asic->dpm.fan_ctrl_set_mode)
593*4882a593Smuzhiyun 		return -EINVAL;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	err = kstrtoint(buf, 10, &value);
596*4882a593Smuzhiyun 	if (err)
597*4882a593Smuzhiyun 		return err;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	switch (value) {
600*4882a593Smuzhiyun 	case 1: /* manual, percent-based */
601*4882a593Smuzhiyun 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 	default: /* disable */
604*4882a593Smuzhiyun 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
605*4882a593Smuzhiyun 		break;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return count;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
radeon_hwmon_get_pwm1_min(struct device * dev,struct device_attribute * attr,char * buf)611*4882a593Smuzhiyun static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
612*4882a593Smuzhiyun 					 struct device_attribute *attr,
613*4882a593Smuzhiyun 					 char *buf)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", 0);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
radeon_hwmon_get_pwm1_max(struct device * dev,struct device_attribute * attr,char * buf)618*4882a593Smuzhiyun static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
619*4882a593Smuzhiyun 					 struct device_attribute *attr,
620*4882a593Smuzhiyun 					 char *buf)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", 255);
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun 
radeon_hwmon_set_pwm1(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)625*4882a593Smuzhiyun static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
626*4882a593Smuzhiyun 				     struct device_attribute *attr,
627*4882a593Smuzhiyun 				     const char *buf, size_t count)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
630*4882a593Smuzhiyun 	int err;
631*4882a593Smuzhiyun 	u32 value;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	err = kstrtou32(buf, 10, &value);
634*4882a593Smuzhiyun 	if (err)
635*4882a593Smuzhiyun 		return err;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	value = (value * 100) / 255;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
640*4882a593Smuzhiyun 	if (err)
641*4882a593Smuzhiyun 		return err;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	return count;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
radeon_hwmon_get_pwm1(struct device * dev,struct device_attribute * attr,char * buf)646*4882a593Smuzhiyun static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
647*4882a593Smuzhiyun 				     struct device_attribute *attr,
648*4882a593Smuzhiyun 				     char *buf)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
651*4882a593Smuzhiyun 	int err;
652*4882a593Smuzhiyun 	u32 speed;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
655*4882a593Smuzhiyun 	if (err)
656*4882a593Smuzhiyun 		return err;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	speed = (speed * 255) / 100;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return sprintf(buf, "%i\n", speed);
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
664*4882a593Smuzhiyun static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
665*4882a593Smuzhiyun static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
666*4882a593Smuzhiyun static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
667*4882a593Smuzhiyun 		   radeon_get_dpm_forced_performance_level,
668*4882a593Smuzhiyun 		   radeon_set_dpm_forced_performance_level);
669*4882a593Smuzhiyun 
radeon_hwmon_show_temp(struct device * dev,struct device_attribute * attr,char * buf)670*4882a593Smuzhiyun static ssize_t radeon_hwmon_show_temp(struct device *dev,
671*4882a593Smuzhiyun 				      struct device_attribute *attr,
672*4882a593Smuzhiyun 				      char *buf)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
675*4882a593Smuzhiyun 	struct drm_device *ddev = rdev->ddev;
676*4882a593Smuzhiyun 	int temp;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	/* Can't get temperature when the card is off */
679*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
680*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
681*4882a593Smuzhiyun 		return -EINVAL;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (rdev->asic->pm.get_temperature)
684*4882a593Smuzhiyun 		temp = radeon_get_temperature(rdev);
685*4882a593Smuzhiyun 	else
686*4882a593Smuzhiyun 		temp = 0;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
radeon_hwmon_show_temp_thresh(struct device * dev,struct device_attribute * attr,char * buf)691*4882a593Smuzhiyun static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
692*4882a593Smuzhiyun 					     struct device_attribute *attr,
693*4882a593Smuzhiyun 					     char *buf)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
696*4882a593Smuzhiyun 	int hyst = to_sensor_dev_attr(attr)->index;
697*4882a593Smuzhiyun 	int temp;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (hyst)
700*4882a593Smuzhiyun 		temp = rdev->pm.dpm.thermal.min_temp;
701*4882a593Smuzhiyun 	else
702*4882a593Smuzhiyun 		temp = rdev->pm.dpm.thermal.max_temp;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
708*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
709*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
710*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
711*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
712*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
713*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
714*4882a593Smuzhiyun 
radeon_hwmon_show_sclk(struct device * dev,struct device_attribute * attr,char * buf)715*4882a593Smuzhiyun static ssize_t radeon_hwmon_show_sclk(struct device *dev,
716*4882a593Smuzhiyun 				      struct device_attribute *attr, char *buf)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
719*4882a593Smuzhiyun 	struct drm_device *ddev = rdev->ddev;
720*4882a593Smuzhiyun 	u32 sclk = 0;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Can't get clock frequency when the card is off */
723*4882a593Smuzhiyun 	if ((rdev->flags & RADEON_IS_PX) &&
724*4882a593Smuzhiyun 	    (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
725*4882a593Smuzhiyun 		return -EINVAL;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (rdev->asic->dpm.get_current_sclk)
728*4882a593Smuzhiyun 		sclk = radeon_dpm_get_current_sclk(rdev);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* Value returned by dpm is in 10 KHz units, need to convert it into Hz
731*4882a593Smuzhiyun 	   for hwmon */
732*4882a593Smuzhiyun 	sclk *= 10000;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return snprintf(buf, PAGE_SIZE, "%u\n", sclk);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, radeon_hwmon_show_sclk, NULL,
738*4882a593Smuzhiyun 			  0);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun static struct attribute *hwmon_attributes[] = {
742*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_input.dev_attr.attr,
743*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
744*4882a593Smuzhiyun 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
745*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1.dev_attr.attr,
746*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
747*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
748*4882a593Smuzhiyun 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
749*4882a593Smuzhiyun 	&sensor_dev_attr_freq1_input.dev_attr.attr,
750*4882a593Smuzhiyun 	NULL
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun 
hwmon_attributes_visible(struct kobject * kobj,struct attribute * attr,int index)753*4882a593Smuzhiyun static umode_t hwmon_attributes_visible(struct kobject *kobj,
754*4882a593Smuzhiyun 					struct attribute *attr, int index)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct device *dev = kobj_to_dev(kobj);
757*4882a593Smuzhiyun 	struct radeon_device *rdev = dev_get_drvdata(dev);
758*4882a593Smuzhiyun 	umode_t effective_mode = attr->mode;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* Skip attributes if DPM is not enabled */
761*4882a593Smuzhiyun 	if (rdev->pm.pm_method != PM_METHOD_DPM &&
762*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
763*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
764*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
765*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
766*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
767*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
768*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_freq1_input.dev_attr.attr))
769*4882a593Smuzhiyun 		return 0;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* Skip fan attributes if fan is not present */
772*4882a593Smuzhiyun 	if (rdev->pm.no_fan &&
773*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
774*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
775*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
776*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
777*4882a593Smuzhiyun 		return 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	/* mask fan attributes if we have no bindings for this asic to expose */
780*4882a593Smuzhiyun 	if ((!rdev->asic->dpm.get_fan_speed_percent &&
781*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
782*4882a593Smuzhiyun 	    (!rdev->asic->dpm.fan_ctrl_get_mode &&
783*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
784*4882a593Smuzhiyun 		effective_mode &= ~S_IRUGO;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
787*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
788*4882a593Smuzhiyun 	    (!rdev->asic->dpm.fan_ctrl_set_mode &&
789*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
790*4882a593Smuzhiyun 		effective_mode &= ~S_IWUSR;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* hide max/min values if we can't both query and manage the fan */
793*4882a593Smuzhiyun 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
794*4882a593Smuzhiyun 	     !rdev->asic->dpm.get_fan_speed_percent) &&
795*4882a593Smuzhiyun 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
796*4882a593Smuzhiyun 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
797*4882a593Smuzhiyun 		return 0;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	return effective_mode;
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct attribute_group hwmon_attrgroup = {
803*4882a593Smuzhiyun 	.attrs = hwmon_attributes,
804*4882a593Smuzhiyun 	.is_visible = hwmon_attributes_visible,
805*4882a593Smuzhiyun };
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun static const struct attribute_group *hwmon_groups[] = {
808*4882a593Smuzhiyun 	&hwmon_attrgroup,
809*4882a593Smuzhiyun 	NULL
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun 
radeon_hwmon_init(struct radeon_device * rdev)812*4882a593Smuzhiyun static int radeon_hwmon_init(struct radeon_device *rdev)
813*4882a593Smuzhiyun {
814*4882a593Smuzhiyun 	int err = 0;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	switch (rdev->pm.int_thermal_type) {
817*4882a593Smuzhiyun 	case THERMAL_TYPE_RV6XX:
818*4882a593Smuzhiyun 	case THERMAL_TYPE_RV770:
819*4882a593Smuzhiyun 	case THERMAL_TYPE_EVERGREEN:
820*4882a593Smuzhiyun 	case THERMAL_TYPE_NI:
821*4882a593Smuzhiyun 	case THERMAL_TYPE_SUMO:
822*4882a593Smuzhiyun 	case THERMAL_TYPE_SI:
823*4882a593Smuzhiyun 	case THERMAL_TYPE_CI:
824*4882a593Smuzhiyun 	case THERMAL_TYPE_KV:
825*4882a593Smuzhiyun 		if (rdev->asic->pm.get_temperature == NULL)
826*4882a593Smuzhiyun 			return err;
827*4882a593Smuzhiyun 		rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
828*4882a593Smuzhiyun 									   "radeon", rdev,
829*4882a593Smuzhiyun 									   hwmon_groups);
830*4882a593Smuzhiyun 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
831*4882a593Smuzhiyun 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
832*4882a593Smuzhiyun 			dev_err(rdev->dev,
833*4882a593Smuzhiyun 				"Unable to register hwmon device: %d\n", err);
834*4882a593Smuzhiyun 		}
835*4882a593Smuzhiyun 		break;
836*4882a593Smuzhiyun 	default:
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	return err;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
radeon_hwmon_fini(struct radeon_device * rdev)843*4882a593Smuzhiyun static void radeon_hwmon_fini(struct radeon_device *rdev)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	if (rdev->pm.int_hwmon_dev)
846*4882a593Smuzhiyun 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun 
radeon_dpm_thermal_work_handler(struct work_struct * work)849*4882a593Smuzhiyun static void radeon_dpm_thermal_work_handler(struct work_struct *work)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	struct radeon_device *rdev =
852*4882a593Smuzhiyun 		container_of(work, struct radeon_device,
853*4882a593Smuzhiyun 			     pm.dpm.thermal.work);
854*4882a593Smuzhiyun 	/* switch to the thermal state */
855*4882a593Smuzhiyun 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	if (!rdev->pm.dpm_enabled)
858*4882a593Smuzhiyun 		return;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	if (rdev->asic->pm.get_temperature) {
861*4882a593Smuzhiyun 		int temp = radeon_get_temperature(rdev);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		if (temp < rdev->pm.dpm.thermal.min_temp)
864*4882a593Smuzhiyun 			/* switch back the user state */
865*4882a593Smuzhiyun 			dpm_state = rdev->pm.dpm.user_state;
866*4882a593Smuzhiyun 	} else {
867*4882a593Smuzhiyun 		if (rdev->pm.dpm.thermal.high_to_low)
868*4882a593Smuzhiyun 			/* switch back the user state */
869*4882a593Smuzhiyun 			dpm_state = rdev->pm.dpm.user_state;
870*4882a593Smuzhiyun 	}
871*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
872*4882a593Smuzhiyun 	if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
873*4882a593Smuzhiyun 		rdev->pm.dpm.thermal_active = true;
874*4882a593Smuzhiyun 	else
875*4882a593Smuzhiyun 		rdev->pm.dpm.thermal_active = false;
876*4882a593Smuzhiyun 	rdev->pm.dpm.state = dpm_state;
877*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	radeon_pm_compute_clocks(rdev);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
radeon_dpm_single_display(struct radeon_device * rdev)882*4882a593Smuzhiyun static bool radeon_dpm_single_display(struct radeon_device *rdev)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
885*4882a593Smuzhiyun 		true : false;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* check if the vblank period is too short to adjust the mclk */
888*4882a593Smuzhiyun 	if (single_display && rdev->asic->dpm.vblank_too_short) {
889*4882a593Smuzhiyun 		if (radeon_dpm_vblank_too_short(rdev))
890*4882a593Smuzhiyun 			single_display = false;
891*4882a593Smuzhiyun 	}
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	/* 120hz tends to be problematic even if they are under the
894*4882a593Smuzhiyun 	 * vblank limit.
895*4882a593Smuzhiyun 	 */
896*4882a593Smuzhiyun 	if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
897*4882a593Smuzhiyun 		single_display = false;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return single_display;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
radeon_dpm_pick_power_state(struct radeon_device * rdev,enum radeon_pm_state_type dpm_state)902*4882a593Smuzhiyun static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
903*4882a593Smuzhiyun 						     enum radeon_pm_state_type dpm_state)
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun 	int i;
906*4882a593Smuzhiyun 	struct radeon_ps *ps;
907*4882a593Smuzhiyun 	u32 ui_class;
908*4882a593Smuzhiyun 	bool single_display = radeon_dpm_single_display(rdev);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* certain older asics have a separare 3D performance state,
911*4882a593Smuzhiyun 	 * so try that first if the user selected performance
912*4882a593Smuzhiyun 	 */
913*4882a593Smuzhiyun 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
914*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
915*4882a593Smuzhiyun 	/* balanced states don't exist at the moment */
916*4882a593Smuzhiyun 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
917*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun restart_search:
920*4882a593Smuzhiyun 	/* Pick the best power state based on current conditions */
921*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
922*4882a593Smuzhiyun 		ps = &rdev->pm.dpm.ps[i];
923*4882a593Smuzhiyun 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
924*4882a593Smuzhiyun 		switch (dpm_state) {
925*4882a593Smuzhiyun 		/* user states */
926*4882a593Smuzhiyun 		case POWER_STATE_TYPE_BATTERY:
927*4882a593Smuzhiyun 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
928*4882a593Smuzhiyun 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
929*4882a593Smuzhiyun 					if (single_display)
930*4882a593Smuzhiyun 						return ps;
931*4882a593Smuzhiyun 				} else
932*4882a593Smuzhiyun 					return ps;
933*4882a593Smuzhiyun 			}
934*4882a593Smuzhiyun 			break;
935*4882a593Smuzhiyun 		case POWER_STATE_TYPE_BALANCED:
936*4882a593Smuzhiyun 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
937*4882a593Smuzhiyun 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
938*4882a593Smuzhiyun 					if (single_display)
939*4882a593Smuzhiyun 						return ps;
940*4882a593Smuzhiyun 				} else
941*4882a593Smuzhiyun 					return ps;
942*4882a593Smuzhiyun 			}
943*4882a593Smuzhiyun 			break;
944*4882a593Smuzhiyun 		case POWER_STATE_TYPE_PERFORMANCE:
945*4882a593Smuzhiyun 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
946*4882a593Smuzhiyun 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
947*4882a593Smuzhiyun 					if (single_display)
948*4882a593Smuzhiyun 						return ps;
949*4882a593Smuzhiyun 				} else
950*4882a593Smuzhiyun 					return ps;
951*4882a593Smuzhiyun 			}
952*4882a593Smuzhiyun 			break;
953*4882a593Smuzhiyun 		/* internal states */
954*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_UVD:
955*4882a593Smuzhiyun 			if (rdev->pm.dpm.uvd_ps)
956*4882a593Smuzhiyun 				return rdev->pm.dpm.uvd_ps;
957*4882a593Smuzhiyun 			else
958*4882a593Smuzhiyun 				break;
959*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
960*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
961*4882a593Smuzhiyun 				return ps;
962*4882a593Smuzhiyun 			break;
963*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
964*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
965*4882a593Smuzhiyun 				return ps;
966*4882a593Smuzhiyun 			break;
967*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
968*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
969*4882a593Smuzhiyun 				return ps;
970*4882a593Smuzhiyun 			break;
971*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
972*4882a593Smuzhiyun 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
973*4882a593Smuzhiyun 				return ps;
974*4882a593Smuzhiyun 			break;
975*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_BOOT:
976*4882a593Smuzhiyun 			return rdev->pm.dpm.boot_ps;
977*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
978*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
979*4882a593Smuzhiyun 				return ps;
980*4882a593Smuzhiyun 			break;
981*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_ACPI:
982*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
983*4882a593Smuzhiyun 				return ps;
984*4882a593Smuzhiyun 			break;
985*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_ULV:
986*4882a593Smuzhiyun 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
987*4882a593Smuzhiyun 				return ps;
988*4882a593Smuzhiyun 			break;
989*4882a593Smuzhiyun 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
990*4882a593Smuzhiyun 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
991*4882a593Smuzhiyun 				return ps;
992*4882a593Smuzhiyun 			break;
993*4882a593Smuzhiyun 		default:
994*4882a593Smuzhiyun 			break;
995*4882a593Smuzhiyun 		}
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 	/* use a fallback state if we didn't match */
998*4882a593Smuzhiyun 	switch (dpm_state) {
999*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1000*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1001*4882a593Smuzhiyun 		goto restart_search;
1002*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1003*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1004*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1005*4882a593Smuzhiyun 		if (rdev->pm.dpm.uvd_ps) {
1006*4882a593Smuzhiyun 			return rdev->pm.dpm.uvd_ps;
1007*4882a593Smuzhiyun 		} else {
1008*4882a593Smuzhiyun 			dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1009*4882a593Smuzhiyun 			goto restart_search;
1010*4882a593Smuzhiyun 		}
1011*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
1012*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1013*4882a593Smuzhiyun 		goto restart_search;
1014*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_ACPI:
1015*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_BATTERY;
1016*4882a593Smuzhiyun 		goto restart_search;
1017*4882a593Smuzhiyun 	case POWER_STATE_TYPE_BATTERY:
1018*4882a593Smuzhiyun 	case POWER_STATE_TYPE_BALANCED:
1019*4882a593Smuzhiyun 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
1020*4882a593Smuzhiyun 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1021*4882a593Smuzhiyun 		goto restart_search;
1022*4882a593Smuzhiyun 	default:
1023*4882a593Smuzhiyun 		break;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	return NULL;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
radeon_dpm_change_power_state_locked(struct radeon_device * rdev)1029*4882a593Smuzhiyun static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
1030*4882a593Smuzhiyun {
1031*4882a593Smuzhiyun 	int i;
1032*4882a593Smuzhiyun 	struct radeon_ps *ps;
1033*4882a593Smuzhiyun 	enum radeon_pm_state_type dpm_state;
1034*4882a593Smuzhiyun 	int ret;
1035*4882a593Smuzhiyun 	bool single_display = radeon_dpm_single_display(rdev);
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	/* if dpm init failed */
1038*4882a593Smuzhiyun 	if (!rdev->pm.dpm_enabled)
1039*4882a593Smuzhiyun 		return;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
1042*4882a593Smuzhiyun 		/* add other state override checks here */
1043*4882a593Smuzhiyun 		if ((!rdev->pm.dpm.thermal_active) &&
1044*4882a593Smuzhiyun 		    (!rdev->pm.dpm.uvd_active))
1045*4882a593Smuzhiyun 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
1046*4882a593Smuzhiyun 	}
1047*4882a593Smuzhiyun 	dpm_state = rdev->pm.dpm.state;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
1050*4882a593Smuzhiyun 	if (ps)
1051*4882a593Smuzhiyun 		rdev->pm.dpm.requested_ps = ps;
1052*4882a593Smuzhiyun 	else
1053*4882a593Smuzhiyun 		return;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	/* no need to reprogram if nothing changed unless we are on BTC+ */
1056*4882a593Smuzhiyun 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
1057*4882a593Smuzhiyun 		/* vce just modifies an existing state so force a change */
1058*4882a593Smuzhiyun 		if (ps->vce_active != rdev->pm.dpm.vce_active)
1059*4882a593Smuzhiyun 			goto force;
1060*4882a593Smuzhiyun 		/* user has made a display change (such as timing) */
1061*4882a593Smuzhiyun 		if (rdev->pm.dpm.single_display != single_display)
1062*4882a593Smuzhiyun 			goto force;
1063*4882a593Smuzhiyun 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
1064*4882a593Smuzhiyun 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
1065*4882a593Smuzhiyun 			 * all we need to do is update the display configuration.
1066*4882a593Smuzhiyun 			 */
1067*4882a593Smuzhiyun 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
1068*4882a593Smuzhiyun 				/* update display watermarks based on new power state */
1069*4882a593Smuzhiyun 				radeon_bandwidth_update(rdev);
1070*4882a593Smuzhiyun 				/* update displays */
1071*4882a593Smuzhiyun 				radeon_dpm_display_configuration_changed(rdev);
1072*4882a593Smuzhiyun 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1073*4882a593Smuzhiyun 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1074*4882a593Smuzhiyun 			}
1075*4882a593Smuzhiyun 			return;
1076*4882a593Smuzhiyun 		} else {
1077*4882a593Smuzhiyun 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
1078*4882a593Smuzhiyun 			 * nothing to do, if the num crtcs is > 1 and state is the same,
1079*4882a593Smuzhiyun 			 * update display configuration.
1080*4882a593Smuzhiyun 			 */
1081*4882a593Smuzhiyun 			if (rdev->pm.dpm.new_active_crtcs ==
1082*4882a593Smuzhiyun 			    rdev->pm.dpm.current_active_crtcs) {
1083*4882a593Smuzhiyun 				return;
1084*4882a593Smuzhiyun 			} else {
1085*4882a593Smuzhiyun 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
1086*4882a593Smuzhiyun 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
1087*4882a593Smuzhiyun 					/* update display watermarks based on new power state */
1088*4882a593Smuzhiyun 					radeon_bandwidth_update(rdev);
1089*4882a593Smuzhiyun 					/* update displays */
1090*4882a593Smuzhiyun 					radeon_dpm_display_configuration_changed(rdev);
1091*4882a593Smuzhiyun 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1092*4882a593Smuzhiyun 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1093*4882a593Smuzhiyun 					return;
1094*4882a593Smuzhiyun 				}
1095*4882a593Smuzhiyun 			}
1096*4882a593Smuzhiyun 		}
1097*4882a593Smuzhiyun 	}
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun force:
1100*4882a593Smuzhiyun 	if (radeon_dpm == 1) {
1101*4882a593Smuzhiyun 		printk("switching from power state:\n");
1102*4882a593Smuzhiyun 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
1103*4882a593Smuzhiyun 		printk("switching to power state:\n");
1104*4882a593Smuzhiyun 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	down_write(&rdev->pm.mclk_lock);
1108*4882a593Smuzhiyun 	mutex_lock(&rdev->ring_lock);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	/* update whether vce is active */
1111*4882a593Smuzhiyun 	ps->vce_active = rdev->pm.dpm.vce_active;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	ret = radeon_dpm_pre_set_power_state(rdev);
1114*4882a593Smuzhiyun 	if (ret)
1115*4882a593Smuzhiyun 		goto done;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	/* update display watermarks based on new power state */
1118*4882a593Smuzhiyun 	radeon_bandwidth_update(rdev);
1119*4882a593Smuzhiyun 	/* update displays */
1120*4882a593Smuzhiyun 	radeon_dpm_display_configuration_changed(rdev);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	/* wait for the rings to drain */
1123*4882a593Smuzhiyun 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1124*4882a593Smuzhiyun 		struct radeon_ring *ring = &rdev->ring[i];
1125*4882a593Smuzhiyun 		if (ring->ready)
1126*4882a593Smuzhiyun 			radeon_fence_wait_empty(rdev, i);
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	/* program the new power state */
1130*4882a593Smuzhiyun 	radeon_dpm_set_power_state(rdev);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* update current power state */
1133*4882a593Smuzhiyun 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	radeon_dpm_post_set_power_state(rdev);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1138*4882a593Smuzhiyun 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1139*4882a593Smuzhiyun 	rdev->pm.dpm.single_display = single_display;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	if (rdev->asic->dpm.force_performance_level) {
1142*4882a593Smuzhiyun 		if (rdev->pm.dpm.thermal_active) {
1143*4882a593Smuzhiyun 			enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
1144*4882a593Smuzhiyun 			/* force low perf level for thermal */
1145*4882a593Smuzhiyun 			radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
1146*4882a593Smuzhiyun 			/* save the user's level */
1147*4882a593Smuzhiyun 			rdev->pm.dpm.forced_level = level;
1148*4882a593Smuzhiyun 		} else {
1149*4882a593Smuzhiyun 			/* otherwise, user selected level */
1150*4882a593Smuzhiyun 			radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
1151*4882a593Smuzhiyun 		}
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun done:
1155*4882a593Smuzhiyun 	mutex_unlock(&rdev->ring_lock);
1156*4882a593Smuzhiyun 	up_write(&rdev->pm.mclk_lock);
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
radeon_dpm_enable_uvd(struct radeon_device * rdev,bool enable)1159*4882a593Smuzhiyun void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	enum radeon_pm_state_type dpm_state;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if (rdev->asic->dpm.powergate_uvd) {
1164*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1165*4882a593Smuzhiyun 		/* don't powergate anything if we
1166*4882a593Smuzhiyun 		   have active but pause streams */
1167*4882a593Smuzhiyun 		enable |= rdev->pm.dpm.sd > 0;
1168*4882a593Smuzhiyun 		enable |= rdev->pm.dpm.hd > 0;
1169*4882a593Smuzhiyun 		/* enable/disable UVD */
1170*4882a593Smuzhiyun 		radeon_dpm_powergate_uvd(rdev, !enable);
1171*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1172*4882a593Smuzhiyun 	} else {
1173*4882a593Smuzhiyun 		if (enable) {
1174*4882a593Smuzhiyun 			mutex_lock(&rdev->pm.mutex);
1175*4882a593Smuzhiyun 			rdev->pm.dpm.uvd_active = true;
1176*4882a593Smuzhiyun 			/* disable this for now */
1177*4882a593Smuzhiyun #if 0
1178*4882a593Smuzhiyun 			if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
1179*4882a593Smuzhiyun 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
1180*4882a593Smuzhiyun 			else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
1181*4882a593Smuzhiyun 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1182*4882a593Smuzhiyun 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
1183*4882a593Smuzhiyun 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1184*4882a593Smuzhiyun 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
1185*4882a593Smuzhiyun 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
1186*4882a593Smuzhiyun 			else
1187*4882a593Smuzhiyun #endif
1188*4882a593Smuzhiyun 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1189*4882a593Smuzhiyun 			rdev->pm.dpm.state = dpm_state;
1190*4882a593Smuzhiyun 			mutex_unlock(&rdev->pm.mutex);
1191*4882a593Smuzhiyun 		} else {
1192*4882a593Smuzhiyun 			mutex_lock(&rdev->pm.mutex);
1193*4882a593Smuzhiyun 			rdev->pm.dpm.uvd_active = false;
1194*4882a593Smuzhiyun 			mutex_unlock(&rdev->pm.mutex);
1195*4882a593Smuzhiyun 		}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 		radeon_pm_compute_clocks(rdev);
1198*4882a593Smuzhiyun 	}
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun 
radeon_dpm_enable_vce(struct radeon_device * rdev,bool enable)1201*4882a593Smuzhiyun void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	if (enable) {
1204*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1205*4882a593Smuzhiyun 		rdev->pm.dpm.vce_active = true;
1206*4882a593Smuzhiyun 		/* XXX select vce level based on ring/task */
1207*4882a593Smuzhiyun 		rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
1208*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1209*4882a593Smuzhiyun 	} else {
1210*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1211*4882a593Smuzhiyun 		rdev->pm.dpm.vce_active = false;
1212*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	radeon_pm_compute_clocks(rdev);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
radeon_pm_suspend_old(struct radeon_device * rdev)1218*4882a593Smuzhiyun static void radeon_pm_suspend_old(struct radeon_device *rdev)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1221*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1222*4882a593Smuzhiyun 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
1223*4882a593Smuzhiyun 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
radeon_pm_suspend_dpm(struct radeon_device * rdev)1230*4882a593Smuzhiyun static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1231*4882a593Smuzhiyun {
1232*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1233*4882a593Smuzhiyun 	/* disable dpm */
1234*4882a593Smuzhiyun 	radeon_dpm_disable(rdev);
1235*4882a593Smuzhiyun 	/* reset the power state */
1236*4882a593Smuzhiyun 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1237*4882a593Smuzhiyun 	rdev->pm.dpm_enabled = false;
1238*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun 
radeon_pm_suspend(struct radeon_device * rdev)1241*4882a593Smuzhiyun void radeon_pm_suspend(struct radeon_device *rdev)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1244*4882a593Smuzhiyun 		radeon_pm_suspend_dpm(rdev);
1245*4882a593Smuzhiyun 	else
1246*4882a593Smuzhiyun 		radeon_pm_suspend_old(rdev);
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
radeon_pm_resume_old(struct radeon_device * rdev)1249*4882a593Smuzhiyun static void radeon_pm_resume_old(struct radeon_device *rdev)
1250*4882a593Smuzhiyun {
1251*4882a593Smuzhiyun 	/* set up the default clocks if the MC ucode is loaded */
1252*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_BARTS) &&
1253*4882a593Smuzhiyun 	    (rdev->family <= CHIP_CAYMAN) &&
1254*4882a593Smuzhiyun 	    rdev->mc_fw) {
1255*4882a593Smuzhiyun 		if (rdev->pm.default_vddc)
1256*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1257*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1258*4882a593Smuzhiyun 		if (rdev->pm.default_vddci)
1259*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1260*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1261*4882a593Smuzhiyun 		if (rdev->pm.default_sclk)
1262*4882a593Smuzhiyun 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1263*4882a593Smuzhiyun 		if (rdev->pm.default_mclk)
1264*4882a593Smuzhiyun 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1265*4882a593Smuzhiyun 	}
1266*4882a593Smuzhiyun 	/* asic init will reset the default power state */
1267*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1268*4882a593Smuzhiyun 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1269*4882a593Smuzhiyun 	rdev->pm.current_clock_mode_index = 0;
1270*4882a593Smuzhiyun 	rdev->pm.current_sclk = rdev->pm.default_sclk;
1271*4882a593Smuzhiyun 	rdev->pm.current_mclk = rdev->pm.default_mclk;
1272*4882a593Smuzhiyun 	if (rdev->pm.power_state) {
1273*4882a593Smuzhiyun 		rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
1274*4882a593Smuzhiyun 		rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
1277*4882a593Smuzhiyun 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1278*4882a593Smuzhiyun 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1279*4882a593Smuzhiyun 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1280*4882a593Smuzhiyun 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1283*4882a593Smuzhiyun 	radeon_pm_compute_clocks(rdev);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
radeon_pm_resume_dpm(struct radeon_device * rdev)1286*4882a593Smuzhiyun static void radeon_pm_resume_dpm(struct radeon_device *rdev)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	int ret;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	/* asic init will reset to the boot state */
1291*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1292*4882a593Smuzhiyun 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1293*4882a593Smuzhiyun 	radeon_dpm_setup_asic(rdev);
1294*4882a593Smuzhiyun 	ret = radeon_dpm_enable(rdev);
1295*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1296*4882a593Smuzhiyun 	if (ret)
1297*4882a593Smuzhiyun 		goto dpm_resume_fail;
1298*4882a593Smuzhiyun 	rdev->pm.dpm_enabled = true;
1299*4882a593Smuzhiyun 	return;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun dpm_resume_fail:
1302*4882a593Smuzhiyun 	DRM_ERROR("radeon: dpm resume failed\n");
1303*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_BARTS) &&
1304*4882a593Smuzhiyun 	    (rdev->family <= CHIP_CAYMAN) &&
1305*4882a593Smuzhiyun 	    rdev->mc_fw) {
1306*4882a593Smuzhiyun 		if (rdev->pm.default_vddc)
1307*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1308*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1309*4882a593Smuzhiyun 		if (rdev->pm.default_vddci)
1310*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1311*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1312*4882a593Smuzhiyun 		if (rdev->pm.default_sclk)
1313*4882a593Smuzhiyun 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1314*4882a593Smuzhiyun 		if (rdev->pm.default_mclk)
1315*4882a593Smuzhiyun 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1316*4882a593Smuzhiyun 	}
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
radeon_pm_resume(struct radeon_device * rdev)1319*4882a593Smuzhiyun void radeon_pm_resume(struct radeon_device *rdev)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1322*4882a593Smuzhiyun 		radeon_pm_resume_dpm(rdev);
1323*4882a593Smuzhiyun 	else
1324*4882a593Smuzhiyun 		radeon_pm_resume_old(rdev);
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun 
radeon_pm_init_old(struct radeon_device * rdev)1327*4882a593Smuzhiyun static int radeon_pm_init_old(struct radeon_device *rdev)
1328*4882a593Smuzhiyun {
1329*4882a593Smuzhiyun 	int ret;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	rdev->pm.profile = PM_PROFILE_DEFAULT;
1332*4882a593Smuzhiyun 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1333*4882a593Smuzhiyun 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1334*4882a593Smuzhiyun 	rdev->pm.dynpm_can_upclock = true;
1335*4882a593Smuzhiyun 	rdev->pm.dynpm_can_downclock = true;
1336*4882a593Smuzhiyun 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1337*4882a593Smuzhiyun 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1338*4882a593Smuzhiyun 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1339*4882a593Smuzhiyun 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1340*4882a593Smuzhiyun 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	if (rdev->bios) {
1343*4882a593Smuzhiyun 		if (rdev->is_atom_bios)
1344*4882a593Smuzhiyun 			radeon_atombios_get_power_modes(rdev);
1345*4882a593Smuzhiyun 		else
1346*4882a593Smuzhiyun 			radeon_combios_get_power_modes(rdev);
1347*4882a593Smuzhiyun 		radeon_pm_print_states(rdev);
1348*4882a593Smuzhiyun 		radeon_pm_init_profile(rdev);
1349*4882a593Smuzhiyun 		/* set up the default clocks if the MC ucode is loaded */
1350*4882a593Smuzhiyun 		if ((rdev->family >= CHIP_BARTS) &&
1351*4882a593Smuzhiyun 		    (rdev->family <= CHIP_CAYMAN) &&
1352*4882a593Smuzhiyun 		    rdev->mc_fw) {
1353*4882a593Smuzhiyun 			if (rdev->pm.default_vddc)
1354*4882a593Smuzhiyun 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1355*4882a593Smuzhiyun 							SET_VOLTAGE_TYPE_ASIC_VDDC);
1356*4882a593Smuzhiyun 			if (rdev->pm.default_vddci)
1357*4882a593Smuzhiyun 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1358*4882a593Smuzhiyun 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1359*4882a593Smuzhiyun 			if (rdev->pm.default_sclk)
1360*4882a593Smuzhiyun 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1361*4882a593Smuzhiyun 			if (rdev->pm.default_mclk)
1362*4882a593Smuzhiyun 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1363*4882a593Smuzhiyun 		}
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	/* set up the internal thermal sensor if applicable */
1367*4882a593Smuzhiyun 	ret = radeon_hwmon_init(rdev);
1368*4882a593Smuzhiyun 	if (ret)
1369*4882a593Smuzhiyun 		return ret;
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	if (rdev->pm.num_power_states > 1) {
1374*4882a593Smuzhiyun 		if (radeon_debugfs_pm_init(rdev)) {
1375*4882a593Smuzhiyun 			DRM_ERROR("Failed to register debugfs file for PM!\n");
1376*4882a593Smuzhiyun 		}
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 		DRM_INFO("radeon: power management initialized\n");
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	return 0;
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun 
radeon_dpm_print_power_states(struct radeon_device * rdev)1384*4882a593Smuzhiyun static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun 	int i;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1389*4882a593Smuzhiyun 		printk("== power state %d ==\n", i);
1390*4882a593Smuzhiyun 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun 
radeon_pm_init_dpm(struct radeon_device * rdev)1394*4882a593Smuzhiyun static int radeon_pm_init_dpm(struct radeon_device *rdev)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun 	int ret;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	/* default to balanced state */
1399*4882a593Smuzhiyun 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1400*4882a593Smuzhiyun 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
1401*4882a593Smuzhiyun 	rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
1402*4882a593Smuzhiyun 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1403*4882a593Smuzhiyun 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1404*4882a593Smuzhiyun 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1405*4882a593Smuzhiyun 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1406*4882a593Smuzhiyun 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	if (rdev->bios && rdev->is_atom_bios)
1409*4882a593Smuzhiyun 		radeon_atombios_get_power_modes(rdev);
1410*4882a593Smuzhiyun 	else
1411*4882a593Smuzhiyun 		return -EINVAL;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	/* set up the internal thermal sensor if applicable */
1414*4882a593Smuzhiyun 	ret = radeon_hwmon_init(rdev);
1415*4882a593Smuzhiyun 	if (ret)
1416*4882a593Smuzhiyun 		return ret;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1419*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1420*4882a593Smuzhiyun 	radeon_dpm_init(rdev);
1421*4882a593Smuzhiyun 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1422*4882a593Smuzhiyun 	if (radeon_dpm == 1)
1423*4882a593Smuzhiyun 		radeon_dpm_print_power_states(rdev);
1424*4882a593Smuzhiyun 	radeon_dpm_setup_asic(rdev);
1425*4882a593Smuzhiyun 	ret = radeon_dpm_enable(rdev);
1426*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1427*4882a593Smuzhiyun 	if (ret)
1428*4882a593Smuzhiyun 		goto dpm_failed;
1429*4882a593Smuzhiyun 	rdev->pm.dpm_enabled = true;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	if (radeon_debugfs_pm_init(rdev)) {
1432*4882a593Smuzhiyun 		DRM_ERROR("Failed to register debugfs file for dpm!\n");
1433*4882a593Smuzhiyun 	}
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	DRM_INFO("radeon: dpm initialized\n");
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	return 0;
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun dpm_failed:
1440*4882a593Smuzhiyun 	rdev->pm.dpm_enabled = false;
1441*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_BARTS) &&
1442*4882a593Smuzhiyun 	    (rdev->family <= CHIP_CAYMAN) &&
1443*4882a593Smuzhiyun 	    rdev->mc_fw) {
1444*4882a593Smuzhiyun 		if (rdev->pm.default_vddc)
1445*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1446*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1447*4882a593Smuzhiyun 		if (rdev->pm.default_vddci)
1448*4882a593Smuzhiyun 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1449*4882a593Smuzhiyun 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1450*4882a593Smuzhiyun 		if (rdev->pm.default_sclk)
1451*4882a593Smuzhiyun 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1452*4882a593Smuzhiyun 		if (rdev->pm.default_mclk)
1453*4882a593Smuzhiyun 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 	DRM_ERROR("radeon: dpm initialization failed\n");
1456*4882a593Smuzhiyun 	return ret;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun struct radeon_dpm_quirk {
1460*4882a593Smuzhiyun 	u32 chip_vendor;
1461*4882a593Smuzhiyun 	u32 chip_device;
1462*4882a593Smuzhiyun 	u32 subsys_vendor;
1463*4882a593Smuzhiyun 	u32 subsys_device;
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun /* cards with dpm stability problems */
1467*4882a593Smuzhiyun static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
1468*4882a593Smuzhiyun 	/* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
1469*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
1470*4882a593Smuzhiyun 	/* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
1471*4882a593Smuzhiyun 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
1472*4882a593Smuzhiyun 	{ 0, 0, 0, 0 },
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun 
radeon_pm_init(struct radeon_device * rdev)1475*4882a593Smuzhiyun int radeon_pm_init(struct radeon_device *rdev)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
1478*4882a593Smuzhiyun 	bool disable_dpm = false;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/* Apply dpm quirks */
1481*4882a593Smuzhiyun 	while (p && p->chip_device != 0) {
1482*4882a593Smuzhiyun 		if (rdev->pdev->vendor == p->chip_vendor &&
1483*4882a593Smuzhiyun 		    rdev->pdev->device == p->chip_device &&
1484*4882a593Smuzhiyun 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
1485*4882a593Smuzhiyun 		    rdev->pdev->subsystem_device == p->subsys_device) {
1486*4882a593Smuzhiyun 			disable_dpm = true;
1487*4882a593Smuzhiyun 			break;
1488*4882a593Smuzhiyun 		}
1489*4882a593Smuzhiyun 		++p;
1490*4882a593Smuzhiyun 	}
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	/* enable dpm on rv6xx+ */
1493*4882a593Smuzhiyun 	switch (rdev->family) {
1494*4882a593Smuzhiyun 	case CHIP_RV610:
1495*4882a593Smuzhiyun 	case CHIP_RV630:
1496*4882a593Smuzhiyun 	case CHIP_RV620:
1497*4882a593Smuzhiyun 	case CHIP_RV635:
1498*4882a593Smuzhiyun 	case CHIP_RV670:
1499*4882a593Smuzhiyun 	case CHIP_RS780:
1500*4882a593Smuzhiyun 	case CHIP_RS880:
1501*4882a593Smuzhiyun 	case CHIP_RV770:
1502*4882a593Smuzhiyun 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1503*4882a593Smuzhiyun 		if (!rdev->rlc_fw)
1504*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1505*4882a593Smuzhiyun 		else if ((rdev->family >= CHIP_RV770) &&
1506*4882a593Smuzhiyun 			 (!(rdev->flags & RADEON_IS_IGP)) &&
1507*4882a593Smuzhiyun 			 (!rdev->smc_fw))
1508*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1509*4882a593Smuzhiyun 		else if (radeon_dpm == 1)
1510*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_DPM;
1511*4882a593Smuzhiyun 		else
1512*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1513*4882a593Smuzhiyun 		break;
1514*4882a593Smuzhiyun 	case CHIP_RV730:
1515*4882a593Smuzhiyun 	case CHIP_RV710:
1516*4882a593Smuzhiyun 	case CHIP_RV740:
1517*4882a593Smuzhiyun 	case CHIP_CEDAR:
1518*4882a593Smuzhiyun 	case CHIP_REDWOOD:
1519*4882a593Smuzhiyun 	case CHIP_JUNIPER:
1520*4882a593Smuzhiyun 	case CHIP_CYPRESS:
1521*4882a593Smuzhiyun 	case CHIP_HEMLOCK:
1522*4882a593Smuzhiyun 	case CHIP_PALM:
1523*4882a593Smuzhiyun 	case CHIP_SUMO:
1524*4882a593Smuzhiyun 	case CHIP_SUMO2:
1525*4882a593Smuzhiyun 	case CHIP_BARTS:
1526*4882a593Smuzhiyun 	case CHIP_TURKS:
1527*4882a593Smuzhiyun 	case CHIP_CAICOS:
1528*4882a593Smuzhiyun 	case CHIP_CAYMAN:
1529*4882a593Smuzhiyun 	case CHIP_ARUBA:
1530*4882a593Smuzhiyun 	case CHIP_TAHITI:
1531*4882a593Smuzhiyun 	case CHIP_PITCAIRN:
1532*4882a593Smuzhiyun 	case CHIP_VERDE:
1533*4882a593Smuzhiyun 	case CHIP_OLAND:
1534*4882a593Smuzhiyun 	case CHIP_HAINAN:
1535*4882a593Smuzhiyun 	case CHIP_BONAIRE:
1536*4882a593Smuzhiyun 	case CHIP_KABINI:
1537*4882a593Smuzhiyun 	case CHIP_KAVERI:
1538*4882a593Smuzhiyun 	case CHIP_HAWAII:
1539*4882a593Smuzhiyun 	case CHIP_MULLINS:
1540*4882a593Smuzhiyun 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1541*4882a593Smuzhiyun 		if (!rdev->rlc_fw)
1542*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1543*4882a593Smuzhiyun 		else if ((rdev->family >= CHIP_RV770) &&
1544*4882a593Smuzhiyun 			 (!(rdev->flags & RADEON_IS_IGP)) &&
1545*4882a593Smuzhiyun 			 (!rdev->smc_fw))
1546*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1547*4882a593Smuzhiyun 		else if (disable_dpm && (radeon_dpm == -1))
1548*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1549*4882a593Smuzhiyun 		else if (radeon_dpm == 0)
1550*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1551*4882a593Smuzhiyun 		else
1552*4882a593Smuzhiyun 			rdev->pm.pm_method = PM_METHOD_DPM;
1553*4882a593Smuzhiyun 		break;
1554*4882a593Smuzhiyun 	default:
1555*4882a593Smuzhiyun 		/* default to profile method */
1556*4882a593Smuzhiyun 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1557*4882a593Smuzhiyun 		break;
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1561*4882a593Smuzhiyun 		return radeon_pm_init_dpm(rdev);
1562*4882a593Smuzhiyun 	else
1563*4882a593Smuzhiyun 		return radeon_pm_init_old(rdev);
1564*4882a593Smuzhiyun }
1565*4882a593Smuzhiyun 
radeon_pm_late_init(struct radeon_device * rdev)1566*4882a593Smuzhiyun int radeon_pm_late_init(struct radeon_device *rdev)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun 	int ret = 0;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
1571*4882a593Smuzhiyun 		if (rdev->pm.dpm_enabled) {
1572*4882a593Smuzhiyun 			if (!rdev->pm.sysfs_initialized) {
1573*4882a593Smuzhiyun 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1574*4882a593Smuzhiyun 				if (ret)
1575*4882a593Smuzhiyun 					DRM_ERROR("failed to create device file for dpm state\n");
1576*4882a593Smuzhiyun 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1577*4882a593Smuzhiyun 				if (ret)
1578*4882a593Smuzhiyun 					DRM_ERROR("failed to create device file for dpm state\n");
1579*4882a593Smuzhiyun 				/* XXX: these are noops for dpm but are here for backwards compat */
1580*4882a593Smuzhiyun 				ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1581*4882a593Smuzhiyun 				if (ret)
1582*4882a593Smuzhiyun 					DRM_ERROR("failed to create device file for power profile\n");
1583*4882a593Smuzhiyun 				ret = device_create_file(rdev->dev, &dev_attr_power_method);
1584*4882a593Smuzhiyun 				if (ret)
1585*4882a593Smuzhiyun 					DRM_ERROR("failed to create device file for power method\n");
1586*4882a593Smuzhiyun 				rdev->pm.sysfs_initialized = true;
1587*4882a593Smuzhiyun 			}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 			mutex_lock(&rdev->pm.mutex);
1590*4882a593Smuzhiyun 			ret = radeon_dpm_late_enable(rdev);
1591*4882a593Smuzhiyun 			mutex_unlock(&rdev->pm.mutex);
1592*4882a593Smuzhiyun 			if (ret) {
1593*4882a593Smuzhiyun 				rdev->pm.dpm_enabled = false;
1594*4882a593Smuzhiyun 				DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1595*4882a593Smuzhiyun 			} else {
1596*4882a593Smuzhiyun 				/* set the dpm state for PX since there won't be
1597*4882a593Smuzhiyun 				 * a modeset to call this.
1598*4882a593Smuzhiyun 				 */
1599*4882a593Smuzhiyun 				radeon_pm_compute_clocks(rdev);
1600*4882a593Smuzhiyun 			}
1601*4882a593Smuzhiyun 		}
1602*4882a593Smuzhiyun 	} else {
1603*4882a593Smuzhiyun 		if ((rdev->pm.num_power_states > 1) &&
1604*4882a593Smuzhiyun 		    (!rdev->pm.sysfs_initialized)) {
1605*4882a593Smuzhiyun 			/* where's the best place to put these? */
1606*4882a593Smuzhiyun 			ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1607*4882a593Smuzhiyun 			if (ret)
1608*4882a593Smuzhiyun 				DRM_ERROR("failed to create device file for power profile\n");
1609*4882a593Smuzhiyun 			ret = device_create_file(rdev->dev, &dev_attr_power_method);
1610*4882a593Smuzhiyun 			if (ret)
1611*4882a593Smuzhiyun 				DRM_ERROR("failed to create device file for power method\n");
1612*4882a593Smuzhiyun 			if (!ret)
1613*4882a593Smuzhiyun 				rdev->pm.sysfs_initialized = true;
1614*4882a593Smuzhiyun 		}
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 	return ret;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
radeon_pm_fini_old(struct radeon_device * rdev)1619*4882a593Smuzhiyun static void radeon_pm_fini_old(struct radeon_device *rdev)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	if (rdev->pm.num_power_states > 1) {
1622*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1623*4882a593Smuzhiyun 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1624*4882a593Smuzhiyun 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1625*4882a593Smuzhiyun 			radeon_pm_update_profile(rdev);
1626*4882a593Smuzhiyun 			radeon_pm_set_clocks(rdev);
1627*4882a593Smuzhiyun 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1628*4882a593Smuzhiyun 			/* reset default clocks */
1629*4882a593Smuzhiyun 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1630*4882a593Smuzhiyun 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1631*4882a593Smuzhiyun 			radeon_pm_set_clocks(rdev);
1632*4882a593Smuzhiyun 		}
1633*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1638*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_method);
1639*4882a593Smuzhiyun 	}
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	radeon_hwmon_fini(rdev);
1642*4882a593Smuzhiyun 	kfree(rdev->pm.power_state);
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
radeon_pm_fini_dpm(struct radeon_device * rdev)1645*4882a593Smuzhiyun static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1646*4882a593Smuzhiyun {
1647*4882a593Smuzhiyun 	if (rdev->pm.num_power_states > 1) {
1648*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1649*4882a593Smuzhiyun 		radeon_dpm_disable(rdev);
1650*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
1653*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1654*4882a593Smuzhiyun 		/* XXX backwards compat */
1655*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1656*4882a593Smuzhiyun 		device_remove_file(rdev->dev, &dev_attr_power_method);
1657*4882a593Smuzhiyun 	}
1658*4882a593Smuzhiyun 	radeon_dpm_fini(rdev);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	radeon_hwmon_fini(rdev);
1661*4882a593Smuzhiyun 	kfree(rdev->pm.power_state);
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun 
radeon_pm_fini(struct radeon_device * rdev)1664*4882a593Smuzhiyun void radeon_pm_fini(struct radeon_device *rdev)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1667*4882a593Smuzhiyun 		radeon_pm_fini_dpm(rdev);
1668*4882a593Smuzhiyun 	else
1669*4882a593Smuzhiyun 		radeon_pm_fini_old(rdev);
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun 
radeon_pm_compute_clocks_old(struct radeon_device * rdev)1672*4882a593Smuzhiyun static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1673*4882a593Smuzhiyun {
1674*4882a593Smuzhiyun 	struct drm_device *ddev = rdev->ddev;
1675*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1676*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	if (rdev->pm.num_power_states < 2)
1679*4882a593Smuzhiyun 		return;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	rdev->pm.active_crtcs = 0;
1684*4882a593Smuzhiyun 	rdev->pm.active_crtc_count = 0;
1685*4882a593Smuzhiyun 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1686*4882a593Smuzhiyun 		list_for_each_entry(crtc,
1687*4882a593Smuzhiyun 				    &ddev->mode_config.crtc_list, head) {
1688*4882a593Smuzhiyun 			radeon_crtc = to_radeon_crtc(crtc);
1689*4882a593Smuzhiyun 			if (radeon_crtc->enabled) {
1690*4882a593Smuzhiyun 				rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1691*4882a593Smuzhiyun 				rdev->pm.active_crtc_count++;
1692*4882a593Smuzhiyun 			}
1693*4882a593Smuzhiyun 		}
1694*4882a593Smuzhiyun 	}
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1697*4882a593Smuzhiyun 		radeon_pm_update_profile(rdev);
1698*4882a593Smuzhiyun 		radeon_pm_set_clocks(rdev);
1699*4882a593Smuzhiyun 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1700*4882a593Smuzhiyun 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1701*4882a593Smuzhiyun 			if (rdev->pm.active_crtc_count > 1) {
1702*4882a593Smuzhiyun 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1703*4882a593Smuzhiyun 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1706*4882a593Smuzhiyun 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1707*4882a593Smuzhiyun 					radeon_pm_get_dynpm_state(rdev);
1708*4882a593Smuzhiyun 					radeon_pm_set_clocks(rdev);
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1711*4882a593Smuzhiyun 				}
1712*4882a593Smuzhiyun 			} else if (rdev->pm.active_crtc_count == 1) {
1713*4882a593Smuzhiyun 				/* TODO: Increase clocks if needed for current mode */
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1716*4882a593Smuzhiyun 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1717*4882a593Smuzhiyun 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1718*4882a593Smuzhiyun 					radeon_pm_get_dynpm_state(rdev);
1719*4882a593Smuzhiyun 					radeon_pm_set_clocks(rdev);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1722*4882a593Smuzhiyun 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1723*4882a593Smuzhiyun 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1724*4882a593Smuzhiyun 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1725*4882a593Smuzhiyun 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1726*4882a593Smuzhiyun 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1727*4882a593Smuzhiyun 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1728*4882a593Smuzhiyun 				}
1729*4882a593Smuzhiyun 			} else { /* count == 0 */
1730*4882a593Smuzhiyun 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1731*4882a593Smuzhiyun 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1734*4882a593Smuzhiyun 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1735*4882a593Smuzhiyun 					radeon_pm_get_dynpm_state(rdev);
1736*4882a593Smuzhiyun 					radeon_pm_set_clocks(rdev);
1737*4882a593Smuzhiyun 				}
1738*4882a593Smuzhiyun 			}
1739*4882a593Smuzhiyun 		}
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
radeon_pm_compute_clocks_dpm(struct radeon_device * rdev)1745*4882a593Smuzhiyun static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun 	struct drm_device *ddev = rdev->ddev;
1748*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1749*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc;
1750*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if (!rdev->pm.dpm_enabled)
1753*4882a593Smuzhiyun 		return;
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	/* update active crtc counts */
1758*4882a593Smuzhiyun 	rdev->pm.dpm.new_active_crtcs = 0;
1759*4882a593Smuzhiyun 	rdev->pm.dpm.new_active_crtc_count = 0;
1760*4882a593Smuzhiyun 	rdev->pm.dpm.high_pixelclock_count = 0;
1761*4882a593Smuzhiyun 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1762*4882a593Smuzhiyun 		list_for_each_entry(crtc,
1763*4882a593Smuzhiyun 				    &ddev->mode_config.crtc_list, head) {
1764*4882a593Smuzhiyun 			radeon_crtc = to_radeon_crtc(crtc);
1765*4882a593Smuzhiyun 			if (crtc->enabled) {
1766*4882a593Smuzhiyun 				rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1767*4882a593Smuzhiyun 				rdev->pm.dpm.new_active_crtc_count++;
1768*4882a593Smuzhiyun 				if (!radeon_crtc->connector)
1769*4882a593Smuzhiyun 					continue;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 				radeon_connector = to_radeon_connector(radeon_crtc->connector);
1772*4882a593Smuzhiyun 				if (radeon_connector->pixelclock_for_modeset > 297000)
1773*4882a593Smuzhiyun 					rdev->pm.dpm.high_pixelclock_count++;
1774*4882a593Smuzhiyun 			}
1775*4882a593Smuzhiyun 		}
1776*4882a593Smuzhiyun 	}
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	/* update battery/ac status */
1779*4882a593Smuzhiyun 	if (power_supply_is_system_supplied() > 0)
1780*4882a593Smuzhiyun 		rdev->pm.dpm.ac_power = true;
1781*4882a593Smuzhiyun 	else
1782*4882a593Smuzhiyun 		rdev->pm.dpm.ac_power = false;
1783*4882a593Smuzhiyun 
1784*4882a593Smuzhiyun 	radeon_dpm_change_power_state_locked(rdev);
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun 
radeon_pm_compute_clocks(struct radeon_device * rdev)1790*4882a593Smuzhiyun void radeon_pm_compute_clocks(struct radeon_device *rdev)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1793*4882a593Smuzhiyun 		radeon_pm_compute_clocks_dpm(rdev);
1794*4882a593Smuzhiyun 	else
1795*4882a593Smuzhiyun 		radeon_pm_compute_clocks_old(rdev);
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun 
radeon_pm_in_vbl(struct radeon_device * rdev)1798*4882a593Smuzhiyun static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1799*4882a593Smuzhiyun {
1800*4882a593Smuzhiyun 	int  crtc, vpos, hpos, vbl_status;
1801*4882a593Smuzhiyun 	bool in_vbl = true;
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 	/* Iterate over all active crtc's. All crtc's must be in vblank,
1804*4882a593Smuzhiyun 	 * otherwise return in_vbl == false.
1805*4882a593Smuzhiyun 	 */
1806*4882a593Smuzhiyun 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1807*4882a593Smuzhiyun 		if (rdev->pm.active_crtcs & (1 << crtc)) {
1808*4882a593Smuzhiyun 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev,
1809*4882a593Smuzhiyun 								crtc,
1810*4882a593Smuzhiyun 								USE_REAL_VBLANKSTART,
1811*4882a593Smuzhiyun 								&vpos, &hpos, NULL, NULL,
1812*4882a593Smuzhiyun 								&rdev->mode_info.crtcs[crtc]->base.hwmode);
1813*4882a593Smuzhiyun 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1814*4882a593Smuzhiyun 			    !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
1815*4882a593Smuzhiyun 				in_vbl = false;
1816*4882a593Smuzhiyun 		}
1817*4882a593Smuzhiyun 	}
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	return in_vbl;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun 
radeon_pm_debug_check_in_vbl(struct radeon_device * rdev,bool finish)1822*4882a593Smuzhiyun static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun 	u32 stat_crtc = 0;
1825*4882a593Smuzhiyun 	bool in_vbl = radeon_pm_in_vbl(rdev);
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	if (!in_vbl)
1828*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1829*4882a593Smuzhiyun 			 finish ? "exit" : "entry");
1830*4882a593Smuzhiyun 	return in_vbl;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun 
radeon_dynpm_idle_work_handler(struct work_struct * work)1833*4882a593Smuzhiyun static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1834*4882a593Smuzhiyun {
1835*4882a593Smuzhiyun 	struct radeon_device *rdev;
1836*4882a593Smuzhiyun 	int resched;
1837*4882a593Smuzhiyun 	rdev = container_of(work, struct radeon_device,
1838*4882a593Smuzhiyun 				pm.dynpm_idle_work.work);
1839*4882a593Smuzhiyun 
1840*4882a593Smuzhiyun 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1841*4882a593Smuzhiyun 	mutex_lock(&rdev->pm.mutex);
1842*4882a593Smuzhiyun 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1843*4882a593Smuzhiyun 		int not_processed = 0;
1844*4882a593Smuzhiyun 		int i;
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1847*4882a593Smuzhiyun 			struct radeon_ring *ring = &rdev->ring[i];
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 			if (ring->ready) {
1850*4882a593Smuzhiyun 				not_processed += radeon_fence_count_emitted(rdev, i);
1851*4882a593Smuzhiyun 				if (not_processed >= 3)
1852*4882a593Smuzhiyun 					break;
1853*4882a593Smuzhiyun 			}
1854*4882a593Smuzhiyun 		}
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 		if (not_processed >= 3) { /* should upclock */
1857*4882a593Smuzhiyun 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1858*4882a593Smuzhiyun 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1859*4882a593Smuzhiyun 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1860*4882a593Smuzhiyun 				   rdev->pm.dynpm_can_upclock) {
1861*4882a593Smuzhiyun 				rdev->pm.dynpm_planned_action =
1862*4882a593Smuzhiyun 					DYNPM_ACTION_UPCLOCK;
1863*4882a593Smuzhiyun 				rdev->pm.dynpm_action_timeout = jiffies +
1864*4882a593Smuzhiyun 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1865*4882a593Smuzhiyun 			}
1866*4882a593Smuzhiyun 		} else if (not_processed == 0) { /* should downclock */
1867*4882a593Smuzhiyun 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1868*4882a593Smuzhiyun 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1869*4882a593Smuzhiyun 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1870*4882a593Smuzhiyun 				   rdev->pm.dynpm_can_downclock) {
1871*4882a593Smuzhiyun 				rdev->pm.dynpm_planned_action =
1872*4882a593Smuzhiyun 					DYNPM_ACTION_DOWNCLOCK;
1873*4882a593Smuzhiyun 				rdev->pm.dynpm_action_timeout = jiffies +
1874*4882a593Smuzhiyun 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1875*4882a593Smuzhiyun 			}
1876*4882a593Smuzhiyun 		}
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 		/* Note, radeon_pm_set_clocks is called with static_switch set
1879*4882a593Smuzhiyun 		 * to false since we want to wait for vbl to avoid flicker.
1880*4882a593Smuzhiyun 		 */
1881*4882a593Smuzhiyun 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1882*4882a593Smuzhiyun 		    jiffies > rdev->pm.dynpm_action_timeout) {
1883*4882a593Smuzhiyun 			radeon_pm_get_dynpm_state(rdev);
1884*4882a593Smuzhiyun 			radeon_pm_set_clocks(rdev);
1885*4882a593Smuzhiyun 		}
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1888*4882a593Smuzhiyun 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1889*4882a593Smuzhiyun 	}
1890*4882a593Smuzhiyun 	mutex_unlock(&rdev->pm.mutex);
1891*4882a593Smuzhiyun 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1892*4882a593Smuzhiyun }
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun /*
1895*4882a593Smuzhiyun  * Debugfs info
1896*4882a593Smuzhiyun  */
1897*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
1898*4882a593Smuzhiyun 
radeon_debugfs_pm_info(struct seq_file * m,void * data)1899*4882a593Smuzhiyun static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1900*4882a593Smuzhiyun {
1901*4882a593Smuzhiyun 	struct drm_info_node *node = (struct drm_info_node *) m->private;
1902*4882a593Smuzhiyun 	struct drm_device *dev = node->minor->dev;
1903*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1904*4882a593Smuzhiyun 	struct drm_device *ddev = rdev->ddev;
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	if  ((rdev->flags & RADEON_IS_PX) &&
1907*4882a593Smuzhiyun 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1908*4882a593Smuzhiyun 		seq_printf(m, "PX asic powered off\n");
1909*4882a593Smuzhiyun 	} else if (rdev->pm.dpm_enabled) {
1910*4882a593Smuzhiyun 		mutex_lock(&rdev->pm.mutex);
1911*4882a593Smuzhiyun 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
1912*4882a593Smuzhiyun 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1913*4882a593Smuzhiyun 		else
1914*4882a593Smuzhiyun 			seq_printf(m, "Debugfs support not implemented for this asic\n");
1915*4882a593Smuzhiyun 		mutex_unlock(&rdev->pm.mutex);
1916*4882a593Smuzhiyun 	} else {
1917*4882a593Smuzhiyun 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1918*4882a593Smuzhiyun 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1919*4882a593Smuzhiyun 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1920*4882a593Smuzhiyun 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1921*4882a593Smuzhiyun 		else
1922*4882a593Smuzhiyun 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1923*4882a593Smuzhiyun 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1924*4882a593Smuzhiyun 		if (rdev->asic->pm.get_memory_clock)
1925*4882a593Smuzhiyun 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1926*4882a593Smuzhiyun 		if (rdev->pm.current_vddc)
1927*4882a593Smuzhiyun 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1928*4882a593Smuzhiyun 		if (rdev->asic->pm.get_pcie_lanes)
1929*4882a593Smuzhiyun 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1930*4882a593Smuzhiyun 	}
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	return 0;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun static struct drm_info_list radeon_pm_info_list[] = {
1936*4882a593Smuzhiyun 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun #endif
1939*4882a593Smuzhiyun 
radeon_debugfs_pm_init(struct radeon_device * rdev)1940*4882a593Smuzhiyun static int radeon_debugfs_pm_init(struct radeon_device *rdev)
1941*4882a593Smuzhiyun {
1942*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
1943*4882a593Smuzhiyun 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1944*4882a593Smuzhiyun #else
1945*4882a593Smuzhiyun 	return 0;
1946*4882a593Smuzhiyun #endif
1947*4882a593Smuzhiyun }
1948