1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and 3*4882a593Smuzhiyun * VA Linux Systems Inc., Fremont, California. 4*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 14*4882a593Smuzhiyun * all copies or substantial portions of the Software. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Original Authors: 25*4882a593Smuzhiyun * Kevin E. Martin, Rickard E. Faith, Alan Hourihane 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * Kernel port Author: Dave Airlie 28*4882a593Smuzhiyun */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #ifndef RADEON_MODE_H 31*4882a593Smuzhiyun #define RADEON_MODE_H 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #include <drm/drm_crtc.h> 34*4882a593Smuzhiyun #include <drm/drm_edid.h> 35*4882a593Smuzhiyun #include <drm/drm_encoder.h> 36*4882a593Smuzhiyun #include <drm/drm_dp_helper.h> 37*4882a593Smuzhiyun #include <drm/drm_dp_mst_helper.h> 38*4882a593Smuzhiyun #include <drm/drm_fixed.h> 39*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h> 40*4882a593Smuzhiyun #include <linux/i2c.h> 41*4882a593Smuzhiyun #include <linux/i2c-algo-bit.h> 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun struct radeon_bo; 44*4882a593Smuzhiyun struct radeon_device; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base) 47*4882a593Smuzhiyun #define to_radeon_connector(x) container_of(x, struct radeon_connector, base) 48*4882a593Smuzhiyun #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base) 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define RADEON_MAX_HPD_PINS 7 51*4882a593Smuzhiyun #define RADEON_MAX_CRTCS 6 52*4882a593Smuzhiyun #define RADEON_MAX_AFMT_BLOCKS 7 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun enum radeon_rmx_type { 55*4882a593Smuzhiyun RMX_OFF, 56*4882a593Smuzhiyun RMX_FULL, 57*4882a593Smuzhiyun RMX_CENTER, 58*4882a593Smuzhiyun RMX_ASPECT 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun enum radeon_tv_std { 62*4882a593Smuzhiyun TV_STD_NTSC, 63*4882a593Smuzhiyun TV_STD_PAL, 64*4882a593Smuzhiyun TV_STD_PAL_M, 65*4882a593Smuzhiyun TV_STD_PAL_60, 66*4882a593Smuzhiyun TV_STD_NTSC_J, 67*4882a593Smuzhiyun TV_STD_SCART_PAL, 68*4882a593Smuzhiyun TV_STD_SECAM, 69*4882a593Smuzhiyun TV_STD_PAL_CN, 70*4882a593Smuzhiyun TV_STD_PAL_N, 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun enum radeon_underscan_type { 74*4882a593Smuzhiyun UNDERSCAN_OFF, 75*4882a593Smuzhiyun UNDERSCAN_ON, 76*4882a593Smuzhiyun UNDERSCAN_AUTO, 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun enum radeon_hpd_id { 80*4882a593Smuzhiyun RADEON_HPD_1 = 0, 81*4882a593Smuzhiyun RADEON_HPD_2, 82*4882a593Smuzhiyun RADEON_HPD_3, 83*4882a593Smuzhiyun RADEON_HPD_4, 84*4882a593Smuzhiyun RADEON_HPD_5, 85*4882a593Smuzhiyun RADEON_HPD_6, 86*4882a593Smuzhiyun RADEON_HPD_NONE = 0xff, 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun enum radeon_output_csc { 90*4882a593Smuzhiyun RADEON_OUTPUT_CSC_BYPASS = 0, 91*4882a593Smuzhiyun RADEON_OUTPUT_CSC_TVRGB = 1, 92*4882a593Smuzhiyun RADEON_OUTPUT_CSC_YCBCR601 = 2, 93*4882a593Smuzhiyun RADEON_OUTPUT_CSC_YCBCR709 = 3, 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define RADEON_MAX_I2C_BUS 16 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* radeon gpio-based i2c 99*4882a593Smuzhiyun * 1. "mask" reg and bits 100*4882a593Smuzhiyun * grabs the gpio pins for software use 101*4882a593Smuzhiyun * 0=not held 1=held 102*4882a593Smuzhiyun * 2. "a" reg and bits 103*4882a593Smuzhiyun * output pin value 104*4882a593Smuzhiyun * 0=low 1=high 105*4882a593Smuzhiyun * 3. "en" reg and bits 106*4882a593Smuzhiyun * sets the pin direction 107*4882a593Smuzhiyun * 0=input 1=output 108*4882a593Smuzhiyun * 4. "y" reg and bits 109*4882a593Smuzhiyun * input pin value 110*4882a593Smuzhiyun * 0=low 1=high 111*4882a593Smuzhiyun */ 112*4882a593Smuzhiyun struct radeon_i2c_bus_rec { 113*4882a593Smuzhiyun bool valid; 114*4882a593Smuzhiyun /* id used by atom */ 115*4882a593Smuzhiyun uint8_t i2c_id; 116*4882a593Smuzhiyun /* id used by atom */ 117*4882a593Smuzhiyun enum radeon_hpd_id hpd; 118*4882a593Smuzhiyun /* can be used with hw i2c engine */ 119*4882a593Smuzhiyun bool hw_capable; 120*4882a593Smuzhiyun /* uses multi-media i2c engine */ 121*4882a593Smuzhiyun bool mm_i2c; 122*4882a593Smuzhiyun /* regs and bits */ 123*4882a593Smuzhiyun uint32_t mask_clk_reg; 124*4882a593Smuzhiyun uint32_t mask_data_reg; 125*4882a593Smuzhiyun uint32_t a_clk_reg; 126*4882a593Smuzhiyun uint32_t a_data_reg; 127*4882a593Smuzhiyun uint32_t en_clk_reg; 128*4882a593Smuzhiyun uint32_t en_data_reg; 129*4882a593Smuzhiyun uint32_t y_clk_reg; 130*4882a593Smuzhiyun uint32_t y_data_reg; 131*4882a593Smuzhiyun uint32_t mask_clk_mask; 132*4882a593Smuzhiyun uint32_t mask_data_mask; 133*4882a593Smuzhiyun uint32_t a_clk_mask; 134*4882a593Smuzhiyun uint32_t a_data_mask; 135*4882a593Smuzhiyun uint32_t en_clk_mask; 136*4882a593Smuzhiyun uint32_t en_data_mask; 137*4882a593Smuzhiyun uint32_t y_clk_mask; 138*4882a593Smuzhiyun uint32_t y_data_mask; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun struct radeon_tmds_pll { 142*4882a593Smuzhiyun uint32_t freq; 143*4882a593Smuzhiyun uint32_t value; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #define RADEON_MAX_BIOS_CONNECTOR 16 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* pll flags */ 149*4882a593Smuzhiyun #define RADEON_PLL_USE_BIOS_DIVS (1 << 0) 150*4882a593Smuzhiyun #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1) 151*4882a593Smuzhiyun #define RADEON_PLL_USE_REF_DIV (1 << 2) 152*4882a593Smuzhiyun #define RADEON_PLL_LEGACY (1 << 3) 153*4882a593Smuzhiyun #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4) 154*4882a593Smuzhiyun #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5) 155*4882a593Smuzhiyun #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6) 156*4882a593Smuzhiyun #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7) 157*4882a593Smuzhiyun #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8) 158*4882a593Smuzhiyun #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9) 159*4882a593Smuzhiyun #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10) 160*4882a593Smuzhiyun #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11) 161*4882a593Smuzhiyun #define RADEON_PLL_USE_POST_DIV (1 << 12) 162*4882a593Smuzhiyun #define RADEON_PLL_IS_LCD (1 << 13) 163*4882a593Smuzhiyun #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun struct radeon_pll { 166*4882a593Smuzhiyun /* reference frequency */ 167*4882a593Smuzhiyun uint32_t reference_freq; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* fixed dividers */ 170*4882a593Smuzhiyun uint32_t reference_div; 171*4882a593Smuzhiyun uint32_t post_div; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* pll in/out limits */ 174*4882a593Smuzhiyun uint32_t pll_in_min; 175*4882a593Smuzhiyun uint32_t pll_in_max; 176*4882a593Smuzhiyun uint32_t pll_out_min; 177*4882a593Smuzhiyun uint32_t pll_out_max; 178*4882a593Smuzhiyun uint32_t lcd_pll_out_min; 179*4882a593Smuzhiyun uint32_t lcd_pll_out_max; 180*4882a593Smuzhiyun uint32_t best_vco; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* divider limits */ 183*4882a593Smuzhiyun uint32_t min_ref_div; 184*4882a593Smuzhiyun uint32_t max_ref_div; 185*4882a593Smuzhiyun uint32_t min_post_div; 186*4882a593Smuzhiyun uint32_t max_post_div; 187*4882a593Smuzhiyun uint32_t min_feedback_div; 188*4882a593Smuzhiyun uint32_t max_feedback_div; 189*4882a593Smuzhiyun uint32_t min_frac_feedback_div; 190*4882a593Smuzhiyun uint32_t max_frac_feedback_div; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* flags for the current clock */ 193*4882a593Smuzhiyun uint32_t flags; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* pll id */ 196*4882a593Smuzhiyun uint32_t id; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun struct radeon_i2c_chan { 200*4882a593Smuzhiyun struct i2c_adapter adapter; 201*4882a593Smuzhiyun struct drm_device *dev; 202*4882a593Smuzhiyun struct i2c_algo_bit_data bit; 203*4882a593Smuzhiyun struct radeon_i2c_bus_rec rec; 204*4882a593Smuzhiyun struct drm_dp_aux aux; 205*4882a593Smuzhiyun bool has_aux; 206*4882a593Smuzhiyun struct mutex mutex; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* mostly for macs, but really any system without connector tables */ 210*4882a593Smuzhiyun enum radeon_connector_table { 211*4882a593Smuzhiyun CT_NONE = 0, 212*4882a593Smuzhiyun CT_GENERIC, 213*4882a593Smuzhiyun CT_IBOOK, 214*4882a593Smuzhiyun CT_POWERBOOK_EXTERNAL, 215*4882a593Smuzhiyun CT_POWERBOOK_INTERNAL, 216*4882a593Smuzhiyun CT_POWERBOOK_VGA, 217*4882a593Smuzhiyun CT_MINI_EXTERNAL, 218*4882a593Smuzhiyun CT_MINI_INTERNAL, 219*4882a593Smuzhiyun CT_IMAC_G5_ISIGHT, 220*4882a593Smuzhiyun CT_EMAC, 221*4882a593Smuzhiyun CT_RN50_POWER, 222*4882a593Smuzhiyun CT_MAC_X800, 223*4882a593Smuzhiyun CT_MAC_G5_9600, 224*4882a593Smuzhiyun CT_SAM440EP, 225*4882a593Smuzhiyun CT_MAC_G4_SILVER 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun enum radeon_dvo_chip { 229*4882a593Smuzhiyun DVO_SIL164, 230*4882a593Smuzhiyun DVO_SIL1178, 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun struct radeon_fbdev; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun struct radeon_afmt { 236*4882a593Smuzhiyun bool enabled; 237*4882a593Smuzhiyun int offset; 238*4882a593Smuzhiyun bool last_buffer_filled_status; 239*4882a593Smuzhiyun int id; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun struct radeon_mode_info { 243*4882a593Smuzhiyun struct atom_context *atom_context; 244*4882a593Smuzhiyun struct card_info *atom_card_info; 245*4882a593Smuzhiyun enum radeon_connector_table connector_table; 246*4882a593Smuzhiyun bool mode_config_initialized; 247*4882a593Smuzhiyun struct radeon_crtc *crtcs[RADEON_MAX_CRTCS]; 248*4882a593Smuzhiyun struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS]; 249*4882a593Smuzhiyun /* DVI-I properties */ 250*4882a593Smuzhiyun struct drm_property *coherent_mode_property; 251*4882a593Smuzhiyun /* DAC enable load detect */ 252*4882a593Smuzhiyun struct drm_property *load_detect_property; 253*4882a593Smuzhiyun /* TV standard */ 254*4882a593Smuzhiyun struct drm_property *tv_std_property; 255*4882a593Smuzhiyun /* legacy TMDS PLL detect */ 256*4882a593Smuzhiyun struct drm_property *tmds_pll_property; 257*4882a593Smuzhiyun /* underscan */ 258*4882a593Smuzhiyun struct drm_property *underscan_property; 259*4882a593Smuzhiyun struct drm_property *underscan_hborder_property; 260*4882a593Smuzhiyun struct drm_property *underscan_vborder_property; 261*4882a593Smuzhiyun /* audio */ 262*4882a593Smuzhiyun struct drm_property *audio_property; 263*4882a593Smuzhiyun /* FMT dithering */ 264*4882a593Smuzhiyun struct drm_property *dither_property; 265*4882a593Smuzhiyun /* Output CSC */ 266*4882a593Smuzhiyun struct drm_property *output_csc_property; 267*4882a593Smuzhiyun /* hardcoded DFP edid from BIOS */ 268*4882a593Smuzhiyun struct edid *bios_hardcoded_edid; 269*4882a593Smuzhiyun int bios_hardcoded_edid_size; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* pointer to fbdev info structure */ 272*4882a593Smuzhiyun struct radeon_fbdev *rfbdev; 273*4882a593Smuzhiyun /* firmware flags */ 274*4882a593Smuzhiyun u16 firmware_flags; 275*4882a593Smuzhiyun /* pointer to backlight encoder */ 276*4882a593Smuzhiyun struct radeon_encoder *bl_encoder; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun /* bitmask for active encoder frontends */ 279*4882a593Smuzhiyun uint32_t active_encoders; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define RADEON_MAX_BL_LEVEL 0xFF 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE) 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun struct radeon_backlight_privdata { 287*4882a593Smuzhiyun struct radeon_encoder *encoder; 288*4882a593Smuzhiyun uint8_t negative; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #endif 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun #define MAX_H_CODE_TIMING_LEN 32 294*4882a593Smuzhiyun #define MAX_V_CODE_TIMING_LEN 32 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun /* need to store these as reading 297*4882a593Smuzhiyun back code tables is excessive */ 298*4882a593Smuzhiyun struct radeon_tv_regs { 299*4882a593Smuzhiyun uint32_t tv_uv_adr; 300*4882a593Smuzhiyun uint32_t timing_cntl; 301*4882a593Smuzhiyun uint32_t hrestart; 302*4882a593Smuzhiyun uint32_t vrestart; 303*4882a593Smuzhiyun uint32_t frestart; 304*4882a593Smuzhiyun uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN]; 305*4882a593Smuzhiyun uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN]; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun struct radeon_atom_ss { 309*4882a593Smuzhiyun uint16_t percentage; 310*4882a593Smuzhiyun uint16_t percentage_divider; 311*4882a593Smuzhiyun uint8_t type; 312*4882a593Smuzhiyun uint16_t step; 313*4882a593Smuzhiyun uint8_t delay; 314*4882a593Smuzhiyun uint8_t range; 315*4882a593Smuzhiyun uint8_t refdiv; 316*4882a593Smuzhiyun /* asic_ss */ 317*4882a593Smuzhiyun uint16_t rate; 318*4882a593Smuzhiyun uint16_t amount; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun enum radeon_flip_status { 322*4882a593Smuzhiyun RADEON_FLIP_NONE, 323*4882a593Smuzhiyun RADEON_FLIP_PENDING, 324*4882a593Smuzhiyun RADEON_FLIP_SUBMITTED 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun struct radeon_crtc { 328*4882a593Smuzhiyun struct drm_crtc base; 329*4882a593Smuzhiyun int crtc_id; 330*4882a593Smuzhiyun bool enabled; 331*4882a593Smuzhiyun bool can_tile; 332*4882a593Smuzhiyun bool cursor_out_of_bounds; 333*4882a593Smuzhiyun uint32_t crtc_offset; 334*4882a593Smuzhiyun struct drm_gem_object *cursor_bo; 335*4882a593Smuzhiyun uint64_t cursor_addr; 336*4882a593Smuzhiyun int cursor_x; 337*4882a593Smuzhiyun int cursor_y; 338*4882a593Smuzhiyun int cursor_hot_x; 339*4882a593Smuzhiyun int cursor_hot_y; 340*4882a593Smuzhiyun int cursor_width; 341*4882a593Smuzhiyun int cursor_height; 342*4882a593Smuzhiyun int max_cursor_width; 343*4882a593Smuzhiyun int max_cursor_height; 344*4882a593Smuzhiyun uint32_t legacy_display_base_addr; 345*4882a593Smuzhiyun enum radeon_rmx_type rmx_type; 346*4882a593Smuzhiyun u8 h_border; 347*4882a593Smuzhiyun u8 v_border; 348*4882a593Smuzhiyun fixed20_12 vsc; 349*4882a593Smuzhiyun fixed20_12 hsc; 350*4882a593Smuzhiyun struct drm_display_mode native_mode; 351*4882a593Smuzhiyun int pll_id; 352*4882a593Smuzhiyun /* page flipping */ 353*4882a593Smuzhiyun struct workqueue_struct *flip_queue; 354*4882a593Smuzhiyun struct radeon_flip_work *flip_work; 355*4882a593Smuzhiyun enum radeon_flip_status flip_status; 356*4882a593Smuzhiyun /* pll sharing */ 357*4882a593Smuzhiyun struct radeon_atom_ss ss; 358*4882a593Smuzhiyun bool ss_enabled; 359*4882a593Smuzhiyun u32 adjusted_clock; 360*4882a593Smuzhiyun int bpc; 361*4882a593Smuzhiyun u32 pll_reference_div; 362*4882a593Smuzhiyun u32 pll_post_div; 363*4882a593Smuzhiyun u32 pll_flags; 364*4882a593Smuzhiyun struct drm_encoder *encoder; 365*4882a593Smuzhiyun struct drm_connector *connector; 366*4882a593Smuzhiyun /* for dpm */ 367*4882a593Smuzhiyun u32 line_time; 368*4882a593Smuzhiyun u32 wm_low; 369*4882a593Smuzhiyun u32 wm_high; 370*4882a593Smuzhiyun u32 lb_vblank_lead_lines; 371*4882a593Smuzhiyun struct drm_display_mode hw_mode; 372*4882a593Smuzhiyun enum radeon_output_csc output_csc; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun struct radeon_encoder_primary_dac { 376*4882a593Smuzhiyun /* legacy primary dac */ 377*4882a593Smuzhiyun uint32_t ps2_pdac_adj; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun struct radeon_encoder_lvds { 381*4882a593Smuzhiyun /* legacy lvds */ 382*4882a593Smuzhiyun uint16_t panel_vcc_delay; 383*4882a593Smuzhiyun uint8_t panel_pwr_delay; 384*4882a593Smuzhiyun uint8_t panel_digon_delay; 385*4882a593Smuzhiyun uint8_t panel_blon_delay; 386*4882a593Smuzhiyun uint16_t panel_ref_divider; 387*4882a593Smuzhiyun uint8_t panel_post_divider; 388*4882a593Smuzhiyun uint16_t panel_fb_divider; 389*4882a593Smuzhiyun bool use_bios_dividers; 390*4882a593Smuzhiyun uint32_t lvds_gen_cntl; 391*4882a593Smuzhiyun /* panel mode */ 392*4882a593Smuzhiyun struct drm_display_mode native_mode; 393*4882a593Smuzhiyun struct backlight_device *bl_dev; 394*4882a593Smuzhiyun int dpms_mode; 395*4882a593Smuzhiyun uint8_t backlight_level; 396*4882a593Smuzhiyun }; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun struct radeon_encoder_tv_dac { 399*4882a593Smuzhiyun /* legacy tv dac */ 400*4882a593Smuzhiyun uint32_t ps2_tvdac_adj; 401*4882a593Smuzhiyun uint32_t ntsc_tvdac_adj; 402*4882a593Smuzhiyun uint32_t pal_tvdac_adj; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun int h_pos; 405*4882a593Smuzhiyun int v_pos; 406*4882a593Smuzhiyun int h_size; 407*4882a593Smuzhiyun int supported_tv_stds; 408*4882a593Smuzhiyun bool tv_on; 409*4882a593Smuzhiyun enum radeon_tv_std tv_std; 410*4882a593Smuzhiyun struct radeon_tv_regs tv; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun struct radeon_encoder_int_tmds { 414*4882a593Smuzhiyun /* legacy int tmds */ 415*4882a593Smuzhiyun struct radeon_tmds_pll tmds_pll[4]; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun struct radeon_encoder_ext_tmds { 419*4882a593Smuzhiyun /* tmds over dvo */ 420*4882a593Smuzhiyun struct radeon_i2c_chan *i2c_bus; 421*4882a593Smuzhiyun uint8_t slave_addr; 422*4882a593Smuzhiyun enum radeon_dvo_chip dvo_chip; 423*4882a593Smuzhiyun }; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun /* spread spectrum */ 426*4882a593Smuzhiyun struct radeon_encoder_atom_dig { 427*4882a593Smuzhiyun bool linkb; 428*4882a593Smuzhiyun /* atom dig */ 429*4882a593Smuzhiyun bool coherent_mode; 430*4882a593Smuzhiyun int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */ 431*4882a593Smuzhiyun /* atom lvds/edp */ 432*4882a593Smuzhiyun uint32_t lcd_misc; 433*4882a593Smuzhiyun uint16_t panel_pwr_delay; 434*4882a593Smuzhiyun uint32_t lcd_ss_id; 435*4882a593Smuzhiyun /* panel mode */ 436*4882a593Smuzhiyun struct drm_display_mode native_mode; 437*4882a593Smuzhiyun struct backlight_device *bl_dev; 438*4882a593Smuzhiyun int dpms_mode; 439*4882a593Smuzhiyun uint8_t backlight_level; 440*4882a593Smuzhiyun int panel_mode; 441*4882a593Smuzhiyun struct radeon_afmt *afmt; 442*4882a593Smuzhiyun struct r600_audio_pin *pin; 443*4882a593Smuzhiyun int active_mst_links; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun struct radeon_encoder_atom_dac { 447*4882a593Smuzhiyun enum radeon_tv_std tv_std; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun struct radeon_encoder_mst { 451*4882a593Smuzhiyun int crtc; 452*4882a593Smuzhiyun struct radeon_encoder *primary; 453*4882a593Smuzhiyun struct radeon_connector *connector; 454*4882a593Smuzhiyun struct drm_dp_mst_port *port; 455*4882a593Smuzhiyun int pbn; 456*4882a593Smuzhiyun int fe; 457*4882a593Smuzhiyun bool fe_from_be; 458*4882a593Smuzhiyun bool enc_active; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun struct radeon_encoder { 462*4882a593Smuzhiyun struct drm_encoder base; 463*4882a593Smuzhiyun uint32_t encoder_enum; 464*4882a593Smuzhiyun uint32_t encoder_id; 465*4882a593Smuzhiyun uint32_t devices; 466*4882a593Smuzhiyun uint32_t active_device; 467*4882a593Smuzhiyun uint32_t flags; 468*4882a593Smuzhiyun uint32_t pixel_clock; 469*4882a593Smuzhiyun enum radeon_rmx_type rmx_type; 470*4882a593Smuzhiyun enum radeon_underscan_type underscan_type; 471*4882a593Smuzhiyun uint32_t underscan_hborder; 472*4882a593Smuzhiyun uint32_t underscan_vborder; 473*4882a593Smuzhiyun struct drm_display_mode native_mode; 474*4882a593Smuzhiyun void *enc_priv; 475*4882a593Smuzhiyun int audio_polling_active; 476*4882a593Smuzhiyun bool is_ext_encoder; 477*4882a593Smuzhiyun u16 caps; 478*4882a593Smuzhiyun struct radeon_audio_funcs *audio; 479*4882a593Smuzhiyun enum radeon_output_csc output_csc; 480*4882a593Smuzhiyun bool can_mst; 481*4882a593Smuzhiyun uint32_t offset; 482*4882a593Smuzhiyun bool is_mst_encoder; 483*4882a593Smuzhiyun /* front end for this mst encoder */ 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun struct radeon_connector_atom_dig { 487*4882a593Smuzhiyun uint32_t igp_lane_info; 488*4882a593Smuzhiyun /* displayport */ 489*4882a593Smuzhiyun u8 dpcd[DP_RECEIVER_CAP_SIZE]; 490*4882a593Smuzhiyun u8 dp_sink_type; 491*4882a593Smuzhiyun int dp_clock; 492*4882a593Smuzhiyun int dp_lane_count; 493*4882a593Smuzhiyun bool edp_on; 494*4882a593Smuzhiyun bool is_mst; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun struct radeon_gpio_rec { 498*4882a593Smuzhiyun bool valid; 499*4882a593Smuzhiyun u8 id; 500*4882a593Smuzhiyun u32 reg; 501*4882a593Smuzhiyun u32 mask; 502*4882a593Smuzhiyun u32 shift; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun struct radeon_hpd { 506*4882a593Smuzhiyun enum radeon_hpd_id hpd; 507*4882a593Smuzhiyun u8 plugged_state; 508*4882a593Smuzhiyun struct radeon_gpio_rec gpio; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun struct radeon_router { 512*4882a593Smuzhiyun u32 router_id; 513*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_info; 514*4882a593Smuzhiyun u8 i2c_addr; 515*4882a593Smuzhiyun /* i2c mux */ 516*4882a593Smuzhiyun bool ddc_valid; 517*4882a593Smuzhiyun u8 ddc_mux_type; 518*4882a593Smuzhiyun u8 ddc_mux_control_pin; 519*4882a593Smuzhiyun u8 ddc_mux_state; 520*4882a593Smuzhiyun /* clock/data mux */ 521*4882a593Smuzhiyun bool cd_valid; 522*4882a593Smuzhiyun u8 cd_mux_type; 523*4882a593Smuzhiyun u8 cd_mux_control_pin; 524*4882a593Smuzhiyun u8 cd_mux_state; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun enum radeon_connector_audio { 528*4882a593Smuzhiyun RADEON_AUDIO_DISABLE = 0, 529*4882a593Smuzhiyun RADEON_AUDIO_ENABLE = 1, 530*4882a593Smuzhiyun RADEON_AUDIO_AUTO = 2 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun enum radeon_connector_dither { 534*4882a593Smuzhiyun RADEON_FMT_DITHER_DISABLE = 0, 535*4882a593Smuzhiyun RADEON_FMT_DITHER_ENABLE = 1, 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun struct stream_attribs { 539*4882a593Smuzhiyun uint16_t fe; 540*4882a593Smuzhiyun uint16_t slots; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun struct radeon_connector { 544*4882a593Smuzhiyun struct drm_connector base; 545*4882a593Smuzhiyun uint32_t connector_id; 546*4882a593Smuzhiyun uint32_t devices; 547*4882a593Smuzhiyun struct radeon_i2c_chan *ddc_bus; 548*4882a593Smuzhiyun /* some systems have an hdmi and vga port with a shared ddc line */ 549*4882a593Smuzhiyun bool shared_ddc; 550*4882a593Smuzhiyun bool use_digital; 551*4882a593Smuzhiyun /* we need to mind the EDID between detect 552*4882a593Smuzhiyun and get modes due to analog/digital/tvencoder */ 553*4882a593Smuzhiyun struct edid *edid; 554*4882a593Smuzhiyun void *con_priv; 555*4882a593Smuzhiyun bool dac_load_detect; 556*4882a593Smuzhiyun bool detected_by_load; /* if the connection status was determined by load */ 557*4882a593Smuzhiyun bool detected_hpd_without_ddc; /* if an HPD signal was detected on DVI, but ddc probing failed */ 558*4882a593Smuzhiyun uint16_t connector_object_id; 559*4882a593Smuzhiyun struct radeon_hpd hpd; 560*4882a593Smuzhiyun struct radeon_router router; 561*4882a593Smuzhiyun struct radeon_i2c_chan *router_bus; 562*4882a593Smuzhiyun enum radeon_connector_audio audio; 563*4882a593Smuzhiyun enum radeon_connector_dither dither; 564*4882a593Smuzhiyun int pixelclock_for_modeset; 565*4882a593Smuzhiyun bool is_mst_connector; 566*4882a593Smuzhiyun struct radeon_connector *mst_port; 567*4882a593Smuzhiyun struct drm_dp_mst_port *port; 568*4882a593Smuzhiyun struct drm_dp_mst_topology_mgr mst_mgr; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun struct radeon_encoder *mst_encoder; 571*4882a593Smuzhiyun struct stream_attribs cur_stream_attribs[6]; 572*4882a593Smuzhiyun int enabled_attribs; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \ 576*4882a593Smuzhiyun ((em) == ATOM_ENCODER_MODE_DP_MST)) 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun struct atom_clock_dividers { 579*4882a593Smuzhiyun u32 post_div; 580*4882a593Smuzhiyun union { 581*4882a593Smuzhiyun struct { 582*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 583*4882a593Smuzhiyun u32 reserved : 6; 584*4882a593Smuzhiyun u32 whole_fb_div : 12; 585*4882a593Smuzhiyun u32 frac_fb_div : 14; 586*4882a593Smuzhiyun #else 587*4882a593Smuzhiyun u32 frac_fb_div : 14; 588*4882a593Smuzhiyun u32 whole_fb_div : 12; 589*4882a593Smuzhiyun u32 reserved : 6; 590*4882a593Smuzhiyun #endif 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun u32 fb_div; 593*4882a593Smuzhiyun }; 594*4882a593Smuzhiyun u32 ref_div; 595*4882a593Smuzhiyun bool enable_post_div; 596*4882a593Smuzhiyun bool enable_dithen; 597*4882a593Smuzhiyun u32 vco_mode; 598*4882a593Smuzhiyun u32 real_clock; 599*4882a593Smuzhiyun /* added for CI */ 600*4882a593Smuzhiyun u32 post_divider; 601*4882a593Smuzhiyun u32 flags; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun struct atom_mpll_param { 605*4882a593Smuzhiyun union { 606*4882a593Smuzhiyun struct { 607*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 608*4882a593Smuzhiyun u32 reserved : 8; 609*4882a593Smuzhiyun u32 clkfrac : 12; 610*4882a593Smuzhiyun u32 clkf : 12; 611*4882a593Smuzhiyun #else 612*4882a593Smuzhiyun u32 clkf : 12; 613*4882a593Smuzhiyun u32 clkfrac : 12; 614*4882a593Smuzhiyun u32 reserved : 8; 615*4882a593Smuzhiyun #endif 616*4882a593Smuzhiyun }; 617*4882a593Smuzhiyun u32 fb_div; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun u32 post_div; 620*4882a593Smuzhiyun u32 bwcntl; 621*4882a593Smuzhiyun u32 dll_speed; 622*4882a593Smuzhiyun u32 vco_mode; 623*4882a593Smuzhiyun u32 yclk_sel; 624*4882a593Smuzhiyun u32 qdr; 625*4882a593Smuzhiyun u32 half_rate; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun #define MEM_TYPE_GDDR5 0x50 629*4882a593Smuzhiyun #define MEM_TYPE_GDDR4 0x40 630*4882a593Smuzhiyun #define MEM_TYPE_GDDR3 0x30 631*4882a593Smuzhiyun #define MEM_TYPE_DDR2 0x20 632*4882a593Smuzhiyun #define MEM_TYPE_GDDR1 0x10 633*4882a593Smuzhiyun #define MEM_TYPE_DDR3 0xb0 634*4882a593Smuzhiyun #define MEM_TYPE_MASK 0xf0 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun struct atom_memory_info { 637*4882a593Smuzhiyun u8 mem_vendor; 638*4882a593Smuzhiyun u8 mem_type; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun #define MAX_AC_TIMING_ENTRIES 16 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun struct atom_memory_clock_range_table 644*4882a593Smuzhiyun { 645*4882a593Smuzhiyun u8 num_entries; 646*4882a593Smuzhiyun u8 rsv[3]; 647*4882a593Smuzhiyun u32 mclk[MAX_AC_TIMING_ENTRIES]; 648*4882a593Smuzhiyun }; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun #define VBIOS_MC_REGISTER_ARRAY_SIZE 32 651*4882a593Smuzhiyun #define VBIOS_MAX_AC_TIMING_ENTRIES 20 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun struct atom_mc_reg_entry { 654*4882a593Smuzhiyun u32 mclk_max; 655*4882a593Smuzhiyun u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE]; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun struct atom_mc_register_address { 659*4882a593Smuzhiyun u16 s1; 660*4882a593Smuzhiyun u8 pre_reg_data; 661*4882a593Smuzhiyun }; 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun struct atom_mc_reg_table { 664*4882a593Smuzhiyun u8 last; 665*4882a593Smuzhiyun u8 num_entries; 666*4882a593Smuzhiyun struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES]; 667*4882a593Smuzhiyun struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE]; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #define MAX_VOLTAGE_ENTRIES 32 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun struct atom_voltage_table_entry 673*4882a593Smuzhiyun { 674*4882a593Smuzhiyun u16 value; 675*4882a593Smuzhiyun u32 smio_low; 676*4882a593Smuzhiyun }; 677*4882a593Smuzhiyun 678*4882a593Smuzhiyun struct atom_voltage_table 679*4882a593Smuzhiyun { 680*4882a593Smuzhiyun u32 count; 681*4882a593Smuzhiyun u32 mask_low; 682*4882a593Smuzhiyun u32 phase_delay; 683*4882a593Smuzhiyun struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES]; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun /* Driver internal use only flags of radeon_get_crtc_scanoutpos() */ 687*4882a593Smuzhiyun #define DRM_SCANOUTPOS_VALID (1 << 0) 688*4882a593Smuzhiyun #define DRM_SCANOUTPOS_IN_VBLANK (1 << 1) 689*4882a593Smuzhiyun #define DRM_SCANOUTPOS_ACCURATE (1 << 2) 690*4882a593Smuzhiyun #define USE_REAL_VBLANKSTART (1 << 30) 691*4882a593Smuzhiyun #define GET_DISTANCE_TO_VBLANKSTART (1 << 31) 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun extern void 694*4882a593Smuzhiyun radeon_add_atom_connector(struct drm_device *dev, 695*4882a593Smuzhiyun uint32_t connector_id, 696*4882a593Smuzhiyun uint32_t supported_device, 697*4882a593Smuzhiyun int connector_type, 698*4882a593Smuzhiyun struct radeon_i2c_bus_rec *i2c_bus, 699*4882a593Smuzhiyun uint32_t igp_lane_info, 700*4882a593Smuzhiyun uint16_t connector_object_id, 701*4882a593Smuzhiyun struct radeon_hpd *hpd, 702*4882a593Smuzhiyun struct radeon_router *router); 703*4882a593Smuzhiyun extern void 704*4882a593Smuzhiyun radeon_add_legacy_connector(struct drm_device *dev, 705*4882a593Smuzhiyun uint32_t connector_id, 706*4882a593Smuzhiyun uint32_t supported_device, 707*4882a593Smuzhiyun int connector_type, 708*4882a593Smuzhiyun struct radeon_i2c_bus_rec *i2c_bus, 709*4882a593Smuzhiyun uint16_t connector_object_id, 710*4882a593Smuzhiyun struct radeon_hpd *hpd); 711*4882a593Smuzhiyun extern uint32_t 712*4882a593Smuzhiyun radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, 713*4882a593Smuzhiyun uint8_t dac); 714*4882a593Smuzhiyun extern void radeon_link_encoder_connector(struct drm_device *dev); 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun extern enum radeon_tv_std 717*4882a593Smuzhiyun radeon_combios_get_tv_info(struct radeon_device *rdev); 718*4882a593Smuzhiyun extern enum radeon_tv_std 719*4882a593Smuzhiyun radeon_atombios_get_tv_info(struct radeon_device *rdev); 720*4882a593Smuzhiyun extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev, 721*4882a593Smuzhiyun u16 *vddc, u16 *vddci, u16 *mvdd); 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun extern void 724*4882a593Smuzhiyun radeon_combios_connected_scratch_regs(struct drm_connector *connector, 725*4882a593Smuzhiyun struct drm_encoder *encoder, 726*4882a593Smuzhiyun bool connected); 727*4882a593Smuzhiyun extern void 728*4882a593Smuzhiyun radeon_atombios_connected_scratch_regs(struct drm_connector *connector, 729*4882a593Smuzhiyun struct drm_encoder *encoder, 730*4882a593Smuzhiyun bool connected); 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun extern struct drm_connector * 733*4882a593Smuzhiyun radeon_get_connector_for_encoder(struct drm_encoder *encoder); 734*4882a593Smuzhiyun extern struct drm_connector * 735*4882a593Smuzhiyun radeon_get_connector_for_encoder_init(struct drm_encoder *encoder); 736*4882a593Smuzhiyun extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder, 737*4882a593Smuzhiyun u32 pixel_clock); 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder); 740*4882a593Smuzhiyun extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector); 741*4882a593Smuzhiyun extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector); 742*4882a593Smuzhiyun extern int radeon_get_monitor_bpc(struct drm_connector *connector); 743*4882a593Smuzhiyun 744*4882a593Smuzhiyun extern struct edid *radeon_connector_edid(struct drm_connector *connector); 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun extern void radeon_connector_hotplug(struct drm_connector *connector); 747*4882a593Smuzhiyun extern int radeon_dp_mode_valid_helper(struct drm_connector *connector, 748*4882a593Smuzhiyun struct drm_display_mode *mode); 749*4882a593Smuzhiyun extern void radeon_dp_set_link_config(struct drm_connector *connector, 750*4882a593Smuzhiyun const struct drm_display_mode *mode); 751*4882a593Smuzhiyun extern void radeon_dp_link_train(struct drm_encoder *encoder, 752*4882a593Smuzhiyun struct drm_connector *connector); 753*4882a593Smuzhiyun extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector); 754*4882a593Smuzhiyun extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector); 755*4882a593Smuzhiyun extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector); 756*4882a593Smuzhiyun extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder, 757*4882a593Smuzhiyun struct drm_connector *connector); 758*4882a593Smuzhiyun extern void radeon_dp_set_rx_power_state(struct drm_connector *connector, 759*4882a593Smuzhiyun u8 power_state); 760*4882a593Smuzhiyun extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector); 761*4882a593Smuzhiyun extern ssize_t 762*4882a593Smuzhiyun radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg); 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode); 765*4882a593Smuzhiyun extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override); 766*4882a593Smuzhiyun extern void radeon_atom_encoder_init(struct radeon_device *rdev); 767*4882a593Smuzhiyun extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev); 768*4882a593Smuzhiyun extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder, 769*4882a593Smuzhiyun int action, uint8_t lane_num, 770*4882a593Smuzhiyun uint8_t lane_set); 771*4882a593Smuzhiyun extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder, 772*4882a593Smuzhiyun int action, uint8_t lane_num, 773*4882a593Smuzhiyun uint8_t lane_set, int fe); 774*4882a593Smuzhiyun extern void atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, 775*4882a593Smuzhiyun int fe); 776*4882a593Smuzhiyun extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder); 777*4882a593Smuzhiyun extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder); 778*4882a593Smuzhiyun void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le); 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun extern void radeon_i2c_init(struct radeon_device *rdev); 781*4882a593Smuzhiyun extern void radeon_i2c_fini(struct radeon_device *rdev); 782*4882a593Smuzhiyun extern void radeon_combios_i2c_init(struct radeon_device *rdev); 783*4882a593Smuzhiyun extern void radeon_atombios_i2c_init(struct radeon_device *rdev); 784*4882a593Smuzhiyun extern void radeon_i2c_add(struct radeon_device *rdev, 785*4882a593Smuzhiyun struct radeon_i2c_bus_rec *rec, 786*4882a593Smuzhiyun const char *name); 787*4882a593Smuzhiyun extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev, 788*4882a593Smuzhiyun struct radeon_i2c_bus_rec *i2c_bus); 789*4882a593Smuzhiyun extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev, 790*4882a593Smuzhiyun struct radeon_i2c_bus_rec *rec, 791*4882a593Smuzhiyun const char *name); 792*4882a593Smuzhiyun extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c); 793*4882a593Smuzhiyun extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus, 794*4882a593Smuzhiyun u8 slave_addr, 795*4882a593Smuzhiyun u8 addr, 796*4882a593Smuzhiyun u8 *val); 797*4882a593Smuzhiyun extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c, 798*4882a593Smuzhiyun u8 slave_addr, 799*4882a593Smuzhiyun u8 addr, 800*4882a593Smuzhiyun u8 val); 801*4882a593Smuzhiyun extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector); 802*4882a593Smuzhiyun extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector); 803*4882a593Smuzhiyun extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux); 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev, 806*4882a593Smuzhiyun struct radeon_atom_ss *ss, 807*4882a593Smuzhiyun int id); 808*4882a593Smuzhiyun extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev, 809*4882a593Smuzhiyun struct radeon_atom_ss *ss, 810*4882a593Smuzhiyun int id, u32 clock); 811*4882a593Smuzhiyun extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev, 812*4882a593Smuzhiyun u8 id); 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun extern void radeon_compute_pll_legacy(struct radeon_pll *pll, 815*4882a593Smuzhiyun uint64_t freq, 816*4882a593Smuzhiyun uint32_t *dot_clock_p, 817*4882a593Smuzhiyun uint32_t *fb_div_p, 818*4882a593Smuzhiyun uint32_t *frac_fb_div_p, 819*4882a593Smuzhiyun uint32_t *ref_div_p, 820*4882a593Smuzhiyun uint32_t *post_div_p); 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun extern void radeon_compute_pll_avivo(struct radeon_pll *pll, 823*4882a593Smuzhiyun u32 freq, 824*4882a593Smuzhiyun u32 *dot_clock_p, 825*4882a593Smuzhiyun u32 *fb_div_p, 826*4882a593Smuzhiyun u32 *frac_fb_div_p, 827*4882a593Smuzhiyun u32 *ref_div_p, 828*4882a593Smuzhiyun u32 *post_div_p); 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun extern void radeon_setup_encoder_clones(struct drm_device *dev); 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index); 833*4882a593Smuzhiyun struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv); 834*4882a593Smuzhiyun struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv); 835*4882a593Smuzhiyun struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index); 836*4882a593Smuzhiyun struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index); 837*4882a593Smuzhiyun extern void atombios_dvo_setup(struct drm_encoder *encoder, int action); 838*4882a593Smuzhiyun extern void atombios_digital_setup(struct drm_encoder *encoder, int action); 839*4882a593Smuzhiyun extern int atombios_get_encoder_mode(struct drm_encoder *encoder); 840*4882a593Smuzhiyun extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action); 841*4882a593Smuzhiyun extern void radeon_encoder_set_active_device(struct drm_encoder *encoder); 842*4882a593Smuzhiyun extern bool radeon_encoder_is_digital(struct drm_encoder *encoder); 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun extern void radeon_crtc_load_lut(struct drm_crtc *crtc); 845*4882a593Smuzhiyun extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y, 846*4882a593Smuzhiyun struct drm_framebuffer *old_fb); 847*4882a593Smuzhiyun extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc, 848*4882a593Smuzhiyun struct drm_framebuffer *fb, 849*4882a593Smuzhiyun int x, int y, 850*4882a593Smuzhiyun enum mode_set_atomic state); 851*4882a593Smuzhiyun extern int atombios_crtc_mode_set(struct drm_crtc *crtc, 852*4882a593Smuzhiyun struct drm_display_mode *mode, 853*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode, 854*4882a593Smuzhiyun int x, int y, 855*4882a593Smuzhiyun struct drm_framebuffer *old_fb); 856*4882a593Smuzhiyun extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode); 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y, 859*4882a593Smuzhiyun struct drm_framebuffer *old_fb); 860*4882a593Smuzhiyun extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc, 861*4882a593Smuzhiyun struct drm_framebuffer *fb, 862*4882a593Smuzhiyun int x, int y, 863*4882a593Smuzhiyun enum mode_set_atomic state); 864*4882a593Smuzhiyun extern int radeon_crtc_do_set_base(struct drm_crtc *crtc, 865*4882a593Smuzhiyun struct drm_framebuffer *fb, 866*4882a593Smuzhiyun int x, int y, int atomic); 867*4882a593Smuzhiyun extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc, 868*4882a593Smuzhiyun struct drm_file *file_priv, 869*4882a593Smuzhiyun uint32_t handle, 870*4882a593Smuzhiyun uint32_t width, 871*4882a593Smuzhiyun uint32_t height, 872*4882a593Smuzhiyun int32_t hot_x, 873*4882a593Smuzhiyun int32_t hot_y); 874*4882a593Smuzhiyun extern int radeon_crtc_cursor_move(struct drm_crtc *crtc, 875*4882a593Smuzhiyun int x, int y); 876*4882a593Smuzhiyun extern void radeon_cursor_reset(struct drm_crtc *crtc); 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 879*4882a593Smuzhiyun unsigned int flags, int *vpos, int *hpos, 880*4882a593Smuzhiyun ktime_t *stime, ktime_t *etime, 881*4882a593Smuzhiyun const struct drm_display_mode *mode); 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun extern bool 884*4882a593Smuzhiyun radeon_get_crtc_scanout_position(struct drm_crtc *crtc, bool in_vblank_irq, 885*4882a593Smuzhiyun int *vpos, int *hpos, 886*4882a593Smuzhiyun ktime_t *stime, ktime_t *etime, 887*4882a593Smuzhiyun const struct drm_display_mode *mode); 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev); 890*4882a593Smuzhiyun extern struct edid * 891*4882a593Smuzhiyun radeon_bios_get_hardcoded_edid(struct radeon_device *rdev); 892*4882a593Smuzhiyun extern bool radeon_atom_get_clock_info(struct drm_device *dev); 893*4882a593Smuzhiyun extern bool radeon_combios_get_clock_info(struct drm_device *dev); 894*4882a593Smuzhiyun extern struct radeon_encoder_atom_dig * 895*4882a593Smuzhiyun radeon_atombios_get_lvds_info(struct radeon_encoder *encoder); 896*4882a593Smuzhiyun extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder, 897*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds); 898*4882a593Smuzhiyun extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder, 899*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds); 900*4882a593Smuzhiyun extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder, 901*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds); 902*4882a593Smuzhiyun extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder, 903*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds); 904*4882a593Smuzhiyun extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder, 905*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds); 906*4882a593Smuzhiyun extern struct radeon_encoder_primary_dac * 907*4882a593Smuzhiyun radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder); 908*4882a593Smuzhiyun extern struct radeon_encoder_tv_dac * 909*4882a593Smuzhiyun radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder); 910*4882a593Smuzhiyun extern struct radeon_encoder_lvds * 911*4882a593Smuzhiyun radeon_combios_get_lvds_info(struct radeon_encoder *encoder); 912*4882a593Smuzhiyun extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder); 913*4882a593Smuzhiyun extern struct radeon_encoder_tv_dac * 914*4882a593Smuzhiyun radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder); 915*4882a593Smuzhiyun extern struct radeon_encoder_primary_dac * 916*4882a593Smuzhiyun radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder); 917*4882a593Smuzhiyun extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder); 918*4882a593Smuzhiyun extern void radeon_external_tmds_setup(struct drm_encoder *encoder); 919*4882a593Smuzhiyun extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock); 920*4882a593Smuzhiyun extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev); 921*4882a593Smuzhiyun extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock); 922*4882a593Smuzhiyun extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev); 923*4882a593Smuzhiyun extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev); 924*4882a593Smuzhiyun extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev); 925*4882a593Smuzhiyun extern void 926*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); 927*4882a593Smuzhiyun extern void 928*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); 929*4882a593Smuzhiyun extern void 930*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc); 931*4882a593Smuzhiyun extern void 932*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on); 933*4882a593Smuzhiyun int radeon_framebuffer_init(struct drm_device *dev, 934*4882a593Smuzhiyun struct drm_framebuffer *rfb, 935*4882a593Smuzhiyun const struct drm_mode_fb_cmd2 *mode_cmd, 936*4882a593Smuzhiyun struct drm_gem_object *obj); 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb); 939*4882a593Smuzhiyun bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev); 940*4882a593Smuzhiyun bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev); 941*4882a593Smuzhiyun void radeon_atombios_init_crtc(struct drm_device *dev, 942*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc); 943*4882a593Smuzhiyun void radeon_legacy_init_crtc(struct drm_device *dev, 944*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc); 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun void radeon_get_clock_info(struct drm_device *dev); 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev); 949*4882a593Smuzhiyun extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev); 950*4882a593Smuzhiyun 951*4882a593Smuzhiyun void radeon_enc_destroy(struct drm_encoder *encoder); 952*4882a593Smuzhiyun void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj); 953*4882a593Smuzhiyun void radeon_combios_asic_init(struct drm_device *dev); 954*4882a593Smuzhiyun bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc, 955*4882a593Smuzhiyun const struct drm_display_mode *mode, 956*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode); 957*4882a593Smuzhiyun void radeon_panel_mode_fixup(struct drm_encoder *encoder, 958*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode); 959*4882a593Smuzhiyun void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc); 960*4882a593Smuzhiyun 961*4882a593Smuzhiyun /* legacy tv */ 962*4882a593Smuzhiyun void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder, 963*4882a593Smuzhiyun uint32_t *h_total_disp, uint32_t *h_sync_strt_wid, 964*4882a593Smuzhiyun uint32_t *v_total_disp, uint32_t *v_sync_strt_wid); 965*4882a593Smuzhiyun void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder, 966*4882a593Smuzhiyun uint32_t *htotal_cntl, uint32_t *ppll_ref_div, 967*4882a593Smuzhiyun uint32_t *ppll_div_3, uint32_t *pixclks_cntl); 968*4882a593Smuzhiyun void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder, 969*4882a593Smuzhiyun uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div, 970*4882a593Smuzhiyun uint32_t *p2pll_div_0, uint32_t *pixclks_cntl); 971*4882a593Smuzhiyun void radeon_legacy_tv_mode_set(struct drm_encoder *encoder, 972*4882a593Smuzhiyun struct drm_display_mode *mode, 973*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode); 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun /* fmt blocks */ 976*4882a593Smuzhiyun void avivo_program_fmt(struct drm_encoder *encoder); 977*4882a593Smuzhiyun void dce3_program_fmt(struct drm_encoder *encoder); 978*4882a593Smuzhiyun void dce4_program_fmt(struct drm_encoder *encoder); 979*4882a593Smuzhiyun void dce8_program_fmt(struct drm_encoder *encoder); 980*4882a593Smuzhiyun 981*4882a593Smuzhiyun /* fbdev layer */ 982*4882a593Smuzhiyun int radeon_fbdev_init(struct radeon_device *rdev); 983*4882a593Smuzhiyun void radeon_fbdev_fini(struct radeon_device *rdev); 984*4882a593Smuzhiyun void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state); 985*4882a593Smuzhiyun bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj); 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id); 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id); 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled); 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun /* mst */ 994*4882a593Smuzhiyun int radeon_dp_mst_init(struct radeon_connector *radeon_connector); 995*4882a593Smuzhiyun int radeon_dp_mst_probe(struct radeon_connector *radeon_connector); 996*4882a593Smuzhiyun int radeon_dp_mst_check_status(struct radeon_connector *radeon_connector); 997*4882a593Smuzhiyun int radeon_mst_debugfs_init(struct radeon_device *rdev); 998*4882a593Smuzhiyun void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode); 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun void radeon_setup_mst_connector(struct drm_device *dev); 1001*4882a593Smuzhiyun 1002*4882a593Smuzhiyun int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx); 1003*4882a593Smuzhiyun void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx); 1004*4882a593Smuzhiyun #endif 1005