1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors: Dave Airlie
24*4882a593Smuzhiyun * Alex Deucher
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/backlight.h>
28*4882a593Smuzhiyun #include <linux/pci.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_device.h>
32*4882a593Smuzhiyun #include <drm/drm_file.h>
33*4882a593Smuzhiyun #include <drm/drm_util.h>
34*4882a593Smuzhiyun #include <drm/radeon_drm.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun #include "radeon_asic.h"
38*4882a593Smuzhiyun #include "atom.h"
39*4882a593Smuzhiyun #ifdef CONFIG_PMAC_BACKLIGHT
40*4882a593Smuzhiyun #include <asm/backlight.h>
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun
radeon_legacy_encoder_disable(struct drm_encoder * encoder)43*4882a593Smuzhiyun static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
46*4882a593Smuzhiyun const struct drm_encoder_helper_funcs *encoder_funcs;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun encoder_funcs = encoder->helper_private;
49*4882a593Smuzhiyun encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
50*4882a593Smuzhiyun radeon_encoder->active_device = 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
radeon_legacy_lvds_update(struct drm_encoder * encoder,int mode)53*4882a593Smuzhiyun static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
56*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
57*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
58*4882a593Smuzhiyun uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
59*4882a593Smuzhiyun int panel_pwr_delay = 2000;
60*4882a593Smuzhiyun bool is_mac = false;
61*4882a593Smuzhiyun uint8_t backlight_level;
62*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
65*4882a593Smuzhiyun backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
68*4882a593Smuzhiyun if (rdev->is_atom_bios) {
69*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
70*4882a593Smuzhiyun panel_pwr_delay = lvds->panel_pwr_delay;
71*4882a593Smuzhiyun if (lvds->bl_dev)
72*4882a593Smuzhiyun backlight_level = lvds->backlight_level;
73*4882a593Smuzhiyun } else {
74*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
75*4882a593Smuzhiyun panel_pwr_delay = lvds->panel_pwr_delay;
76*4882a593Smuzhiyun if (lvds->bl_dev)
77*4882a593Smuzhiyun backlight_level = lvds->backlight_level;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
82*4882a593Smuzhiyun * Taken from radeonfb.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun if ((rdev->mode_info.connector_table == CT_IBOOK) ||
85*4882a593Smuzhiyun (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
86*4882a593Smuzhiyun (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
87*4882a593Smuzhiyun (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
88*4882a593Smuzhiyun is_mac = true;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun switch (mode) {
91*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
92*4882a593Smuzhiyun disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
93*4882a593Smuzhiyun disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
94*4882a593Smuzhiyun WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
95*4882a593Smuzhiyun lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
96*4882a593Smuzhiyun lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
97*4882a593Smuzhiyun WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
98*4882a593Smuzhiyun mdelay(1);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
101*4882a593Smuzhiyun lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
102*4882a593Smuzhiyun WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
105*4882a593Smuzhiyun RADEON_LVDS_BL_MOD_LEVEL_MASK);
106*4882a593Smuzhiyun lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
107*4882a593Smuzhiyun RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
108*4882a593Smuzhiyun (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
109*4882a593Smuzhiyun if (is_mac)
110*4882a593Smuzhiyun lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
111*4882a593Smuzhiyun mdelay(panel_pwr_delay);
112*4882a593Smuzhiyun WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
115*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
116*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
117*4882a593Smuzhiyun pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
118*4882a593Smuzhiyun WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
119*4882a593Smuzhiyun lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
120*4882a593Smuzhiyun if (is_mac) {
121*4882a593Smuzhiyun lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
122*4882a593Smuzhiyun WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
123*4882a593Smuzhiyun lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
124*4882a593Smuzhiyun } else {
125*4882a593Smuzhiyun WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
126*4882a593Smuzhiyun lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun mdelay(panel_pwr_delay);
129*4882a593Smuzhiyun WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
130*4882a593Smuzhiyun WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
131*4882a593Smuzhiyun mdelay(panel_pwr_delay);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (rdev->is_atom_bios)
136*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
radeon_legacy_lvds_dpms(struct drm_encoder * encoder,int mode)142*4882a593Smuzhiyun static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
145*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
146*4882a593Smuzhiyun DRM_DEBUG("\n");
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
149*4882a593Smuzhiyun if (rdev->is_atom_bios) {
150*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
151*4882a593Smuzhiyun lvds->dpms_mode = mode;
152*4882a593Smuzhiyun } else {
153*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
154*4882a593Smuzhiyun lvds->dpms_mode = mode;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun radeon_legacy_lvds_update(encoder, mode);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
radeon_legacy_lvds_prepare(struct drm_encoder * encoder)161*4882a593Smuzhiyun static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (rdev->is_atom_bios)
166*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
169*4882a593Smuzhiyun radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
radeon_legacy_lvds_commit(struct drm_encoder * encoder)172*4882a593Smuzhiyun static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
177*4882a593Smuzhiyun if (rdev->is_atom_bios)
178*4882a593Smuzhiyun radeon_atom_output_lock(encoder, false);
179*4882a593Smuzhiyun else
180*4882a593Smuzhiyun radeon_combios_output_lock(encoder, false);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
radeon_legacy_lvds_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)183*4882a593Smuzhiyun static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
184*4882a593Smuzhiyun struct drm_display_mode *mode,
185*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
188*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
189*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
190*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
191*4882a593Smuzhiyun uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
196*4882a593Smuzhiyun lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
199*4882a593Smuzhiyun if (rdev->is_atom_bios) {
200*4882a593Smuzhiyun /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
201*4882a593Smuzhiyun * need to call that on resume to set up the reg properly.
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun radeon_encoder->pixel_clock = adjusted_mode->clock;
204*4882a593Smuzhiyun atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
205*4882a593Smuzhiyun lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
206*4882a593Smuzhiyun } else {
207*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
208*4882a593Smuzhiyun if (lvds) {
209*4882a593Smuzhiyun DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
210*4882a593Smuzhiyun lvds_gen_cntl = lvds->lvds_gen_cntl;
211*4882a593Smuzhiyun lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
212*4882a593Smuzhiyun (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
213*4882a593Smuzhiyun lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
214*4882a593Smuzhiyun (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
215*4882a593Smuzhiyun } else
216*4882a593Smuzhiyun lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
219*4882a593Smuzhiyun lvds_gen_cntl &= ~(RADEON_LVDS_ON |
220*4882a593Smuzhiyun RADEON_LVDS_BLON |
221*4882a593Smuzhiyun RADEON_LVDS_EN |
222*4882a593Smuzhiyun RADEON_LVDS_RST_FM);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
225*4882a593Smuzhiyun lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
228*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
229*4882a593Smuzhiyun if (radeon_encoder->rmx_type != RMX_OFF)
230*4882a593Smuzhiyun lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
231*4882a593Smuzhiyun } else
232*4882a593Smuzhiyun lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
233*4882a593Smuzhiyun } else {
234*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
235*4882a593Smuzhiyun lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
236*4882a593Smuzhiyun else
237*4882a593Smuzhiyun lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
241*4882a593Smuzhiyun WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
242*4882a593Smuzhiyun WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (rdev->family == CHIP_RV410)
245*4882a593Smuzhiyun WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (rdev->is_atom_bios)
248*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
radeon_legacy_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)253*4882a593Smuzhiyun static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
254*4882a593Smuzhiyun const struct drm_display_mode *mode,
255*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* set the active encoder to connector routing */
260*4882a593Smuzhiyun radeon_encoder_set_active_device(encoder);
261*4882a593Smuzhiyun drm_mode_set_crtcinfo(adjusted_mode, 0);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* get the native mode for LVDS */
264*4882a593Smuzhiyun if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
265*4882a593Smuzhiyun radeon_panel_mode_fixup(encoder, adjusted_mode);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return true;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
271*4882a593Smuzhiyun .dpms = radeon_legacy_lvds_dpms,
272*4882a593Smuzhiyun .mode_fixup = radeon_legacy_mode_fixup,
273*4882a593Smuzhiyun .prepare = radeon_legacy_lvds_prepare,
274*4882a593Smuzhiyun .mode_set = radeon_legacy_lvds_mode_set,
275*4882a593Smuzhiyun .commit = radeon_legacy_lvds_commit,
276*4882a593Smuzhiyun .disable = radeon_legacy_encoder_disable,
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun u8
radeon_legacy_get_backlight_level(struct radeon_encoder * radeon_encoder)280*4882a593Smuzhiyun radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun struct drm_device *dev = radeon_encoder->base.dev;
283*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
284*4882a593Smuzhiyun u8 backlight_level;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
287*4882a593Smuzhiyun RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return backlight_level;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun void
radeon_legacy_set_backlight_level(struct radeon_encoder * radeon_encoder,u8 level)293*4882a593Smuzhiyun radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct drm_device *dev = radeon_encoder->base.dev;
296*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
297*4882a593Smuzhiyun int dpms_mode = DRM_MODE_DPMS_ON;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
300*4882a593Smuzhiyun if (rdev->is_atom_bios) {
301*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
302*4882a593Smuzhiyun if (lvds->backlight_level > 0)
303*4882a593Smuzhiyun dpms_mode = lvds->dpms_mode;
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun dpms_mode = DRM_MODE_DPMS_OFF;
306*4882a593Smuzhiyun lvds->backlight_level = level;
307*4882a593Smuzhiyun } else {
308*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
309*4882a593Smuzhiyun if (lvds->backlight_level > 0)
310*4882a593Smuzhiyun dpms_mode = lvds->dpms_mode;
311*4882a593Smuzhiyun else
312*4882a593Smuzhiyun dpms_mode = DRM_MODE_DPMS_OFF;
313*4882a593Smuzhiyun lvds->backlight_level = level;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
321*4882a593Smuzhiyun
radeon_legacy_lvds_level(struct backlight_device * bd)322*4882a593Smuzhiyun static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct radeon_backlight_privdata *pdata = bl_get_data(bd);
325*4882a593Smuzhiyun uint8_t level;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* Convert brightness to hardware level */
328*4882a593Smuzhiyun if (bd->props.brightness < 0)
329*4882a593Smuzhiyun level = 0;
330*4882a593Smuzhiyun else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
331*4882a593Smuzhiyun level = RADEON_MAX_BL_LEVEL;
332*4882a593Smuzhiyun else
333*4882a593Smuzhiyun level = bd->props.brightness;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun if (pdata->negative)
336*4882a593Smuzhiyun level = RADEON_MAX_BL_LEVEL - level;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun return level;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
radeon_legacy_backlight_update_status(struct backlight_device * bd)341*4882a593Smuzhiyun static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct radeon_backlight_privdata *pdata = bl_get_data(bd);
344*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = pdata->encoder;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun radeon_legacy_set_backlight_level(radeon_encoder,
347*4882a593Smuzhiyun radeon_legacy_lvds_level(bd));
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
radeon_legacy_backlight_get_brightness(struct backlight_device * bd)352*4882a593Smuzhiyun static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct radeon_backlight_privdata *pdata = bl_get_data(bd);
355*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = pdata->encoder;
356*4882a593Smuzhiyun struct drm_device *dev = radeon_encoder->base.dev;
357*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
358*4882a593Smuzhiyun uint8_t backlight_level;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
361*4882a593Smuzhiyun RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static const struct backlight_ops radeon_backlight_ops = {
367*4882a593Smuzhiyun .get_brightness = radeon_legacy_backlight_get_brightness,
368*4882a593Smuzhiyun .update_status = radeon_legacy_backlight_update_status,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
radeon_legacy_backlight_init(struct radeon_encoder * radeon_encoder,struct drm_connector * drm_connector)371*4882a593Smuzhiyun void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
372*4882a593Smuzhiyun struct drm_connector *drm_connector)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct drm_device *dev = radeon_encoder->base.dev;
375*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
376*4882a593Smuzhiyun struct backlight_device *bd;
377*4882a593Smuzhiyun struct backlight_properties props;
378*4882a593Smuzhiyun struct radeon_backlight_privdata *pdata;
379*4882a593Smuzhiyun uint8_t backlight_level;
380*4882a593Smuzhiyun char bl_name[16];
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun if (!radeon_encoder->enc_priv)
383*4882a593Smuzhiyun return;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #ifdef CONFIG_PMAC_BACKLIGHT
386*4882a593Smuzhiyun if (!pmac_has_backlight_type("ati") &&
387*4882a593Smuzhiyun !pmac_has_backlight_type("mnca"))
388*4882a593Smuzhiyun return;
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
392*4882a593Smuzhiyun if (!pdata) {
393*4882a593Smuzhiyun DRM_ERROR("Memory allocation failed\n");
394*4882a593Smuzhiyun goto error;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun memset(&props, 0, sizeof(props));
398*4882a593Smuzhiyun props.max_brightness = RADEON_MAX_BL_LEVEL;
399*4882a593Smuzhiyun props.type = BACKLIGHT_RAW;
400*4882a593Smuzhiyun snprintf(bl_name, sizeof(bl_name),
401*4882a593Smuzhiyun "radeon_bl%d", dev->primary->index);
402*4882a593Smuzhiyun bd = backlight_device_register(bl_name, drm_connector->kdev,
403*4882a593Smuzhiyun pdata, &radeon_backlight_ops, &props);
404*4882a593Smuzhiyun if (IS_ERR(bd)) {
405*4882a593Smuzhiyun DRM_ERROR("Backlight registration failed\n");
406*4882a593Smuzhiyun goto error;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun pdata->encoder = radeon_encoder;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
412*4882a593Smuzhiyun RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* First, try to detect backlight level sense based on the assumption
415*4882a593Smuzhiyun * that firmware set it up at full brightness
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun if (backlight_level == 0)
418*4882a593Smuzhiyun pdata->negative = true;
419*4882a593Smuzhiyun else if (backlight_level == 0xff)
420*4882a593Smuzhiyun pdata->negative = false;
421*4882a593Smuzhiyun else {
422*4882a593Smuzhiyun /* XXX hack... maybe some day we can figure out in what direction
423*4882a593Smuzhiyun * backlight should work on a given panel?
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun pdata->negative = (rdev->family != CHIP_RV200 &&
426*4882a593Smuzhiyun rdev->family != CHIP_RV250 &&
427*4882a593Smuzhiyun rdev->family != CHIP_RV280 &&
428*4882a593Smuzhiyun rdev->family != CHIP_RV350);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #ifdef CONFIG_PMAC_BACKLIGHT
431*4882a593Smuzhiyun pdata->negative = (pdata->negative ||
432*4882a593Smuzhiyun of_machine_is_compatible("PowerBook4,3") ||
433*4882a593Smuzhiyun of_machine_is_compatible("PowerBook6,3") ||
434*4882a593Smuzhiyun of_machine_is_compatible("PowerBook6,5"));
435*4882a593Smuzhiyun #endif
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (rdev->is_atom_bios) {
439*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
440*4882a593Smuzhiyun lvds->bl_dev = bd;
441*4882a593Smuzhiyun } else {
442*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
443*4882a593Smuzhiyun lvds->bl_dev = bd;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
447*4882a593Smuzhiyun bd->props.power = FB_BLANK_UNBLANK;
448*4882a593Smuzhiyun backlight_update_status(bd);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun DRM_INFO("radeon legacy LVDS backlight initialized\n");
451*4882a593Smuzhiyun rdev->mode_info.bl_encoder = radeon_encoder;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun error:
456*4882a593Smuzhiyun kfree(pdata);
457*4882a593Smuzhiyun return;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
radeon_legacy_backlight_exit(struct radeon_encoder * radeon_encoder)460*4882a593Smuzhiyun static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct drm_device *dev = radeon_encoder->base.dev;
463*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
464*4882a593Smuzhiyun struct backlight_device *bd = NULL;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!radeon_encoder->enc_priv)
467*4882a593Smuzhiyun return;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun if (rdev->is_atom_bios) {
470*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
471*4882a593Smuzhiyun bd = lvds->bl_dev;
472*4882a593Smuzhiyun lvds->bl_dev = NULL;
473*4882a593Smuzhiyun } else {
474*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
475*4882a593Smuzhiyun bd = lvds->bl_dev;
476*4882a593Smuzhiyun lvds->bl_dev = NULL;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (bd) {
480*4882a593Smuzhiyun struct radeon_backlight_privdata *pdata;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun pdata = bl_get_data(bd);
483*4882a593Smuzhiyun backlight_device_unregister(bd);
484*4882a593Smuzhiyun kfree(pdata);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun DRM_INFO("radeon legacy LVDS backlight unloaded\n");
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
491*4882a593Smuzhiyun
radeon_legacy_backlight_init(struct radeon_encoder * encoder)492*4882a593Smuzhiyun void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
radeon_legacy_backlight_exit(struct radeon_encoder * encoder)496*4882a593Smuzhiyun static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun #endif
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun
radeon_lvds_enc_destroy(struct drm_encoder * encoder)503*4882a593Smuzhiyun static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
508*4882a593Smuzhiyun radeon_legacy_backlight_exit(radeon_encoder);
509*4882a593Smuzhiyun kfree(radeon_encoder->enc_priv);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
512*4882a593Smuzhiyun kfree(radeon_encoder);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
516*4882a593Smuzhiyun .destroy = radeon_lvds_enc_destroy,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun
radeon_legacy_primary_dac_dpms(struct drm_encoder * encoder,int mode)519*4882a593Smuzhiyun static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
522*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
523*4882a593Smuzhiyun uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
524*4882a593Smuzhiyun uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
525*4882a593Smuzhiyun uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun switch (mode) {
530*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
531*4882a593Smuzhiyun crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
532*4882a593Smuzhiyun dac_cntl &= ~RADEON_DAC_PDWN;
533*4882a593Smuzhiyun dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
534*4882a593Smuzhiyun RADEON_DAC_PDWN_G |
535*4882a593Smuzhiyun RADEON_DAC_PDWN_B);
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
538*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
539*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
540*4882a593Smuzhiyun crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
541*4882a593Smuzhiyun dac_cntl |= RADEON_DAC_PDWN;
542*4882a593Smuzhiyun dac_macro_cntl |= (RADEON_DAC_PDWN_R |
543*4882a593Smuzhiyun RADEON_DAC_PDWN_G |
544*4882a593Smuzhiyun RADEON_DAC_PDWN_B);
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* handled in radeon_crtc_dpms() */
549*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC))
550*4882a593Smuzhiyun WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
551*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL, dac_cntl);
552*4882a593Smuzhiyun WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (rdev->is_atom_bios)
555*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
556*4882a593Smuzhiyun else
557*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
radeon_legacy_primary_dac_prepare(struct drm_encoder * encoder)561*4882a593Smuzhiyun static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun if (rdev->is_atom_bios)
566*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
567*4882a593Smuzhiyun else
568*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
569*4882a593Smuzhiyun radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
radeon_legacy_primary_dac_commit(struct drm_encoder * encoder)572*4882a593Smuzhiyun static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (rdev->is_atom_bios)
579*4882a593Smuzhiyun radeon_atom_output_lock(encoder, false);
580*4882a593Smuzhiyun else
581*4882a593Smuzhiyun radeon_combios_output_lock(encoder, false);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
radeon_legacy_primary_dac_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)584*4882a593Smuzhiyun static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
585*4882a593Smuzhiyun struct drm_display_mode *mode,
586*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
589*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
590*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
591*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
592*4882a593Smuzhiyun uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
597*4882a593Smuzhiyun if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
598*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
599*4882a593Smuzhiyun ~(RADEON_DISP_DAC_SOURCE_MASK);
600*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
601*4882a593Smuzhiyun } else {
602*4882a593Smuzhiyun dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
603*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac2_cntl);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun } else {
606*4882a593Smuzhiyun if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
607*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
608*4882a593Smuzhiyun ~(RADEON_DISP_DAC_SOURCE_MASK);
609*4882a593Smuzhiyun disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
610*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
611*4882a593Smuzhiyun } else {
612*4882a593Smuzhiyun dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
613*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac2_cntl);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun dac_cntl = (RADEON_DAC_MASK_ALL |
618*4882a593Smuzhiyun RADEON_DAC_VGA_ADR_EN |
619*4882a593Smuzhiyun /* TODO 6-bits */
620*4882a593Smuzhiyun RADEON_DAC_8BIT_EN);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun WREG32_P(RADEON_DAC_CNTL,
623*4882a593Smuzhiyun dac_cntl,
624*4882a593Smuzhiyun RADEON_DAC_RANGE_CNTL |
625*4882a593Smuzhiyun RADEON_DAC_BLANKING);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
628*4882a593Smuzhiyun struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
629*4882a593Smuzhiyun dac_macro_cntl = p_dac->ps2_pdac_adj;
630*4882a593Smuzhiyun } else
631*4882a593Smuzhiyun dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
632*4882a593Smuzhiyun dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
633*4882a593Smuzhiyun WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (rdev->is_atom_bios)
636*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
637*4882a593Smuzhiyun else
638*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
radeon_legacy_primary_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)641*4882a593Smuzhiyun static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
642*4882a593Smuzhiyun struct drm_connector *connector)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
645*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
646*4882a593Smuzhiyun uint32_t vclk_ecp_cntl, crtc_ext_cntl;
647*4882a593Smuzhiyun uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
648*4882a593Smuzhiyun enum drm_connector_status found = connector_status_disconnected;
649*4882a593Smuzhiyun bool color = true;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* just don't bother on RN50 those chip are often connected to remoting
652*4882a593Smuzhiyun * console hw and often we get failure to load detect those. So to make
653*4882a593Smuzhiyun * everyone happy report the encoder as always connected.
654*4882a593Smuzhiyun */
655*4882a593Smuzhiyun if (ASIC_IS_RN50(rdev)) {
656*4882a593Smuzhiyun return connector_status_connected;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun /* save the regs we need */
660*4882a593Smuzhiyun vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
661*4882a593Smuzhiyun crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
662*4882a593Smuzhiyun dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
663*4882a593Smuzhiyun dac_cntl = RREG32(RADEON_DAC_CNTL);
664*4882a593Smuzhiyun dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun tmp = vclk_ecp_cntl &
667*4882a593Smuzhiyun ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
668*4882a593Smuzhiyun WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
671*4882a593Smuzhiyun WREG32(RADEON_CRTC_EXT_CNTL, tmp);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
674*4882a593Smuzhiyun RADEON_DAC_FORCE_DATA_EN;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun if (color)
677*4882a593Smuzhiyun tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
678*4882a593Smuzhiyun else
679*4882a593Smuzhiyun tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
682*4882a593Smuzhiyun tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
683*4882a593Smuzhiyun else if (ASIC_IS_RV100(rdev))
684*4882a593Smuzhiyun tmp |= (0x1ac << RADEON_DAC_FORCE_DATA_SHIFT);
685*4882a593Smuzhiyun else
686*4882a593Smuzhiyun tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL, tmp);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
691*4882a593Smuzhiyun tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
692*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL, tmp);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun tmp = dac_macro_cntl;
695*4882a593Smuzhiyun tmp &= ~(RADEON_DAC_PDWN_R |
696*4882a593Smuzhiyun RADEON_DAC_PDWN_G |
697*4882a593Smuzhiyun RADEON_DAC_PDWN_B);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun WREG32(RADEON_DAC_MACRO_CNTL, tmp);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun mdelay(2);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
704*4882a593Smuzhiyun found = connector_status_connected;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* restore the regs we used */
707*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL, dac_cntl);
708*4882a593Smuzhiyun WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
709*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
710*4882a593Smuzhiyun WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
711*4882a593Smuzhiyun WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun return found;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
717*4882a593Smuzhiyun .dpms = radeon_legacy_primary_dac_dpms,
718*4882a593Smuzhiyun .mode_fixup = radeon_legacy_mode_fixup,
719*4882a593Smuzhiyun .prepare = radeon_legacy_primary_dac_prepare,
720*4882a593Smuzhiyun .mode_set = radeon_legacy_primary_dac_mode_set,
721*4882a593Smuzhiyun .commit = radeon_legacy_primary_dac_commit,
722*4882a593Smuzhiyun .detect = radeon_legacy_primary_dac_detect,
723*4882a593Smuzhiyun .disable = radeon_legacy_encoder_disable,
724*4882a593Smuzhiyun };
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
728*4882a593Smuzhiyun .destroy = radeon_enc_destroy,
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun
radeon_legacy_tmds_int_dpms(struct drm_encoder * encoder,int mode)731*4882a593Smuzhiyun static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
734*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
735*4882a593Smuzhiyun uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
736*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun switch (mode) {
739*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
740*4882a593Smuzhiyun fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
741*4882a593Smuzhiyun break;
742*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
743*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
744*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
745*4882a593Smuzhiyun fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
746*4882a593Smuzhiyun break;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (rdev->is_atom_bios)
752*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
753*4882a593Smuzhiyun else
754*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun
radeon_legacy_tmds_int_prepare(struct drm_encoder * encoder)758*4882a593Smuzhiyun static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun if (rdev->is_atom_bios)
763*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
764*4882a593Smuzhiyun else
765*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
766*4882a593Smuzhiyun radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
radeon_legacy_tmds_int_commit(struct drm_encoder * encoder)769*4882a593Smuzhiyun static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (rdev->is_atom_bios)
776*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
777*4882a593Smuzhiyun else
778*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun
radeon_legacy_tmds_int_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)781*4882a593Smuzhiyun static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
782*4882a593Smuzhiyun struct drm_display_mode *mode,
783*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
786*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
787*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
788*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
789*4882a593Smuzhiyun uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
790*4882a593Smuzhiyun int i;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
795*4882a593Smuzhiyun tmp &= 0xfffff;
796*4882a593Smuzhiyun if (rdev->family == CHIP_RV280) {
797*4882a593Smuzhiyun /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
798*4882a593Smuzhiyun tmp ^= (1 << 22);
799*4882a593Smuzhiyun tmds_pll_cntl ^= (1 << 22);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (radeon_encoder->enc_priv) {
803*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
806*4882a593Smuzhiyun if (tmds->tmds_pll[i].freq == 0)
807*4882a593Smuzhiyun break;
808*4882a593Smuzhiyun if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
809*4882a593Smuzhiyun tmp = tmds->tmds_pll[i].value ;
810*4882a593Smuzhiyun break;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
816*4882a593Smuzhiyun if (tmp & 0xfff00000)
817*4882a593Smuzhiyun tmds_pll_cntl = tmp;
818*4882a593Smuzhiyun else {
819*4882a593Smuzhiyun tmds_pll_cntl &= 0xfff00000;
820*4882a593Smuzhiyun tmds_pll_cntl |= tmp;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun } else
823*4882a593Smuzhiyun tmds_pll_cntl = tmp;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
826*4882a593Smuzhiyun ~(RADEON_TMDS_TRANSMITTER_PLLRST);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (rdev->family == CHIP_R200 ||
829*4882a593Smuzhiyun rdev->family == CHIP_R100 ||
830*4882a593Smuzhiyun ASIC_IS_R300(rdev))
831*4882a593Smuzhiyun tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
832*4882a593Smuzhiyun else /* RV chips got this bit reversed */
833*4882a593Smuzhiyun tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
836*4882a593Smuzhiyun (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
837*4882a593Smuzhiyun RADEON_FP_CRTC_DONT_SHADOW_HEND));
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
842*4882a593Smuzhiyun RADEON_FP_DFP_SYNC_SEL |
843*4882a593Smuzhiyun RADEON_FP_CRT_SYNC_SEL |
844*4882a593Smuzhiyun RADEON_FP_CRTC_LOCK_8DOT |
845*4882a593Smuzhiyun RADEON_FP_USE_SHADOW_EN |
846*4882a593Smuzhiyun RADEON_FP_CRTC_USE_SHADOW_VEND |
847*4882a593Smuzhiyun RADEON_FP_CRT_SYNC_ALT);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (1) /* FIXME rgbBits == 8 */
850*4882a593Smuzhiyun fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
851*4882a593Smuzhiyun else
852*4882a593Smuzhiyun fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
855*4882a593Smuzhiyun if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
856*4882a593Smuzhiyun fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
857*4882a593Smuzhiyun if (radeon_encoder->rmx_type != RMX_OFF)
858*4882a593Smuzhiyun fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
859*4882a593Smuzhiyun else
860*4882a593Smuzhiyun fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
861*4882a593Smuzhiyun } else
862*4882a593Smuzhiyun fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
863*4882a593Smuzhiyun } else {
864*4882a593Smuzhiyun if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
865*4882a593Smuzhiyun fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
866*4882a593Smuzhiyun fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
867*4882a593Smuzhiyun } else
868*4882a593Smuzhiyun fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
872*4882a593Smuzhiyun WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
873*4882a593Smuzhiyun WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun if (rdev->is_atom_bios)
876*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
877*4882a593Smuzhiyun else
878*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
882*4882a593Smuzhiyun .dpms = radeon_legacy_tmds_int_dpms,
883*4882a593Smuzhiyun .mode_fixup = radeon_legacy_mode_fixup,
884*4882a593Smuzhiyun .prepare = radeon_legacy_tmds_int_prepare,
885*4882a593Smuzhiyun .mode_set = radeon_legacy_tmds_int_mode_set,
886*4882a593Smuzhiyun .commit = radeon_legacy_tmds_int_commit,
887*4882a593Smuzhiyun .disable = radeon_legacy_encoder_disable,
888*4882a593Smuzhiyun };
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
892*4882a593Smuzhiyun .destroy = radeon_enc_destroy,
893*4882a593Smuzhiyun };
894*4882a593Smuzhiyun
radeon_legacy_tmds_ext_dpms(struct drm_encoder * encoder,int mode)895*4882a593Smuzhiyun static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
898*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
899*4882a593Smuzhiyun uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
900*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun switch (mode) {
903*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
904*4882a593Smuzhiyun fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
905*4882a593Smuzhiyun fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
906*4882a593Smuzhiyun break;
907*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
908*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
909*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
910*4882a593Smuzhiyun fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
911*4882a593Smuzhiyun fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
912*4882a593Smuzhiyun break;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun if (rdev->is_atom_bios)
918*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
919*4882a593Smuzhiyun else
920*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
radeon_legacy_tmds_ext_prepare(struct drm_encoder * encoder)924*4882a593Smuzhiyun static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (rdev->is_atom_bios)
929*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
930*4882a593Smuzhiyun else
931*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
932*4882a593Smuzhiyun radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
radeon_legacy_tmds_ext_commit(struct drm_encoder * encoder)935*4882a593Smuzhiyun static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
938*4882a593Smuzhiyun radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun if (rdev->is_atom_bios)
941*4882a593Smuzhiyun radeon_atom_output_lock(encoder, false);
942*4882a593Smuzhiyun else
943*4882a593Smuzhiyun radeon_combios_output_lock(encoder, false);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
radeon_legacy_tmds_ext_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)946*4882a593Smuzhiyun static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
947*4882a593Smuzhiyun struct drm_display_mode *mode,
948*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
951*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
952*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
953*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
954*4882a593Smuzhiyun uint32_t fp2_gen_cntl;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (rdev->is_atom_bios) {
959*4882a593Smuzhiyun radeon_encoder->pixel_clock = adjusted_mode->clock;
960*4882a593Smuzhiyun atombios_dvo_setup(encoder, ATOM_ENABLE);
961*4882a593Smuzhiyun fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
962*4882a593Smuzhiyun } else {
963*4882a593Smuzhiyun fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun if (1) /* FIXME rgbBits == 8 */
966*4882a593Smuzhiyun fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
967*4882a593Smuzhiyun else
968*4882a593Smuzhiyun fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun fp2_gen_cntl &= ~(RADEON_FP2_ON |
971*4882a593Smuzhiyun RADEON_FP2_DVO_EN |
972*4882a593Smuzhiyun RADEON_FP2_DVO_RATE_SEL_SDR);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* XXX: these are oem specific */
975*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
976*4882a593Smuzhiyun if ((dev->pdev->device == 0x4850) &&
977*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1028) &&
978*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
979*4882a593Smuzhiyun fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
980*4882a593Smuzhiyun else
981*4882a593Smuzhiyun fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun /*if (mode->clock > 165000)
984*4882a593Smuzhiyun fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun if (!radeon_combios_external_tmds_setup(encoder))
987*4882a593Smuzhiyun radeon_external_tmds_setup(encoder);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
991*4882a593Smuzhiyun if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
992*4882a593Smuzhiyun fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
993*4882a593Smuzhiyun if (radeon_encoder->rmx_type != RMX_OFF)
994*4882a593Smuzhiyun fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
995*4882a593Smuzhiyun else
996*4882a593Smuzhiyun fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
997*4882a593Smuzhiyun } else
998*4882a593Smuzhiyun fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
999*4882a593Smuzhiyun } else {
1000*4882a593Smuzhiyun if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
1001*4882a593Smuzhiyun fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
1002*4882a593Smuzhiyun fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
1003*4882a593Smuzhiyun } else
1004*4882a593Smuzhiyun fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (rdev->is_atom_bios)
1010*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1011*4882a593Smuzhiyun else
1012*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun
radeon_ext_tmds_enc_destroy(struct drm_encoder * encoder)1015*4882a593Smuzhiyun static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1018*4882a593Smuzhiyun /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
1019*4882a593Smuzhiyun kfree(radeon_encoder->enc_priv);
1020*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
1021*4882a593Smuzhiyun kfree(radeon_encoder);
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
1025*4882a593Smuzhiyun .dpms = radeon_legacy_tmds_ext_dpms,
1026*4882a593Smuzhiyun .mode_fixup = radeon_legacy_mode_fixup,
1027*4882a593Smuzhiyun .prepare = radeon_legacy_tmds_ext_prepare,
1028*4882a593Smuzhiyun .mode_set = radeon_legacy_tmds_ext_mode_set,
1029*4882a593Smuzhiyun .commit = radeon_legacy_tmds_ext_commit,
1030*4882a593Smuzhiyun .disable = radeon_legacy_encoder_disable,
1031*4882a593Smuzhiyun };
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
1035*4882a593Smuzhiyun .destroy = radeon_ext_tmds_enc_destroy,
1036*4882a593Smuzhiyun };
1037*4882a593Smuzhiyun
radeon_legacy_tv_dac_dpms(struct drm_encoder * encoder,int mode)1038*4882a593Smuzhiyun static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1041*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1042*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1043*4882a593Smuzhiyun uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
1044*4882a593Smuzhiyun uint32_t tv_master_cntl = 0;
1045*4882a593Smuzhiyun bool is_tv;
1046*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (rdev->family == CHIP_R200)
1051*4882a593Smuzhiyun fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
1052*4882a593Smuzhiyun else {
1053*4882a593Smuzhiyun if (is_tv)
1054*4882a593Smuzhiyun tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
1055*4882a593Smuzhiyun else
1056*4882a593Smuzhiyun crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1057*4882a593Smuzhiyun tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun switch (mode) {
1061*4882a593Smuzhiyun case DRM_MODE_DPMS_ON:
1062*4882a593Smuzhiyun if (rdev->family == CHIP_R200) {
1063*4882a593Smuzhiyun fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
1064*4882a593Smuzhiyun } else {
1065*4882a593Smuzhiyun if (is_tv)
1066*4882a593Smuzhiyun tv_master_cntl |= RADEON_TV_ON;
1067*4882a593Smuzhiyun else
1068*4882a593Smuzhiyun crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun if (rdev->family == CHIP_R420 ||
1071*4882a593Smuzhiyun rdev->family == CHIP_R423 ||
1072*4882a593Smuzhiyun rdev->family == CHIP_RV410)
1073*4882a593Smuzhiyun tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
1074*4882a593Smuzhiyun R420_TV_DAC_GDACPD |
1075*4882a593Smuzhiyun R420_TV_DAC_BDACPD |
1076*4882a593Smuzhiyun RADEON_TV_DAC_BGSLEEP);
1077*4882a593Smuzhiyun else
1078*4882a593Smuzhiyun tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
1079*4882a593Smuzhiyun RADEON_TV_DAC_GDACPD |
1080*4882a593Smuzhiyun RADEON_TV_DAC_BDACPD |
1081*4882a593Smuzhiyun RADEON_TV_DAC_BGSLEEP);
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun case DRM_MODE_DPMS_STANDBY:
1085*4882a593Smuzhiyun case DRM_MODE_DPMS_SUSPEND:
1086*4882a593Smuzhiyun case DRM_MODE_DPMS_OFF:
1087*4882a593Smuzhiyun if (rdev->family == CHIP_R200)
1088*4882a593Smuzhiyun fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
1089*4882a593Smuzhiyun else {
1090*4882a593Smuzhiyun if (is_tv)
1091*4882a593Smuzhiyun tv_master_cntl &= ~RADEON_TV_ON;
1092*4882a593Smuzhiyun else
1093*4882a593Smuzhiyun crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (rdev->family == CHIP_R420 ||
1096*4882a593Smuzhiyun rdev->family == CHIP_R423 ||
1097*4882a593Smuzhiyun rdev->family == CHIP_RV410)
1098*4882a593Smuzhiyun tv_dac_cntl |= (R420_TV_DAC_RDACPD |
1099*4882a593Smuzhiyun R420_TV_DAC_GDACPD |
1100*4882a593Smuzhiyun R420_TV_DAC_BDACPD |
1101*4882a593Smuzhiyun RADEON_TV_DAC_BGSLEEP);
1102*4882a593Smuzhiyun else
1103*4882a593Smuzhiyun tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
1104*4882a593Smuzhiyun RADEON_TV_DAC_GDACPD |
1105*4882a593Smuzhiyun RADEON_TV_DAC_BDACPD |
1106*4882a593Smuzhiyun RADEON_TV_DAC_BGSLEEP);
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun break;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (rdev->family == CHIP_R200) {
1112*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
1113*4882a593Smuzhiyun } else {
1114*4882a593Smuzhiyun if (is_tv)
1115*4882a593Smuzhiyun WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
1116*4882a593Smuzhiyun /* handled in radeon_crtc_dpms() */
1117*4882a593Smuzhiyun else if (!(rdev->flags & RADEON_SINGLE_CRTC))
1118*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1119*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun if (rdev->is_atom_bios)
1123*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1124*4882a593Smuzhiyun else
1125*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
radeon_legacy_tv_dac_prepare(struct drm_encoder * encoder)1129*4882a593Smuzhiyun static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun if (rdev->is_atom_bios)
1134*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
1135*4882a593Smuzhiyun else
1136*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
1137*4882a593Smuzhiyun radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun
radeon_legacy_tv_dac_commit(struct drm_encoder * encoder)1140*4882a593Smuzhiyun static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (rdev->is_atom_bios)
1147*4882a593Smuzhiyun radeon_atom_output_lock(encoder, true);
1148*4882a593Smuzhiyun else
1149*4882a593Smuzhiyun radeon_combios_output_lock(encoder, true);
1150*4882a593Smuzhiyun }
1151*4882a593Smuzhiyun
radeon_legacy_tv_dac_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)1152*4882a593Smuzhiyun static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
1153*4882a593Smuzhiyun struct drm_display_mode *mode,
1154*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode)
1155*4882a593Smuzhiyun {
1156*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1157*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1158*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1159*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1160*4882a593Smuzhiyun struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
1161*4882a593Smuzhiyun uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
1162*4882a593Smuzhiyun uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
1163*4882a593Smuzhiyun bool is_tv = false;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun if (rdev->family != CHIP_R200) {
1170*4882a593Smuzhiyun tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1171*4882a593Smuzhiyun if (rdev->family == CHIP_R420 ||
1172*4882a593Smuzhiyun rdev->family == CHIP_R423 ||
1173*4882a593Smuzhiyun rdev->family == CHIP_RV410) {
1174*4882a593Smuzhiyun tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
1175*4882a593Smuzhiyun RADEON_TV_DAC_BGADJ_MASK |
1176*4882a593Smuzhiyun R420_TV_DAC_DACADJ_MASK |
1177*4882a593Smuzhiyun R420_TV_DAC_RDACPD |
1178*4882a593Smuzhiyun R420_TV_DAC_GDACPD |
1179*4882a593Smuzhiyun R420_TV_DAC_BDACPD |
1180*4882a593Smuzhiyun R420_TV_DAC_TVENABLE);
1181*4882a593Smuzhiyun } else {
1182*4882a593Smuzhiyun tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
1183*4882a593Smuzhiyun RADEON_TV_DAC_BGADJ_MASK |
1184*4882a593Smuzhiyun RADEON_TV_DAC_DACADJ_MASK |
1185*4882a593Smuzhiyun RADEON_TV_DAC_RDACPD |
1186*4882a593Smuzhiyun RADEON_TV_DAC_GDACPD |
1187*4882a593Smuzhiyun RADEON_TV_DAC_BDACPD);
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun if (is_tv) {
1193*4882a593Smuzhiyun if (tv_dac->tv_std == TV_STD_NTSC ||
1194*4882a593Smuzhiyun tv_dac->tv_std == TV_STD_NTSC_J ||
1195*4882a593Smuzhiyun tv_dac->tv_std == TV_STD_PAL_M ||
1196*4882a593Smuzhiyun tv_dac->tv_std == TV_STD_PAL_60)
1197*4882a593Smuzhiyun tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
1198*4882a593Smuzhiyun else
1199*4882a593Smuzhiyun tv_dac_cntl |= tv_dac->pal_tvdac_adj;
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun if (tv_dac->tv_std == TV_STD_NTSC ||
1202*4882a593Smuzhiyun tv_dac->tv_std == TV_STD_NTSC_J)
1203*4882a593Smuzhiyun tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
1204*4882a593Smuzhiyun else
1205*4882a593Smuzhiyun tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
1206*4882a593Smuzhiyun } else
1207*4882a593Smuzhiyun tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
1208*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj);
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1214*4882a593Smuzhiyun gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
1215*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1216*4882a593Smuzhiyun } else if (rdev->family != CHIP_R200)
1217*4882a593Smuzhiyun disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
1218*4882a593Smuzhiyun else if (rdev->family == CHIP_R200)
1219*4882a593Smuzhiyun fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun if (rdev->family >= CHIP_R200)
1222*4882a593Smuzhiyun disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
1223*4882a593Smuzhiyun
1224*4882a593Smuzhiyun if (is_tv) {
1225*4882a593Smuzhiyun uint32_t dac_cntl;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun dac_cntl = RREG32(RADEON_DAC_CNTL);
1228*4882a593Smuzhiyun dac_cntl &= ~RADEON_DAC_TVO_EN;
1229*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL, dac_cntl);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
1232*4882a593Smuzhiyun gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
1235*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
1236*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1237*4882a593Smuzhiyun disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1238*4882a593Smuzhiyun disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
1239*4882a593Smuzhiyun RADEON_DISP_TV_SOURCE_CRTC);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun if (rdev->family >= CHIP_R200) {
1242*4882a593Smuzhiyun disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
1243*4882a593Smuzhiyun } else {
1244*4882a593Smuzhiyun disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun } else {
1247*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1248*4882a593Smuzhiyun disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1249*4882a593Smuzhiyun disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun if (rdev->family >= CHIP_R200) {
1252*4882a593Smuzhiyun disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
1253*4882a593Smuzhiyun } else {
1254*4882a593Smuzhiyun disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac2_cntl);
1258*4882a593Smuzhiyun } else {
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun if (radeon_crtc->crtc_id == 0) {
1263*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1264*4882a593Smuzhiyun disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1265*4882a593Smuzhiyun disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
1266*4882a593Smuzhiyun } else if (rdev->family == CHIP_R200) {
1267*4882a593Smuzhiyun fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
1268*4882a593Smuzhiyun RADEON_FP2_DVO_RATE_SEL_SDR);
1269*4882a593Smuzhiyun } else
1270*4882a593Smuzhiyun disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
1271*4882a593Smuzhiyun } else {
1272*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1273*4882a593Smuzhiyun disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
1274*4882a593Smuzhiyun disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1275*4882a593Smuzhiyun } else if (rdev->family == CHIP_R200) {
1276*4882a593Smuzhiyun fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
1277*4882a593Smuzhiyun RADEON_FP2_DVO_RATE_SEL_SDR);
1278*4882a593Smuzhiyun fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
1279*4882a593Smuzhiyun } else
1280*4882a593Smuzhiyun disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac2_cntl);
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1286*4882a593Smuzhiyun WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1287*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1288*4882a593Smuzhiyun } else if (rdev->family != CHIP_R200)
1289*4882a593Smuzhiyun WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
1290*4882a593Smuzhiyun else if (rdev->family == CHIP_R200)
1291*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (rdev->family >= CHIP_R200)
1294*4882a593Smuzhiyun WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun if (is_tv)
1297*4882a593Smuzhiyun radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun if (rdev->is_atom_bios)
1300*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1301*4882a593Smuzhiyun else
1302*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun
r300_legacy_tv_detect(struct drm_encoder * encoder,struct drm_connector * connector)1306*4882a593Smuzhiyun static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
1307*4882a593Smuzhiyun struct drm_connector *connector)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1310*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1311*4882a593Smuzhiyun uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1312*4882a593Smuzhiyun uint32_t disp_output_cntl, gpiopad_a, tmp;
1313*4882a593Smuzhiyun bool found = false;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun /* save regs needed */
1316*4882a593Smuzhiyun gpiopad_a = RREG32(RADEON_GPIOPAD_A);
1317*4882a593Smuzhiyun dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1318*4882a593Smuzhiyun crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1319*4882a593Smuzhiyun dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1320*4882a593Smuzhiyun tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1321*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL,
1328*4882a593Smuzhiyun RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1331*4882a593Smuzhiyun tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1332*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL,
1335*4882a593Smuzhiyun RADEON_DAC2_FORCE_BLANK_OFF_EN |
1336*4882a593Smuzhiyun RADEON_DAC2_FORCE_DATA_EN |
1337*4882a593Smuzhiyun RADEON_DAC_FORCE_DATA_SEL_RGB |
1338*4882a593Smuzhiyun (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL,
1341*4882a593Smuzhiyun RADEON_TV_DAC_STD_NTSC |
1342*4882a593Smuzhiyun (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1343*4882a593Smuzhiyun (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun RREG32(RADEON_TV_DAC_CNTL);
1346*4882a593Smuzhiyun mdelay(4);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL,
1349*4882a593Smuzhiyun RADEON_TV_DAC_NBLANK |
1350*4882a593Smuzhiyun RADEON_TV_DAC_NHOLD |
1351*4882a593Smuzhiyun RADEON_TV_MONITOR_DETECT_EN |
1352*4882a593Smuzhiyun RADEON_TV_DAC_STD_NTSC |
1353*4882a593Smuzhiyun (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
1354*4882a593Smuzhiyun (6 << RADEON_TV_DAC_DACADJ_SHIFT));
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun RREG32(RADEON_TV_DAC_CNTL);
1357*4882a593Smuzhiyun mdelay(6);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun tmp = RREG32(RADEON_TV_DAC_CNTL);
1360*4882a593Smuzhiyun if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
1361*4882a593Smuzhiyun found = true;
1362*4882a593Smuzhiyun DRM_DEBUG_KMS("S-video TV connection detected\n");
1363*4882a593Smuzhiyun } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1364*4882a593Smuzhiyun found = true;
1365*4882a593Smuzhiyun DRM_DEBUG_KMS("Composite TV connection detected\n");
1366*4882a593Smuzhiyun }
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1369*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1370*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1371*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1372*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1373*4882a593Smuzhiyun WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1374*4882a593Smuzhiyun return found;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
radeon_legacy_tv_detect(struct drm_encoder * encoder,struct drm_connector * connector)1377*4882a593Smuzhiyun static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
1378*4882a593Smuzhiyun struct drm_connector *connector)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1381*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1382*4882a593Smuzhiyun uint32_t tv_dac_cntl, dac_cntl2;
1383*4882a593Smuzhiyun uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
1384*4882a593Smuzhiyun bool found = false;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
1387*4882a593Smuzhiyun return r300_legacy_tv_detect(encoder, connector);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1390*4882a593Smuzhiyun tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
1391*4882a593Smuzhiyun tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1392*4882a593Smuzhiyun config_cntl = RREG32(RADEON_CONFIG_CNTL);
1393*4882a593Smuzhiyun tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
1396*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, tmp);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun tmp = tv_master_cntl | RADEON_TV_ON;
1399*4882a593Smuzhiyun tmp &= ~(RADEON_TV_ASYNC_RST |
1400*4882a593Smuzhiyun RADEON_RESTART_PHASE_FIX |
1401*4882a593Smuzhiyun RADEON_CRT_FIFO_CE_EN |
1402*4882a593Smuzhiyun RADEON_TV_FIFO_CE_EN |
1403*4882a593Smuzhiyun RADEON_RE_SYNC_NOW_SEL_MASK);
1404*4882a593Smuzhiyun tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
1405*4882a593Smuzhiyun WREG32(RADEON_TV_MASTER_CNTL, tmp);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
1408*4882a593Smuzhiyun RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
1409*4882a593Smuzhiyun (8 << RADEON_TV_DAC_BGADJ_SHIFT);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
1412*4882a593Smuzhiyun tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
1413*4882a593Smuzhiyun else
1414*4882a593Smuzhiyun tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
1415*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tmp);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
1418*4882a593Smuzhiyun RADEON_RED_MX_FORCE_DAC_DATA |
1419*4882a593Smuzhiyun RADEON_GRN_MX_FORCE_DAC_DATA |
1420*4882a593Smuzhiyun RADEON_BLU_MX_FORCE_DAC_DATA |
1421*4882a593Smuzhiyun (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
1422*4882a593Smuzhiyun WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun mdelay(3);
1425*4882a593Smuzhiyun tmp = RREG32(RADEON_TV_DAC_CNTL);
1426*4882a593Smuzhiyun if (tmp & RADEON_TV_DAC_GDACDET) {
1427*4882a593Smuzhiyun found = true;
1428*4882a593Smuzhiyun DRM_DEBUG_KMS("S-video TV connection detected\n");
1429*4882a593Smuzhiyun } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
1430*4882a593Smuzhiyun found = true;
1431*4882a593Smuzhiyun DRM_DEBUG_KMS("Composite TV connection detected\n");
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
1435*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1436*4882a593Smuzhiyun WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
1437*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1438*4882a593Smuzhiyun return found;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun
radeon_legacy_ext_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)1441*4882a593Smuzhiyun static bool radeon_legacy_ext_dac_detect(struct drm_encoder *encoder,
1442*4882a593Smuzhiyun struct drm_connector *connector)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1445*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1446*4882a593Smuzhiyun uint32_t gpio_monid, fp2_gen_cntl, disp_output_cntl, crtc2_gen_cntl;
1447*4882a593Smuzhiyun uint32_t disp_lin_trans_grph_a, disp_lin_trans_grph_b, disp_lin_trans_grph_c;
1448*4882a593Smuzhiyun uint32_t disp_lin_trans_grph_d, disp_lin_trans_grph_e, disp_lin_trans_grph_f;
1449*4882a593Smuzhiyun uint32_t tmp, crtc2_h_total_disp, crtc2_v_total_disp;
1450*4882a593Smuzhiyun uint32_t crtc2_h_sync_strt_wid, crtc2_v_sync_strt_wid;
1451*4882a593Smuzhiyun bool found = false;
1452*4882a593Smuzhiyun int i;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* save the regs we need */
1455*4882a593Smuzhiyun gpio_monid = RREG32(RADEON_GPIO_MONID);
1456*4882a593Smuzhiyun fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
1457*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1458*4882a593Smuzhiyun crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1459*4882a593Smuzhiyun disp_lin_trans_grph_a = RREG32(RADEON_DISP_LIN_TRANS_GRPH_A);
1460*4882a593Smuzhiyun disp_lin_trans_grph_b = RREG32(RADEON_DISP_LIN_TRANS_GRPH_B);
1461*4882a593Smuzhiyun disp_lin_trans_grph_c = RREG32(RADEON_DISP_LIN_TRANS_GRPH_C);
1462*4882a593Smuzhiyun disp_lin_trans_grph_d = RREG32(RADEON_DISP_LIN_TRANS_GRPH_D);
1463*4882a593Smuzhiyun disp_lin_trans_grph_e = RREG32(RADEON_DISP_LIN_TRANS_GRPH_E);
1464*4882a593Smuzhiyun disp_lin_trans_grph_f = RREG32(RADEON_DISP_LIN_TRANS_GRPH_F);
1465*4882a593Smuzhiyun crtc2_h_total_disp = RREG32(RADEON_CRTC2_H_TOTAL_DISP);
1466*4882a593Smuzhiyun crtc2_v_total_disp = RREG32(RADEON_CRTC2_V_TOTAL_DISP);
1467*4882a593Smuzhiyun crtc2_h_sync_strt_wid = RREG32(RADEON_CRTC2_H_SYNC_STRT_WID);
1468*4882a593Smuzhiyun crtc2_v_sync_strt_wid = RREG32(RADEON_CRTC2_V_SYNC_STRT_WID);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun tmp = RREG32(RADEON_GPIO_MONID);
1471*4882a593Smuzhiyun tmp &= ~RADEON_GPIO_A_0;
1472*4882a593Smuzhiyun WREG32(RADEON_GPIO_MONID, tmp);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, (RADEON_FP2_ON |
1475*4882a593Smuzhiyun RADEON_FP2_PANEL_FORMAT |
1476*4882a593Smuzhiyun R200_FP2_SOURCE_SEL_TRANS_UNIT |
1477*4882a593Smuzhiyun RADEON_FP2_DVO_EN |
1478*4882a593Smuzhiyun R200_FP2_DVO_RATE_SEL_SDR));
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, (RADEON_DISP_DAC_SOURCE_RMX |
1481*4882a593Smuzhiyun RADEON_DISP_TRANS_MATRIX_GRAPHICS));
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, (RADEON_CRTC2_EN |
1484*4882a593Smuzhiyun RADEON_CRTC2_DISP_REQ_EN_B));
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, 0x00000000);
1487*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, 0x000003f0);
1488*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, 0x00000000);
1489*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, 0x000003f0);
1490*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, 0x00000000);
1491*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, 0x000003f0);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun WREG32(RADEON_CRTC2_H_TOTAL_DISP, 0x01000008);
1494*4882a593Smuzhiyun WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, 0x00000800);
1495*4882a593Smuzhiyun WREG32(RADEON_CRTC2_V_TOTAL_DISP, 0x00080001);
1496*4882a593Smuzhiyun WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, 0x00000080);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun for (i = 0; i < 200; i++) {
1499*4882a593Smuzhiyun tmp = RREG32(RADEON_GPIO_MONID);
1500*4882a593Smuzhiyun if (tmp & RADEON_GPIO_Y_0)
1501*4882a593Smuzhiyun found = true;
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun if (found)
1504*4882a593Smuzhiyun break;
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun if (!drm_can_sleep())
1507*4882a593Smuzhiyun mdelay(1);
1508*4882a593Smuzhiyun else
1509*4882a593Smuzhiyun msleep(1);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun /* restore the regs we used */
1513*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, disp_lin_trans_grph_a);
1514*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, disp_lin_trans_grph_b);
1515*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, disp_lin_trans_grph_c);
1516*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, disp_lin_trans_grph_d);
1517*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, disp_lin_trans_grph_e);
1518*4882a593Smuzhiyun WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, disp_lin_trans_grph_f);
1519*4882a593Smuzhiyun WREG32(RADEON_CRTC2_H_TOTAL_DISP, crtc2_h_total_disp);
1520*4882a593Smuzhiyun WREG32(RADEON_CRTC2_V_TOTAL_DISP, crtc2_v_total_disp);
1521*4882a593Smuzhiyun WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, crtc2_h_sync_strt_wid);
1522*4882a593Smuzhiyun WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, crtc2_v_sync_strt_wid);
1523*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1524*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1525*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
1526*4882a593Smuzhiyun WREG32(RADEON_GPIO_MONID, gpio_monid);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun return found;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
radeon_legacy_tv_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)1531*4882a593Smuzhiyun static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
1532*4882a593Smuzhiyun struct drm_connector *connector)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
1535*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1536*4882a593Smuzhiyun uint32_t crtc2_gen_cntl = 0, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
1537*4882a593Smuzhiyun uint32_t gpiopad_a = 0, pixclks_cntl, tmp;
1538*4882a593Smuzhiyun uint32_t disp_output_cntl = 0, disp_hw_debug = 0, crtc_ext_cntl = 0;
1539*4882a593Smuzhiyun enum drm_connector_status found = connector_status_disconnected;
1540*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1541*4882a593Smuzhiyun struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
1542*4882a593Smuzhiyun bool color = true;
1543*4882a593Smuzhiyun struct drm_crtc *crtc;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* find out if crtc2 is in use or if this encoder is using it */
1546*4882a593Smuzhiyun list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1547*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1548*4882a593Smuzhiyun if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
1549*4882a593Smuzhiyun if (encoder->crtc != crtc) {
1550*4882a593Smuzhiyun return connector_status_disconnected;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun }
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
1556*4882a593Smuzhiyun connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
1557*4882a593Smuzhiyun connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
1558*4882a593Smuzhiyun bool tv_detect;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
1561*4882a593Smuzhiyun return connector_status_disconnected;
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun tv_detect = radeon_legacy_tv_detect(encoder, connector);
1564*4882a593Smuzhiyun if (tv_detect && tv_dac)
1565*4882a593Smuzhiyun found = connector_status_connected;
1566*4882a593Smuzhiyun return found;
1567*4882a593Smuzhiyun }
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun /* don't probe if the encoder is being used for something else not CRT related */
1570*4882a593Smuzhiyun if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
1571*4882a593Smuzhiyun DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
1572*4882a593Smuzhiyun return connector_status_disconnected;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun /* R200 uses an external DAC for secondary DAC */
1576*4882a593Smuzhiyun if (rdev->family == CHIP_R200) {
1577*4882a593Smuzhiyun if (radeon_legacy_ext_dac_detect(encoder, connector))
1578*4882a593Smuzhiyun found = connector_status_connected;
1579*4882a593Smuzhiyun return found;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun /* save the regs we need */
1583*4882a593Smuzhiyun pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC) {
1586*4882a593Smuzhiyun crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
1587*4882a593Smuzhiyun } else {
1588*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1589*4882a593Smuzhiyun gpiopad_a = RREG32(RADEON_GPIOPAD_A);
1590*4882a593Smuzhiyun disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
1591*4882a593Smuzhiyun } else {
1592*4882a593Smuzhiyun disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
1597*4882a593Smuzhiyun dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
1598*4882a593Smuzhiyun dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
1601*4882a593Smuzhiyun | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
1602*4882a593Smuzhiyun WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC) {
1605*4882a593Smuzhiyun tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
1606*4882a593Smuzhiyun WREG32(RADEON_CRTC_EXT_CNTL, tmp);
1607*4882a593Smuzhiyun } else {
1608*4882a593Smuzhiyun tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
1609*4882a593Smuzhiyun tmp |= RADEON_CRTC2_CRT2_ON |
1610*4882a593Smuzhiyun (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
1611*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1614*4882a593Smuzhiyun WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
1615*4882a593Smuzhiyun tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
1616*4882a593Smuzhiyun tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
1617*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
1618*4882a593Smuzhiyun } else {
1619*4882a593Smuzhiyun tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
1620*4882a593Smuzhiyun WREG32(RADEON_DISP_HW_DEBUG, tmp);
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun tmp = RADEON_TV_DAC_NBLANK |
1625*4882a593Smuzhiyun RADEON_TV_DAC_NHOLD |
1626*4882a593Smuzhiyun RADEON_TV_MONITOR_DETECT_EN |
1627*4882a593Smuzhiyun RADEON_TV_DAC_STD_PS2;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tmp);
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
1632*4882a593Smuzhiyun RADEON_DAC2_FORCE_DATA_EN;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun if (color)
1635*4882a593Smuzhiyun tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
1636*4882a593Smuzhiyun else
1637*4882a593Smuzhiyun tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
1640*4882a593Smuzhiyun tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
1641*4882a593Smuzhiyun else
1642*4882a593Smuzhiyun tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL, tmp);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
1647*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, tmp);
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun mdelay(10);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1652*4882a593Smuzhiyun if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
1653*4882a593Smuzhiyun found = connector_status_connected;
1654*4882a593Smuzhiyun } else {
1655*4882a593Smuzhiyun if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
1656*4882a593Smuzhiyun found = connector_status_connected;
1657*4882a593Smuzhiyun }
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* restore regs we used */
1660*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac_cntl2);
1661*4882a593Smuzhiyun WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
1662*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC) {
1665*4882a593Smuzhiyun WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
1666*4882a593Smuzhiyun } else {
1667*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
1668*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
1669*4882a593Smuzhiyun WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
1670*4882a593Smuzhiyun WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
1671*4882a593Smuzhiyun } else {
1672*4882a593Smuzhiyun WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun return found;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
1683*4882a593Smuzhiyun .dpms = radeon_legacy_tv_dac_dpms,
1684*4882a593Smuzhiyun .mode_fixup = radeon_legacy_mode_fixup,
1685*4882a593Smuzhiyun .prepare = radeon_legacy_tv_dac_prepare,
1686*4882a593Smuzhiyun .mode_set = radeon_legacy_tv_dac_mode_set,
1687*4882a593Smuzhiyun .commit = radeon_legacy_tv_dac_commit,
1688*4882a593Smuzhiyun .detect = radeon_legacy_tv_dac_detect,
1689*4882a593Smuzhiyun .disable = radeon_legacy_encoder_disable,
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
1694*4882a593Smuzhiyun .destroy = radeon_enc_destroy,
1695*4882a593Smuzhiyun };
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun
radeon_legacy_get_tmds_info(struct radeon_encoder * encoder)1698*4882a593Smuzhiyun static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1701*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1702*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds = NULL;
1703*4882a593Smuzhiyun bool ret;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun if (!tmds)
1708*4882a593Smuzhiyun return NULL;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun if (rdev->is_atom_bios)
1711*4882a593Smuzhiyun ret = radeon_atombios_get_tmds_info(encoder, tmds);
1712*4882a593Smuzhiyun else
1713*4882a593Smuzhiyun ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (!ret)
1716*4882a593Smuzhiyun radeon_legacy_get_tmds_info_from_table(encoder, tmds);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun return tmds;
1719*4882a593Smuzhiyun }
1720*4882a593Smuzhiyun
radeon_legacy_get_ext_tmds_info(struct radeon_encoder * encoder)1721*4882a593Smuzhiyun static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1724*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1725*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds = NULL;
1726*4882a593Smuzhiyun bool ret;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun if (rdev->is_atom_bios)
1729*4882a593Smuzhiyun return NULL;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun if (!tmds)
1734*4882a593Smuzhiyun return NULL;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun if (!ret)
1739*4882a593Smuzhiyun radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun return tmds;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun void
radeon_add_legacy_encoder(struct drm_device * dev,uint32_t encoder_enum,uint32_t supported_device)1745*4882a593Smuzhiyun radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1748*4882a593Smuzhiyun struct drm_encoder *encoder;
1749*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* see if we already added it */
1752*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1753*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(encoder);
1754*4882a593Smuzhiyun if (radeon_encoder->encoder_enum == encoder_enum) {
1755*4882a593Smuzhiyun radeon_encoder->devices |= supported_device;
1756*4882a593Smuzhiyun return;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun /* add a new one */
1762*4882a593Smuzhiyun radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1763*4882a593Smuzhiyun if (!radeon_encoder)
1764*4882a593Smuzhiyun return;
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun encoder = &radeon_encoder->base;
1767*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC)
1768*4882a593Smuzhiyun encoder->possible_crtcs = 0x1;
1769*4882a593Smuzhiyun else
1770*4882a593Smuzhiyun encoder->possible_crtcs = 0x3;
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun radeon_encoder->enc_priv = NULL;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun radeon_encoder->encoder_enum = encoder_enum;
1775*4882a593Smuzhiyun radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1776*4882a593Smuzhiyun radeon_encoder->devices = supported_device;
1777*4882a593Smuzhiyun radeon_encoder->rmx_type = RMX_OFF;
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun switch (radeon_encoder->encoder_id) {
1780*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1781*4882a593Smuzhiyun encoder->possible_crtcs = 0x1;
1782*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs,
1783*4882a593Smuzhiyun DRM_MODE_ENCODER_LVDS, NULL);
1784*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
1785*4882a593Smuzhiyun if (rdev->is_atom_bios)
1786*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1787*4882a593Smuzhiyun else
1788*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
1789*4882a593Smuzhiyun radeon_encoder->rmx_type = RMX_FULL;
1790*4882a593Smuzhiyun break;
1791*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1792*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs,
1793*4882a593Smuzhiyun DRM_MODE_ENCODER_TMDS, NULL);
1794*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
1795*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
1796*4882a593Smuzhiyun break;
1797*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1798*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs,
1799*4882a593Smuzhiyun DRM_MODE_ENCODER_DAC, NULL);
1800*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
1801*4882a593Smuzhiyun if (rdev->is_atom_bios)
1802*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
1803*4882a593Smuzhiyun else
1804*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
1805*4882a593Smuzhiyun break;
1806*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1807*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs,
1808*4882a593Smuzhiyun DRM_MODE_ENCODER_TVDAC, NULL);
1809*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
1810*4882a593Smuzhiyun if (rdev->is_atom_bios)
1811*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
1812*4882a593Smuzhiyun else
1813*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
1814*4882a593Smuzhiyun break;
1815*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1816*4882a593Smuzhiyun drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs,
1817*4882a593Smuzhiyun DRM_MODE_ENCODER_TMDS, NULL);
1818*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
1819*4882a593Smuzhiyun if (!rdev->is_atom_bios)
1820*4882a593Smuzhiyun radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
1821*4882a593Smuzhiyun break;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun }
1824