1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/vmalloc.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <drm/radeon_drm.h>
33*4882a593Smuzhiyun #ifdef CONFIG_X86
34*4882a593Smuzhiyun #include <asm/set_memory.h>
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * GART
40*4882a593Smuzhiyun * The GART (Graphics Aperture Remapping Table) is an aperture
41*4882a593Smuzhiyun * in the GPU's address space. System pages can be mapped into
42*4882a593Smuzhiyun * the aperture and look like contiguous pages from the GPU's
43*4882a593Smuzhiyun * perspective. A page table maps the pages in the aperture
44*4882a593Smuzhiyun * to the actual backing pages in system memory.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * Radeon GPUs support both an internal GART, as described above,
47*4882a593Smuzhiyun * and AGP. AGP works similarly, but the GART table is configured
48*4882a593Smuzhiyun * and maintained by the northbridge rather than the driver.
49*4882a593Smuzhiyun * Radeon hw has a separate AGP aperture that is programmed to
50*4882a593Smuzhiyun * point to the AGP aperture provided by the northbridge and the
51*4882a593Smuzhiyun * requests are passed through to the northbridge aperture.
52*4882a593Smuzhiyun * Both AGP and internal GART can be used at the same time, however
53*4882a593Smuzhiyun * that is not currently supported by the driver.
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * This file handles the common internal GART management.
56*4882a593Smuzhiyun */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * Common GART table functions.
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * radeon_gart_table_ram_alloc - allocate system ram for gart page table
63*4882a593Smuzhiyun *
64*4882a593Smuzhiyun * @rdev: radeon_device pointer
65*4882a593Smuzhiyun *
66*4882a593Smuzhiyun * Allocate system memory for GART page table
67*4882a593Smuzhiyun * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
68*4882a593Smuzhiyun * gart table to be in system memory.
69*4882a593Smuzhiyun * Returns 0 for success, -ENOMEM for failure.
70*4882a593Smuzhiyun */
radeon_gart_table_ram_alloc(struct radeon_device * rdev)71*4882a593Smuzhiyun int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun void *ptr;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun ptr = dma_alloc_coherent(&rdev->pdev->dev, rdev->gart.table_size,
76*4882a593Smuzhiyun &rdev->gart.table_addr, GFP_KERNEL);
77*4882a593Smuzhiyun if (ptr == NULL) {
78*4882a593Smuzhiyun return -ENOMEM;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun #ifdef CONFIG_X86
81*4882a593Smuzhiyun if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
82*4882a593Smuzhiyun rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
83*4882a593Smuzhiyun set_memory_uc((unsigned long)ptr,
84*4882a593Smuzhiyun rdev->gart.table_size >> PAGE_SHIFT);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun #endif
87*4882a593Smuzhiyun rdev->gart.ptr = ptr;
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun * radeon_gart_table_ram_free - free system ram for gart page table
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * @rdev: radeon_device pointer
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * Free system memory for GART page table
97*4882a593Smuzhiyun * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
98*4882a593Smuzhiyun * gart table to be in system memory.
99*4882a593Smuzhiyun */
radeon_gart_table_ram_free(struct radeon_device * rdev)100*4882a593Smuzhiyun void radeon_gart_table_ram_free(struct radeon_device *rdev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun if (rdev->gart.ptr == NULL) {
103*4882a593Smuzhiyun return;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun #ifdef CONFIG_X86
106*4882a593Smuzhiyun if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
107*4882a593Smuzhiyun rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
108*4882a593Smuzhiyun set_memory_wb((unsigned long)rdev->gart.ptr,
109*4882a593Smuzhiyun rdev->gart.table_size >> PAGE_SHIFT);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun dma_free_coherent(&rdev->pdev->dev, rdev->gart.table_size,
113*4882a593Smuzhiyun (void *)rdev->gart.ptr, rdev->gart.table_addr);
114*4882a593Smuzhiyun rdev->gart.ptr = NULL;
115*4882a593Smuzhiyun rdev->gart.table_addr = 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /**
119*4882a593Smuzhiyun * radeon_gart_table_vram_alloc - allocate vram for gart page table
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * @rdev: radeon_device pointer
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun * Allocate video memory for GART page table
124*4882a593Smuzhiyun * (pcie r4xx, r5xx+). These asics require the
125*4882a593Smuzhiyun * gart table to be in video memory.
126*4882a593Smuzhiyun * Returns 0 for success, error for failure.
127*4882a593Smuzhiyun */
radeon_gart_table_vram_alloc(struct radeon_device * rdev)128*4882a593Smuzhiyun int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun int r;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (rdev->gart.robj == NULL) {
133*4882a593Smuzhiyun r = radeon_bo_create(rdev, rdev->gart.table_size,
134*4882a593Smuzhiyun PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
135*4882a593Smuzhiyun 0, NULL, NULL, &rdev->gart.robj);
136*4882a593Smuzhiyun if (r) {
137*4882a593Smuzhiyun return r;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /**
144*4882a593Smuzhiyun * radeon_gart_table_vram_pin - pin gart page table in vram
145*4882a593Smuzhiyun *
146*4882a593Smuzhiyun * @rdev: radeon_device pointer
147*4882a593Smuzhiyun *
148*4882a593Smuzhiyun * Pin the GART page table in vram so it will not be moved
149*4882a593Smuzhiyun * by the memory manager (pcie r4xx, r5xx+). These asics require the
150*4882a593Smuzhiyun * gart table to be in video memory.
151*4882a593Smuzhiyun * Returns 0 for success, error for failure.
152*4882a593Smuzhiyun */
radeon_gart_table_vram_pin(struct radeon_device * rdev)153*4882a593Smuzhiyun int radeon_gart_table_vram_pin(struct radeon_device *rdev)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun uint64_t gpu_addr;
156*4882a593Smuzhiyun int r;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun r = radeon_bo_reserve(rdev->gart.robj, false);
159*4882a593Smuzhiyun if (unlikely(r != 0))
160*4882a593Smuzhiyun return r;
161*4882a593Smuzhiyun r = radeon_bo_pin(rdev->gart.robj,
162*4882a593Smuzhiyun RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
163*4882a593Smuzhiyun if (r) {
164*4882a593Smuzhiyun radeon_bo_unreserve(rdev->gart.robj);
165*4882a593Smuzhiyun return r;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
168*4882a593Smuzhiyun if (r)
169*4882a593Smuzhiyun radeon_bo_unpin(rdev->gart.robj);
170*4882a593Smuzhiyun radeon_bo_unreserve(rdev->gart.robj);
171*4882a593Smuzhiyun rdev->gart.table_addr = gpu_addr;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (!r) {
174*4882a593Smuzhiyun int i;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* We might have dropped some GART table updates while it wasn't
177*4882a593Smuzhiyun * mapped, restore all entries
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun for (i = 0; i < rdev->gart.num_gpu_pages; i++)
180*4882a593Smuzhiyun radeon_gart_set_page(rdev, i, rdev->gart.pages_entry[i]);
181*4882a593Smuzhiyun mb();
182*4882a593Smuzhiyun radeon_gart_tlb_flush(rdev);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return r;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /**
189*4882a593Smuzhiyun * radeon_gart_table_vram_unpin - unpin gart page table in vram
190*4882a593Smuzhiyun *
191*4882a593Smuzhiyun * @rdev: radeon_device pointer
192*4882a593Smuzhiyun *
193*4882a593Smuzhiyun * Unpin the GART page table in vram (pcie r4xx, r5xx+).
194*4882a593Smuzhiyun * These asics require the gart table to be in video memory.
195*4882a593Smuzhiyun */
radeon_gart_table_vram_unpin(struct radeon_device * rdev)196*4882a593Smuzhiyun void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun int r;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (rdev->gart.robj == NULL) {
201*4882a593Smuzhiyun return;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun r = radeon_bo_reserve(rdev->gart.robj, false);
204*4882a593Smuzhiyun if (likely(r == 0)) {
205*4882a593Smuzhiyun radeon_bo_kunmap(rdev->gart.robj);
206*4882a593Smuzhiyun radeon_bo_unpin(rdev->gart.robj);
207*4882a593Smuzhiyun radeon_bo_unreserve(rdev->gart.robj);
208*4882a593Smuzhiyun rdev->gart.ptr = NULL;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /**
213*4882a593Smuzhiyun * radeon_gart_table_vram_free - free gart page table vram
214*4882a593Smuzhiyun *
215*4882a593Smuzhiyun * @rdev: radeon_device pointer
216*4882a593Smuzhiyun *
217*4882a593Smuzhiyun * Free the video memory used for the GART page table
218*4882a593Smuzhiyun * (pcie r4xx, r5xx+). These asics require the gart table to
219*4882a593Smuzhiyun * be in video memory.
220*4882a593Smuzhiyun */
radeon_gart_table_vram_free(struct radeon_device * rdev)221*4882a593Smuzhiyun void radeon_gart_table_vram_free(struct radeon_device *rdev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun if (rdev->gart.robj == NULL) {
224*4882a593Smuzhiyun return;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun radeon_bo_unref(&rdev->gart.robj);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * Common gart functions.
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun * radeon_gart_unbind - unbind pages from the gart page table
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * @rdev: radeon_device pointer
236*4882a593Smuzhiyun * @offset: offset into the GPU's gart aperture
237*4882a593Smuzhiyun * @pages: number of pages to unbind
238*4882a593Smuzhiyun *
239*4882a593Smuzhiyun * Unbinds the requested pages from the gart page table and
240*4882a593Smuzhiyun * replaces them with the dummy page (all asics).
241*4882a593Smuzhiyun */
radeon_gart_unbind(struct radeon_device * rdev,unsigned offset,int pages)242*4882a593Smuzhiyun void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
243*4882a593Smuzhiyun int pages)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun unsigned t;
246*4882a593Smuzhiyun unsigned p;
247*4882a593Smuzhiyun int i, j;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!rdev->gart.ready) {
250*4882a593Smuzhiyun WARN(1, "trying to unbind memory from uninitialized GART !\n");
251*4882a593Smuzhiyun return;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun t = offset / RADEON_GPU_PAGE_SIZE;
254*4882a593Smuzhiyun p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
255*4882a593Smuzhiyun for (i = 0; i < pages; i++, p++) {
256*4882a593Smuzhiyun if (rdev->gart.pages[p]) {
257*4882a593Smuzhiyun rdev->gart.pages[p] = NULL;
258*4882a593Smuzhiyun for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
259*4882a593Smuzhiyun rdev->gart.pages_entry[t] = rdev->dummy_page.entry;
260*4882a593Smuzhiyun if (rdev->gart.ptr) {
261*4882a593Smuzhiyun radeon_gart_set_page(rdev, t,
262*4882a593Smuzhiyun rdev->dummy_page.entry);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun if (rdev->gart.ptr) {
268*4882a593Smuzhiyun mb();
269*4882a593Smuzhiyun radeon_gart_tlb_flush(rdev);
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun * radeon_gart_bind - bind pages into the gart page table
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * @rdev: radeon_device pointer
277*4882a593Smuzhiyun * @offset: offset into the GPU's gart aperture
278*4882a593Smuzhiyun * @pages: number of pages to bind
279*4882a593Smuzhiyun * @pagelist: pages to bind
280*4882a593Smuzhiyun * @dma_addr: DMA addresses of pages
281*4882a593Smuzhiyun * @flags: RADEON_GART_PAGE_* flags
282*4882a593Smuzhiyun *
283*4882a593Smuzhiyun * Binds the requested pages to the gart page table
284*4882a593Smuzhiyun * (all asics).
285*4882a593Smuzhiyun * Returns 0 for success, -EINVAL for failure.
286*4882a593Smuzhiyun */
radeon_gart_bind(struct radeon_device * rdev,unsigned offset,int pages,struct page ** pagelist,dma_addr_t * dma_addr,uint32_t flags)287*4882a593Smuzhiyun int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
288*4882a593Smuzhiyun int pages, struct page **pagelist, dma_addr_t *dma_addr,
289*4882a593Smuzhiyun uint32_t flags)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun unsigned t;
292*4882a593Smuzhiyun unsigned p;
293*4882a593Smuzhiyun uint64_t page_base, page_entry;
294*4882a593Smuzhiyun int i, j;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (!rdev->gart.ready) {
297*4882a593Smuzhiyun WARN(1, "trying to bind memory to uninitialized GART !\n");
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun t = offset / RADEON_GPU_PAGE_SIZE;
301*4882a593Smuzhiyun p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun for (i = 0; i < pages; i++, p++) {
304*4882a593Smuzhiyun rdev->gart.pages[p] = pagelist[i];
305*4882a593Smuzhiyun page_base = dma_addr[i];
306*4882a593Smuzhiyun for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
307*4882a593Smuzhiyun page_entry = radeon_gart_get_page_entry(page_base, flags);
308*4882a593Smuzhiyun rdev->gart.pages_entry[t] = page_entry;
309*4882a593Smuzhiyun if (rdev->gart.ptr) {
310*4882a593Smuzhiyun radeon_gart_set_page(rdev, t, page_entry);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun page_base += RADEON_GPU_PAGE_SIZE;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun if (rdev->gart.ptr) {
316*4882a593Smuzhiyun mb();
317*4882a593Smuzhiyun radeon_gart_tlb_flush(rdev);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /**
323*4882a593Smuzhiyun * radeon_gart_init - init the driver info for managing the gart
324*4882a593Smuzhiyun *
325*4882a593Smuzhiyun * @rdev: radeon_device pointer
326*4882a593Smuzhiyun *
327*4882a593Smuzhiyun * Allocate the dummy page and init the gart driver info (all asics).
328*4882a593Smuzhiyun * Returns 0 for success, error for failure.
329*4882a593Smuzhiyun */
radeon_gart_init(struct radeon_device * rdev)330*4882a593Smuzhiyun int radeon_gart_init(struct radeon_device *rdev)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun int r, i;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun if (rdev->gart.pages) {
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
338*4882a593Smuzhiyun if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
339*4882a593Smuzhiyun DRM_ERROR("Page size is smaller than GPU page size!\n");
340*4882a593Smuzhiyun return -EINVAL;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun r = radeon_dummy_page_init(rdev);
343*4882a593Smuzhiyun if (r)
344*4882a593Smuzhiyun return r;
345*4882a593Smuzhiyun /* Compute table size */
346*4882a593Smuzhiyun rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
347*4882a593Smuzhiyun rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
348*4882a593Smuzhiyun DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
349*4882a593Smuzhiyun rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
350*4882a593Smuzhiyun /* Allocate pages table */
351*4882a593Smuzhiyun rdev->gart.pages = vzalloc(array_size(sizeof(void *),
352*4882a593Smuzhiyun rdev->gart.num_cpu_pages));
353*4882a593Smuzhiyun if (rdev->gart.pages == NULL) {
354*4882a593Smuzhiyun radeon_gart_fini(rdev);
355*4882a593Smuzhiyun return -ENOMEM;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun rdev->gart.pages_entry = vmalloc(array_size(sizeof(uint64_t),
358*4882a593Smuzhiyun rdev->gart.num_gpu_pages));
359*4882a593Smuzhiyun if (rdev->gart.pages_entry == NULL) {
360*4882a593Smuzhiyun radeon_gart_fini(rdev);
361*4882a593Smuzhiyun return -ENOMEM;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun /* set GART entry to point to the dummy page by default */
364*4882a593Smuzhiyun for (i = 0; i < rdev->gart.num_gpu_pages; i++)
365*4882a593Smuzhiyun rdev->gart.pages_entry[i] = rdev->dummy_page.entry;
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /**
370*4882a593Smuzhiyun * radeon_gart_fini - tear down the driver info for managing the gart
371*4882a593Smuzhiyun *
372*4882a593Smuzhiyun * @rdev: radeon_device pointer
373*4882a593Smuzhiyun *
374*4882a593Smuzhiyun * Tear down the gart driver info and free the dummy page (all asics).
375*4882a593Smuzhiyun */
radeon_gart_fini(struct radeon_device * rdev)376*4882a593Smuzhiyun void radeon_gart_fini(struct radeon_device *rdev)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun if (rdev->gart.ready) {
379*4882a593Smuzhiyun /* unbind pages */
380*4882a593Smuzhiyun radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun rdev->gart.ready = false;
383*4882a593Smuzhiyun vfree(rdev->gart.pages);
384*4882a593Smuzhiyun vfree(rdev->gart.pages_entry);
385*4882a593Smuzhiyun rdev->gart.pages = NULL;
386*4882a593Smuzhiyun rdev->gart.pages_entry = NULL;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun radeon_dummy_page_fini(rdev);
389*4882a593Smuzhiyun }
390