xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**
2*4882a593Smuzhiyun  * \file radeon_drv.c
3*4882a593Smuzhiyun  * ATI Radeon driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * \author Gareth Hughes <gareth@valinux.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10*4882a593Smuzhiyun  * All Rights Reserved.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
13*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
14*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
15*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
17*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
20*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
21*4882a593Smuzhiyun  * Software.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
26*4882a593Smuzhiyun  * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <linux/compat.h>
34*4882a593Smuzhiyun #include <linux/console.h>
35*4882a593Smuzhiyun #include <linux/module.h>
36*4882a593Smuzhiyun #include <linux/pm_runtime.h>
37*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
38*4882a593Smuzhiyun #include <linux/mmu_notifier.h>
39*4882a593Smuzhiyun #include <linux/pci.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #include <drm/drm_agpsupport.h>
42*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
43*4882a593Smuzhiyun #include <drm/drm_drv.h>
44*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
45*4882a593Smuzhiyun #include <drm/drm_file.h>
46*4882a593Smuzhiyun #include <drm/drm_gem.h>
47*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
48*4882a593Smuzhiyun #include <drm/drm_pciids.h>
49*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
50*4882a593Smuzhiyun #include <drm/drm_vblank.h>
51*4882a593Smuzhiyun #include <drm/radeon_drm.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #include "radeon_drv.h"
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * KMS wrapper.
57*4882a593Smuzhiyun  * - 2.0.0 - initial interface
58*4882a593Smuzhiyun  * - 2.1.0 - add square tiling interface
59*4882a593Smuzhiyun  * - 2.2.0 - add r6xx/r7xx const buffer support
60*4882a593Smuzhiyun  * - 2.3.0 - add MSPOS + 3D texture + r500 VAP regs
61*4882a593Smuzhiyun  * - 2.4.0 - add crtc id query
62*4882a593Smuzhiyun  * - 2.5.0 - add get accel 2 to work around ddx breakage for evergreen
63*4882a593Smuzhiyun  * - 2.6.0 - add tiling config query (r6xx+), add initial HiZ support (r300->r500)
64*4882a593Smuzhiyun  *   2.7.0 - fixups for r600 2D tiling support. (no external ABI change), add eg dyn gpr regs
65*4882a593Smuzhiyun  *   2.8.0 - pageflip support, r500 US_FORMAT regs. r500 ARGB2101010 colorbuf, r300->r500 CMASK, clock crystal query
66*4882a593Smuzhiyun  *   2.9.0 - r600 tiling (s3tc,rgtc) working, SET_PREDICATION packet 3 on r600 + eg, backend query
67*4882a593Smuzhiyun  *   2.10.0 - fusion 2D tiling
68*4882a593Smuzhiyun  *   2.11.0 - backend map, initial compute support for the CS checker
69*4882a593Smuzhiyun  *   2.12.0 - RADEON_CS_KEEP_TILING_FLAGS
70*4882a593Smuzhiyun  *   2.13.0 - virtual memory support, streamout
71*4882a593Smuzhiyun  *   2.14.0 - add evergreen tiling informations
72*4882a593Smuzhiyun  *   2.15.0 - add max_pipes query
73*4882a593Smuzhiyun  *   2.16.0 - fix evergreen 2D tiled surface calculation
74*4882a593Smuzhiyun  *   2.17.0 - add STRMOUT_BASE_UPDATE for r7xx
75*4882a593Smuzhiyun  *   2.18.0 - r600-eg: allow "invalid" DB formats
76*4882a593Smuzhiyun  *   2.19.0 - r600-eg: MSAA textures
77*4882a593Smuzhiyun  *   2.20.0 - r600-si: RADEON_INFO_TIMESTAMP query
78*4882a593Smuzhiyun  *   2.21.0 - r600-r700: FMASK and CMASK
79*4882a593Smuzhiyun  *   2.22.0 - r600 only: RESOLVE_BOX allowed
80*4882a593Smuzhiyun  *   2.23.0 - allow STRMOUT_BASE_UPDATE on RS780 and RS880
81*4882a593Smuzhiyun  *   2.24.0 - eg only: allow MIP_ADDRESS=0 for MSAA textures
82*4882a593Smuzhiyun  *   2.25.0 - eg+: new info request for num SE and num SH
83*4882a593Smuzhiyun  *   2.26.0 - r600-eg: fix htile size computation
84*4882a593Smuzhiyun  *   2.27.0 - r600-SI: Add CS ioctl support for async DMA
85*4882a593Smuzhiyun  *   2.28.0 - r600-eg: Add MEM_WRITE packet support
86*4882a593Smuzhiyun  *   2.29.0 - R500 FP16 color clear registers
87*4882a593Smuzhiyun  *   2.30.0 - fix for FMASK texturing
88*4882a593Smuzhiyun  *   2.31.0 - Add fastfb support for rs690
89*4882a593Smuzhiyun  *   2.32.0 - new info request for rings working
90*4882a593Smuzhiyun  *   2.33.0 - Add SI tiling mode array query
91*4882a593Smuzhiyun  *   2.34.0 - Add CIK tiling mode array query
92*4882a593Smuzhiyun  *   2.35.0 - Add CIK macrotile mode array query
93*4882a593Smuzhiyun  *   2.36.0 - Fix CIK DCE tiling setup
94*4882a593Smuzhiyun  *   2.37.0 - allow GS ring setup on r6xx/r7xx
95*4882a593Smuzhiyun  *   2.38.0 - RADEON_GEM_OP (GET_INITIAL_DOMAIN, SET_INITIAL_DOMAIN),
96*4882a593Smuzhiyun  *            CIK: 1D and linear tiling modes contain valid PIPE_CONFIG
97*4882a593Smuzhiyun  *   2.39.0 - Add INFO query for number of active CUs
98*4882a593Smuzhiyun  *   2.40.0 - Add RADEON_GEM_GTT_WC/UC, flush HDP cache before submitting
99*4882a593Smuzhiyun  *            CS to GPU on >= r600
100*4882a593Smuzhiyun  *   2.41.0 - evergreen/cayman: Add SET_BASE/DRAW_INDIRECT command parsing support
101*4882a593Smuzhiyun  *   2.42.0 - Add VCE/VUI (Video Usability Information) support
102*4882a593Smuzhiyun  *   2.43.0 - RADEON_INFO_GPU_RESET_COUNTER
103*4882a593Smuzhiyun  *   2.44.0 - SET_APPEND_CNT packet3 support
104*4882a593Smuzhiyun  *   2.45.0 - Allow setting shader registers using DMA/COPY packet3 on SI
105*4882a593Smuzhiyun  *   2.46.0 - Add PFP_SYNC_ME support on evergreen
106*4882a593Smuzhiyun  *   2.47.0 - Add UVD_NO_OP register support
107*4882a593Smuzhiyun  *   2.48.0 - TA_CS_BC_BASE_ADDR allowed on SI
108*4882a593Smuzhiyun  *   2.49.0 - DRM_RADEON_GEM_INFO ioctl returns correct vram_size/visible values
109*4882a593Smuzhiyun  *   2.50.0 - Allows unaligned shader loads on CIK. (needed by OpenGL)
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define KMS_DRIVER_MAJOR	2
112*4882a593Smuzhiyun #define KMS_DRIVER_MINOR	50
113*4882a593Smuzhiyun #define KMS_DRIVER_PATCHLEVEL	0
114*4882a593Smuzhiyun int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
115*4882a593Smuzhiyun void radeon_driver_unload_kms(struct drm_device *dev);
116*4882a593Smuzhiyun void radeon_driver_lastclose_kms(struct drm_device *dev);
117*4882a593Smuzhiyun int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
118*4882a593Smuzhiyun void radeon_driver_postclose_kms(struct drm_device *dev,
119*4882a593Smuzhiyun 				 struct drm_file *file_priv);
120*4882a593Smuzhiyun int radeon_suspend_kms(struct drm_device *dev, bool suspend,
121*4882a593Smuzhiyun 		       bool fbcon, bool freeze);
122*4882a593Smuzhiyun int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
123*4882a593Smuzhiyun void radeon_driver_irq_preinstall_kms(struct drm_device *dev);
124*4882a593Smuzhiyun int radeon_driver_irq_postinstall_kms(struct drm_device *dev);
125*4882a593Smuzhiyun void radeon_driver_irq_uninstall_kms(struct drm_device *dev);
126*4882a593Smuzhiyun irqreturn_t radeon_driver_irq_handler_kms(int irq, void *arg);
127*4882a593Smuzhiyun void radeon_gem_object_free(struct drm_gem_object *obj);
128*4882a593Smuzhiyun int radeon_gem_object_open(struct drm_gem_object *obj,
129*4882a593Smuzhiyun 				struct drm_file *file_priv);
130*4882a593Smuzhiyun void radeon_gem_object_close(struct drm_gem_object *obj,
131*4882a593Smuzhiyun 				struct drm_file *file_priv);
132*4882a593Smuzhiyun struct dma_buf *radeon_gem_prime_export(struct drm_gem_object *gobj,
133*4882a593Smuzhiyun 					int flags);
134*4882a593Smuzhiyun extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int crtc,
135*4882a593Smuzhiyun 				      unsigned int flags, int *vpos, int *hpos,
136*4882a593Smuzhiyun 				      ktime_t *stime, ktime_t *etime,
137*4882a593Smuzhiyun 				      const struct drm_display_mode *mode);
138*4882a593Smuzhiyun extern bool radeon_is_px(struct drm_device *dev);
139*4882a593Smuzhiyun extern const struct drm_ioctl_desc radeon_ioctls_kms[];
140*4882a593Smuzhiyun extern int radeon_max_kms_ioctl;
141*4882a593Smuzhiyun int radeon_mmap(struct file *filp, struct vm_area_struct *vma);
142*4882a593Smuzhiyun int radeon_mode_dumb_mmap(struct drm_file *filp,
143*4882a593Smuzhiyun 			  struct drm_device *dev,
144*4882a593Smuzhiyun 			  uint32_t handle, uint64_t *offset_p);
145*4882a593Smuzhiyun int radeon_mode_dumb_create(struct drm_file *file_priv,
146*4882a593Smuzhiyun 			    struct drm_device *dev,
147*4882a593Smuzhiyun 			    struct drm_mode_create_dumb *args);
148*4882a593Smuzhiyun struct sg_table *radeon_gem_prime_get_sg_table(struct drm_gem_object *obj);
149*4882a593Smuzhiyun struct drm_gem_object *radeon_gem_prime_import_sg_table(struct drm_device *dev,
150*4882a593Smuzhiyun 							struct dma_buf_attachment *,
151*4882a593Smuzhiyun 							struct sg_table *sg);
152*4882a593Smuzhiyun int radeon_gem_prime_pin(struct drm_gem_object *obj);
153*4882a593Smuzhiyun void radeon_gem_prime_unpin(struct drm_gem_object *obj);
154*4882a593Smuzhiyun void *radeon_gem_prime_vmap(struct drm_gem_object *obj);
155*4882a593Smuzhiyun void radeon_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* atpx handler */
158*4882a593Smuzhiyun #if defined(CONFIG_VGA_SWITCHEROO)
159*4882a593Smuzhiyun void radeon_register_atpx_handler(void);
160*4882a593Smuzhiyun void radeon_unregister_atpx_handler(void);
161*4882a593Smuzhiyun bool radeon_has_atpx_dgpu_power_cntl(void);
162*4882a593Smuzhiyun bool radeon_is_atpx_hybrid(void);
163*4882a593Smuzhiyun #else
radeon_register_atpx_handler(void)164*4882a593Smuzhiyun static inline void radeon_register_atpx_handler(void) {}
radeon_unregister_atpx_handler(void)165*4882a593Smuzhiyun static inline void radeon_unregister_atpx_handler(void) {}
radeon_has_atpx_dgpu_power_cntl(void)166*4882a593Smuzhiyun static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
radeon_is_atpx_hybrid(void)167*4882a593Smuzhiyun static inline bool radeon_is_atpx_hybrid(void) { return false; }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun int radeon_no_wb;
171*4882a593Smuzhiyun int radeon_modeset = -1;
172*4882a593Smuzhiyun int radeon_dynclks = -1;
173*4882a593Smuzhiyun int radeon_r4xx_atom = 0;
174*4882a593Smuzhiyun int radeon_agpmode = -1;
175*4882a593Smuzhiyun int radeon_vram_limit = 0;
176*4882a593Smuzhiyun int radeon_gart_size = -1; /* auto */
177*4882a593Smuzhiyun int radeon_benchmarking = 0;
178*4882a593Smuzhiyun int radeon_testing = 0;
179*4882a593Smuzhiyun int radeon_connector_table = 0;
180*4882a593Smuzhiyun int radeon_tv = 1;
181*4882a593Smuzhiyun int radeon_audio = -1;
182*4882a593Smuzhiyun int radeon_disp_priority = 0;
183*4882a593Smuzhiyun int radeon_hw_i2c = 0;
184*4882a593Smuzhiyun int radeon_pcie_gen2 = -1;
185*4882a593Smuzhiyun int radeon_msi = -1;
186*4882a593Smuzhiyun int radeon_lockup_timeout = 10000;
187*4882a593Smuzhiyun int radeon_fastfb = 0;
188*4882a593Smuzhiyun int radeon_dpm = -1;
189*4882a593Smuzhiyun int radeon_aspm = -1;
190*4882a593Smuzhiyun int radeon_runtime_pm = -1;
191*4882a593Smuzhiyun int radeon_hard_reset = 0;
192*4882a593Smuzhiyun int radeon_vm_size = 8;
193*4882a593Smuzhiyun int radeon_vm_block_size = -1;
194*4882a593Smuzhiyun int radeon_deep_color = 0;
195*4882a593Smuzhiyun int radeon_use_pflipirq = 2;
196*4882a593Smuzhiyun int radeon_bapm = -1;
197*4882a593Smuzhiyun int radeon_backlight = -1;
198*4882a593Smuzhiyun int radeon_auxch = -1;
199*4882a593Smuzhiyun int radeon_mst = 0;
200*4882a593Smuzhiyun int radeon_uvd = 1;
201*4882a593Smuzhiyun int radeon_vce = 1;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun MODULE_PARM_DESC(no_wb, "Disable AGP writeback for scratch registers");
204*4882a593Smuzhiyun module_param_named(no_wb, radeon_no_wb, int, 0444);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun MODULE_PARM_DESC(modeset, "Disable/Enable modesetting");
207*4882a593Smuzhiyun module_param_named(modeset, radeon_modeset, int, 0400);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun MODULE_PARM_DESC(dynclks, "Disable/Enable dynamic clocks");
210*4882a593Smuzhiyun module_param_named(dynclks, radeon_dynclks, int, 0444);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun MODULE_PARM_DESC(r4xx_atom, "Enable ATOMBIOS modesetting for R4xx");
213*4882a593Smuzhiyun module_param_named(r4xx_atom, radeon_r4xx_atom, int, 0444);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
216*4882a593Smuzhiyun module_param_named(vramlimit, radeon_vram_limit, int, 0600);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun MODULE_PARM_DESC(agpmode, "AGP Mode (-1 == PCI)");
219*4882a593Smuzhiyun module_param_named(agpmode, radeon_agpmode, int, 0444);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
222*4882a593Smuzhiyun module_param_named(gartsize, radeon_gart_size, int, 0600);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun MODULE_PARM_DESC(benchmark, "Run benchmark");
225*4882a593Smuzhiyun module_param_named(benchmark, radeon_benchmarking, int, 0444);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun MODULE_PARM_DESC(test, "Run tests");
228*4882a593Smuzhiyun module_param_named(test, radeon_testing, int, 0444);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun MODULE_PARM_DESC(connector_table, "Force connector table");
231*4882a593Smuzhiyun module_param_named(connector_table, radeon_connector_table, int, 0444);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun MODULE_PARM_DESC(tv, "TV enable (0 = disable)");
234*4882a593Smuzhiyun module_param_named(tv, radeon_tv, int, 0444);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
237*4882a593Smuzhiyun module_param_named(audio, radeon_audio, int, 0444);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
240*4882a593Smuzhiyun module_param_named(disp_priority, radeon_disp_priority, int, 0444);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
243*4882a593Smuzhiyun module_param_named(hw_i2c, radeon_hw_i2c, int, 0444);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
246*4882a593Smuzhiyun module_param_named(pcie_gen2, radeon_pcie_gen2, int, 0444);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
249*4882a593Smuzhiyun module_param_named(msi, radeon_msi, int, 0444);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 10000 = 10 seconds, 0 = disable)");
252*4882a593Smuzhiyun module_param_named(lockup_timeout, radeon_lockup_timeout, int, 0444);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun MODULE_PARM_DESC(fastfb, "Direct FB access for IGP chips (0 = disable, 1 = enable)");
255*4882a593Smuzhiyun module_param_named(fastfb, radeon_fastfb, int, 0444);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
258*4882a593Smuzhiyun module_param_named(dpm, radeon_dpm, int, 0444);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
261*4882a593Smuzhiyun module_param_named(aspm, radeon_aspm, int, 0444);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
264*4882a593Smuzhiyun module_param_named(runpm, radeon_runtime_pm, int, 0444);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
267*4882a593Smuzhiyun module_param_named(hard_reset, radeon_hard_reset, int, 0444);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 4GB)");
270*4882a593Smuzhiyun module_param_named(vm_size, radeon_vm_size, int, 0444);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
273*4882a593Smuzhiyun module_param_named(vm_block_size, radeon_vm_block_size, int, 0444);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
276*4882a593Smuzhiyun module_param_named(deep_color, radeon_deep_color, int, 0444);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun MODULE_PARM_DESC(use_pflipirq, "Pflip irqs for pageflip completion (0 = disable, 1 = as fallback, 2 = exclusive (default))");
279*4882a593Smuzhiyun module_param_named(use_pflipirq, radeon_use_pflipirq, int, 0444);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
282*4882a593Smuzhiyun module_param_named(bapm, radeon_bapm, int, 0444);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun MODULE_PARM_DESC(backlight, "backlight support (1 = enable, 0 = disable, -1 = auto)");
285*4882a593Smuzhiyun module_param_named(backlight, radeon_backlight, int, 0444);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun MODULE_PARM_DESC(auxch, "Use native auxch experimental support (1 = enable, 0 = disable, -1 = auto)");
288*4882a593Smuzhiyun module_param_named(auxch, radeon_auxch, int, 0444);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun MODULE_PARM_DESC(mst, "DisplayPort MST experimental support (1 = enable, 0 = disable)");
291*4882a593Smuzhiyun module_param_named(mst, radeon_mst, int, 0444);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun MODULE_PARM_DESC(uvd, "uvd enable/disable uvd support (1 = enable, 0 = disable)");
294*4882a593Smuzhiyun module_param_named(uvd, radeon_uvd, int, 0444);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun MODULE_PARM_DESC(vce, "vce enable/disable vce support (1 = enable, 0 = disable)");
297*4882a593Smuzhiyun module_param_named(vce, radeon_vce, int, 0444);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun int radeon_si_support = 1;
300*4882a593Smuzhiyun MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
301*4882a593Smuzhiyun module_param_named(si_support, radeon_si_support, int, 0444);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun int radeon_cik_support = 1;
304*4882a593Smuzhiyun MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
305*4882a593Smuzhiyun module_param_named(cik_support, radeon_cik_support, int, 0444);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static struct pci_device_id pciidlist[] = {
308*4882a593Smuzhiyun 	radeon_PCI_IDS
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, pciidlist);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static struct drm_driver kms_driver;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun bool radeon_device_is_virtual(void);
316*4882a593Smuzhiyun 
radeon_pci_probe(struct pci_dev * pdev,const struct pci_device_id * ent)317*4882a593Smuzhiyun static int radeon_pci_probe(struct pci_dev *pdev,
318*4882a593Smuzhiyun 			    const struct pci_device_id *ent)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	unsigned long flags = 0;
321*4882a593Smuzhiyun 	struct drm_device *dev;
322*4882a593Smuzhiyun 	int ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!ent)
325*4882a593Smuzhiyun 		return -ENODEV; /* Avoid NULL-ptr deref in drm_get_pci_dev */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	flags = ent->driver_data;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (!radeon_si_support) {
330*4882a593Smuzhiyun 		switch (flags & RADEON_FAMILY_MASK) {
331*4882a593Smuzhiyun 		case CHIP_TAHITI:
332*4882a593Smuzhiyun 		case CHIP_PITCAIRN:
333*4882a593Smuzhiyun 		case CHIP_VERDE:
334*4882a593Smuzhiyun 		case CHIP_OLAND:
335*4882a593Smuzhiyun 		case CHIP_HAINAN:
336*4882a593Smuzhiyun 			dev_info(&pdev->dev,
337*4882a593Smuzhiyun 				 "SI support disabled by module param\n");
338*4882a593Smuzhiyun 			return -ENODEV;
339*4882a593Smuzhiyun 		}
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	if (!radeon_cik_support) {
342*4882a593Smuzhiyun 		switch (flags & RADEON_FAMILY_MASK) {
343*4882a593Smuzhiyun 		case CHIP_KAVERI:
344*4882a593Smuzhiyun 		case CHIP_BONAIRE:
345*4882a593Smuzhiyun 		case CHIP_HAWAII:
346*4882a593Smuzhiyun 		case CHIP_KABINI:
347*4882a593Smuzhiyun 		case CHIP_MULLINS:
348*4882a593Smuzhiyun 			dev_info(&pdev->dev,
349*4882a593Smuzhiyun 				 "CIK support disabled by module param\n");
350*4882a593Smuzhiyun 			return -ENODEV;
351*4882a593Smuzhiyun 		}
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	if (vga_switcheroo_client_probe_defer(pdev))
355*4882a593Smuzhiyun 		return -EPROBE_DEFER;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	/* Get rid of things like offb */
358*4882a593Smuzhiyun 	ret = drm_fb_helper_remove_conflicting_pci_framebuffers(pdev, "radeondrmfb");
359*4882a593Smuzhiyun 	if (ret)
360*4882a593Smuzhiyun 		return ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	dev = drm_dev_alloc(&kms_driver, &pdev->dev);
363*4882a593Smuzhiyun 	if (IS_ERR(dev))
364*4882a593Smuzhiyun 		return PTR_ERR(dev);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
367*4882a593Smuzhiyun 	if (ret)
368*4882a593Smuzhiyun 		goto err_free;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	dev->pdev = pdev;
371*4882a593Smuzhiyun #ifdef __alpha__
372*4882a593Smuzhiyun 	dev->hose = pdev->sysdata;
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (pci_find_capability(dev->pdev, PCI_CAP_ID_AGP))
378*4882a593Smuzhiyun 		dev->agp = drm_agp_init(dev);
379*4882a593Smuzhiyun 	if (dev->agp) {
380*4882a593Smuzhiyun 		dev->agp->agp_mtrr = arch_phys_wc_add(
381*4882a593Smuzhiyun 			dev->agp->agp_info.aper_base,
382*4882a593Smuzhiyun 			dev->agp->agp_info.aper_size *
383*4882a593Smuzhiyun 			1024 * 1024);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = drm_dev_register(dev, ent->driver_data);
387*4882a593Smuzhiyun 	if (ret)
388*4882a593Smuzhiyun 		goto err_agp;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	return 0;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun err_agp:
393*4882a593Smuzhiyun 	if (dev->agp)
394*4882a593Smuzhiyun 		arch_phys_wc_del(dev->agp->agp_mtrr);
395*4882a593Smuzhiyun 	kfree(dev->agp);
396*4882a593Smuzhiyun 	pci_disable_device(pdev);
397*4882a593Smuzhiyun err_free:
398*4882a593Smuzhiyun 	drm_dev_put(dev);
399*4882a593Smuzhiyun 	return ret;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static void
radeon_pci_remove(struct pci_dev * pdev)403*4882a593Smuzhiyun radeon_pci_remove(struct pci_dev *pdev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct drm_device *dev = pci_get_drvdata(pdev);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	drm_put_dev(dev);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun static void
radeon_pci_shutdown(struct pci_dev * pdev)411*4882a593Smuzhiyun radeon_pci_shutdown(struct pci_dev *pdev)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	/* if we are running in a VM, make sure the device
414*4882a593Smuzhiyun 	 * torn down properly on reboot/shutdown
415*4882a593Smuzhiyun 	 */
416*4882a593Smuzhiyun 	if (radeon_device_is_virtual())
417*4882a593Smuzhiyun 		radeon_pci_remove(pdev);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun #if defined(CONFIG_PPC64) || defined(CONFIG_MACH_LOONGSON64)
420*4882a593Smuzhiyun 	/*
421*4882a593Smuzhiyun 	 * Some adapters need to be suspended before a
422*4882a593Smuzhiyun 	 * shutdown occurs in order to prevent an error
423*4882a593Smuzhiyun 	 * during kexec, shutdown or reboot.
424*4882a593Smuzhiyun 	 * Make this power and Loongson specific because
425*4882a593Smuzhiyun 	 * it breaks some other boards.
426*4882a593Smuzhiyun 	 */
427*4882a593Smuzhiyun 	radeon_suspend_kms(pci_get_drvdata(pdev), true, true, false);
428*4882a593Smuzhiyun #endif
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
radeon_pmops_suspend(struct device * dev)431*4882a593Smuzhiyun static int radeon_pmops_suspend(struct device *dev)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
434*4882a593Smuzhiyun 	return radeon_suspend_kms(drm_dev, true, true, false);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun 
radeon_pmops_resume(struct device * dev)437*4882a593Smuzhiyun static int radeon_pmops_resume(struct device *dev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* GPU comes up enabled by the bios on resume */
442*4882a593Smuzhiyun 	if (radeon_is_px(drm_dev)) {
443*4882a593Smuzhiyun 		pm_runtime_disable(dev);
444*4882a593Smuzhiyun 		pm_runtime_set_active(dev);
445*4882a593Smuzhiyun 		pm_runtime_enable(dev);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return radeon_resume_kms(drm_dev, true, true);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
radeon_pmops_freeze(struct device * dev)451*4882a593Smuzhiyun static int radeon_pmops_freeze(struct device *dev)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
454*4882a593Smuzhiyun 	return radeon_suspend_kms(drm_dev, false, true, true);
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
radeon_pmops_thaw(struct device * dev)457*4882a593Smuzhiyun static int radeon_pmops_thaw(struct device *dev)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
460*4882a593Smuzhiyun 	return radeon_resume_kms(drm_dev, false, true);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
radeon_pmops_runtime_suspend(struct device * dev)463*4882a593Smuzhiyun static int radeon_pmops_runtime_suspend(struct device *dev)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev);
466*4882a593Smuzhiyun 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
467*4882a593Smuzhiyun 	int ret;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (!radeon_is_px(drm_dev)) {
470*4882a593Smuzhiyun 		pm_runtime_forbid(dev);
471*4882a593Smuzhiyun 		return -EBUSY;
472*4882a593Smuzhiyun 	}
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
475*4882a593Smuzhiyun 	drm_kms_helper_poll_disable(drm_dev);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ret = radeon_suspend_kms(drm_dev, false, false, false);
478*4882a593Smuzhiyun 	pci_save_state(pdev);
479*4882a593Smuzhiyun 	pci_disable_device(pdev);
480*4882a593Smuzhiyun 	pci_ignore_hotplug(pdev);
481*4882a593Smuzhiyun 	if (radeon_is_atpx_hybrid())
482*4882a593Smuzhiyun 		pci_set_power_state(pdev, PCI_D3cold);
483*4882a593Smuzhiyun 	else if (!radeon_has_atpx_dgpu_power_cntl())
484*4882a593Smuzhiyun 		pci_set_power_state(pdev, PCI_D3hot);
485*4882a593Smuzhiyun 	drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
radeon_pmops_runtime_resume(struct device * dev)490*4882a593Smuzhiyun static int radeon_pmops_runtime_resume(struct device *dev)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct pci_dev *pdev = to_pci_dev(dev);
493*4882a593Smuzhiyun 	struct drm_device *drm_dev = pci_get_drvdata(pdev);
494*4882a593Smuzhiyun 	int ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (!radeon_is_px(drm_dev))
497*4882a593Smuzhiyun 		return -EINVAL;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (radeon_is_atpx_hybrid() ||
502*4882a593Smuzhiyun 	    !radeon_has_atpx_dgpu_power_cntl())
503*4882a593Smuzhiyun 		pci_set_power_state(pdev, PCI_D0);
504*4882a593Smuzhiyun 	pci_restore_state(pdev);
505*4882a593Smuzhiyun 	ret = pci_enable_device(pdev);
506*4882a593Smuzhiyun 	if (ret)
507*4882a593Smuzhiyun 		return ret;
508*4882a593Smuzhiyun 	pci_set_master(pdev);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	ret = radeon_resume_kms(drm_dev, false, false);
511*4882a593Smuzhiyun 	drm_kms_helper_poll_enable(drm_dev);
512*4882a593Smuzhiyun 	drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
radeon_pmops_runtime_idle(struct device * dev)516*4882a593Smuzhiyun static int radeon_pmops_runtime_idle(struct device *dev)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	struct drm_device *drm_dev = dev_get_drvdata(dev);
519*4882a593Smuzhiyun 	struct drm_crtc *crtc;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	if (!radeon_is_px(drm_dev)) {
522*4882a593Smuzhiyun 		pm_runtime_forbid(dev);
523*4882a593Smuzhiyun 		return -EBUSY;
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
527*4882a593Smuzhiyun 		if (crtc->enabled) {
528*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
529*4882a593Smuzhiyun 			return -EBUSY;
530*4882a593Smuzhiyun 		}
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev);
534*4882a593Smuzhiyun 	pm_runtime_autosuspend(dev);
535*4882a593Smuzhiyun 	/* we don't want the main rpm_idle to call suspend - we want to autosuspend */
536*4882a593Smuzhiyun 	return 1;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
radeon_drm_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)539*4882a593Smuzhiyun long radeon_drm_ioctl(struct file *filp,
540*4882a593Smuzhiyun 		      unsigned int cmd, unsigned long arg)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct drm_file *file_priv = filp->private_data;
543*4882a593Smuzhiyun 	struct drm_device *dev;
544*4882a593Smuzhiyun 	long ret;
545*4882a593Smuzhiyun 	dev = file_priv->minor->dev;
546*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(dev->dev);
547*4882a593Smuzhiyun 	if (ret < 0) {
548*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(dev->dev);
549*4882a593Smuzhiyun 		return ret;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	ret = drm_ioctl(filp, cmd, arg);
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(dev->dev);
555*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(dev->dev);
556*4882a593Smuzhiyun 	return ret;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
radeon_kms_compat_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)560*4882a593Smuzhiyun static long radeon_kms_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	unsigned int nr = DRM_IOCTL_NR(cmd);
563*4882a593Smuzhiyun 	int ret;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (nr < DRM_COMMAND_BASE)
566*4882a593Smuzhiyun 		return drm_compat_ioctl(filp, cmd, arg);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	ret = radeon_drm_ioctl(filp, cmd, arg);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return ret;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static const struct dev_pm_ops radeon_pm_ops = {
575*4882a593Smuzhiyun 	.suspend = radeon_pmops_suspend,
576*4882a593Smuzhiyun 	.resume = radeon_pmops_resume,
577*4882a593Smuzhiyun 	.freeze = radeon_pmops_freeze,
578*4882a593Smuzhiyun 	.thaw = radeon_pmops_thaw,
579*4882a593Smuzhiyun 	.poweroff = radeon_pmops_freeze,
580*4882a593Smuzhiyun 	.restore = radeon_pmops_resume,
581*4882a593Smuzhiyun 	.runtime_suspend = radeon_pmops_runtime_suspend,
582*4882a593Smuzhiyun 	.runtime_resume = radeon_pmops_runtime_resume,
583*4882a593Smuzhiyun 	.runtime_idle = radeon_pmops_runtime_idle,
584*4882a593Smuzhiyun };
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun static const struct file_operations radeon_driver_kms_fops = {
587*4882a593Smuzhiyun 	.owner = THIS_MODULE,
588*4882a593Smuzhiyun 	.open = drm_open,
589*4882a593Smuzhiyun 	.release = drm_release,
590*4882a593Smuzhiyun 	.unlocked_ioctl = radeon_drm_ioctl,
591*4882a593Smuzhiyun 	.mmap = radeon_mmap,
592*4882a593Smuzhiyun 	.poll = drm_poll,
593*4882a593Smuzhiyun 	.read = drm_read,
594*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
595*4882a593Smuzhiyun 	.compat_ioctl = radeon_kms_compat_ioctl,
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static struct drm_driver kms_driver = {
600*4882a593Smuzhiyun 	.driver_features =
601*4882a593Smuzhiyun 	    DRIVER_GEM | DRIVER_RENDER,
602*4882a593Smuzhiyun 	.load = radeon_driver_load_kms,
603*4882a593Smuzhiyun 	.open = radeon_driver_open_kms,
604*4882a593Smuzhiyun 	.postclose = radeon_driver_postclose_kms,
605*4882a593Smuzhiyun 	.lastclose = radeon_driver_lastclose_kms,
606*4882a593Smuzhiyun 	.unload = radeon_driver_unload_kms,
607*4882a593Smuzhiyun 	.irq_preinstall = radeon_driver_irq_preinstall_kms,
608*4882a593Smuzhiyun 	.irq_postinstall = radeon_driver_irq_postinstall_kms,
609*4882a593Smuzhiyun 	.irq_uninstall = radeon_driver_irq_uninstall_kms,
610*4882a593Smuzhiyun 	.irq_handler = radeon_driver_irq_handler_kms,
611*4882a593Smuzhiyun 	.ioctls = radeon_ioctls_kms,
612*4882a593Smuzhiyun 	.gem_free_object_unlocked = radeon_gem_object_free,
613*4882a593Smuzhiyun 	.gem_open_object = radeon_gem_object_open,
614*4882a593Smuzhiyun 	.gem_close_object = radeon_gem_object_close,
615*4882a593Smuzhiyun 	.dumb_create = radeon_mode_dumb_create,
616*4882a593Smuzhiyun 	.dumb_map_offset = radeon_mode_dumb_mmap,
617*4882a593Smuzhiyun 	.fops = &radeon_driver_kms_fops,
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
620*4882a593Smuzhiyun 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
621*4882a593Smuzhiyun 	.gem_prime_export = radeon_gem_prime_export,
622*4882a593Smuzhiyun 	.gem_prime_pin = radeon_gem_prime_pin,
623*4882a593Smuzhiyun 	.gem_prime_unpin = radeon_gem_prime_unpin,
624*4882a593Smuzhiyun 	.gem_prime_get_sg_table = radeon_gem_prime_get_sg_table,
625*4882a593Smuzhiyun 	.gem_prime_import_sg_table = radeon_gem_prime_import_sg_table,
626*4882a593Smuzhiyun 	.gem_prime_vmap = radeon_gem_prime_vmap,
627*4882a593Smuzhiyun 	.gem_prime_vunmap = radeon_gem_prime_vunmap,
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	.name = DRIVER_NAME,
630*4882a593Smuzhiyun 	.desc = DRIVER_DESC,
631*4882a593Smuzhiyun 	.date = DRIVER_DATE,
632*4882a593Smuzhiyun 	.major = KMS_DRIVER_MAJOR,
633*4882a593Smuzhiyun 	.minor = KMS_DRIVER_MINOR,
634*4882a593Smuzhiyun 	.patchlevel = KMS_DRIVER_PATCHLEVEL,
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun static struct drm_driver *driver;
638*4882a593Smuzhiyun static struct pci_driver *pdriver;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun static struct pci_driver radeon_kms_pci_driver = {
641*4882a593Smuzhiyun 	.name = DRIVER_NAME,
642*4882a593Smuzhiyun 	.id_table = pciidlist,
643*4882a593Smuzhiyun 	.probe = radeon_pci_probe,
644*4882a593Smuzhiyun 	.remove = radeon_pci_remove,
645*4882a593Smuzhiyun 	.shutdown = radeon_pci_shutdown,
646*4882a593Smuzhiyun 	.driver.pm = &radeon_pm_ops,
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
radeon_init(void)649*4882a593Smuzhiyun static int __init radeon_init(void)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun 	if (vgacon_text_force() && radeon_modeset == -1) {
652*4882a593Smuzhiyun 		DRM_INFO("VGACON disable radeon kernel modesetting.\n");
653*4882a593Smuzhiyun 		radeon_modeset = 0;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 	/* set to modesetting by default if not nomodeset */
656*4882a593Smuzhiyun 	if (radeon_modeset == -1)
657*4882a593Smuzhiyun 		radeon_modeset = 1;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (radeon_modeset == 1) {
660*4882a593Smuzhiyun 		DRM_INFO("radeon kernel modesetting enabled.\n");
661*4882a593Smuzhiyun 		driver = &kms_driver;
662*4882a593Smuzhiyun 		pdriver = &radeon_kms_pci_driver;
663*4882a593Smuzhiyun 		driver->driver_features |= DRIVER_MODESET;
664*4882a593Smuzhiyun 		driver->num_ioctls = radeon_max_kms_ioctl;
665*4882a593Smuzhiyun 		radeon_register_atpx_handler();
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	} else {
668*4882a593Smuzhiyun 		DRM_ERROR("No UMS support in radeon module!\n");
669*4882a593Smuzhiyun 		return -EINVAL;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	return pci_register_driver(pdriver);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
radeon_exit(void)675*4882a593Smuzhiyun static void __exit radeon_exit(void)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	pci_unregister_driver(pdriver);
678*4882a593Smuzhiyun 	radeon_unregister_atpx_handler();
679*4882a593Smuzhiyun 	mmu_notifier_synchronize();
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun module_init(radeon_init);
683*4882a593Smuzhiyun module_exit(radeon_exit);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun MODULE_AUTHOR(DRIVER_AUTHOR);
686*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
687*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
688