1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2015 Red Hat Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Dave Airlie
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <drm/radeon_drm.h>
26*4882a593Smuzhiyun #include "radeon.h"
27*4882a593Smuzhiyun #include "nid.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define AUX_RX_ERROR_FLAGS (AUX_SW_RX_OVERFLOW | \
30*4882a593Smuzhiyun AUX_SW_RX_HPD_DISCON | \
31*4882a593Smuzhiyun AUX_SW_RX_PARTIAL_BYTE | \
32*4882a593Smuzhiyun AUX_SW_NON_AUX_MODE | \
33*4882a593Smuzhiyun AUX_SW_RX_SYNC_INVALID_L | \
34*4882a593Smuzhiyun AUX_SW_RX_SYNC_INVALID_H | \
35*4882a593Smuzhiyun AUX_SW_RX_INVALID_START | \
36*4882a593Smuzhiyun AUX_SW_RX_RECV_NO_DET | \
37*4882a593Smuzhiyun AUX_SW_RX_RECV_INVALID_H | \
38*4882a593Smuzhiyun AUX_SW_RX_RECV_INVALID_V)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define AUX_SW_REPLY_GET_BYTE_COUNT(x) (((x) >> 24) & 0x1f)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define BARE_ADDRESS_SIZE 3
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const u32 aux_offset[] =
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 0x6200 - 0x6200,
47*4882a593Smuzhiyun 0x6250 - 0x6200,
48*4882a593Smuzhiyun 0x62a0 - 0x6200,
49*4882a593Smuzhiyun 0x6300 - 0x6200,
50*4882a593Smuzhiyun 0x6350 - 0x6200,
51*4882a593Smuzhiyun 0x63a0 - 0x6200,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun ssize_t
radeon_dp_aux_transfer_native(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)55*4882a593Smuzhiyun radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct radeon_i2c_chan *chan =
58*4882a593Smuzhiyun container_of(aux, struct radeon_i2c_chan, aux);
59*4882a593Smuzhiyun struct drm_device *dev = chan->dev;
60*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
61*4882a593Smuzhiyun int ret = 0, i;
62*4882a593Smuzhiyun uint32_t tmp, ack = 0;
63*4882a593Smuzhiyun int instance = chan->rec.i2c_id & 0xf;
64*4882a593Smuzhiyun u8 byte;
65*4882a593Smuzhiyun u8 *buf = msg->buffer;
66*4882a593Smuzhiyun int retry_count = 0;
67*4882a593Smuzhiyun int bytes;
68*4882a593Smuzhiyun int msize;
69*4882a593Smuzhiyun bool is_write = false;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (WARN_ON(msg->size > 16))
72*4882a593Smuzhiyun return -E2BIG;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun switch (msg->request & ~DP_AUX_I2C_MOT) {
75*4882a593Smuzhiyun case DP_AUX_NATIVE_WRITE:
76*4882a593Smuzhiyun case DP_AUX_I2C_WRITE:
77*4882a593Smuzhiyun is_write = true;
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun case DP_AUX_NATIVE_READ:
80*4882a593Smuzhiyun case DP_AUX_I2C_READ:
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun default:
83*4882a593Smuzhiyun return -EINVAL;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* work out two sizes required */
87*4882a593Smuzhiyun msize = 0;
88*4882a593Smuzhiyun bytes = BARE_ADDRESS_SIZE;
89*4882a593Smuzhiyun if (msg->size) {
90*4882a593Smuzhiyun msize = msg->size - 1;
91*4882a593Smuzhiyun bytes++;
92*4882a593Smuzhiyun if (is_write)
93*4882a593Smuzhiyun bytes += msg->size;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun mutex_lock(&chan->mutex);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* switch the pad to aux mode */
99*4882a593Smuzhiyun tmp = RREG32(chan->rec.mask_clk_reg);
100*4882a593Smuzhiyun tmp |= (1 << 16);
101*4882a593Smuzhiyun WREG32(chan->rec.mask_clk_reg, tmp);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* setup AUX control register with correct HPD pin */
104*4882a593Smuzhiyun tmp = RREG32(AUX_CONTROL + aux_offset[instance]);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun tmp &= AUX_HPD_SEL(0x7);
107*4882a593Smuzhiyun tmp |= AUX_HPD_SEL(chan->rec.hpd);
108*4882a593Smuzhiyun tmp |= AUX_EN | AUX_LS_READ_EN;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun WREG32(AUX_CONTROL + aux_offset[instance], tmp);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* atombios appears to write this twice lets copy it */
113*4882a593Smuzhiyun WREG32(AUX_SW_CONTROL + aux_offset[instance],
114*4882a593Smuzhiyun AUX_SW_WR_BYTES(bytes));
115*4882a593Smuzhiyun WREG32(AUX_SW_CONTROL + aux_offset[instance],
116*4882a593Smuzhiyun AUX_SW_WR_BYTES(bytes));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* write the data header into the registers */
119*4882a593Smuzhiyun /* request, address, msg size */
120*4882a593Smuzhiyun byte = (msg->request << 4) | ((msg->address >> 16) & 0xf);
121*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
122*4882a593Smuzhiyun AUX_SW_DATA_MASK(byte) | AUX_SW_AUTOINCREMENT_DISABLE);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun byte = (msg->address >> 8) & 0xff;
125*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
126*4882a593Smuzhiyun AUX_SW_DATA_MASK(byte));
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun byte = msg->address & 0xff;
129*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
130*4882a593Smuzhiyun AUX_SW_DATA_MASK(byte));
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun byte = msize;
133*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
134*4882a593Smuzhiyun AUX_SW_DATA_MASK(byte));
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* if we are writing - write the msg buffer */
137*4882a593Smuzhiyun if (is_write) {
138*4882a593Smuzhiyun for (i = 0; i < msg->size; i++) {
139*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
140*4882a593Smuzhiyun AUX_SW_DATA_MASK(buf[i]));
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* clear the ACK */
145*4882a593Smuzhiyun WREG32(AUX_SW_INTERRUPT_CONTROL + aux_offset[instance], AUX_SW_DONE_ACK);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* write the size and GO bits */
148*4882a593Smuzhiyun WREG32(AUX_SW_CONTROL + aux_offset[instance],
149*4882a593Smuzhiyun AUX_SW_WR_BYTES(bytes) | AUX_SW_GO);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* poll the status registers - TODO irq support */
152*4882a593Smuzhiyun do {
153*4882a593Smuzhiyun tmp = RREG32(AUX_SW_STATUS + aux_offset[instance]);
154*4882a593Smuzhiyun if (tmp & AUX_SW_DONE) {
155*4882a593Smuzhiyun break;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun usleep_range(100, 200);
158*4882a593Smuzhiyun } while (retry_count++ < 1000);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (retry_count >= 1000) {
161*4882a593Smuzhiyun DRM_ERROR("auxch hw never signalled completion, error %08x\n", tmp);
162*4882a593Smuzhiyun ret = -EIO;
163*4882a593Smuzhiyun goto done;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (tmp & AUX_SW_RX_TIMEOUT) {
167*4882a593Smuzhiyun ret = -ETIMEDOUT;
168*4882a593Smuzhiyun goto done;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun if (tmp & AUX_RX_ERROR_FLAGS) {
171*4882a593Smuzhiyun DRM_DEBUG_KMS_RATELIMITED("dp_aux_ch flags not zero: %08x\n",
172*4882a593Smuzhiyun tmp);
173*4882a593Smuzhiyun ret = -EIO;
174*4882a593Smuzhiyun goto done;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun bytes = AUX_SW_REPLY_GET_BYTE_COUNT(tmp);
178*4882a593Smuzhiyun if (bytes) {
179*4882a593Smuzhiyun WREG32(AUX_SW_DATA + aux_offset[instance],
180*4882a593Smuzhiyun AUX_SW_DATA_RW | AUX_SW_AUTOINCREMENT_DISABLE);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun tmp = RREG32(AUX_SW_DATA + aux_offset[instance]);
183*4882a593Smuzhiyun ack = (tmp >> 8) & 0xff;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun for (i = 0; i < bytes - 1; i++) {
186*4882a593Smuzhiyun tmp = RREG32(AUX_SW_DATA + aux_offset[instance]);
187*4882a593Smuzhiyun if (buf)
188*4882a593Smuzhiyun buf[i] = (tmp >> 8) & 0xff;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun if (buf)
191*4882a593Smuzhiyun ret = bytes - 1;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun WREG32(AUX_SW_INTERRUPT_CONTROL + aux_offset[instance], AUX_SW_DONE_ACK);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (is_write)
197*4882a593Smuzhiyun ret = msg->size;
198*4882a593Smuzhiyun done:
199*4882a593Smuzhiyun mutex_unlock(&chan->mutex);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (ret >= 0)
202*4882a593Smuzhiyun msg->reply = ack >> 4;
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun }
205