xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_cs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Jerome Glisse.
3*4882a593Smuzhiyun  * All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
13*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
14*4882a593Smuzhiyun  * Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors:
25*4882a593Smuzhiyun  *    Jerome Glisse <glisse@freedesktop.org>
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/list_sort.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/uaccess.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <drm/drm_device.h>
33*4882a593Smuzhiyun #include <drm/drm_file.h>
34*4882a593Smuzhiyun #include <drm/radeon_drm.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun #include "radeon_reg.h"
38*4882a593Smuzhiyun #include "radeon_trace.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define RADEON_CS_MAX_PRIORITY		32u
41*4882a593Smuzhiyun #define RADEON_CS_NUM_BUCKETS		(RADEON_CS_MAX_PRIORITY + 1)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* This is based on the bucket sort with O(n) time complexity.
44*4882a593Smuzhiyun  * An item with priority "i" is added to bucket[i]. The lists are then
45*4882a593Smuzhiyun  * concatenated in descending order.
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun struct radeon_cs_buckets {
48*4882a593Smuzhiyun 	struct list_head bucket[RADEON_CS_NUM_BUCKETS];
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
radeon_cs_buckets_init(struct radeon_cs_buckets * b)51*4882a593Smuzhiyun static void radeon_cs_buckets_init(struct radeon_cs_buckets *b)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	unsigned i;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++)
56*4882a593Smuzhiyun 		INIT_LIST_HEAD(&b->bucket[i]);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
radeon_cs_buckets_add(struct radeon_cs_buckets * b,struct list_head * item,unsigned priority)59*4882a593Smuzhiyun static void radeon_cs_buckets_add(struct radeon_cs_buckets *b,
60*4882a593Smuzhiyun 				  struct list_head *item, unsigned priority)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	/* Since buffers which appear sooner in the relocation list are
63*4882a593Smuzhiyun 	 * likely to be used more often than buffers which appear later
64*4882a593Smuzhiyun 	 * in the list, the sort mustn't change the ordering of buffers
65*4882a593Smuzhiyun 	 * with the same priority, i.e. it must be stable.
66*4882a593Smuzhiyun 	 */
67*4882a593Smuzhiyun 	list_add_tail(item, &b->bucket[min(priority, RADEON_CS_MAX_PRIORITY)]);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
radeon_cs_buckets_get_list(struct radeon_cs_buckets * b,struct list_head * out_list)70*4882a593Smuzhiyun static void radeon_cs_buckets_get_list(struct radeon_cs_buckets *b,
71*4882a593Smuzhiyun 				       struct list_head *out_list)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	unsigned i;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* Connect the sorted buckets in the output list. */
76*4882a593Smuzhiyun 	for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++) {
77*4882a593Smuzhiyun 		list_splice(&b->bucket[i], out_list);
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
radeon_cs_parser_relocs(struct radeon_cs_parser * p)81*4882a593Smuzhiyun static int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct radeon_cs_chunk *chunk;
84*4882a593Smuzhiyun 	struct radeon_cs_buckets buckets;
85*4882a593Smuzhiyun 	unsigned i;
86*4882a593Smuzhiyun 	bool need_mmap_lock = false;
87*4882a593Smuzhiyun 	int r;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	if (p->chunk_relocs == NULL) {
90*4882a593Smuzhiyun 		return 0;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 	chunk = p->chunk_relocs;
93*4882a593Smuzhiyun 	p->dma_reloc_idx = 0;
94*4882a593Smuzhiyun 	/* FIXME: we assume that each relocs use 4 dwords */
95*4882a593Smuzhiyun 	p->nrelocs = chunk->length_dw / 4;
96*4882a593Smuzhiyun 	p->relocs = kvmalloc_array(p->nrelocs, sizeof(struct radeon_bo_list),
97*4882a593Smuzhiyun 			GFP_KERNEL | __GFP_ZERO);
98*4882a593Smuzhiyun 	if (p->relocs == NULL) {
99*4882a593Smuzhiyun 		return -ENOMEM;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	radeon_cs_buckets_init(&buckets);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for (i = 0; i < p->nrelocs; i++) {
105*4882a593Smuzhiyun 		struct drm_radeon_cs_reloc *r;
106*4882a593Smuzhiyun 		struct drm_gem_object *gobj;
107*4882a593Smuzhiyun 		unsigned priority;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 		r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
110*4882a593Smuzhiyun 		gobj = drm_gem_object_lookup(p->filp, r->handle);
111*4882a593Smuzhiyun 		if (gobj == NULL) {
112*4882a593Smuzhiyun 			DRM_ERROR("gem object lookup failed 0x%x\n",
113*4882a593Smuzhiyun 				  r->handle);
114*4882a593Smuzhiyun 			return -ENOENT;
115*4882a593Smuzhiyun 		}
116*4882a593Smuzhiyun 		p->relocs[i].robj = gem_to_radeon_bo(gobj);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		/* The userspace buffer priorities are from 0 to 15. A higher
119*4882a593Smuzhiyun 		 * number means the buffer is more important.
120*4882a593Smuzhiyun 		 * Also, the buffers used for write have a higher priority than
121*4882a593Smuzhiyun 		 * the buffers used for read only, which doubles the range
122*4882a593Smuzhiyun 		 * to 0 to 31. 32 is reserved for the kernel driver.
123*4882a593Smuzhiyun 		 */
124*4882a593Smuzhiyun 		priority = (r->flags & RADEON_RELOC_PRIO_MASK) * 2
125*4882a593Smuzhiyun 			   + !!r->write_domain;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		/* The first reloc of an UVD job is the msg and that must be in
128*4882a593Smuzhiyun 		 * VRAM, the second reloc is the DPB and for WMV that must be in
129*4882a593Smuzhiyun 		 * VRAM as well. Also put everything into VRAM on AGP cards and older
130*4882a593Smuzhiyun 		 * IGP chips to avoid image corruptions
131*4882a593Smuzhiyun 		 */
132*4882a593Smuzhiyun 		if (p->ring == R600_RING_TYPE_UVD_INDEX &&
133*4882a593Smuzhiyun 		    (i <= 0 || pci_find_capability(p->rdev->ddev->pdev,
134*4882a593Smuzhiyun 						   PCI_CAP_ID_AGP) ||
135*4882a593Smuzhiyun 		     p->rdev->family == CHIP_RS780 ||
136*4882a593Smuzhiyun 		     p->rdev->family == CHIP_RS880)) {
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 			/* TODO: is this still needed for NI+ ? */
139*4882a593Smuzhiyun 			p->relocs[i].preferred_domains =
140*4882a593Smuzhiyun 				RADEON_GEM_DOMAIN_VRAM;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 			p->relocs[i].allowed_domains =
143*4882a593Smuzhiyun 				RADEON_GEM_DOMAIN_VRAM;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 			/* prioritize this over any other relocation */
146*4882a593Smuzhiyun 			priority = RADEON_CS_MAX_PRIORITY;
147*4882a593Smuzhiyun 		} else {
148*4882a593Smuzhiyun 			uint32_t domain = r->write_domain ?
149*4882a593Smuzhiyun 				r->write_domain : r->read_domains;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 			if (domain & RADEON_GEM_DOMAIN_CPU) {
152*4882a593Smuzhiyun 				DRM_ERROR("RADEON_GEM_DOMAIN_CPU is not valid "
153*4882a593Smuzhiyun 					  "for command submission\n");
154*4882a593Smuzhiyun 				return -EINVAL;
155*4882a593Smuzhiyun 			}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 			p->relocs[i].preferred_domains = domain;
158*4882a593Smuzhiyun 			if (domain == RADEON_GEM_DOMAIN_VRAM)
159*4882a593Smuzhiyun 				domain |= RADEON_GEM_DOMAIN_GTT;
160*4882a593Smuzhiyun 			p->relocs[i].allowed_domains = domain;
161*4882a593Smuzhiyun 		}
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		if (radeon_ttm_tt_has_userptr(p->rdev, p->relocs[i].robj->tbo.ttm)) {
164*4882a593Smuzhiyun 			uint32_t domain = p->relocs[i].preferred_domains;
165*4882a593Smuzhiyun 			if (!(domain & RADEON_GEM_DOMAIN_GTT)) {
166*4882a593Smuzhiyun 				DRM_ERROR("Only RADEON_GEM_DOMAIN_GTT is "
167*4882a593Smuzhiyun 					  "allowed for userptr BOs\n");
168*4882a593Smuzhiyun 				return -EINVAL;
169*4882a593Smuzhiyun 			}
170*4882a593Smuzhiyun 			need_mmap_lock = true;
171*4882a593Smuzhiyun 			domain = RADEON_GEM_DOMAIN_GTT;
172*4882a593Smuzhiyun 			p->relocs[i].preferred_domains = domain;
173*4882a593Smuzhiyun 			p->relocs[i].allowed_domains = domain;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 		/* Objects shared as dma-bufs cannot be moved to VRAM */
177*4882a593Smuzhiyun 		if (p->relocs[i].robj->prime_shared_count) {
178*4882a593Smuzhiyun 			p->relocs[i].allowed_domains &= ~RADEON_GEM_DOMAIN_VRAM;
179*4882a593Smuzhiyun 			if (!p->relocs[i].allowed_domains) {
180*4882a593Smuzhiyun 				DRM_ERROR("BO associated with dma-buf cannot "
181*4882a593Smuzhiyun 					  "be moved to VRAM\n");
182*4882a593Smuzhiyun 				return -EINVAL;
183*4882a593Smuzhiyun 			}
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		p->relocs[i].tv.bo = &p->relocs[i].robj->tbo;
187*4882a593Smuzhiyun 		p->relocs[i].tv.num_shared = !r->write_domain;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		radeon_cs_buckets_add(&buckets, &p->relocs[i].tv.head,
190*4882a593Smuzhiyun 				      priority);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	radeon_cs_buckets_get_list(&buckets, &p->validated);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (p->cs_flags & RADEON_CS_USE_VM)
196*4882a593Smuzhiyun 		p->vm_bos = radeon_vm_get_bos(p->rdev, p->ib.vm,
197*4882a593Smuzhiyun 					      &p->validated);
198*4882a593Smuzhiyun 	if (need_mmap_lock)
199*4882a593Smuzhiyun 		mmap_read_lock(current->mm);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	r = radeon_bo_list_validate(p->rdev, &p->ticket, &p->validated, p->ring);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (need_mmap_lock)
204*4882a593Smuzhiyun 		mmap_read_unlock(current->mm);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return r;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
radeon_cs_get_ring(struct radeon_cs_parser * p,u32 ring,s32 priority)209*4882a593Smuzhiyun static int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	p->priority = priority;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	switch (ring) {
214*4882a593Smuzhiyun 	default:
215*4882a593Smuzhiyun 		DRM_ERROR("unknown ring id: %d\n", ring);
216*4882a593Smuzhiyun 		return -EINVAL;
217*4882a593Smuzhiyun 	case RADEON_CS_RING_GFX:
218*4882a593Smuzhiyun 		p->ring = RADEON_RING_TYPE_GFX_INDEX;
219*4882a593Smuzhiyun 		break;
220*4882a593Smuzhiyun 	case RADEON_CS_RING_COMPUTE:
221*4882a593Smuzhiyun 		if (p->rdev->family >= CHIP_TAHITI) {
222*4882a593Smuzhiyun 			if (p->priority > 0)
223*4882a593Smuzhiyun 				p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
224*4882a593Smuzhiyun 			else
225*4882a593Smuzhiyun 				p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
226*4882a593Smuzhiyun 		} else
227*4882a593Smuzhiyun 			p->ring = RADEON_RING_TYPE_GFX_INDEX;
228*4882a593Smuzhiyun 		break;
229*4882a593Smuzhiyun 	case RADEON_CS_RING_DMA:
230*4882a593Smuzhiyun 		if (p->rdev->family >= CHIP_CAYMAN) {
231*4882a593Smuzhiyun 			if (p->priority > 0)
232*4882a593Smuzhiyun 				p->ring = R600_RING_TYPE_DMA_INDEX;
233*4882a593Smuzhiyun 			else
234*4882a593Smuzhiyun 				p->ring = CAYMAN_RING_TYPE_DMA1_INDEX;
235*4882a593Smuzhiyun 		} else if (p->rdev->family >= CHIP_RV770) {
236*4882a593Smuzhiyun 			p->ring = R600_RING_TYPE_DMA_INDEX;
237*4882a593Smuzhiyun 		} else {
238*4882a593Smuzhiyun 			return -EINVAL;
239*4882a593Smuzhiyun 		}
240*4882a593Smuzhiyun 		break;
241*4882a593Smuzhiyun 	case RADEON_CS_RING_UVD:
242*4882a593Smuzhiyun 		p->ring = R600_RING_TYPE_UVD_INDEX;
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 	case RADEON_CS_RING_VCE:
245*4882a593Smuzhiyun 		/* TODO: only use the low priority ring for now */
246*4882a593Smuzhiyun 		p->ring = TN_RING_TYPE_VCE1_INDEX;
247*4882a593Smuzhiyun 		break;
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
radeon_cs_sync_rings(struct radeon_cs_parser * p)252*4882a593Smuzhiyun static int radeon_cs_sync_rings(struct radeon_cs_parser *p)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct radeon_bo_list *reloc;
255*4882a593Smuzhiyun 	int r;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	list_for_each_entry(reloc, &p->validated, tv.head) {
258*4882a593Smuzhiyun 		struct dma_resv *resv;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		resv = reloc->robj->tbo.base.resv;
261*4882a593Smuzhiyun 		r = radeon_sync_resv(p->rdev, &p->ib.sync, resv,
262*4882a593Smuzhiyun 				     reloc->tv.num_shared);
263*4882a593Smuzhiyun 		if (r)
264*4882a593Smuzhiyun 			return r;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun /* XXX: note that this is called from the legacy UMS CS ioctl as well */
radeon_cs_parser_init(struct radeon_cs_parser * p,void * data)270*4882a593Smuzhiyun int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct drm_radeon_cs *cs = data;
273*4882a593Smuzhiyun 	uint64_t *chunk_array_ptr;
274*4882a593Smuzhiyun 	unsigned size, i;
275*4882a593Smuzhiyun 	u32 ring = RADEON_CS_RING_GFX;
276*4882a593Smuzhiyun 	s32 priority = 0;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	INIT_LIST_HEAD(&p->validated);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (!cs->num_chunks) {
281*4882a593Smuzhiyun 		return 0;
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* get chunks */
285*4882a593Smuzhiyun 	p->idx = 0;
286*4882a593Smuzhiyun 	p->ib.sa_bo = NULL;
287*4882a593Smuzhiyun 	p->const_ib.sa_bo = NULL;
288*4882a593Smuzhiyun 	p->chunk_ib = NULL;
289*4882a593Smuzhiyun 	p->chunk_relocs = NULL;
290*4882a593Smuzhiyun 	p->chunk_flags = NULL;
291*4882a593Smuzhiyun 	p->chunk_const_ib = NULL;
292*4882a593Smuzhiyun 	p->chunks_array = kcalloc(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
293*4882a593Smuzhiyun 	if (p->chunks_array == NULL) {
294*4882a593Smuzhiyun 		return -ENOMEM;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 	chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
297*4882a593Smuzhiyun 	if (copy_from_user(p->chunks_array, chunk_array_ptr,
298*4882a593Smuzhiyun 			       sizeof(uint64_t)*cs->num_chunks)) {
299*4882a593Smuzhiyun 		return -EFAULT;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 	p->cs_flags = 0;
302*4882a593Smuzhiyun 	p->nchunks = cs->num_chunks;
303*4882a593Smuzhiyun 	p->chunks = kcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
304*4882a593Smuzhiyun 	if (p->chunks == NULL) {
305*4882a593Smuzhiyun 		return -ENOMEM;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 	for (i = 0; i < p->nchunks; i++) {
308*4882a593Smuzhiyun 		struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
309*4882a593Smuzhiyun 		struct drm_radeon_cs_chunk user_chunk;
310*4882a593Smuzhiyun 		uint32_t __user *cdata;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
313*4882a593Smuzhiyun 		if (copy_from_user(&user_chunk, chunk_ptr,
314*4882a593Smuzhiyun 				       sizeof(struct drm_radeon_cs_chunk))) {
315*4882a593Smuzhiyun 			return -EFAULT;
316*4882a593Smuzhiyun 		}
317*4882a593Smuzhiyun 		p->chunks[i].length_dw = user_chunk.length_dw;
318*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_RELOCS) {
319*4882a593Smuzhiyun 			p->chunk_relocs = &p->chunks[i];
320*4882a593Smuzhiyun 		}
321*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
322*4882a593Smuzhiyun 			p->chunk_ib = &p->chunks[i];
323*4882a593Smuzhiyun 			/* zero length IB isn't useful */
324*4882a593Smuzhiyun 			if (p->chunks[i].length_dw == 0)
325*4882a593Smuzhiyun 				return -EINVAL;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB) {
328*4882a593Smuzhiyun 			p->chunk_const_ib = &p->chunks[i];
329*4882a593Smuzhiyun 			/* zero length CONST IB isn't useful */
330*4882a593Smuzhiyun 			if (p->chunks[i].length_dw == 0)
331*4882a593Smuzhiyun 				return -EINVAL;
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
334*4882a593Smuzhiyun 			p->chunk_flags = &p->chunks[i];
335*4882a593Smuzhiyun 			/* zero length flags aren't useful */
336*4882a593Smuzhiyun 			if (p->chunks[i].length_dw == 0)
337*4882a593Smuzhiyun 				return -EINVAL;
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		size = p->chunks[i].length_dw;
341*4882a593Smuzhiyun 		cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
342*4882a593Smuzhiyun 		p->chunks[i].user_ptr = cdata;
343*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB)
344*4882a593Smuzhiyun 			continue;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
347*4882a593Smuzhiyun 			if (!p->rdev || !(p->rdev->flags & RADEON_IS_AGP))
348*4882a593Smuzhiyun 				continue;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
352*4882a593Smuzhiyun 		size *= sizeof(uint32_t);
353*4882a593Smuzhiyun 		if (p->chunks[i].kdata == NULL) {
354*4882a593Smuzhiyun 			return -ENOMEM;
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
357*4882a593Smuzhiyun 			return -EFAULT;
358*4882a593Smuzhiyun 		}
359*4882a593Smuzhiyun 		if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
360*4882a593Smuzhiyun 			p->cs_flags = p->chunks[i].kdata[0];
361*4882a593Smuzhiyun 			if (p->chunks[i].length_dw > 1)
362*4882a593Smuzhiyun 				ring = p->chunks[i].kdata[1];
363*4882a593Smuzhiyun 			if (p->chunks[i].length_dw > 2)
364*4882a593Smuzhiyun 				priority = (s32)p->chunks[i].kdata[2];
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* these are KMS only */
369*4882a593Smuzhiyun 	if (p->rdev) {
370*4882a593Smuzhiyun 		if ((p->cs_flags & RADEON_CS_USE_VM) &&
371*4882a593Smuzhiyun 		    !p->rdev->vm_manager.enabled) {
372*4882a593Smuzhiyun 			DRM_ERROR("VM not active on asic!\n");
373*4882a593Smuzhiyun 			return -EINVAL;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 		if (radeon_cs_get_ring(p, ring, priority))
377*4882a593Smuzhiyun 			return -EINVAL;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		/* we only support VM on some SI+ rings */
380*4882a593Smuzhiyun 		if ((p->cs_flags & RADEON_CS_USE_VM) == 0) {
381*4882a593Smuzhiyun 			if (p->rdev->asic->ring[p->ring]->cs_parse == NULL) {
382*4882a593Smuzhiyun 				DRM_ERROR("Ring %d requires VM!\n", p->ring);
383*4882a593Smuzhiyun 				return -EINVAL;
384*4882a593Smuzhiyun 			}
385*4882a593Smuzhiyun 		} else {
386*4882a593Smuzhiyun 			if (p->rdev->asic->ring[p->ring]->ib_parse == NULL) {
387*4882a593Smuzhiyun 				DRM_ERROR("VM not supported on ring %d!\n",
388*4882a593Smuzhiyun 					  p->ring);
389*4882a593Smuzhiyun 				return -EINVAL;
390*4882a593Smuzhiyun 			}
391*4882a593Smuzhiyun 		}
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
cmp_size_smaller_first(void * priv,struct list_head * a,struct list_head * b)397*4882a593Smuzhiyun static int cmp_size_smaller_first(void *priv, struct list_head *a,
398*4882a593Smuzhiyun 				  struct list_head *b)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct radeon_bo_list *la = list_entry(a, struct radeon_bo_list, tv.head);
401*4882a593Smuzhiyun 	struct radeon_bo_list *lb = list_entry(b, struct radeon_bo_list, tv.head);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Sort A before B if A is smaller. */
404*4882a593Smuzhiyun 	return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /**
408*4882a593Smuzhiyun  * cs_parser_fini() - clean parser states
409*4882a593Smuzhiyun  * @parser:	parser structure holding parsing context.
410*4882a593Smuzhiyun  * @error:	error number
411*4882a593Smuzhiyun  *
412*4882a593Smuzhiyun  * If error is set than unvalidate buffer, otherwise just free memory
413*4882a593Smuzhiyun  * used by parsing context.
414*4882a593Smuzhiyun  **/
radeon_cs_parser_fini(struct radeon_cs_parser * parser,int error,bool backoff)415*4882a593Smuzhiyun static void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error, bool backoff)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	unsigned i;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (!error) {
420*4882a593Smuzhiyun 		/* Sort the buffer list from the smallest to largest buffer,
421*4882a593Smuzhiyun 		 * which affects the order of buffers in the LRU list.
422*4882a593Smuzhiyun 		 * This assures that the smallest buffers are added first
423*4882a593Smuzhiyun 		 * to the LRU list, so they are likely to be later evicted
424*4882a593Smuzhiyun 		 * first, instead of large buffers whose eviction is more
425*4882a593Smuzhiyun 		 * expensive.
426*4882a593Smuzhiyun 		 *
427*4882a593Smuzhiyun 		 * This slightly lowers the number of bytes moved by TTM
428*4882a593Smuzhiyun 		 * per frame under memory pressure.
429*4882a593Smuzhiyun 		 */
430*4882a593Smuzhiyun 		list_sort(NULL, &parser->validated, cmp_size_smaller_first);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 		ttm_eu_fence_buffer_objects(&parser->ticket,
433*4882a593Smuzhiyun 					    &parser->validated,
434*4882a593Smuzhiyun 					    &parser->ib.fence->base);
435*4882a593Smuzhiyun 	} else if (backoff) {
436*4882a593Smuzhiyun 		ttm_eu_backoff_reservation(&parser->ticket,
437*4882a593Smuzhiyun 					   &parser->validated);
438*4882a593Smuzhiyun 	}
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	if (parser->relocs != NULL) {
441*4882a593Smuzhiyun 		for (i = 0; i < parser->nrelocs; i++) {
442*4882a593Smuzhiyun 			struct radeon_bo *bo = parser->relocs[i].robj;
443*4882a593Smuzhiyun 			if (bo == NULL)
444*4882a593Smuzhiyun 				continue;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 			drm_gem_object_put(&bo->tbo.base);
447*4882a593Smuzhiyun 		}
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 	kfree(parser->track);
450*4882a593Smuzhiyun 	kvfree(parser->relocs);
451*4882a593Smuzhiyun 	kvfree(parser->vm_bos);
452*4882a593Smuzhiyun 	for (i = 0; i < parser->nchunks; i++)
453*4882a593Smuzhiyun 		kvfree(parser->chunks[i].kdata);
454*4882a593Smuzhiyun 	kfree(parser->chunks);
455*4882a593Smuzhiyun 	kfree(parser->chunks_array);
456*4882a593Smuzhiyun 	radeon_ib_free(parser->rdev, &parser->ib);
457*4882a593Smuzhiyun 	radeon_ib_free(parser->rdev, &parser->const_ib);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
radeon_cs_ib_chunk(struct radeon_device * rdev,struct radeon_cs_parser * parser)460*4882a593Smuzhiyun static int radeon_cs_ib_chunk(struct radeon_device *rdev,
461*4882a593Smuzhiyun 			      struct radeon_cs_parser *parser)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun 	int r;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (parser->chunk_ib == NULL)
466*4882a593Smuzhiyun 		return 0;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	if (parser->cs_flags & RADEON_CS_USE_VM)
469*4882a593Smuzhiyun 		return 0;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	r = radeon_cs_parse(rdev, parser->ring, parser);
472*4882a593Smuzhiyun 	if (r || parser->parser_error) {
473*4882a593Smuzhiyun 		DRM_ERROR("Invalid command stream !\n");
474*4882a593Smuzhiyun 		return r;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	r = radeon_cs_sync_rings(parser);
478*4882a593Smuzhiyun 	if (r) {
479*4882a593Smuzhiyun 		if (r != -ERESTARTSYS)
480*4882a593Smuzhiyun 			DRM_ERROR("Failed to sync rings: %i\n", r);
481*4882a593Smuzhiyun 		return r;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	if (parser->ring == R600_RING_TYPE_UVD_INDEX)
485*4882a593Smuzhiyun 		radeon_uvd_note_usage(rdev);
486*4882a593Smuzhiyun 	else if ((parser->ring == TN_RING_TYPE_VCE1_INDEX) ||
487*4882a593Smuzhiyun 		 (parser->ring == TN_RING_TYPE_VCE2_INDEX))
488*4882a593Smuzhiyun 		radeon_vce_note_usage(rdev);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
491*4882a593Smuzhiyun 	if (r) {
492*4882a593Smuzhiyun 		DRM_ERROR("Failed to schedule IB !\n");
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 	return r;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
radeon_bo_vm_update_pte(struct radeon_cs_parser * p,struct radeon_vm * vm)497*4882a593Smuzhiyun static int radeon_bo_vm_update_pte(struct radeon_cs_parser *p,
498*4882a593Smuzhiyun 				   struct radeon_vm *vm)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct radeon_device *rdev = p->rdev;
501*4882a593Smuzhiyun 	struct radeon_bo_va *bo_va;
502*4882a593Smuzhiyun 	int i, r;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	r = radeon_vm_update_page_directory(rdev, vm);
505*4882a593Smuzhiyun 	if (r)
506*4882a593Smuzhiyun 		return r;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	r = radeon_vm_clear_freed(rdev, vm);
509*4882a593Smuzhiyun 	if (r)
510*4882a593Smuzhiyun 		return r;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (vm->ib_bo_va == NULL) {
513*4882a593Smuzhiyun 		DRM_ERROR("Tmp BO not in VM!\n");
514*4882a593Smuzhiyun 		return -EINVAL;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	r = radeon_vm_bo_update(rdev, vm->ib_bo_va,
518*4882a593Smuzhiyun 				&rdev->ring_tmp_bo.bo->tbo.mem);
519*4882a593Smuzhiyun 	if (r)
520*4882a593Smuzhiyun 		return r;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	for (i = 0; i < p->nrelocs; i++) {
523*4882a593Smuzhiyun 		struct radeon_bo *bo;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 		bo = p->relocs[i].robj;
526*4882a593Smuzhiyun 		bo_va = radeon_vm_bo_find(vm, bo);
527*4882a593Smuzhiyun 		if (bo_va == NULL) {
528*4882a593Smuzhiyun 			dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
529*4882a593Smuzhiyun 			return -EINVAL;
530*4882a593Smuzhiyun 		}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 		r = radeon_vm_bo_update(rdev, bo_va, &bo->tbo.mem);
533*4882a593Smuzhiyun 		if (r)
534*4882a593Smuzhiyun 			return r;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		radeon_sync_fence(&p->ib.sync, bo_va->last_pt_update);
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return radeon_vm_clear_invalids(rdev, vm);
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
radeon_cs_ib_vm_chunk(struct radeon_device * rdev,struct radeon_cs_parser * parser)542*4882a593Smuzhiyun static int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
543*4882a593Smuzhiyun 				 struct radeon_cs_parser *parser)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	struct radeon_fpriv *fpriv = parser->filp->driver_priv;
546*4882a593Smuzhiyun 	struct radeon_vm *vm = &fpriv->vm;
547*4882a593Smuzhiyun 	int r;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	if (parser->chunk_ib == NULL)
550*4882a593Smuzhiyun 		return 0;
551*4882a593Smuzhiyun 	if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
552*4882a593Smuzhiyun 		return 0;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (parser->const_ib.length_dw) {
555*4882a593Smuzhiyun 		r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
556*4882a593Smuzhiyun 		if (r) {
557*4882a593Smuzhiyun 			return r;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
562*4882a593Smuzhiyun 	if (r) {
563*4882a593Smuzhiyun 		return r;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (parser->ring == R600_RING_TYPE_UVD_INDEX)
567*4882a593Smuzhiyun 		radeon_uvd_note_usage(rdev);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	mutex_lock(&vm->mutex);
570*4882a593Smuzhiyun 	r = radeon_bo_vm_update_pte(parser, vm);
571*4882a593Smuzhiyun 	if (r) {
572*4882a593Smuzhiyun 		goto out;
573*4882a593Smuzhiyun 	}
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	r = radeon_cs_sync_rings(parser);
576*4882a593Smuzhiyun 	if (r) {
577*4882a593Smuzhiyun 		if (r != -ERESTARTSYS)
578*4882a593Smuzhiyun 			DRM_ERROR("Failed to sync rings: %i\n", r);
579*4882a593Smuzhiyun 		goto out;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if ((rdev->family >= CHIP_TAHITI) &&
583*4882a593Smuzhiyun 	    (parser->chunk_const_ib != NULL)) {
584*4882a593Smuzhiyun 		r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib, true);
585*4882a593Smuzhiyun 	} else {
586*4882a593Smuzhiyun 		r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun out:
590*4882a593Smuzhiyun 	mutex_unlock(&vm->mutex);
591*4882a593Smuzhiyun 	return r;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
radeon_cs_handle_lockup(struct radeon_device * rdev,int r)594*4882a593Smuzhiyun static int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	if (r == -EDEADLK) {
597*4882a593Smuzhiyun 		r = radeon_gpu_reset(rdev);
598*4882a593Smuzhiyun 		if (!r)
599*4882a593Smuzhiyun 			r = -EAGAIN;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 	return r;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
radeon_cs_ib_fill(struct radeon_device * rdev,struct radeon_cs_parser * parser)604*4882a593Smuzhiyun static int radeon_cs_ib_fill(struct radeon_device *rdev, struct radeon_cs_parser *parser)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct radeon_cs_chunk *ib_chunk;
607*4882a593Smuzhiyun 	struct radeon_vm *vm = NULL;
608*4882a593Smuzhiyun 	int r;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (parser->chunk_ib == NULL)
611*4882a593Smuzhiyun 		return 0;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (parser->cs_flags & RADEON_CS_USE_VM) {
614*4882a593Smuzhiyun 		struct radeon_fpriv *fpriv = parser->filp->driver_priv;
615*4882a593Smuzhiyun 		vm = &fpriv->vm;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 		if ((rdev->family >= CHIP_TAHITI) &&
618*4882a593Smuzhiyun 		    (parser->chunk_const_ib != NULL)) {
619*4882a593Smuzhiyun 			ib_chunk = parser->chunk_const_ib;
620*4882a593Smuzhiyun 			if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
621*4882a593Smuzhiyun 				DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
622*4882a593Smuzhiyun 				return -EINVAL;
623*4882a593Smuzhiyun 			}
624*4882a593Smuzhiyun 			r =  radeon_ib_get(rdev, parser->ring, &parser->const_ib,
625*4882a593Smuzhiyun 					   vm, ib_chunk->length_dw * 4);
626*4882a593Smuzhiyun 			if (r) {
627*4882a593Smuzhiyun 				DRM_ERROR("Failed to get const ib !\n");
628*4882a593Smuzhiyun 				return r;
629*4882a593Smuzhiyun 			}
630*4882a593Smuzhiyun 			parser->const_ib.is_const_ib = true;
631*4882a593Smuzhiyun 			parser->const_ib.length_dw = ib_chunk->length_dw;
632*4882a593Smuzhiyun 			if (copy_from_user(parser->const_ib.ptr,
633*4882a593Smuzhiyun 					       ib_chunk->user_ptr,
634*4882a593Smuzhiyun 					       ib_chunk->length_dw * 4))
635*4882a593Smuzhiyun 				return -EFAULT;
636*4882a593Smuzhiyun 		}
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 		ib_chunk = parser->chunk_ib;
639*4882a593Smuzhiyun 		if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
640*4882a593Smuzhiyun 			DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
641*4882a593Smuzhiyun 			return -EINVAL;
642*4882a593Smuzhiyun 		}
643*4882a593Smuzhiyun 	}
644*4882a593Smuzhiyun 	ib_chunk = parser->chunk_ib;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	r =  radeon_ib_get(rdev, parser->ring, &parser->ib,
647*4882a593Smuzhiyun 			   vm, ib_chunk->length_dw * 4);
648*4882a593Smuzhiyun 	if (r) {
649*4882a593Smuzhiyun 		DRM_ERROR("Failed to get ib !\n");
650*4882a593Smuzhiyun 		return r;
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 	parser->ib.length_dw = ib_chunk->length_dw;
653*4882a593Smuzhiyun 	if (ib_chunk->kdata)
654*4882a593Smuzhiyun 		memcpy(parser->ib.ptr, ib_chunk->kdata, ib_chunk->length_dw * 4);
655*4882a593Smuzhiyun 	else if (copy_from_user(parser->ib.ptr, ib_chunk->user_ptr, ib_chunk->length_dw * 4))
656*4882a593Smuzhiyun 		return -EFAULT;
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
radeon_cs_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)660*4882a593Smuzhiyun int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
663*4882a593Smuzhiyun 	struct radeon_cs_parser parser;
664*4882a593Smuzhiyun 	int r;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	down_read(&rdev->exclusive_lock);
667*4882a593Smuzhiyun 	if (!rdev->accel_working) {
668*4882a593Smuzhiyun 		up_read(&rdev->exclusive_lock);
669*4882a593Smuzhiyun 		return -EBUSY;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 	if (rdev->in_reset) {
672*4882a593Smuzhiyun 		up_read(&rdev->exclusive_lock);
673*4882a593Smuzhiyun 		r = radeon_gpu_reset(rdev);
674*4882a593Smuzhiyun 		if (!r)
675*4882a593Smuzhiyun 			r = -EAGAIN;
676*4882a593Smuzhiyun 		return r;
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 	/* initialize parser */
679*4882a593Smuzhiyun 	memset(&parser, 0, sizeof(struct radeon_cs_parser));
680*4882a593Smuzhiyun 	parser.filp = filp;
681*4882a593Smuzhiyun 	parser.rdev = rdev;
682*4882a593Smuzhiyun 	parser.dev = rdev->dev;
683*4882a593Smuzhiyun 	parser.family = rdev->family;
684*4882a593Smuzhiyun 	r = radeon_cs_parser_init(&parser, data);
685*4882a593Smuzhiyun 	if (r) {
686*4882a593Smuzhiyun 		DRM_ERROR("Failed to initialize parser !\n");
687*4882a593Smuzhiyun 		radeon_cs_parser_fini(&parser, r, false);
688*4882a593Smuzhiyun 		up_read(&rdev->exclusive_lock);
689*4882a593Smuzhiyun 		r = radeon_cs_handle_lockup(rdev, r);
690*4882a593Smuzhiyun 		return r;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	r = radeon_cs_ib_fill(rdev, &parser);
694*4882a593Smuzhiyun 	if (!r) {
695*4882a593Smuzhiyun 		r = radeon_cs_parser_relocs(&parser);
696*4882a593Smuzhiyun 		if (r && r != -ERESTARTSYS)
697*4882a593Smuzhiyun 			DRM_ERROR("Failed to parse relocation %d!\n", r);
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (r) {
701*4882a593Smuzhiyun 		radeon_cs_parser_fini(&parser, r, false);
702*4882a593Smuzhiyun 		up_read(&rdev->exclusive_lock);
703*4882a593Smuzhiyun 		r = radeon_cs_handle_lockup(rdev, r);
704*4882a593Smuzhiyun 		return r;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	trace_radeon_cs(&parser);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	r = radeon_cs_ib_chunk(rdev, &parser);
710*4882a593Smuzhiyun 	if (r) {
711*4882a593Smuzhiyun 		goto out;
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 	r = radeon_cs_ib_vm_chunk(rdev, &parser);
714*4882a593Smuzhiyun 	if (r) {
715*4882a593Smuzhiyun 		goto out;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun out:
718*4882a593Smuzhiyun 	radeon_cs_parser_fini(&parser, r, true);
719*4882a593Smuzhiyun 	up_read(&rdev->exclusive_lock);
720*4882a593Smuzhiyun 	r = radeon_cs_handle_lockup(rdev, r);
721*4882a593Smuzhiyun 	return r;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun /**
725*4882a593Smuzhiyun  * radeon_cs_packet_parse() - parse cp packet and point ib index to next packet
726*4882a593Smuzhiyun  * @parser:	parser structure holding parsing context.
727*4882a593Smuzhiyun  * @pkt:	where to store packet information
728*4882a593Smuzhiyun  *
729*4882a593Smuzhiyun  * Assume that chunk_ib_index is properly set. Will return -EINVAL
730*4882a593Smuzhiyun  * if packet is bigger than remaining ib size. or if packets is unknown.
731*4882a593Smuzhiyun  **/
radeon_cs_packet_parse(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx)732*4882a593Smuzhiyun int radeon_cs_packet_parse(struct radeon_cs_parser *p,
733*4882a593Smuzhiyun 			   struct radeon_cs_packet *pkt,
734*4882a593Smuzhiyun 			   unsigned idx)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun 	struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
737*4882a593Smuzhiyun 	struct radeon_device *rdev = p->rdev;
738*4882a593Smuzhiyun 	uint32_t header;
739*4882a593Smuzhiyun 	int ret = 0, i;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	if (idx >= ib_chunk->length_dw) {
742*4882a593Smuzhiyun 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
743*4882a593Smuzhiyun 			  idx, ib_chunk->length_dw);
744*4882a593Smuzhiyun 		return -EINVAL;
745*4882a593Smuzhiyun 	}
746*4882a593Smuzhiyun 	header = radeon_get_ib_value(p, idx);
747*4882a593Smuzhiyun 	pkt->idx = idx;
748*4882a593Smuzhiyun 	pkt->type = RADEON_CP_PACKET_GET_TYPE(header);
749*4882a593Smuzhiyun 	pkt->count = RADEON_CP_PACKET_GET_COUNT(header);
750*4882a593Smuzhiyun 	pkt->one_reg_wr = 0;
751*4882a593Smuzhiyun 	switch (pkt->type) {
752*4882a593Smuzhiyun 	case RADEON_PACKET_TYPE0:
753*4882a593Smuzhiyun 		if (rdev->family < CHIP_R600) {
754*4882a593Smuzhiyun 			pkt->reg = R100_CP_PACKET0_GET_REG(header);
755*4882a593Smuzhiyun 			pkt->one_reg_wr =
756*4882a593Smuzhiyun 				RADEON_CP_PACKET0_GET_ONE_REG_WR(header);
757*4882a593Smuzhiyun 		} else
758*4882a593Smuzhiyun 			pkt->reg = R600_CP_PACKET0_GET_REG(header);
759*4882a593Smuzhiyun 		break;
760*4882a593Smuzhiyun 	case RADEON_PACKET_TYPE3:
761*4882a593Smuzhiyun 		pkt->opcode = RADEON_CP_PACKET3_GET_OPCODE(header);
762*4882a593Smuzhiyun 		break;
763*4882a593Smuzhiyun 	case RADEON_PACKET_TYPE2:
764*4882a593Smuzhiyun 		pkt->count = -1;
765*4882a593Smuzhiyun 		break;
766*4882a593Smuzhiyun 	default:
767*4882a593Smuzhiyun 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
768*4882a593Smuzhiyun 		ret = -EINVAL;
769*4882a593Smuzhiyun 		goto dump_ib;
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
772*4882a593Smuzhiyun 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
773*4882a593Smuzhiyun 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
774*4882a593Smuzhiyun 		ret = -EINVAL;
775*4882a593Smuzhiyun 		goto dump_ib;
776*4882a593Smuzhiyun 	}
777*4882a593Smuzhiyun 	return 0;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun dump_ib:
780*4882a593Smuzhiyun 	for (i = 0; i < ib_chunk->length_dw; i++) {
781*4882a593Smuzhiyun 		if (i == idx)
782*4882a593Smuzhiyun 			printk("\t0x%08x <---\n", radeon_get_ib_value(p, i));
783*4882a593Smuzhiyun 		else
784*4882a593Smuzhiyun 			printk("\t0x%08x\n", radeon_get_ib_value(p, i));
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 	return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun /**
790*4882a593Smuzhiyun  * radeon_cs_packet_next_is_pkt3_nop() - test if the next packet is P3 NOP
791*4882a593Smuzhiyun  * @p:		structure holding the parser context.
792*4882a593Smuzhiyun  *
793*4882a593Smuzhiyun  * Check if the next packet is NOP relocation packet3.
794*4882a593Smuzhiyun  **/
radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser * p)795*4882a593Smuzhiyun bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct radeon_cs_packet p3reloc;
798*4882a593Smuzhiyun 	int r;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
801*4882a593Smuzhiyun 	if (r)
802*4882a593Smuzhiyun 		return false;
803*4882a593Smuzhiyun 	if (p3reloc.type != RADEON_PACKET_TYPE3)
804*4882a593Smuzhiyun 		return false;
805*4882a593Smuzhiyun 	if (p3reloc.opcode != RADEON_PACKET3_NOP)
806*4882a593Smuzhiyun 		return false;
807*4882a593Smuzhiyun 	return true;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /**
811*4882a593Smuzhiyun  * radeon_cs_dump_packet() - dump raw packet context
812*4882a593Smuzhiyun  * @p:		structure holding the parser context.
813*4882a593Smuzhiyun  * @pkt:	structure holding the packet.
814*4882a593Smuzhiyun  *
815*4882a593Smuzhiyun  * Used mostly for debugging and error reporting.
816*4882a593Smuzhiyun  **/
radeon_cs_dump_packet(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)817*4882a593Smuzhiyun void radeon_cs_dump_packet(struct radeon_cs_parser *p,
818*4882a593Smuzhiyun 			   struct radeon_cs_packet *pkt)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	volatile uint32_t *ib;
821*4882a593Smuzhiyun 	unsigned i;
822*4882a593Smuzhiyun 	unsigned idx;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	ib = p->ib.ptr;
825*4882a593Smuzhiyun 	idx = pkt->idx;
826*4882a593Smuzhiyun 	for (i = 0; i <= (pkt->count + 1); i++, idx++)
827*4882a593Smuzhiyun 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun /**
831*4882a593Smuzhiyun  * radeon_cs_packet_next_reloc() - parse next (should be reloc) packet
832*4882a593Smuzhiyun  * @parser:		parser structure holding parsing context.
833*4882a593Smuzhiyun  * @data:		pointer to relocation data
834*4882a593Smuzhiyun  * @offset_start:	starting offset
835*4882a593Smuzhiyun  * @offset_mask:	offset mask (to align start offset on)
836*4882a593Smuzhiyun  * @reloc:		reloc informations
837*4882a593Smuzhiyun  *
838*4882a593Smuzhiyun  * Check if next packet is relocation packet3, do bo validation and compute
839*4882a593Smuzhiyun  * GPU offset using the provided start.
840*4882a593Smuzhiyun  **/
radeon_cs_packet_next_reloc(struct radeon_cs_parser * p,struct radeon_bo_list ** cs_reloc,int nomm)841*4882a593Smuzhiyun int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
842*4882a593Smuzhiyun 				struct radeon_bo_list **cs_reloc,
843*4882a593Smuzhiyun 				int nomm)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	struct radeon_cs_chunk *relocs_chunk;
846*4882a593Smuzhiyun 	struct radeon_cs_packet p3reloc;
847*4882a593Smuzhiyun 	unsigned idx;
848*4882a593Smuzhiyun 	int r;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	if (p->chunk_relocs == NULL) {
851*4882a593Smuzhiyun 		DRM_ERROR("No relocation chunk !\n");
852*4882a593Smuzhiyun 		return -EINVAL;
853*4882a593Smuzhiyun 	}
854*4882a593Smuzhiyun 	*cs_reloc = NULL;
855*4882a593Smuzhiyun 	relocs_chunk = p->chunk_relocs;
856*4882a593Smuzhiyun 	r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
857*4882a593Smuzhiyun 	if (r)
858*4882a593Smuzhiyun 		return r;
859*4882a593Smuzhiyun 	p->idx += p3reloc.count + 2;
860*4882a593Smuzhiyun 	if (p3reloc.type != RADEON_PACKET_TYPE3 ||
861*4882a593Smuzhiyun 	    p3reloc.opcode != RADEON_PACKET3_NOP) {
862*4882a593Smuzhiyun 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
863*4882a593Smuzhiyun 			  p3reloc.idx);
864*4882a593Smuzhiyun 		radeon_cs_dump_packet(p, &p3reloc);
865*4882a593Smuzhiyun 		return -EINVAL;
866*4882a593Smuzhiyun 	}
867*4882a593Smuzhiyun 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
868*4882a593Smuzhiyun 	if (idx >= relocs_chunk->length_dw) {
869*4882a593Smuzhiyun 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
870*4882a593Smuzhiyun 			  idx, relocs_chunk->length_dw);
871*4882a593Smuzhiyun 		radeon_cs_dump_packet(p, &p3reloc);
872*4882a593Smuzhiyun 		return -EINVAL;
873*4882a593Smuzhiyun 	}
874*4882a593Smuzhiyun 	/* FIXME: we assume reloc size is 4 dwords */
875*4882a593Smuzhiyun 	if (nomm) {
876*4882a593Smuzhiyun 		*cs_reloc = p->relocs;
877*4882a593Smuzhiyun 		(*cs_reloc)->gpu_offset =
878*4882a593Smuzhiyun 			(u64)relocs_chunk->kdata[idx + 3] << 32;
879*4882a593Smuzhiyun 		(*cs_reloc)->gpu_offset |= relocs_chunk->kdata[idx + 0];
880*4882a593Smuzhiyun 	} else
881*4882a593Smuzhiyun 		*cs_reloc = &p->relocs[(idx / 4)];
882*4882a593Smuzhiyun 	return 0;
883*4882a593Smuzhiyun }
884