1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2004 ATI Technologies Inc., Markham, Ontario
3*4882a593Smuzhiyun * Copyright 2007-8 Advanced Micro Devices, Inc.
4*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/pci.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/drm_device.h>
31*4882a593Smuzhiyun #include <drm/radeon_drm.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "radeon.h"
34*4882a593Smuzhiyun #include "atom.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
37*4882a593Smuzhiyun /* not sure which of these are needed */
38*4882a593Smuzhiyun #include <asm/machdep.h>
39*4882a593Smuzhiyun #include <asm/pmac_feature.h>
40*4882a593Smuzhiyun #include <asm/prom.h>
41*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* from radeon_legacy_encoder.c */
44*4882a593Smuzhiyun extern void
45*4882a593Smuzhiyun radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
46*4882a593Smuzhiyun uint32_t supported_device);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* old legacy ATI BIOS routines */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* COMBIOS table offsets */
51*4882a593Smuzhiyun enum radeon_combios_table_offset {
52*4882a593Smuzhiyun /* absolute offset tables */
53*4882a593Smuzhiyun COMBIOS_ASIC_INIT_1_TABLE,
54*4882a593Smuzhiyun COMBIOS_BIOS_SUPPORT_TABLE,
55*4882a593Smuzhiyun COMBIOS_DAC_PROGRAMMING_TABLE,
56*4882a593Smuzhiyun COMBIOS_MAX_COLOR_DEPTH_TABLE,
57*4882a593Smuzhiyun COMBIOS_CRTC_INFO_TABLE,
58*4882a593Smuzhiyun COMBIOS_PLL_INFO_TABLE,
59*4882a593Smuzhiyun COMBIOS_TV_INFO_TABLE,
60*4882a593Smuzhiyun COMBIOS_DFP_INFO_TABLE,
61*4882a593Smuzhiyun COMBIOS_HW_CONFIG_INFO_TABLE,
62*4882a593Smuzhiyun COMBIOS_MULTIMEDIA_INFO_TABLE,
63*4882a593Smuzhiyun COMBIOS_TV_STD_PATCH_TABLE,
64*4882a593Smuzhiyun COMBIOS_LCD_INFO_TABLE,
65*4882a593Smuzhiyun COMBIOS_MOBILE_INFO_TABLE,
66*4882a593Smuzhiyun COMBIOS_PLL_INIT_TABLE,
67*4882a593Smuzhiyun COMBIOS_MEM_CONFIG_TABLE,
68*4882a593Smuzhiyun COMBIOS_SAVE_MASK_TABLE,
69*4882a593Smuzhiyun COMBIOS_HARDCODED_EDID_TABLE,
70*4882a593Smuzhiyun COMBIOS_ASIC_INIT_2_TABLE,
71*4882a593Smuzhiyun COMBIOS_CONNECTOR_INFO_TABLE,
72*4882a593Smuzhiyun COMBIOS_DYN_CLK_1_TABLE,
73*4882a593Smuzhiyun COMBIOS_RESERVED_MEM_TABLE,
74*4882a593Smuzhiyun COMBIOS_EXT_TMDS_INFO_TABLE,
75*4882a593Smuzhiyun COMBIOS_MEM_CLK_INFO_TABLE,
76*4882a593Smuzhiyun COMBIOS_EXT_DAC_INFO_TABLE,
77*4882a593Smuzhiyun COMBIOS_MISC_INFO_TABLE,
78*4882a593Smuzhiyun COMBIOS_CRT_INFO_TABLE,
79*4882a593Smuzhiyun COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE,
80*4882a593Smuzhiyun COMBIOS_COMPONENT_VIDEO_INFO_TABLE,
81*4882a593Smuzhiyun COMBIOS_FAN_SPEED_INFO_TABLE,
82*4882a593Smuzhiyun COMBIOS_OVERDRIVE_INFO_TABLE,
83*4882a593Smuzhiyun COMBIOS_OEM_INFO_TABLE,
84*4882a593Smuzhiyun COMBIOS_DYN_CLK_2_TABLE,
85*4882a593Smuzhiyun COMBIOS_POWER_CONNECTOR_INFO_TABLE,
86*4882a593Smuzhiyun COMBIOS_I2C_INFO_TABLE,
87*4882a593Smuzhiyun /* relative offset tables */
88*4882a593Smuzhiyun COMBIOS_ASIC_INIT_3_TABLE, /* offset from misc info */
89*4882a593Smuzhiyun COMBIOS_ASIC_INIT_4_TABLE, /* offset from misc info */
90*4882a593Smuzhiyun COMBIOS_DETECTED_MEM_TABLE, /* offset from misc info */
91*4882a593Smuzhiyun COMBIOS_ASIC_INIT_5_TABLE, /* offset from misc info */
92*4882a593Smuzhiyun COMBIOS_RAM_RESET_TABLE, /* offset from mem config */
93*4882a593Smuzhiyun COMBIOS_POWERPLAY_INFO_TABLE, /* offset from mobile info */
94*4882a593Smuzhiyun COMBIOS_GPIO_INFO_TABLE, /* offset from mobile info */
95*4882a593Smuzhiyun COMBIOS_LCD_DDC_INFO_TABLE, /* offset from mobile info */
96*4882a593Smuzhiyun COMBIOS_TMDS_POWER_TABLE, /* offset from mobile info */
97*4882a593Smuzhiyun COMBIOS_TMDS_POWER_ON_TABLE, /* offset from tmds power */
98*4882a593Smuzhiyun COMBIOS_TMDS_POWER_OFF_TABLE, /* offset from tmds power */
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun enum radeon_combios_ddc {
102*4882a593Smuzhiyun DDC_NONE_DETECTED,
103*4882a593Smuzhiyun DDC_MONID,
104*4882a593Smuzhiyun DDC_DVI,
105*4882a593Smuzhiyun DDC_VGA,
106*4882a593Smuzhiyun DDC_CRT2,
107*4882a593Smuzhiyun DDC_LCD,
108*4882a593Smuzhiyun DDC_GPIO,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun enum radeon_combios_connector {
112*4882a593Smuzhiyun CONNECTOR_NONE_LEGACY,
113*4882a593Smuzhiyun CONNECTOR_PROPRIETARY_LEGACY,
114*4882a593Smuzhiyun CONNECTOR_CRT_LEGACY,
115*4882a593Smuzhiyun CONNECTOR_DVI_I_LEGACY,
116*4882a593Smuzhiyun CONNECTOR_DVI_D_LEGACY,
117*4882a593Smuzhiyun CONNECTOR_CTV_LEGACY,
118*4882a593Smuzhiyun CONNECTOR_STV_LEGACY,
119*4882a593Smuzhiyun CONNECTOR_UNSUPPORTED_LEGACY
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const int legacy_connector_convert[] = {
123*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
124*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID,
125*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
126*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
127*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID,
128*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Composite,
129*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
130*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
combios_get_table_offset(struct drm_device * dev,enum radeon_combios_table_offset table)133*4882a593Smuzhiyun static uint16_t combios_get_table_offset(struct drm_device *dev,
134*4882a593Smuzhiyun enum radeon_combios_table_offset table)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
137*4882a593Smuzhiyun int rev, size;
138*4882a593Smuzhiyun uint16_t offset = 0, check_offset;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (!rdev->bios)
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun switch (table) {
144*4882a593Smuzhiyun /* absolute offset tables */
145*4882a593Smuzhiyun case COMBIOS_ASIC_INIT_1_TABLE:
146*4882a593Smuzhiyun check_offset = 0xc;
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun case COMBIOS_BIOS_SUPPORT_TABLE:
149*4882a593Smuzhiyun check_offset = 0x14;
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case COMBIOS_DAC_PROGRAMMING_TABLE:
152*4882a593Smuzhiyun check_offset = 0x2a;
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun case COMBIOS_MAX_COLOR_DEPTH_TABLE:
155*4882a593Smuzhiyun check_offset = 0x2c;
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun case COMBIOS_CRTC_INFO_TABLE:
158*4882a593Smuzhiyun check_offset = 0x2e;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case COMBIOS_PLL_INFO_TABLE:
161*4882a593Smuzhiyun check_offset = 0x30;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case COMBIOS_TV_INFO_TABLE:
164*4882a593Smuzhiyun check_offset = 0x32;
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case COMBIOS_DFP_INFO_TABLE:
167*4882a593Smuzhiyun check_offset = 0x34;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case COMBIOS_HW_CONFIG_INFO_TABLE:
170*4882a593Smuzhiyun check_offset = 0x36;
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun case COMBIOS_MULTIMEDIA_INFO_TABLE:
173*4882a593Smuzhiyun check_offset = 0x38;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case COMBIOS_TV_STD_PATCH_TABLE:
176*4882a593Smuzhiyun check_offset = 0x3e;
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case COMBIOS_LCD_INFO_TABLE:
179*4882a593Smuzhiyun check_offset = 0x40;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case COMBIOS_MOBILE_INFO_TABLE:
182*4882a593Smuzhiyun check_offset = 0x42;
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case COMBIOS_PLL_INIT_TABLE:
185*4882a593Smuzhiyun check_offset = 0x46;
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case COMBIOS_MEM_CONFIG_TABLE:
188*4882a593Smuzhiyun check_offset = 0x48;
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case COMBIOS_SAVE_MASK_TABLE:
191*4882a593Smuzhiyun check_offset = 0x4a;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case COMBIOS_HARDCODED_EDID_TABLE:
194*4882a593Smuzhiyun check_offset = 0x4c;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case COMBIOS_ASIC_INIT_2_TABLE:
197*4882a593Smuzhiyun check_offset = 0x4e;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case COMBIOS_CONNECTOR_INFO_TABLE:
200*4882a593Smuzhiyun check_offset = 0x50;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case COMBIOS_DYN_CLK_1_TABLE:
203*4882a593Smuzhiyun check_offset = 0x52;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case COMBIOS_RESERVED_MEM_TABLE:
206*4882a593Smuzhiyun check_offset = 0x54;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case COMBIOS_EXT_TMDS_INFO_TABLE:
209*4882a593Smuzhiyun check_offset = 0x58;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case COMBIOS_MEM_CLK_INFO_TABLE:
212*4882a593Smuzhiyun check_offset = 0x5a;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case COMBIOS_EXT_DAC_INFO_TABLE:
215*4882a593Smuzhiyun check_offset = 0x5c;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun case COMBIOS_MISC_INFO_TABLE:
218*4882a593Smuzhiyun check_offset = 0x5e;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case COMBIOS_CRT_INFO_TABLE:
221*4882a593Smuzhiyun check_offset = 0x60;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun case COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE:
224*4882a593Smuzhiyun check_offset = 0x62;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun case COMBIOS_COMPONENT_VIDEO_INFO_TABLE:
227*4882a593Smuzhiyun check_offset = 0x64;
228*4882a593Smuzhiyun break;
229*4882a593Smuzhiyun case COMBIOS_FAN_SPEED_INFO_TABLE:
230*4882a593Smuzhiyun check_offset = 0x66;
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun case COMBIOS_OVERDRIVE_INFO_TABLE:
233*4882a593Smuzhiyun check_offset = 0x68;
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun case COMBIOS_OEM_INFO_TABLE:
236*4882a593Smuzhiyun check_offset = 0x6a;
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case COMBIOS_DYN_CLK_2_TABLE:
239*4882a593Smuzhiyun check_offset = 0x6c;
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun case COMBIOS_POWER_CONNECTOR_INFO_TABLE:
242*4882a593Smuzhiyun check_offset = 0x6e;
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case COMBIOS_I2C_INFO_TABLE:
245*4882a593Smuzhiyun check_offset = 0x70;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun /* relative offset tables */
248*4882a593Smuzhiyun case COMBIOS_ASIC_INIT_3_TABLE: /* offset from misc info */
249*4882a593Smuzhiyun check_offset =
250*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
251*4882a593Smuzhiyun if (check_offset) {
252*4882a593Smuzhiyun rev = RBIOS8(check_offset);
253*4882a593Smuzhiyun if (rev > 0) {
254*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x3);
255*4882a593Smuzhiyun if (check_offset)
256*4882a593Smuzhiyun offset = check_offset;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun break;
260*4882a593Smuzhiyun case COMBIOS_ASIC_INIT_4_TABLE: /* offset from misc info */
261*4882a593Smuzhiyun check_offset =
262*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
263*4882a593Smuzhiyun if (check_offset) {
264*4882a593Smuzhiyun rev = RBIOS8(check_offset);
265*4882a593Smuzhiyun if (rev > 0) {
266*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x5);
267*4882a593Smuzhiyun if (check_offset)
268*4882a593Smuzhiyun offset = check_offset;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case COMBIOS_DETECTED_MEM_TABLE: /* offset from misc info */
273*4882a593Smuzhiyun check_offset =
274*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
275*4882a593Smuzhiyun if (check_offset) {
276*4882a593Smuzhiyun rev = RBIOS8(check_offset);
277*4882a593Smuzhiyun if (rev > 0) {
278*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x7);
279*4882a593Smuzhiyun if (check_offset)
280*4882a593Smuzhiyun offset = check_offset;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun case COMBIOS_ASIC_INIT_5_TABLE: /* offset from misc info */
285*4882a593Smuzhiyun check_offset =
286*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
287*4882a593Smuzhiyun if (check_offset) {
288*4882a593Smuzhiyun rev = RBIOS8(check_offset);
289*4882a593Smuzhiyun if (rev == 2) {
290*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x9);
291*4882a593Smuzhiyun if (check_offset)
292*4882a593Smuzhiyun offset = check_offset;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case COMBIOS_RAM_RESET_TABLE: /* offset from mem config */
297*4882a593Smuzhiyun check_offset =
298*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
299*4882a593Smuzhiyun if (check_offset) {
300*4882a593Smuzhiyun while (RBIOS8(check_offset++));
301*4882a593Smuzhiyun check_offset += 2;
302*4882a593Smuzhiyun if (check_offset)
303*4882a593Smuzhiyun offset = check_offset;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun case COMBIOS_POWERPLAY_INFO_TABLE: /* offset from mobile info */
307*4882a593Smuzhiyun check_offset =
308*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
309*4882a593Smuzhiyun if (check_offset) {
310*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x11);
311*4882a593Smuzhiyun if (check_offset)
312*4882a593Smuzhiyun offset = check_offset;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun break;
315*4882a593Smuzhiyun case COMBIOS_GPIO_INFO_TABLE: /* offset from mobile info */
316*4882a593Smuzhiyun check_offset =
317*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
318*4882a593Smuzhiyun if (check_offset) {
319*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x13);
320*4882a593Smuzhiyun if (check_offset)
321*4882a593Smuzhiyun offset = check_offset;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case COMBIOS_LCD_DDC_INFO_TABLE: /* offset from mobile info */
325*4882a593Smuzhiyun check_offset =
326*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
327*4882a593Smuzhiyun if (check_offset) {
328*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x15);
329*4882a593Smuzhiyun if (check_offset)
330*4882a593Smuzhiyun offset = check_offset;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun case COMBIOS_TMDS_POWER_TABLE: /* offset from mobile info */
334*4882a593Smuzhiyun check_offset =
335*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
336*4882a593Smuzhiyun if (check_offset) {
337*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x17);
338*4882a593Smuzhiyun if (check_offset)
339*4882a593Smuzhiyun offset = check_offset;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case COMBIOS_TMDS_POWER_ON_TABLE: /* offset from tmds power */
343*4882a593Smuzhiyun check_offset =
344*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
345*4882a593Smuzhiyun if (check_offset) {
346*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x2);
347*4882a593Smuzhiyun if (check_offset)
348*4882a593Smuzhiyun offset = check_offset;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun case COMBIOS_TMDS_POWER_OFF_TABLE: /* offset from tmds power */
352*4882a593Smuzhiyun check_offset =
353*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
354*4882a593Smuzhiyun if (check_offset) {
355*4882a593Smuzhiyun check_offset = RBIOS16(check_offset + 0x4);
356*4882a593Smuzhiyun if (check_offset)
357*4882a593Smuzhiyun offset = check_offset;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun check_offset = 0;
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun size = RBIOS8(rdev->bios_header_start + 0x6);
366*4882a593Smuzhiyun /* check absolute offset tables */
367*4882a593Smuzhiyun if (table < COMBIOS_ASIC_INIT_3_TABLE && check_offset && check_offset < size)
368*4882a593Smuzhiyun offset = RBIOS16(rdev->bios_header_start + check_offset);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun return offset;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
radeon_combios_check_hardcoded_edid(struct radeon_device * rdev)373*4882a593Smuzhiyun bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun int edid_info, size;
376*4882a593Smuzhiyun struct edid *edid;
377*4882a593Smuzhiyun unsigned char *raw;
378*4882a593Smuzhiyun edid_info = combios_get_table_offset(rdev->ddev, COMBIOS_HARDCODED_EDID_TABLE);
379*4882a593Smuzhiyun if (!edid_info)
380*4882a593Smuzhiyun return false;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun raw = rdev->bios + edid_info;
383*4882a593Smuzhiyun size = EDID_LENGTH * (raw[0x7e] + 1);
384*4882a593Smuzhiyun edid = kmalloc(size, GFP_KERNEL);
385*4882a593Smuzhiyun if (edid == NULL)
386*4882a593Smuzhiyun return false;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun memcpy((unsigned char *)edid, raw, size);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (!drm_edid_is_valid(edid)) {
391*4882a593Smuzhiyun kfree(edid);
392*4882a593Smuzhiyun return false;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun rdev->mode_info.bios_hardcoded_edid = edid;
396*4882a593Smuzhiyun rdev->mode_info.bios_hardcoded_edid_size = size;
397*4882a593Smuzhiyun return true;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* this is used for atom LCDs as well */
401*4882a593Smuzhiyun struct edid *
radeon_bios_get_hardcoded_edid(struct radeon_device * rdev)402*4882a593Smuzhiyun radeon_bios_get_hardcoded_edid(struct radeon_device *rdev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct edid *edid;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (rdev->mode_info.bios_hardcoded_edid) {
407*4882a593Smuzhiyun edid = kmalloc(rdev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
408*4882a593Smuzhiyun if (edid) {
409*4882a593Smuzhiyun memcpy((unsigned char *)edid,
410*4882a593Smuzhiyun (unsigned char *)rdev->mode_info.bios_hardcoded_edid,
411*4882a593Smuzhiyun rdev->mode_info.bios_hardcoded_edid_size);
412*4882a593Smuzhiyun return edid;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun return NULL;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
combios_setup_i2c_bus(struct radeon_device * rdev,enum radeon_combios_ddc ddc,u32 clk_mask,u32 data_mask)418*4882a593Smuzhiyun static struct radeon_i2c_bus_rec combios_setup_i2c_bus(struct radeon_device *rdev,
419*4882a593Smuzhiyun enum radeon_combios_ddc ddc,
420*4882a593Smuzhiyun u32 clk_mask,
421*4882a593Smuzhiyun u32 data_mask)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
424*4882a593Smuzhiyun int ddc_line = 0;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* ddc id = mask reg
427*4882a593Smuzhiyun * DDC_NONE_DETECTED = none
428*4882a593Smuzhiyun * DDC_DVI = RADEON_GPIO_DVI_DDC
429*4882a593Smuzhiyun * DDC_VGA = RADEON_GPIO_VGA_DDC
430*4882a593Smuzhiyun * DDC_LCD = RADEON_GPIOPAD_MASK
431*4882a593Smuzhiyun * DDC_GPIO = RADEON_MDGPIO_MASK
432*4882a593Smuzhiyun * r1xx
433*4882a593Smuzhiyun * DDC_MONID = RADEON_GPIO_MONID
434*4882a593Smuzhiyun * DDC_CRT2 = RADEON_GPIO_CRT2_DDC
435*4882a593Smuzhiyun * r200
436*4882a593Smuzhiyun * DDC_MONID = RADEON_GPIO_MONID
437*4882a593Smuzhiyun * DDC_CRT2 = RADEON_GPIO_DVI_DDC
438*4882a593Smuzhiyun * r300/r350
439*4882a593Smuzhiyun * DDC_MONID = RADEON_GPIO_DVI_DDC
440*4882a593Smuzhiyun * DDC_CRT2 = RADEON_GPIO_DVI_DDC
441*4882a593Smuzhiyun * rv2xx/rv3xx
442*4882a593Smuzhiyun * DDC_MONID = RADEON_GPIO_MONID
443*4882a593Smuzhiyun * DDC_CRT2 = RADEON_GPIO_MONID
444*4882a593Smuzhiyun * rs3xx/rs4xx
445*4882a593Smuzhiyun * DDC_MONID = RADEON_GPIOPAD_MASK
446*4882a593Smuzhiyun * DDC_CRT2 = RADEON_GPIO_MONID
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun switch (ddc) {
449*4882a593Smuzhiyun case DDC_NONE_DETECTED:
450*4882a593Smuzhiyun default:
451*4882a593Smuzhiyun ddc_line = 0;
452*4882a593Smuzhiyun break;
453*4882a593Smuzhiyun case DDC_DVI:
454*4882a593Smuzhiyun ddc_line = RADEON_GPIO_DVI_DDC;
455*4882a593Smuzhiyun break;
456*4882a593Smuzhiyun case DDC_VGA:
457*4882a593Smuzhiyun ddc_line = RADEON_GPIO_VGA_DDC;
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun case DDC_LCD:
460*4882a593Smuzhiyun ddc_line = RADEON_GPIOPAD_MASK;
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun case DDC_GPIO:
463*4882a593Smuzhiyun ddc_line = RADEON_MDGPIO_MASK;
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun case DDC_MONID:
466*4882a593Smuzhiyun if (rdev->family == CHIP_RS300 ||
467*4882a593Smuzhiyun rdev->family == CHIP_RS400 ||
468*4882a593Smuzhiyun rdev->family == CHIP_RS480)
469*4882a593Smuzhiyun ddc_line = RADEON_GPIOPAD_MASK;
470*4882a593Smuzhiyun else if (rdev->family == CHIP_R300 ||
471*4882a593Smuzhiyun rdev->family == CHIP_R350) {
472*4882a593Smuzhiyun ddc_line = RADEON_GPIO_DVI_DDC;
473*4882a593Smuzhiyun ddc = DDC_DVI;
474*4882a593Smuzhiyun } else
475*4882a593Smuzhiyun ddc_line = RADEON_GPIO_MONID;
476*4882a593Smuzhiyun break;
477*4882a593Smuzhiyun case DDC_CRT2:
478*4882a593Smuzhiyun if (rdev->family == CHIP_R200 ||
479*4882a593Smuzhiyun rdev->family == CHIP_R300 ||
480*4882a593Smuzhiyun rdev->family == CHIP_R350) {
481*4882a593Smuzhiyun ddc_line = RADEON_GPIO_DVI_DDC;
482*4882a593Smuzhiyun ddc = DDC_DVI;
483*4882a593Smuzhiyun } else if (rdev->family == CHIP_RS300 ||
484*4882a593Smuzhiyun rdev->family == CHIP_RS400 ||
485*4882a593Smuzhiyun rdev->family == CHIP_RS480)
486*4882a593Smuzhiyun ddc_line = RADEON_GPIO_MONID;
487*4882a593Smuzhiyun else if (rdev->family >= CHIP_RV350) {
488*4882a593Smuzhiyun ddc_line = RADEON_GPIO_MONID;
489*4882a593Smuzhiyun ddc = DDC_MONID;
490*4882a593Smuzhiyun } else
491*4882a593Smuzhiyun ddc_line = RADEON_GPIO_CRT2_DDC;
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (ddc_line == RADEON_GPIOPAD_MASK) {
496*4882a593Smuzhiyun i2c.mask_clk_reg = RADEON_GPIOPAD_MASK;
497*4882a593Smuzhiyun i2c.mask_data_reg = RADEON_GPIOPAD_MASK;
498*4882a593Smuzhiyun i2c.a_clk_reg = RADEON_GPIOPAD_A;
499*4882a593Smuzhiyun i2c.a_data_reg = RADEON_GPIOPAD_A;
500*4882a593Smuzhiyun i2c.en_clk_reg = RADEON_GPIOPAD_EN;
501*4882a593Smuzhiyun i2c.en_data_reg = RADEON_GPIOPAD_EN;
502*4882a593Smuzhiyun i2c.y_clk_reg = RADEON_GPIOPAD_Y;
503*4882a593Smuzhiyun i2c.y_data_reg = RADEON_GPIOPAD_Y;
504*4882a593Smuzhiyun } else if (ddc_line == RADEON_MDGPIO_MASK) {
505*4882a593Smuzhiyun i2c.mask_clk_reg = RADEON_MDGPIO_MASK;
506*4882a593Smuzhiyun i2c.mask_data_reg = RADEON_MDGPIO_MASK;
507*4882a593Smuzhiyun i2c.a_clk_reg = RADEON_MDGPIO_A;
508*4882a593Smuzhiyun i2c.a_data_reg = RADEON_MDGPIO_A;
509*4882a593Smuzhiyun i2c.en_clk_reg = RADEON_MDGPIO_EN;
510*4882a593Smuzhiyun i2c.en_data_reg = RADEON_MDGPIO_EN;
511*4882a593Smuzhiyun i2c.y_clk_reg = RADEON_MDGPIO_Y;
512*4882a593Smuzhiyun i2c.y_data_reg = RADEON_MDGPIO_Y;
513*4882a593Smuzhiyun } else {
514*4882a593Smuzhiyun i2c.mask_clk_reg = ddc_line;
515*4882a593Smuzhiyun i2c.mask_data_reg = ddc_line;
516*4882a593Smuzhiyun i2c.a_clk_reg = ddc_line;
517*4882a593Smuzhiyun i2c.a_data_reg = ddc_line;
518*4882a593Smuzhiyun i2c.en_clk_reg = ddc_line;
519*4882a593Smuzhiyun i2c.en_data_reg = ddc_line;
520*4882a593Smuzhiyun i2c.y_clk_reg = ddc_line;
521*4882a593Smuzhiyun i2c.y_data_reg = ddc_line;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun if (clk_mask && data_mask) {
525*4882a593Smuzhiyun /* system specific masks */
526*4882a593Smuzhiyun i2c.mask_clk_mask = clk_mask;
527*4882a593Smuzhiyun i2c.mask_data_mask = data_mask;
528*4882a593Smuzhiyun i2c.a_clk_mask = clk_mask;
529*4882a593Smuzhiyun i2c.a_data_mask = data_mask;
530*4882a593Smuzhiyun i2c.en_clk_mask = clk_mask;
531*4882a593Smuzhiyun i2c.en_data_mask = data_mask;
532*4882a593Smuzhiyun i2c.y_clk_mask = clk_mask;
533*4882a593Smuzhiyun i2c.y_data_mask = data_mask;
534*4882a593Smuzhiyun } else if ((ddc_line == RADEON_GPIOPAD_MASK) ||
535*4882a593Smuzhiyun (ddc_line == RADEON_MDGPIO_MASK)) {
536*4882a593Smuzhiyun /* default gpiopad masks */
537*4882a593Smuzhiyun i2c.mask_clk_mask = (0x20 << 8);
538*4882a593Smuzhiyun i2c.mask_data_mask = 0x80;
539*4882a593Smuzhiyun i2c.a_clk_mask = (0x20 << 8);
540*4882a593Smuzhiyun i2c.a_data_mask = 0x80;
541*4882a593Smuzhiyun i2c.en_clk_mask = (0x20 << 8);
542*4882a593Smuzhiyun i2c.en_data_mask = 0x80;
543*4882a593Smuzhiyun i2c.y_clk_mask = (0x20 << 8);
544*4882a593Smuzhiyun i2c.y_data_mask = 0x80;
545*4882a593Smuzhiyun } else {
546*4882a593Smuzhiyun /* default masks for ddc pads */
547*4882a593Smuzhiyun i2c.mask_clk_mask = RADEON_GPIO_MASK_1;
548*4882a593Smuzhiyun i2c.mask_data_mask = RADEON_GPIO_MASK_0;
549*4882a593Smuzhiyun i2c.a_clk_mask = RADEON_GPIO_A_1;
550*4882a593Smuzhiyun i2c.a_data_mask = RADEON_GPIO_A_0;
551*4882a593Smuzhiyun i2c.en_clk_mask = RADEON_GPIO_EN_1;
552*4882a593Smuzhiyun i2c.en_data_mask = RADEON_GPIO_EN_0;
553*4882a593Smuzhiyun i2c.y_clk_mask = RADEON_GPIO_Y_1;
554*4882a593Smuzhiyun i2c.y_data_mask = RADEON_GPIO_Y_0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun switch (rdev->family) {
558*4882a593Smuzhiyun case CHIP_R100:
559*4882a593Smuzhiyun case CHIP_RV100:
560*4882a593Smuzhiyun case CHIP_RS100:
561*4882a593Smuzhiyun case CHIP_RV200:
562*4882a593Smuzhiyun case CHIP_RS200:
563*4882a593Smuzhiyun case CHIP_RS300:
564*4882a593Smuzhiyun switch (ddc_line) {
565*4882a593Smuzhiyun case RADEON_GPIO_DVI_DDC:
566*4882a593Smuzhiyun i2c.hw_capable = true;
567*4882a593Smuzhiyun break;
568*4882a593Smuzhiyun default:
569*4882a593Smuzhiyun i2c.hw_capable = false;
570*4882a593Smuzhiyun break;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun case CHIP_R200:
574*4882a593Smuzhiyun switch (ddc_line) {
575*4882a593Smuzhiyun case RADEON_GPIO_DVI_DDC:
576*4882a593Smuzhiyun case RADEON_GPIO_MONID:
577*4882a593Smuzhiyun i2c.hw_capable = true;
578*4882a593Smuzhiyun break;
579*4882a593Smuzhiyun default:
580*4882a593Smuzhiyun i2c.hw_capable = false;
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun case CHIP_RV250:
585*4882a593Smuzhiyun case CHIP_RV280:
586*4882a593Smuzhiyun switch (ddc_line) {
587*4882a593Smuzhiyun case RADEON_GPIO_VGA_DDC:
588*4882a593Smuzhiyun case RADEON_GPIO_DVI_DDC:
589*4882a593Smuzhiyun case RADEON_GPIO_CRT2_DDC:
590*4882a593Smuzhiyun i2c.hw_capable = true;
591*4882a593Smuzhiyun break;
592*4882a593Smuzhiyun default:
593*4882a593Smuzhiyun i2c.hw_capable = false;
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun case CHIP_R300:
598*4882a593Smuzhiyun case CHIP_R350:
599*4882a593Smuzhiyun switch (ddc_line) {
600*4882a593Smuzhiyun case RADEON_GPIO_VGA_DDC:
601*4882a593Smuzhiyun case RADEON_GPIO_DVI_DDC:
602*4882a593Smuzhiyun i2c.hw_capable = true;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun default:
605*4882a593Smuzhiyun i2c.hw_capable = false;
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun case CHIP_RV350:
610*4882a593Smuzhiyun case CHIP_RV380:
611*4882a593Smuzhiyun case CHIP_RS400:
612*4882a593Smuzhiyun case CHIP_RS480:
613*4882a593Smuzhiyun switch (ddc_line) {
614*4882a593Smuzhiyun case RADEON_GPIO_VGA_DDC:
615*4882a593Smuzhiyun case RADEON_GPIO_DVI_DDC:
616*4882a593Smuzhiyun i2c.hw_capable = true;
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun case RADEON_GPIO_MONID:
619*4882a593Smuzhiyun /* hw i2c on RADEON_GPIO_MONID doesn't seem to work
620*4882a593Smuzhiyun * reliably on some pre-r4xx hardware; not sure why.
621*4882a593Smuzhiyun */
622*4882a593Smuzhiyun i2c.hw_capable = false;
623*4882a593Smuzhiyun break;
624*4882a593Smuzhiyun default:
625*4882a593Smuzhiyun i2c.hw_capable = false;
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun break;
629*4882a593Smuzhiyun default:
630*4882a593Smuzhiyun i2c.hw_capable = false;
631*4882a593Smuzhiyun break;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun i2c.mm_i2c = false;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun i2c.i2c_id = ddc;
636*4882a593Smuzhiyun i2c.hpd = RADEON_HPD_NONE;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun if (ddc_line)
639*4882a593Smuzhiyun i2c.valid = true;
640*4882a593Smuzhiyun else
641*4882a593Smuzhiyun i2c.valid = false;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun return i2c;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
radeon_combios_get_i2c_info_from_table(struct radeon_device * rdev)646*4882a593Smuzhiyun static struct radeon_i2c_bus_rec radeon_combios_get_i2c_info_from_table(struct radeon_device *rdev)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
649*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
650*4882a593Smuzhiyun u16 offset;
651*4882a593Smuzhiyun u8 id, blocks, clk, data;
652*4882a593Smuzhiyun int i;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun i2c.valid = false;
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_I2C_INFO_TABLE);
657*4882a593Smuzhiyun if (offset) {
658*4882a593Smuzhiyun blocks = RBIOS8(offset + 2);
659*4882a593Smuzhiyun for (i = 0; i < blocks; i++) {
660*4882a593Smuzhiyun id = RBIOS8(offset + 3 + (i * 5) + 0);
661*4882a593Smuzhiyun if (id == 136) {
662*4882a593Smuzhiyun clk = RBIOS8(offset + 3 + (i * 5) + 3);
663*4882a593Smuzhiyun data = RBIOS8(offset + 3 + (i * 5) + 4);
664*4882a593Smuzhiyun /* gpiopad */
665*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_MONID,
666*4882a593Smuzhiyun (1 << clk), (1 << data));
667*4882a593Smuzhiyun break;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun return i2c;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
radeon_combios_i2c_init(struct radeon_device * rdev)674*4882a593Smuzhiyun void radeon_combios_i2c_init(struct radeon_device *rdev)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
677*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* actual hw pads
680*4882a593Smuzhiyun * r1xx/rs2xx/rs3xx
681*4882a593Smuzhiyun * 0x60, 0x64, 0x68, 0x6c, gpiopads, mm
682*4882a593Smuzhiyun * r200
683*4882a593Smuzhiyun * 0x60, 0x64, 0x68, mm
684*4882a593Smuzhiyun * r300/r350
685*4882a593Smuzhiyun * 0x60, 0x64, mm
686*4882a593Smuzhiyun * rv2xx/rv3xx/rs4xx
687*4882a593Smuzhiyun * 0x60, 0x64, 0x68, gpiopads, mm
688*4882a593Smuzhiyun */
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* 0x60 */
691*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
692*4882a593Smuzhiyun rdev->i2c_bus[0] = radeon_i2c_create(dev, &i2c, "DVI_DDC");
693*4882a593Smuzhiyun /* 0x64 */
694*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
695*4882a593Smuzhiyun rdev->i2c_bus[1] = radeon_i2c_create(dev, &i2c, "VGA_DDC");
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /* mm i2c */
698*4882a593Smuzhiyun i2c.valid = true;
699*4882a593Smuzhiyun i2c.hw_capable = true;
700*4882a593Smuzhiyun i2c.mm_i2c = true;
701*4882a593Smuzhiyun i2c.i2c_id = 0xa0;
702*4882a593Smuzhiyun rdev->i2c_bus[2] = radeon_i2c_create(dev, &i2c, "MM_I2C");
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (rdev->family == CHIP_R300 ||
705*4882a593Smuzhiyun rdev->family == CHIP_R350) {
706*4882a593Smuzhiyun /* only 2 sw i2c pads */
707*4882a593Smuzhiyun } else if (rdev->family == CHIP_RS300 ||
708*4882a593Smuzhiyun rdev->family == CHIP_RS400 ||
709*4882a593Smuzhiyun rdev->family == CHIP_RS480) {
710*4882a593Smuzhiyun /* 0x68 */
711*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
712*4882a593Smuzhiyun rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* gpiopad */
715*4882a593Smuzhiyun i2c = radeon_combios_get_i2c_info_from_table(rdev);
716*4882a593Smuzhiyun if (i2c.valid)
717*4882a593Smuzhiyun rdev->i2c_bus[4] = radeon_i2c_create(dev, &i2c, "GPIOPAD_MASK");
718*4882a593Smuzhiyun } else if ((rdev->family == CHIP_R200) ||
719*4882a593Smuzhiyun (rdev->family >= CHIP_R300)) {
720*4882a593Smuzhiyun /* 0x68 */
721*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
722*4882a593Smuzhiyun rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
723*4882a593Smuzhiyun } else {
724*4882a593Smuzhiyun /* 0x68 */
725*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
726*4882a593Smuzhiyun rdev->i2c_bus[3] = radeon_i2c_create(dev, &i2c, "MONID");
727*4882a593Smuzhiyun /* 0x6c */
728*4882a593Smuzhiyun i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
729*4882a593Smuzhiyun rdev->i2c_bus[4] = radeon_i2c_create(dev, &i2c, "CRT2_DDC");
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
radeon_combios_get_clock_info(struct drm_device * dev)733*4882a593Smuzhiyun bool radeon_combios_get_clock_info(struct drm_device *dev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
736*4882a593Smuzhiyun uint16_t pll_info;
737*4882a593Smuzhiyun struct radeon_pll *p1pll = &rdev->clock.p1pll;
738*4882a593Smuzhiyun struct radeon_pll *p2pll = &rdev->clock.p2pll;
739*4882a593Smuzhiyun struct radeon_pll *spll = &rdev->clock.spll;
740*4882a593Smuzhiyun struct radeon_pll *mpll = &rdev->clock.mpll;
741*4882a593Smuzhiyun int8_t rev;
742*4882a593Smuzhiyun uint16_t sclk, mclk;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun pll_info = combios_get_table_offset(dev, COMBIOS_PLL_INFO_TABLE);
745*4882a593Smuzhiyun if (pll_info) {
746*4882a593Smuzhiyun rev = RBIOS8(pll_info);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* pixel clocks */
749*4882a593Smuzhiyun p1pll->reference_freq = RBIOS16(pll_info + 0xe);
750*4882a593Smuzhiyun p1pll->reference_div = RBIOS16(pll_info + 0x10);
751*4882a593Smuzhiyun p1pll->pll_out_min = RBIOS32(pll_info + 0x12);
752*4882a593Smuzhiyun p1pll->pll_out_max = RBIOS32(pll_info + 0x16);
753*4882a593Smuzhiyun p1pll->lcd_pll_out_min = p1pll->pll_out_min;
754*4882a593Smuzhiyun p1pll->lcd_pll_out_max = p1pll->pll_out_max;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun if (rev > 9) {
757*4882a593Smuzhiyun p1pll->pll_in_min = RBIOS32(pll_info + 0x36);
758*4882a593Smuzhiyun p1pll->pll_in_max = RBIOS32(pll_info + 0x3a);
759*4882a593Smuzhiyun } else {
760*4882a593Smuzhiyun p1pll->pll_in_min = 40;
761*4882a593Smuzhiyun p1pll->pll_in_max = 500;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun *p2pll = *p1pll;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun /* system clock */
766*4882a593Smuzhiyun spll->reference_freq = RBIOS16(pll_info + 0x1a);
767*4882a593Smuzhiyun spll->reference_div = RBIOS16(pll_info + 0x1c);
768*4882a593Smuzhiyun spll->pll_out_min = RBIOS32(pll_info + 0x1e);
769*4882a593Smuzhiyun spll->pll_out_max = RBIOS32(pll_info + 0x22);
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun if (rev > 10) {
772*4882a593Smuzhiyun spll->pll_in_min = RBIOS32(pll_info + 0x48);
773*4882a593Smuzhiyun spll->pll_in_max = RBIOS32(pll_info + 0x4c);
774*4882a593Smuzhiyun } else {
775*4882a593Smuzhiyun /* ??? */
776*4882a593Smuzhiyun spll->pll_in_min = 40;
777*4882a593Smuzhiyun spll->pll_in_max = 500;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* memory clock */
781*4882a593Smuzhiyun mpll->reference_freq = RBIOS16(pll_info + 0x26);
782*4882a593Smuzhiyun mpll->reference_div = RBIOS16(pll_info + 0x28);
783*4882a593Smuzhiyun mpll->pll_out_min = RBIOS32(pll_info + 0x2a);
784*4882a593Smuzhiyun mpll->pll_out_max = RBIOS32(pll_info + 0x2e);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun if (rev > 10) {
787*4882a593Smuzhiyun mpll->pll_in_min = RBIOS32(pll_info + 0x5a);
788*4882a593Smuzhiyun mpll->pll_in_max = RBIOS32(pll_info + 0x5e);
789*4882a593Smuzhiyun } else {
790*4882a593Smuzhiyun /* ??? */
791*4882a593Smuzhiyun mpll->pll_in_min = 40;
792*4882a593Smuzhiyun mpll->pll_in_max = 500;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* default sclk/mclk */
796*4882a593Smuzhiyun sclk = RBIOS16(pll_info + 0xa);
797*4882a593Smuzhiyun mclk = RBIOS16(pll_info + 0x8);
798*4882a593Smuzhiyun if (sclk == 0)
799*4882a593Smuzhiyun sclk = 200 * 100;
800*4882a593Smuzhiyun if (mclk == 0)
801*4882a593Smuzhiyun mclk = 200 * 100;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun rdev->clock.default_sclk = sclk;
804*4882a593Smuzhiyun rdev->clock.default_mclk = mclk;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (RBIOS32(pll_info + 0x16))
807*4882a593Smuzhiyun rdev->clock.max_pixel_clock = RBIOS32(pll_info + 0x16);
808*4882a593Smuzhiyun else
809*4882a593Smuzhiyun rdev->clock.max_pixel_clock = 35000; /* might need something asic specific */
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun return true;
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun return false;
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
radeon_combios_sideport_present(struct radeon_device * rdev)816*4882a593Smuzhiyun bool radeon_combios_sideport_present(struct radeon_device *rdev)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
819*4882a593Smuzhiyun u16 igp_info;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* sideport is AMD only */
822*4882a593Smuzhiyun if (rdev->family == CHIP_RS400)
823*4882a593Smuzhiyun return false;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun igp_info = combios_get_table_offset(dev, COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun if (igp_info) {
828*4882a593Smuzhiyun if (RBIOS16(igp_info + 0x4))
829*4882a593Smuzhiyun return true;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun return false;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun static const uint32_t default_primarydac_adj[CHIP_LAST] = {
835*4882a593Smuzhiyun 0x00000808, /* r100 */
836*4882a593Smuzhiyun 0x00000808, /* rv100 */
837*4882a593Smuzhiyun 0x00000808, /* rs100 */
838*4882a593Smuzhiyun 0x00000808, /* rv200 */
839*4882a593Smuzhiyun 0x00000808, /* rs200 */
840*4882a593Smuzhiyun 0x00000808, /* r200 */
841*4882a593Smuzhiyun 0x00000808, /* rv250 */
842*4882a593Smuzhiyun 0x00000000, /* rs300 */
843*4882a593Smuzhiyun 0x00000808, /* rv280 */
844*4882a593Smuzhiyun 0x00000808, /* r300 */
845*4882a593Smuzhiyun 0x00000808, /* r350 */
846*4882a593Smuzhiyun 0x00000808, /* rv350 */
847*4882a593Smuzhiyun 0x00000808, /* rv380 */
848*4882a593Smuzhiyun 0x00000808, /* r420 */
849*4882a593Smuzhiyun 0x00000808, /* r423 */
850*4882a593Smuzhiyun 0x00000808, /* rv410 */
851*4882a593Smuzhiyun 0x00000000, /* rs400 */
852*4882a593Smuzhiyun 0x00000000, /* rs480 */
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun
radeon_legacy_get_primary_dac_info_from_table(struct radeon_device * rdev,struct radeon_encoder_primary_dac * p_dac)855*4882a593Smuzhiyun static void radeon_legacy_get_primary_dac_info_from_table(struct radeon_device *rdev,
856*4882a593Smuzhiyun struct radeon_encoder_primary_dac *p_dac)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun p_dac->ps2_pdac_adj = default_primarydac_adj[rdev->family];
859*4882a593Smuzhiyun return;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
radeon_combios_get_primary_dac_info(struct radeon_encoder * encoder)862*4882a593Smuzhiyun struct radeon_encoder_primary_dac *radeon_combios_get_primary_dac_info(struct
863*4882a593Smuzhiyun radeon_encoder
864*4882a593Smuzhiyun *encoder)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
867*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
868*4882a593Smuzhiyun uint16_t dac_info;
869*4882a593Smuzhiyun uint8_t rev, bg, dac;
870*4882a593Smuzhiyun struct radeon_encoder_primary_dac *p_dac = NULL;
871*4882a593Smuzhiyun int found = 0;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac),
874*4882a593Smuzhiyun GFP_KERNEL);
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun if (!p_dac)
877*4882a593Smuzhiyun return NULL;
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun /* check CRT table */
880*4882a593Smuzhiyun dac_info = combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
881*4882a593Smuzhiyun if (dac_info) {
882*4882a593Smuzhiyun rev = RBIOS8(dac_info) & 0x3;
883*4882a593Smuzhiyun if (rev < 2) {
884*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0x2) & 0xf;
885*4882a593Smuzhiyun dac = (RBIOS8(dac_info + 0x2) >> 4) & 0xf;
886*4882a593Smuzhiyun p_dac->ps2_pdac_adj = (bg << 8) | (dac);
887*4882a593Smuzhiyun } else {
888*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0x2) & 0xf;
889*4882a593Smuzhiyun dac = RBIOS8(dac_info + 0x3) & 0xf;
890*4882a593Smuzhiyun p_dac->ps2_pdac_adj = (bg << 8) | (dac);
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun /* if the values are zeros, use the table */
893*4882a593Smuzhiyun if ((dac == 0) || (bg == 0))
894*4882a593Smuzhiyun found = 0;
895*4882a593Smuzhiyun else
896*4882a593Smuzhiyun found = 1;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun /* quirks */
900*4882a593Smuzhiyun /* Radeon 7000 (RV100) */
901*4882a593Smuzhiyun if (((dev->pdev->device == 0x5159) &&
902*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x174B) &&
903*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x7c28)) ||
904*4882a593Smuzhiyun /* Radeon 9100 (R200) */
905*4882a593Smuzhiyun ((dev->pdev->device == 0x514D) &&
906*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x174B) &&
907*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x7149))) {
908*4882a593Smuzhiyun /* vbios value is bad, use the default */
909*4882a593Smuzhiyun found = 0;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun if (!found) /* fallback to defaults */
913*4882a593Smuzhiyun radeon_legacy_get_primary_dac_info_from_table(rdev, p_dac);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun return p_dac;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun enum radeon_tv_std
radeon_combios_get_tv_info(struct radeon_device * rdev)919*4882a593Smuzhiyun radeon_combios_get_tv_info(struct radeon_device *rdev)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
922*4882a593Smuzhiyun uint16_t tv_info;
923*4882a593Smuzhiyun enum radeon_tv_std tv_std = TV_STD_NTSC;
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun tv_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
926*4882a593Smuzhiyun if (tv_info) {
927*4882a593Smuzhiyun if (RBIOS8(tv_info + 6) == 'T') {
928*4882a593Smuzhiyun switch (RBIOS8(tv_info + 7) & 0xf) {
929*4882a593Smuzhiyun case 1:
930*4882a593Smuzhiyun tv_std = TV_STD_NTSC;
931*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: NTSC\n");
932*4882a593Smuzhiyun break;
933*4882a593Smuzhiyun case 2:
934*4882a593Smuzhiyun tv_std = TV_STD_PAL;
935*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL\n");
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun case 3:
938*4882a593Smuzhiyun tv_std = TV_STD_PAL_M;
939*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
940*4882a593Smuzhiyun break;
941*4882a593Smuzhiyun case 4:
942*4882a593Smuzhiyun tv_std = TV_STD_PAL_60;
943*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
944*4882a593Smuzhiyun break;
945*4882a593Smuzhiyun case 5:
946*4882a593Smuzhiyun tv_std = TV_STD_NTSC_J;
947*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
948*4882a593Smuzhiyun break;
949*4882a593Smuzhiyun case 6:
950*4882a593Smuzhiyun tv_std = TV_STD_SCART_PAL;
951*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: SCART-PAL\n");
952*4882a593Smuzhiyun break;
953*4882a593Smuzhiyun default:
954*4882a593Smuzhiyun tv_std = TV_STD_NTSC;
955*4882a593Smuzhiyun DRM_DEBUG_KMS
956*4882a593Smuzhiyun ("Unknown TV standard; defaulting to NTSC\n");
957*4882a593Smuzhiyun break;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun switch ((RBIOS8(tv_info + 9) >> 2) & 0x3) {
961*4882a593Smuzhiyun case 0:
962*4882a593Smuzhiyun DRM_DEBUG_KMS("29.498928713 MHz TV ref clk\n");
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun case 1:
965*4882a593Smuzhiyun DRM_DEBUG_KMS("28.636360000 MHz TV ref clk\n");
966*4882a593Smuzhiyun break;
967*4882a593Smuzhiyun case 2:
968*4882a593Smuzhiyun DRM_DEBUG_KMS("14.318180000 MHz TV ref clk\n");
969*4882a593Smuzhiyun break;
970*4882a593Smuzhiyun case 3:
971*4882a593Smuzhiyun DRM_DEBUG_KMS("27.000000000 MHz TV ref clk\n");
972*4882a593Smuzhiyun break;
973*4882a593Smuzhiyun default:
974*4882a593Smuzhiyun break;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun return tv_std;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun static const uint32_t default_tvdac_adj[CHIP_LAST] = {
982*4882a593Smuzhiyun 0x00000000, /* r100 */
983*4882a593Smuzhiyun 0x00280000, /* rv100 */
984*4882a593Smuzhiyun 0x00000000, /* rs100 */
985*4882a593Smuzhiyun 0x00880000, /* rv200 */
986*4882a593Smuzhiyun 0x00000000, /* rs200 */
987*4882a593Smuzhiyun 0x00000000, /* r200 */
988*4882a593Smuzhiyun 0x00770000, /* rv250 */
989*4882a593Smuzhiyun 0x00290000, /* rs300 */
990*4882a593Smuzhiyun 0x00560000, /* rv280 */
991*4882a593Smuzhiyun 0x00780000, /* r300 */
992*4882a593Smuzhiyun 0x00770000, /* r350 */
993*4882a593Smuzhiyun 0x00780000, /* rv350 */
994*4882a593Smuzhiyun 0x00780000, /* rv380 */
995*4882a593Smuzhiyun 0x01080000, /* r420 */
996*4882a593Smuzhiyun 0x01080000, /* r423 */
997*4882a593Smuzhiyun 0x01080000, /* rv410 */
998*4882a593Smuzhiyun 0x00780000, /* rs400 */
999*4882a593Smuzhiyun 0x00780000, /* rs480 */
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun
radeon_legacy_get_tv_dac_info_from_table(struct radeon_device * rdev,struct radeon_encoder_tv_dac * tv_dac)1002*4882a593Smuzhiyun static void radeon_legacy_get_tv_dac_info_from_table(struct radeon_device *rdev,
1003*4882a593Smuzhiyun struct radeon_encoder_tv_dac *tv_dac)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj = default_tvdac_adj[rdev->family];
1006*4882a593Smuzhiyun if ((rdev->flags & RADEON_IS_MOBILITY) && (rdev->family == CHIP_RV250))
1007*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj = 0x00880000;
1008*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1009*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1010*4882a593Smuzhiyun return;
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
radeon_combios_get_tv_dac_info(struct radeon_encoder * encoder)1013*4882a593Smuzhiyun struct radeon_encoder_tv_dac *radeon_combios_get_tv_dac_info(struct
1014*4882a593Smuzhiyun radeon_encoder
1015*4882a593Smuzhiyun *encoder)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1018*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1019*4882a593Smuzhiyun uint16_t dac_info;
1020*4882a593Smuzhiyun uint8_t rev, bg, dac;
1021*4882a593Smuzhiyun struct radeon_encoder_tv_dac *tv_dac = NULL;
1022*4882a593Smuzhiyun int found = 0;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1025*4882a593Smuzhiyun if (!tv_dac)
1026*4882a593Smuzhiyun return NULL;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* first check TV table */
1029*4882a593Smuzhiyun dac_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
1030*4882a593Smuzhiyun if (dac_info) {
1031*4882a593Smuzhiyun rev = RBIOS8(dac_info + 0x3);
1032*4882a593Smuzhiyun if (rev > 4) {
1033*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0xc) & 0xf;
1034*4882a593Smuzhiyun dac = RBIOS8(dac_info + 0xd) & 0xf;
1035*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0xe) & 0xf;
1038*4882a593Smuzhiyun dac = RBIOS8(dac_info + 0xf) & 0xf;
1039*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0x10) & 0xf;
1042*4882a593Smuzhiyun dac = RBIOS8(dac_info + 0x11) & 0xf;
1043*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1044*4882a593Smuzhiyun /* if the values are all zeros, use the table */
1045*4882a593Smuzhiyun if (tv_dac->ps2_tvdac_adj)
1046*4882a593Smuzhiyun found = 1;
1047*4882a593Smuzhiyun } else if (rev > 1) {
1048*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0xc) & 0xf;
1049*4882a593Smuzhiyun dac = (RBIOS8(dac_info + 0xc) >> 4) & 0xf;
1050*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0xd) & 0xf;
1053*4882a593Smuzhiyun dac = (RBIOS8(dac_info + 0xd) >> 4) & 0xf;
1054*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0xe) & 0xf;
1057*4882a593Smuzhiyun dac = (RBIOS8(dac_info + 0xe) >> 4) & 0xf;
1058*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1059*4882a593Smuzhiyun /* if the values are all zeros, use the table */
1060*4882a593Smuzhiyun if (tv_dac->ps2_tvdac_adj)
1061*4882a593Smuzhiyun found = 1;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun tv_dac->tv_std = radeon_combios_get_tv_info(rdev);
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun if (!found) {
1066*4882a593Smuzhiyun /* then check CRT table */
1067*4882a593Smuzhiyun dac_info =
1068*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
1069*4882a593Smuzhiyun if (dac_info) {
1070*4882a593Smuzhiyun rev = RBIOS8(dac_info) & 0x3;
1071*4882a593Smuzhiyun if (rev < 2) {
1072*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0x3) & 0xf;
1073*4882a593Smuzhiyun dac = (RBIOS8(dac_info + 0x3) >> 4) & 0xf;
1074*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj =
1075*4882a593Smuzhiyun (bg << 16) | (dac << 20);
1076*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1077*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1078*4882a593Smuzhiyun /* if the values are all zeros, use the table */
1079*4882a593Smuzhiyun if (tv_dac->ps2_tvdac_adj)
1080*4882a593Smuzhiyun found = 1;
1081*4882a593Smuzhiyun } else {
1082*4882a593Smuzhiyun bg = RBIOS8(dac_info + 0x4) & 0xf;
1083*4882a593Smuzhiyun dac = RBIOS8(dac_info + 0x5) & 0xf;
1084*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj =
1085*4882a593Smuzhiyun (bg << 16) | (dac << 20);
1086*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
1087*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
1088*4882a593Smuzhiyun /* if the values are all zeros, use the table */
1089*4882a593Smuzhiyun if (tv_dac->ps2_tvdac_adj)
1090*4882a593Smuzhiyun found = 1;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun } else {
1093*4882a593Smuzhiyun DRM_INFO("No TV DAC info found in BIOS\n");
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (!found) /* fallback to defaults */
1098*4882a593Smuzhiyun radeon_legacy_get_tv_dac_info_from_table(rdev, tv_dac);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun return tv_dac;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
radeon_legacy_get_lvds_info_from_regs(struct radeon_device * rdev)1103*4882a593Smuzhiyun static struct radeon_encoder_lvds *radeon_legacy_get_lvds_info_from_regs(struct
1104*4882a593Smuzhiyun radeon_device
1105*4882a593Smuzhiyun *rdev)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = NULL;
1108*4882a593Smuzhiyun uint32_t fp_vert_stretch, fp_horz_stretch;
1109*4882a593Smuzhiyun uint32_t ppll_div_sel, ppll_val;
1110*4882a593Smuzhiyun uint32_t lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun if (!lvds)
1115*4882a593Smuzhiyun return NULL;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH);
1118*4882a593Smuzhiyun fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH);
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /* These should be fail-safe defaults, fingers crossed */
1121*4882a593Smuzhiyun lvds->panel_pwr_delay = 200;
1122*4882a593Smuzhiyun lvds->panel_vcc_delay = 2000;
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun lvds->lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
1125*4882a593Smuzhiyun lvds->panel_digon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) & 0xf;
1126*4882a593Smuzhiyun lvds->panel_blon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY2_SHIFT) & 0xf;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (fp_vert_stretch & RADEON_VERT_STRETCH_ENABLE)
1129*4882a593Smuzhiyun lvds->native_mode.vdisplay =
1130*4882a593Smuzhiyun ((fp_vert_stretch & RADEON_VERT_PANEL_SIZE) >>
1131*4882a593Smuzhiyun RADEON_VERT_PANEL_SHIFT) + 1;
1132*4882a593Smuzhiyun else
1133*4882a593Smuzhiyun lvds->native_mode.vdisplay =
1134*4882a593Smuzhiyun (RREG32(RADEON_CRTC_V_TOTAL_DISP) >> 16) + 1;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun if (fp_horz_stretch & RADEON_HORZ_STRETCH_ENABLE)
1137*4882a593Smuzhiyun lvds->native_mode.hdisplay =
1138*4882a593Smuzhiyun (((fp_horz_stretch & RADEON_HORZ_PANEL_SIZE) >>
1139*4882a593Smuzhiyun RADEON_HORZ_PANEL_SHIFT) + 1) * 8;
1140*4882a593Smuzhiyun else
1141*4882a593Smuzhiyun lvds->native_mode.hdisplay =
1142*4882a593Smuzhiyun ((RREG32(RADEON_CRTC_H_TOTAL_DISP) >> 16) + 1) * 8;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if ((lvds->native_mode.hdisplay < 640) ||
1145*4882a593Smuzhiyun (lvds->native_mode.vdisplay < 480)) {
1146*4882a593Smuzhiyun lvds->native_mode.hdisplay = 640;
1147*4882a593Smuzhiyun lvds->native_mode.vdisplay = 480;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun ppll_div_sel = RREG8(RADEON_CLOCK_CNTL_INDEX + 1) & 0x3;
1151*4882a593Smuzhiyun ppll_val = RREG32_PLL(RADEON_PPLL_DIV_0 + ppll_div_sel);
1152*4882a593Smuzhiyun if ((ppll_val & 0x000707ff) == 0x1bb)
1153*4882a593Smuzhiyun lvds->use_bios_dividers = false;
1154*4882a593Smuzhiyun else {
1155*4882a593Smuzhiyun lvds->panel_ref_divider =
1156*4882a593Smuzhiyun RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
1157*4882a593Smuzhiyun lvds->panel_post_divider = (ppll_val >> 16) & 0x7;
1158*4882a593Smuzhiyun lvds->panel_fb_divider = ppll_val & 0x7ff;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if ((lvds->panel_ref_divider != 0) &&
1161*4882a593Smuzhiyun (lvds->panel_fb_divider > 3))
1162*4882a593Smuzhiyun lvds->use_bios_dividers = true;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun lvds->panel_vcc_delay = 200;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun DRM_INFO("Panel info derived from registers\n");
1167*4882a593Smuzhiyun DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
1168*4882a593Smuzhiyun lvds->native_mode.vdisplay);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun return lvds;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
radeon_combios_get_lvds_info(struct radeon_encoder * encoder)1173*4882a593Smuzhiyun struct radeon_encoder_lvds *radeon_combios_get_lvds_info(struct radeon_encoder
1174*4882a593Smuzhiyun *encoder)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1177*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1178*4882a593Smuzhiyun uint16_t lcd_info;
1179*4882a593Smuzhiyun uint32_t panel_setup;
1180*4882a593Smuzhiyun char stmp[30];
1181*4882a593Smuzhiyun int tmp, i;
1182*4882a593Smuzhiyun struct radeon_encoder_lvds *lvds = NULL;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun lcd_info = combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun if (lcd_info) {
1187*4882a593Smuzhiyun lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun if (!lvds)
1190*4882a593Smuzhiyun return NULL;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun for (i = 0; i < 24; i++)
1193*4882a593Smuzhiyun stmp[i] = RBIOS8(lcd_info + i + 1);
1194*4882a593Smuzhiyun stmp[24] = 0;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun DRM_INFO("Panel ID String: %s\n", stmp);
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun lvds->native_mode.hdisplay = RBIOS16(lcd_info + 0x19);
1199*4882a593Smuzhiyun lvds->native_mode.vdisplay = RBIOS16(lcd_info + 0x1b);
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
1202*4882a593Smuzhiyun lvds->native_mode.vdisplay);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun lvds->panel_vcc_delay = RBIOS16(lcd_info + 0x2c);
1205*4882a593Smuzhiyun lvds->panel_vcc_delay = min_t(u16, lvds->panel_vcc_delay, 2000);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun lvds->panel_pwr_delay = RBIOS8(lcd_info + 0x24);
1208*4882a593Smuzhiyun lvds->panel_digon_delay = RBIOS16(lcd_info + 0x38) & 0xf;
1209*4882a593Smuzhiyun lvds->panel_blon_delay = (RBIOS16(lcd_info + 0x38) >> 4) & 0xf;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun lvds->panel_ref_divider = RBIOS16(lcd_info + 0x2e);
1212*4882a593Smuzhiyun lvds->panel_post_divider = RBIOS8(lcd_info + 0x30);
1213*4882a593Smuzhiyun lvds->panel_fb_divider = RBIOS16(lcd_info + 0x31);
1214*4882a593Smuzhiyun if ((lvds->panel_ref_divider != 0) &&
1215*4882a593Smuzhiyun (lvds->panel_fb_divider > 3))
1216*4882a593Smuzhiyun lvds->use_bios_dividers = true;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun panel_setup = RBIOS32(lcd_info + 0x39);
1219*4882a593Smuzhiyun lvds->lvds_gen_cntl = 0xff00;
1220*4882a593Smuzhiyun if (panel_setup & 0x1)
1221*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_FORMAT;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if ((panel_setup >> 4) & 0x1)
1224*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_TYPE;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun switch ((panel_setup >> 8) & 0x7) {
1227*4882a593Smuzhiyun case 0:
1228*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_NO_FM;
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun case 1:
1231*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_2_GREY;
1232*4882a593Smuzhiyun break;
1233*4882a593Smuzhiyun case 2:
1234*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_4_GREY;
1235*4882a593Smuzhiyun break;
1236*4882a593Smuzhiyun default:
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun if ((panel_setup >> 16) & 0x1)
1241*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_FP_POL_LOW;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if ((panel_setup >> 17) & 0x1)
1244*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_LP_POL_LOW;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun if ((panel_setup >> 18) & 0x1)
1247*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_DTM_POL_LOW;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun if ((panel_setup >> 23) & 0x1)
1250*4882a593Smuzhiyun lvds->lvds_gen_cntl |= RADEON_LVDS_BL_CLK_SEL;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun lvds->lvds_gen_cntl |= (panel_setup & 0xf0000000);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1255*4882a593Smuzhiyun tmp = RBIOS16(lcd_info + 64 + i * 2);
1256*4882a593Smuzhiyun if (tmp == 0)
1257*4882a593Smuzhiyun break;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun if ((RBIOS16(tmp) == lvds->native_mode.hdisplay) &&
1260*4882a593Smuzhiyun (RBIOS16(tmp + 2) == lvds->native_mode.vdisplay)) {
1261*4882a593Smuzhiyun u32 hss = (RBIOS16(tmp + 21) - RBIOS16(tmp + 19) - 1) * 8;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun if (hss > lvds->native_mode.hdisplay)
1264*4882a593Smuzhiyun hss = (10 - 1) * 8;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1267*4882a593Smuzhiyun (RBIOS16(tmp + 17) - RBIOS16(tmp + 19)) * 8;
1268*4882a593Smuzhiyun lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1269*4882a593Smuzhiyun hss;
1270*4882a593Smuzhiyun lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1271*4882a593Smuzhiyun (RBIOS8(tmp + 23) * 8);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1274*4882a593Smuzhiyun (RBIOS16(tmp + 24) - RBIOS16(tmp + 26));
1275*4882a593Smuzhiyun lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
1276*4882a593Smuzhiyun ((RBIOS16(tmp + 28) & 0x7ff) - RBIOS16(tmp + 26));
1277*4882a593Smuzhiyun lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1278*4882a593Smuzhiyun ((RBIOS16(tmp + 28) & 0xf800) >> 11);
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun lvds->native_mode.clock = RBIOS16(tmp + 9) * 10;
1281*4882a593Smuzhiyun lvds->native_mode.flags = 0;
1282*4882a593Smuzhiyun /* set crtc values */
1283*4882a593Smuzhiyun drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun } else {
1288*4882a593Smuzhiyun DRM_INFO("No panel info found in BIOS\n");
1289*4882a593Smuzhiyun lvds = radeon_legacy_get_lvds_info_from_regs(rdev);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun if (lvds)
1293*4882a593Smuzhiyun encoder->native_mode = lvds->native_mode;
1294*4882a593Smuzhiyun return lvds;
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun static const struct radeon_tmds_pll default_tmds_pll[CHIP_LAST][4] = {
1298*4882a593Smuzhiyun {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R100 */
1299*4882a593Smuzhiyun {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV100 */
1300*4882a593Smuzhiyun {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS100 */
1301*4882a593Smuzhiyun {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV200 */
1302*4882a593Smuzhiyun {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RS200 */
1303*4882a593Smuzhiyun {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R200 */
1304*4882a593Smuzhiyun {{15500, 0x81b}, {0xffffffff, 0x83f}, {0, 0}, {0, 0}}, /* CHIP_RV250 */
1305*4882a593Smuzhiyun {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS300 */
1306*4882a593Smuzhiyun {{13000, 0x400f4}, {15000, 0x400f7}, {0xffffffff, 0x40111}, {0, 0}}, /* CHIP_RV280 */
1307*4882a593Smuzhiyun {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R300 */
1308*4882a593Smuzhiyun {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R350 */
1309*4882a593Smuzhiyun {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV350 */
1310*4882a593Smuzhiyun {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV380 */
1311*4882a593Smuzhiyun {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R420 */
1312*4882a593Smuzhiyun {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R423 */
1313*4882a593Smuzhiyun {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RV410 */
1314*4882a593Smuzhiyun { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS400 */
1315*4882a593Smuzhiyun { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS480 */
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
radeon_legacy_get_tmds_info_from_table(struct radeon_encoder * encoder,struct radeon_encoder_int_tmds * tmds)1318*4882a593Smuzhiyun bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
1319*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1322*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1323*4882a593Smuzhiyun int i;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1326*4882a593Smuzhiyun tmds->tmds_pll[i].value =
1327*4882a593Smuzhiyun default_tmds_pll[rdev->family][i].value;
1328*4882a593Smuzhiyun tmds->tmds_pll[i].freq = default_tmds_pll[rdev->family][i].freq;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun return true;
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun
radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder * encoder,struct radeon_encoder_int_tmds * tmds)1334*4882a593Smuzhiyun bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
1335*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1338*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1339*4882a593Smuzhiyun uint16_t tmds_info;
1340*4882a593Smuzhiyun int i, n;
1341*4882a593Smuzhiyun uint8_t ver;
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun tmds_info = combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun if (tmds_info) {
1346*4882a593Smuzhiyun ver = RBIOS8(tmds_info);
1347*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP table revision: %d\n", ver);
1348*4882a593Smuzhiyun if (ver == 3) {
1349*4882a593Smuzhiyun n = RBIOS8(tmds_info + 5) + 1;
1350*4882a593Smuzhiyun if (n > 4)
1351*4882a593Smuzhiyun n = 4;
1352*4882a593Smuzhiyun for (i = 0; i < n; i++) {
1353*4882a593Smuzhiyun tmds->tmds_pll[i].value =
1354*4882a593Smuzhiyun RBIOS32(tmds_info + i * 10 + 0x08);
1355*4882a593Smuzhiyun tmds->tmds_pll[i].freq =
1356*4882a593Smuzhiyun RBIOS16(tmds_info + i * 10 + 0x10);
1357*4882a593Smuzhiyun DRM_DEBUG_KMS("TMDS PLL From COMBIOS %u %x\n",
1358*4882a593Smuzhiyun tmds->tmds_pll[i].freq,
1359*4882a593Smuzhiyun tmds->tmds_pll[i].value);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun } else if (ver == 4) {
1362*4882a593Smuzhiyun int stride = 0;
1363*4882a593Smuzhiyun n = RBIOS8(tmds_info + 5) + 1;
1364*4882a593Smuzhiyun if (n > 4)
1365*4882a593Smuzhiyun n = 4;
1366*4882a593Smuzhiyun for (i = 0; i < n; i++) {
1367*4882a593Smuzhiyun tmds->tmds_pll[i].value =
1368*4882a593Smuzhiyun RBIOS32(tmds_info + stride + 0x08);
1369*4882a593Smuzhiyun tmds->tmds_pll[i].freq =
1370*4882a593Smuzhiyun RBIOS16(tmds_info + stride + 0x10);
1371*4882a593Smuzhiyun if (i == 0)
1372*4882a593Smuzhiyun stride += 10;
1373*4882a593Smuzhiyun else
1374*4882a593Smuzhiyun stride += 6;
1375*4882a593Smuzhiyun DRM_DEBUG_KMS("TMDS PLL From COMBIOS %u %x\n",
1376*4882a593Smuzhiyun tmds->tmds_pll[i].freq,
1377*4882a593Smuzhiyun tmds->tmds_pll[i].value);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun } else {
1381*4882a593Smuzhiyun DRM_INFO("No TMDS info found in BIOS\n");
1382*4882a593Smuzhiyun return false;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun return true;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder * encoder,struct radeon_encoder_ext_tmds * tmds)1387*4882a593Smuzhiyun bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
1388*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds)
1389*4882a593Smuzhiyun {
1390*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1391*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1392*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_bus;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun /* default for macs */
1395*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1396*4882a593Smuzhiyun tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun /* XXX some macs have duallink chips */
1399*4882a593Smuzhiyun switch (rdev->mode_info.connector_table) {
1400*4882a593Smuzhiyun case CT_POWERBOOK_EXTERNAL:
1401*4882a593Smuzhiyun case CT_MINI_EXTERNAL:
1402*4882a593Smuzhiyun default:
1403*4882a593Smuzhiyun tmds->dvo_chip = DVO_SIL164;
1404*4882a593Smuzhiyun tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
1405*4882a593Smuzhiyun break;
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun return true;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder * encoder,struct radeon_encoder_ext_tmds * tmds)1411*4882a593Smuzhiyun bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
1412*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1415*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1416*4882a593Smuzhiyun uint16_t offset;
1417*4882a593Smuzhiyun uint8_t ver;
1418*4882a593Smuzhiyun enum radeon_combios_ddc gpio;
1419*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_bus;
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun tmds->i2c_bus = NULL;
1422*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
1423*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1424*4882a593Smuzhiyun tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1425*4882a593Smuzhiyun tmds->dvo_chip = DVO_SIL164;
1426*4882a593Smuzhiyun tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
1427*4882a593Smuzhiyun } else {
1428*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
1429*4882a593Smuzhiyun if (offset) {
1430*4882a593Smuzhiyun ver = RBIOS8(offset);
1431*4882a593Smuzhiyun DRM_DEBUG_KMS("External TMDS Table revision: %d\n", ver);
1432*4882a593Smuzhiyun tmds->slave_addr = RBIOS8(offset + 4 + 2);
1433*4882a593Smuzhiyun tmds->slave_addr >>= 1; /* 7 bit addressing */
1434*4882a593Smuzhiyun gpio = RBIOS8(offset + 4 + 3);
1435*4882a593Smuzhiyun if (gpio == DDC_LCD) {
1436*4882a593Smuzhiyun /* MM i2c */
1437*4882a593Smuzhiyun i2c_bus.valid = true;
1438*4882a593Smuzhiyun i2c_bus.hw_capable = true;
1439*4882a593Smuzhiyun i2c_bus.mm_i2c = true;
1440*4882a593Smuzhiyun i2c_bus.i2c_id = 0xa0;
1441*4882a593Smuzhiyun } else
1442*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, gpio, 0, 0);
1443*4882a593Smuzhiyun tmds->i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun if (!tmds->i2c_bus) {
1448*4882a593Smuzhiyun DRM_INFO("No valid Ext TMDS info found in BIOS\n");
1449*4882a593Smuzhiyun return false;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun return true;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun
radeon_get_legacy_connector_info_from_table(struct drm_device * dev)1455*4882a593Smuzhiyun bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1458*4882a593Smuzhiyun struct radeon_i2c_bus_rec ddc_i2c;
1459*4882a593Smuzhiyun struct radeon_hpd hpd;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun rdev->mode_info.connector_table = radeon_connector_table;
1462*4882a593Smuzhiyun if (rdev->mode_info.connector_table == CT_NONE) {
1463*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC
1464*4882a593Smuzhiyun if (of_machine_is_compatible("PowerBook3,3")) {
1465*4882a593Smuzhiyun /* powerbook with VGA */
1466*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_POWERBOOK_VGA;
1467*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerBook3,4") ||
1468*4882a593Smuzhiyun of_machine_is_compatible("PowerBook3,5")) {
1469*4882a593Smuzhiyun /* powerbook with internal tmds */
1470*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_POWERBOOK_INTERNAL;
1471*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerBook5,1") ||
1472*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,2") ||
1473*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,3") ||
1474*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,4") ||
1475*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,5")) {
1476*4882a593Smuzhiyun /* powerbook with external single link tmds (sil164) */
1477*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1478*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerBook5,6")) {
1479*4882a593Smuzhiyun /* powerbook with external dual or single link tmds */
1480*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1481*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerBook5,7") ||
1482*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,8") ||
1483*4882a593Smuzhiyun of_machine_is_compatible("PowerBook5,9")) {
1484*4882a593Smuzhiyun /* PowerBook6,2 ? */
1485*4882a593Smuzhiyun /* powerbook with external dual link tmds (sil1178?) */
1486*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
1487*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerBook4,1") ||
1488*4882a593Smuzhiyun of_machine_is_compatible("PowerBook4,2") ||
1489*4882a593Smuzhiyun of_machine_is_compatible("PowerBook4,3") ||
1490*4882a593Smuzhiyun of_machine_is_compatible("PowerBook6,3") ||
1491*4882a593Smuzhiyun of_machine_is_compatible("PowerBook6,5") ||
1492*4882a593Smuzhiyun of_machine_is_compatible("PowerBook6,7")) {
1493*4882a593Smuzhiyun /* ibook */
1494*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_IBOOK;
1495*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerMac3,5")) {
1496*4882a593Smuzhiyun /* PowerMac G4 Silver radeon 7500 */
1497*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_MAC_G4_SILVER;
1498*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerMac4,4")) {
1499*4882a593Smuzhiyun /* emac */
1500*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_EMAC;
1501*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerMac10,1")) {
1502*4882a593Smuzhiyun /* mini with internal tmds */
1503*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_MINI_INTERNAL;
1504*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerMac10,2")) {
1505*4882a593Smuzhiyun /* mini with external tmds */
1506*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_MINI_EXTERNAL;
1507*4882a593Smuzhiyun } else if (of_machine_is_compatible("PowerMac12,1")) {
1508*4882a593Smuzhiyun /* PowerMac8,1 ? */
1509*4882a593Smuzhiyun /* imac g5 isight */
1510*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_IMAC_G5_ISIGHT;
1511*4882a593Smuzhiyun } else if ((rdev->pdev->device == 0x4a48) &&
1512*4882a593Smuzhiyun (rdev->pdev->subsystem_vendor == 0x1002) &&
1513*4882a593Smuzhiyun (rdev->pdev->subsystem_device == 0x4a48)) {
1514*4882a593Smuzhiyun /* Mac X800 */
1515*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_MAC_X800;
1516*4882a593Smuzhiyun } else if ((of_machine_is_compatible("PowerMac7,2") ||
1517*4882a593Smuzhiyun of_machine_is_compatible("PowerMac7,3")) &&
1518*4882a593Smuzhiyun (rdev->pdev->device == 0x4150) &&
1519*4882a593Smuzhiyun (rdev->pdev->subsystem_vendor == 0x1002) &&
1520*4882a593Smuzhiyun (rdev->pdev->subsystem_device == 0x4150)) {
1521*4882a593Smuzhiyun /* Mac G5 tower 9600 */
1522*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_MAC_G5_9600;
1523*4882a593Smuzhiyun } else if ((rdev->pdev->device == 0x4c66) &&
1524*4882a593Smuzhiyun (rdev->pdev->subsystem_vendor == 0x1002) &&
1525*4882a593Smuzhiyun (rdev->pdev->subsystem_device == 0x4c66)) {
1526*4882a593Smuzhiyun /* SAM440ep RV250 embedded board */
1527*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_SAM440EP;
1528*4882a593Smuzhiyun } else
1529*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC */
1530*4882a593Smuzhiyun #ifdef CONFIG_PPC64
1531*4882a593Smuzhiyun if (ASIC_IS_RN50(rdev))
1532*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_RN50_POWER;
1533*4882a593Smuzhiyun else
1534*4882a593Smuzhiyun #endif
1535*4882a593Smuzhiyun rdev->mode_info.connector_table = CT_GENERIC;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun switch (rdev->mode_info.connector_table) {
1539*4882a593Smuzhiyun case CT_GENERIC:
1540*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (generic)\n",
1541*4882a593Smuzhiyun rdev->mode_info.connector_table);
1542*4882a593Smuzhiyun /* these are the most common settings */
1543*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC) {
1544*4882a593Smuzhiyun /* VGA - primary dac */
1545*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1546*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1547*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1548*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1549*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1550*4882a593Smuzhiyun 1),
1551*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1552*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
1553*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1554*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
1555*4882a593Smuzhiyun &ddc_i2c,
1556*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1557*4882a593Smuzhiyun &hpd);
1558*4882a593Smuzhiyun } else if (rdev->flags & RADEON_IS_MOBILITY) {
1559*4882a593Smuzhiyun /* LVDS */
1560*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_NONE_DETECTED, 0, 0);
1561*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1562*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1563*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1564*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1565*4882a593Smuzhiyun 0),
1566*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
1567*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
1568*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1569*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS,
1570*4882a593Smuzhiyun &ddc_i2c,
1571*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
1572*4882a593Smuzhiyun &hpd);
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun /* VGA - primary dac */
1575*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1576*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1577*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1578*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1579*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1580*4882a593Smuzhiyun 1),
1581*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1582*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
1583*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1584*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
1585*4882a593Smuzhiyun &ddc_i2c,
1586*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1587*4882a593Smuzhiyun &hpd);
1588*4882a593Smuzhiyun } else {
1589*4882a593Smuzhiyun /* DVI-I - tv dac, int tmds */
1590*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1591*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1;
1592*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1593*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1594*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
1595*4882a593Smuzhiyun 0),
1596*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
1597*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1598*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1599*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1600*4882a593Smuzhiyun 2),
1601*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1602*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
1603*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
1604*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1605*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
1606*4882a593Smuzhiyun &ddc_i2c,
1607*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1608*4882a593Smuzhiyun &hpd);
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun /* VGA - primary dac */
1611*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1612*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1613*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1614*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1615*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1616*4882a593Smuzhiyun 1),
1617*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1618*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
1619*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1620*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
1621*4882a593Smuzhiyun &ddc_i2c,
1622*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1623*4882a593Smuzhiyun &hpd);
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
1627*4882a593Smuzhiyun /* TV - tv dac */
1628*4882a593Smuzhiyun ddc_i2c.valid = false;
1629*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1630*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1631*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1632*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1633*4882a593Smuzhiyun 2),
1634*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1635*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2,
1636*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1637*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1638*4882a593Smuzhiyun &ddc_i2c,
1639*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1640*4882a593Smuzhiyun &hpd);
1641*4882a593Smuzhiyun }
1642*4882a593Smuzhiyun break;
1643*4882a593Smuzhiyun case CT_IBOOK:
1644*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (ibook)\n",
1645*4882a593Smuzhiyun rdev->mode_info.connector_table);
1646*4882a593Smuzhiyun /* LVDS */
1647*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1648*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1649*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1650*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1651*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1652*4882a593Smuzhiyun 0),
1653*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
1654*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1655*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1656*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
1657*4882a593Smuzhiyun &hpd);
1658*4882a593Smuzhiyun /* VGA - TV DAC */
1659*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1660*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1661*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1662*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1663*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1664*4882a593Smuzhiyun 2),
1665*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1666*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
1667*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1668*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1669*4882a593Smuzhiyun &hpd);
1670*4882a593Smuzhiyun /* TV - TV DAC */
1671*4882a593Smuzhiyun ddc_i2c.valid = false;
1672*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1673*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1674*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1675*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1676*4882a593Smuzhiyun 2),
1677*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1678*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1679*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1680*4882a593Smuzhiyun &ddc_i2c,
1681*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1682*4882a593Smuzhiyun &hpd);
1683*4882a593Smuzhiyun break;
1684*4882a593Smuzhiyun case CT_POWERBOOK_EXTERNAL:
1685*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (powerbook external tmds)\n",
1686*4882a593Smuzhiyun rdev->mode_info.connector_table);
1687*4882a593Smuzhiyun /* LVDS */
1688*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1689*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1690*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1691*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1692*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1693*4882a593Smuzhiyun 0),
1694*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
1695*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1696*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1697*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
1698*4882a593Smuzhiyun &hpd);
1699*4882a593Smuzhiyun /* DVI-I - primary dac, ext tmds */
1700*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1701*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2; /* ??? */
1702*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1703*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1704*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT,
1705*4882a593Smuzhiyun 0),
1706*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT);
1707*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1708*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1709*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1710*4882a593Smuzhiyun 1),
1711*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1712*4882a593Smuzhiyun /* XXX some are SL */
1713*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
1714*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT |
1715*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1716*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1717*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I,
1718*4882a593Smuzhiyun &hpd);
1719*4882a593Smuzhiyun /* TV - TV DAC */
1720*4882a593Smuzhiyun ddc_i2c.valid = false;
1721*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1722*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1723*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1724*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1725*4882a593Smuzhiyun 2),
1726*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1727*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1728*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1729*4882a593Smuzhiyun &ddc_i2c,
1730*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1731*4882a593Smuzhiyun &hpd);
1732*4882a593Smuzhiyun break;
1733*4882a593Smuzhiyun case CT_POWERBOOK_INTERNAL:
1734*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (powerbook internal tmds)\n",
1735*4882a593Smuzhiyun rdev->mode_info.connector_table);
1736*4882a593Smuzhiyun /* LVDS */
1737*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1738*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1739*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1740*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1741*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1742*4882a593Smuzhiyun 0),
1743*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
1744*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1745*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1746*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
1747*4882a593Smuzhiyun &hpd);
1748*4882a593Smuzhiyun /* DVI-I - primary dac, int tmds */
1749*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1750*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
1751*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1752*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1753*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
1754*4882a593Smuzhiyun 0),
1755*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
1756*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1757*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1758*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1759*4882a593Smuzhiyun 1),
1760*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1761*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
1762*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
1763*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1764*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1765*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1766*4882a593Smuzhiyun &hpd);
1767*4882a593Smuzhiyun /* TV - TV DAC */
1768*4882a593Smuzhiyun ddc_i2c.valid = false;
1769*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1770*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1771*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1772*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1773*4882a593Smuzhiyun 2),
1774*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1775*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1776*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1777*4882a593Smuzhiyun &ddc_i2c,
1778*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1779*4882a593Smuzhiyun &hpd);
1780*4882a593Smuzhiyun break;
1781*4882a593Smuzhiyun case CT_POWERBOOK_VGA:
1782*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (powerbook vga)\n",
1783*4882a593Smuzhiyun rdev->mode_info.connector_table);
1784*4882a593Smuzhiyun /* LVDS */
1785*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1786*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1787*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1788*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1789*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
1790*4882a593Smuzhiyun 0),
1791*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
1792*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
1793*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
1794*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
1795*4882a593Smuzhiyun &hpd);
1796*4882a593Smuzhiyun /* VGA - primary dac */
1797*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1798*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1799*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1800*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1801*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1802*4882a593Smuzhiyun 1),
1803*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1804*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT,
1805*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1806*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1807*4882a593Smuzhiyun &hpd);
1808*4882a593Smuzhiyun /* TV - TV DAC */
1809*4882a593Smuzhiyun ddc_i2c.valid = false;
1810*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1811*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1812*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1813*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1814*4882a593Smuzhiyun 2),
1815*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1816*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1817*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1818*4882a593Smuzhiyun &ddc_i2c,
1819*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1820*4882a593Smuzhiyun &hpd);
1821*4882a593Smuzhiyun break;
1822*4882a593Smuzhiyun case CT_MINI_EXTERNAL:
1823*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (mini external tmds)\n",
1824*4882a593Smuzhiyun rdev->mode_info.connector_table);
1825*4882a593Smuzhiyun /* DVI-I - tv dac, ext tmds */
1826*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1827*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2; /* ??? */
1828*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1829*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1830*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT,
1831*4882a593Smuzhiyun 0),
1832*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT);
1833*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1834*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1835*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1836*4882a593Smuzhiyun 2),
1837*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1838*4882a593Smuzhiyun /* XXX are any DL? */
1839*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
1840*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT |
1841*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1842*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1843*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1844*4882a593Smuzhiyun &hpd);
1845*4882a593Smuzhiyun /* TV - TV DAC */
1846*4882a593Smuzhiyun ddc_i2c.valid = false;
1847*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1848*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1849*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1850*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1851*4882a593Smuzhiyun 2),
1852*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1853*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
1854*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1855*4882a593Smuzhiyun &ddc_i2c,
1856*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1857*4882a593Smuzhiyun &hpd);
1858*4882a593Smuzhiyun break;
1859*4882a593Smuzhiyun case CT_MINI_INTERNAL:
1860*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (mini internal tmds)\n",
1861*4882a593Smuzhiyun rdev->mode_info.connector_table);
1862*4882a593Smuzhiyun /* DVI-I - tv dac, int tmds */
1863*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1864*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
1865*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1866*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1867*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
1868*4882a593Smuzhiyun 0),
1869*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
1870*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1871*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1872*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1873*4882a593Smuzhiyun 2),
1874*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1875*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
1876*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
1877*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1878*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
1879*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
1880*4882a593Smuzhiyun &hpd);
1881*4882a593Smuzhiyun /* TV - TV DAC */
1882*4882a593Smuzhiyun ddc_i2c.valid = false;
1883*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1884*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1885*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1886*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1887*4882a593Smuzhiyun 2),
1888*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1889*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
1890*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1891*4882a593Smuzhiyun &ddc_i2c,
1892*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1893*4882a593Smuzhiyun &hpd);
1894*4882a593Smuzhiyun break;
1895*4882a593Smuzhiyun case CT_IMAC_G5_ISIGHT:
1896*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (imac g5 isight)\n",
1897*4882a593Smuzhiyun rdev->mode_info.connector_table);
1898*4882a593Smuzhiyun /* DVI-D - int tmds */
1899*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
1900*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
1901*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1902*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1903*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
1904*4882a593Smuzhiyun 0),
1905*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
1906*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_DFP1_SUPPORT,
1907*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID, &ddc_i2c,
1908*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
1909*4882a593Smuzhiyun &hpd);
1910*4882a593Smuzhiyun /* VGA - tv dac */
1911*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
1912*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1913*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1914*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1915*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1916*4882a593Smuzhiyun 2),
1917*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1918*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
1919*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1920*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1921*4882a593Smuzhiyun &hpd);
1922*4882a593Smuzhiyun /* TV - TV DAC */
1923*4882a593Smuzhiyun ddc_i2c.valid = false;
1924*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1925*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1926*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1927*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1928*4882a593Smuzhiyun 2),
1929*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1930*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1931*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1932*4882a593Smuzhiyun &ddc_i2c,
1933*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1934*4882a593Smuzhiyun &hpd);
1935*4882a593Smuzhiyun break;
1936*4882a593Smuzhiyun case CT_EMAC:
1937*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (emac)\n",
1938*4882a593Smuzhiyun rdev->mode_info.connector_table);
1939*4882a593Smuzhiyun /* VGA - primary dac */
1940*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1941*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1942*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1943*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1944*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1945*4882a593Smuzhiyun 1),
1946*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1947*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT,
1948*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1949*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1950*4882a593Smuzhiyun &hpd);
1951*4882a593Smuzhiyun /* VGA - tv dac */
1952*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1953*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1954*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1955*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1956*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1957*4882a593Smuzhiyun 2),
1958*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1959*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
1960*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1961*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1962*4882a593Smuzhiyun &hpd);
1963*4882a593Smuzhiyun /* TV - TV DAC */
1964*4882a593Smuzhiyun ddc_i2c.valid = false;
1965*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1966*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1967*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1968*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
1969*4882a593Smuzhiyun 2),
1970*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
1971*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
1972*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
1973*4882a593Smuzhiyun &ddc_i2c,
1974*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
1975*4882a593Smuzhiyun &hpd);
1976*4882a593Smuzhiyun break;
1977*4882a593Smuzhiyun case CT_RN50_POWER:
1978*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (rn50-power)\n",
1979*4882a593Smuzhiyun rdev->mode_info.connector_table);
1980*4882a593Smuzhiyun /* VGA - primary dac */
1981*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
1982*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1983*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1984*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1985*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
1986*4882a593Smuzhiyun 1),
1987*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
1988*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT,
1989*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
1990*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
1991*4882a593Smuzhiyun &hpd);
1992*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_CRT2, 0, 0);
1993*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
1994*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1995*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1996*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
1997*4882a593Smuzhiyun 2),
1998*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
1999*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
2000*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2001*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
2002*4882a593Smuzhiyun &hpd);
2003*4882a593Smuzhiyun break;
2004*4882a593Smuzhiyun case CT_MAC_X800:
2005*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (mac x800)\n",
2006*4882a593Smuzhiyun rdev->mode_info.connector_table);
2007*4882a593Smuzhiyun /* DVI - primary dac, internal tmds */
2008*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2009*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
2010*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2011*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2012*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2013*4882a593Smuzhiyun 0),
2014*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2015*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2016*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2017*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2018*4882a593Smuzhiyun 1),
2019*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2020*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
2021*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
2022*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2023*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2024*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2025*4882a593Smuzhiyun &hpd);
2026*4882a593Smuzhiyun /* DVI - tv dac, dvo */
2027*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
2028*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2; /* ??? */
2029*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2030*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2031*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT,
2032*4882a593Smuzhiyun 0),
2033*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT);
2034*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2035*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2036*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2037*4882a593Smuzhiyun 2),
2038*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2039*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
2040*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT |
2041*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2042*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2043*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I,
2044*4882a593Smuzhiyun &hpd);
2045*4882a593Smuzhiyun break;
2046*4882a593Smuzhiyun case CT_MAC_G5_9600:
2047*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (mac g5 9600)\n",
2048*4882a593Smuzhiyun rdev->mode_info.connector_table);
2049*4882a593Smuzhiyun /* DVI - tv dac, dvo */
2050*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2051*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
2052*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2053*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2054*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT,
2055*4882a593Smuzhiyun 0),
2056*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT);
2057*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2058*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2059*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2060*4882a593Smuzhiyun 2),
2061*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2062*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
2063*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT |
2064*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2065*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2066*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2067*4882a593Smuzhiyun &hpd);
2068*4882a593Smuzhiyun /* ADC - primary dac, internal tmds */
2069*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2070*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2; /* ??? */
2071*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2072*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2073*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2074*4882a593Smuzhiyun 0),
2075*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2076*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2077*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2078*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2079*4882a593Smuzhiyun 1),
2080*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2081*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
2082*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
2083*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2084*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2085*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2086*4882a593Smuzhiyun &hpd);
2087*4882a593Smuzhiyun /* TV - TV DAC */
2088*4882a593Smuzhiyun ddc_i2c.valid = false;
2089*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2090*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2091*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2092*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2093*4882a593Smuzhiyun 2),
2094*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
2095*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2096*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
2097*4882a593Smuzhiyun &ddc_i2c,
2098*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
2099*4882a593Smuzhiyun &hpd);
2100*4882a593Smuzhiyun break;
2101*4882a593Smuzhiyun case CT_SAM440EP:
2102*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (SAM440ep embedded board)\n",
2103*4882a593Smuzhiyun rdev->mode_info.connector_table);
2104*4882a593Smuzhiyun /* LVDS */
2105*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_NONE_DETECTED, 0, 0);
2106*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2107*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2108*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2109*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
2110*4882a593Smuzhiyun 0),
2111*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
2112*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
2113*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
2114*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
2115*4882a593Smuzhiyun &hpd);
2116*4882a593Smuzhiyun /* DVI-I - secondary dac, int tmds */
2117*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2118*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
2119*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2120*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2121*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2122*4882a593Smuzhiyun 0),
2123*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2124*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2125*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2126*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2127*4882a593Smuzhiyun 2),
2128*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2129*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1,
2130*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
2131*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2132*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2133*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2134*4882a593Smuzhiyun &hpd);
2135*4882a593Smuzhiyun /* VGA - primary dac */
2136*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2137*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2138*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2139*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2140*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2141*4882a593Smuzhiyun 1),
2142*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2143*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2,
2144*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2145*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2146*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
2147*4882a593Smuzhiyun &hpd);
2148*4882a593Smuzhiyun /* TV - TV DAC */
2149*4882a593Smuzhiyun ddc_i2c.valid = false;
2150*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2151*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2152*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2153*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2154*4882a593Smuzhiyun 2),
2155*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
2156*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 3, ATOM_DEVICE_TV1_SUPPORT,
2157*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
2158*4882a593Smuzhiyun &ddc_i2c,
2159*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
2160*4882a593Smuzhiyun &hpd);
2161*4882a593Smuzhiyun break;
2162*4882a593Smuzhiyun case CT_MAC_G4_SILVER:
2163*4882a593Smuzhiyun DRM_INFO("Connector Table: %d (mac g4 silver)\n",
2164*4882a593Smuzhiyun rdev->mode_info.connector_table);
2165*4882a593Smuzhiyun /* DVI-I - tv dac, int tmds */
2166*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2167*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1; /* ??? */
2168*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2169*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2170*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2171*4882a593Smuzhiyun 0),
2172*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2173*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2174*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2175*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2176*4882a593Smuzhiyun 2),
2177*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2178*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 0,
2179*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT |
2180*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2181*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
2182*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2183*4882a593Smuzhiyun &hpd);
2184*4882a593Smuzhiyun /* VGA - primary dac */
2185*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2186*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2187*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2188*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2189*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2190*4882a593Smuzhiyun 1),
2191*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2192*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT,
2193*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
2194*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
2195*4882a593Smuzhiyun &hpd);
2196*4882a593Smuzhiyun /* TV - TV DAC */
2197*4882a593Smuzhiyun ddc_i2c.valid = false;
2198*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2199*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2200*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2201*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2202*4882a593Smuzhiyun 2),
2203*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
2204*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
2205*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
2206*4882a593Smuzhiyun &ddc_i2c,
2207*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
2208*4882a593Smuzhiyun &hpd);
2209*4882a593Smuzhiyun break;
2210*4882a593Smuzhiyun default:
2211*4882a593Smuzhiyun DRM_INFO("Connector table: %d (invalid)\n",
2212*4882a593Smuzhiyun rdev->mode_info.connector_table);
2213*4882a593Smuzhiyun return false;
2214*4882a593Smuzhiyun }
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun radeon_link_encoder_connector(dev);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun return true;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
radeon_apply_legacy_quirks(struct drm_device * dev,int bios_index,enum radeon_combios_connector * legacy_connector,struct radeon_i2c_bus_rec * ddc_i2c,struct radeon_hpd * hpd)2221*4882a593Smuzhiyun static bool radeon_apply_legacy_quirks(struct drm_device *dev,
2222*4882a593Smuzhiyun int bios_index,
2223*4882a593Smuzhiyun enum radeon_combios_connector
2224*4882a593Smuzhiyun *legacy_connector,
2225*4882a593Smuzhiyun struct radeon_i2c_bus_rec *ddc_i2c,
2226*4882a593Smuzhiyun struct radeon_hpd *hpd)
2227*4882a593Smuzhiyun {
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun /* Certain IBM chipset RN50s have a BIOS reporting two VGAs,
2230*4882a593Smuzhiyun one with VGA DDC and one with CRT2 DDC. - kill the CRT2 DDC one */
2231*4882a593Smuzhiyun if (dev->pdev->device == 0x515e &&
2232*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x1014) {
2233*4882a593Smuzhiyun if (*legacy_connector == CONNECTOR_CRT_LEGACY &&
2234*4882a593Smuzhiyun ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC)
2235*4882a593Smuzhiyun return false;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun /* X300 card with extra non-existent DVI port */
2239*4882a593Smuzhiyun if (dev->pdev->device == 0x5B60 &&
2240*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x17af &&
2241*4882a593Smuzhiyun dev->pdev->subsystem_device == 0x201e && bios_index == 2) {
2242*4882a593Smuzhiyun if (*legacy_connector == CONNECTOR_DVI_I_LEGACY)
2243*4882a593Smuzhiyun return false;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun return true;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun
radeon_apply_legacy_tv_quirks(struct drm_device * dev)2249*4882a593Smuzhiyun static bool radeon_apply_legacy_tv_quirks(struct drm_device *dev)
2250*4882a593Smuzhiyun {
2251*4882a593Smuzhiyun /* Acer 5102 has non-existent TV port */
2252*4882a593Smuzhiyun if (dev->pdev->device == 0x5975 &&
2253*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x1025 &&
2254*4882a593Smuzhiyun dev->pdev->subsystem_device == 0x009f)
2255*4882a593Smuzhiyun return false;
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun /* HP dc5750 has non-existent TV port */
2258*4882a593Smuzhiyun if (dev->pdev->device == 0x5974 &&
2259*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x103c &&
2260*4882a593Smuzhiyun dev->pdev->subsystem_device == 0x280a)
2261*4882a593Smuzhiyun return false;
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun /* MSI S270 has non-existent TV port */
2264*4882a593Smuzhiyun if (dev->pdev->device == 0x5955 &&
2265*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x1462 &&
2266*4882a593Smuzhiyun dev->pdev->subsystem_device == 0x0131)
2267*4882a593Smuzhiyun return false;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun return true;
2270*4882a593Smuzhiyun }
2271*4882a593Smuzhiyun
combios_check_dl_dvi(struct drm_device * dev,int is_dvi_d)2272*4882a593Smuzhiyun static uint16_t combios_check_dl_dvi(struct drm_device *dev, int is_dvi_d)
2273*4882a593Smuzhiyun {
2274*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2275*4882a593Smuzhiyun uint32_t ext_tmds_info;
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2278*4882a593Smuzhiyun if (is_dvi_d)
2279*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
2280*4882a593Smuzhiyun else
2281*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun ext_tmds_info = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
2284*4882a593Smuzhiyun if (ext_tmds_info) {
2285*4882a593Smuzhiyun uint8_t rev = RBIOS8(ext_tmds_info);
2286*4882a593Smuzhiyun uint8_t flags = RBIOS8(ext_tmds_info + 4 + 5);
2287*4882a593Smuzhiyun if (rev >= 3) {
2288*4882a593Smuzhiyun if (is_dvi_d)
2289*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
2290*4882a593Smuzhiyun else
2291*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
2292*4882a593Smuzhiyun } else {
2293*4882a593Smuzhiyun if (flags & 1) {
2294*4882a593Smuzhiyun if (is_dvi_d)
2295*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
2296*4882a593Smuzhiyun else
2297*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun if (is_dvi_d)
2302*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
2303*4882a593Smuzhiyun else
2304*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
radeon_get_legacy_connector_info_from_bios(struct drm_device * dev)2307*4882a593Smuzhiyun bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2310*4882a593Smuzhiyun uint32_t conn_info, entry, devices;
2311*4882a593Smuzhiyun uint16_t tmp, connector_object_id;
2312*4882a593Smuzhiyun enum radeon_combios_ddc ddc_type;
2313*4882a593Smuzhiyun enum radeon_combios_connector connector;
2314*4882a593Smuzhiyun int i = 0;
2315*4882a593Smuzhiyun struct radeon_i2c_bus_rec ddc_i2c;
2316*4882a593Smuzhiyun struct radeon_hpd hpd;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun conn_info = combios_get_table_offset(dev, COMBIOS_CONNECTOR_INFO_TABLE);
2319*4882a593Smuzhiyun if (conn_info) {
2320*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
2321*4882a593Smuzhiyun entry = conn_info + 2 + i * 2;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun if (!RBIOS16(entry))
2324*4882a593Smuzhiyun break;
2325*4882a593Smuzhiyun
2326*4882a593Smuzhiyun tmp = RBIOS16(entry);
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun connector = (tmp >> 12) & 0xf;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun ddc_type = (tmp >> 8) & 0xf;
2331*4882a593Smuzhiyun if (ddc_type == 5)
2332*4882a593Smuzhiyun ddc_i2c = radeon_combios_get_i2c_info_from_table(rdev);
2333*4882a593Smuzhiyun else
2334*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, ddc_type, 0, 0);
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun switch (connector) {
2337*4882a593Smuzhiyun case CONNECTOR_PROPRIETARY_LEGACY:
2338*4882a593Smuzhiyun case CONNECTOR_DVI_I_LEGACY:
2339*4882a593Smuzhiyun case CONNECTOR_DVI_D_LEGACY:
2340*4882a593Smuzhiyun if ((tmp >> 4) & 0x1)
2341*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2;
2342*4882a593Smuzhiyun else
2343*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1;
2344*4882a593Smuzhiyun break;
2345*4882a593Smuzhiyun default:
2346*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2347*4882a593Smuzhiyun break;
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun
2350*4882a593Smuzhiyun if (!radeon_apply_legacy_quirks(dev, i, &connector,
2351*4882a593Smuzhiyun &ddc_i2c, &hpd))
2352*4882a593Smuzhiyun continue;
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun switch (connector) {
2355*4882a593Smuzhiyun case CONNECTOR_PROPRIETARY_LEGACY:
2356*4882a593Smuzhiyun if ((tmp >> 4) & 0x1)
2357*4882a593Smuzhiyun devices = ATOM_DEVICE_DFP2_SUPPORT;
2358*4882a593Smuzhiyun else
2359*4882a593Smuzhiyun devices = ATOM_DEVICE_DFP1_SUPPORT;
2360*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2361*4882a593Smuzhiyun radeon_get_encoder_enum
2362*4882a593Smuzhiyun (dev, devices, 0),
2363*4882a593Smuzhiyun devices);
2364*4882a593Smuzhiyun radeon_add_legacy_connector(dev, i, devices,
2365*4882a593Smuzhiyun legacy_connector_convert
2366*4882a593Smuzhiyun [connector],
2367*4882a593Smuzhiyun &ddc_i2c,
2368*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
2369*4882a593Smuzhiyun &hpd);
2370*4882a593Smuzhiyun break;
2371*4882a593Smuzhiyun case CONNECTOR_CRT_LEGACY:
2372*4882a593Smuzhiyun if (tmp & 0x1) {
2373*4882a593Smuzhiyun devices = ATOM_DEVICE_CRT2_SUPPORT;
2374*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2375*4882a593Smuzhiyun radeon_get_encoder_enum
2376*4882a593Smuzhiyun (dev,
2377*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2378*4882a593Smuzhiyun 2),
2379*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2380*4882a593Smuzhiyun } else {
2381*4882a593Smuzhiyun devices = ATOM_DEVICE_CRT1_SUPPORT;
2382*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2383*4882a593Smuzhiyun radeon_get_encoder_enum
2384*4882a593Smuzhiyun (dev,
2385*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2386*4882a593Smuzhiyun 1),
2387*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun radeon_add_legacy_connector(dev,
2390*4882a593Smuzhiyun i,
2391*4882a593Smuzhiyun devices,
2392*4882a593Smuzhiyun legacy_connector_convert
2393*4882a593Smuzhiyun [connector],
2394*4882a593Smuzhiyun &ddc_i2c,
2395*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
2396*4882a593Smuzhiyun &hpd);
2397*4882a593Smuzhiyun break;
2398*4882a593Smuzhiyun case CONNECTOR_DVI_I_LEGACY:
2399*4882a593Smuzhiyun devices = 0;
2400*4882a593Smuzhiyun if (tmp & 0x1) {
2401*4882a593Smuzhiyun devices |= ATOM_DEVICE_CRT2_SUPPORT;
2402*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2403*4882a593Smuzhiyun radeon_get_encoder_enum
2404*4882a593Smuzhiyun (dev,
2405*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT,
2406*4882a593Smuzhiyun 2),
2407*4882a593Smuzhiyun ATOM_DEVICE_CRT2_SUPPORT);
2408*4882a593Smuzhiyun } else {
2409*4882a593Smuzhiyun devices |= ATOM_DEVICE_CRT1_SUPPORT;
2410*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2411*4882a593Smuzhiyun radeon_get_encoder_enum
2412*4882a593Smuzhiyun (dev,
2413*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2414*4882a593Smuzhiyun 1),
2415*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun /* RV100 board with external TDMS bit mis-set.
2418*4882a593Smuzhiyun * Actually uses internal TMDS, clear the bit.
2419*4882a593Smuzhiyun */
2420*4882a593Smuzhiyun if (dev->pdev->device == 0x5159 &&
2421*4882a593Smuzhiyun dev->pdev->subsystem_vendor == 0x1014 &&
2422*4882a593Smuzhiyun dev->pdev->subsystem_device == 0x029A) {
2423*4882a593Smuzhiyun tmp &= ~(1 << 4);
2424*4882a593Smuzhiyun }
2425*4882a593Smuzhiyun if ((tmp >> 4) & 0x1) {
2426*4882a593Smuzhiyun devices |= ATOM_DEVICE_DFP2_SUPPORT;
2427*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2428*4882a593Smuzhiyun radeon_get_encoder_enum
2429*4882a593Smuzhiyun (dev,
2430*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT,
2431*4882a593Smuzhiyun 0),
2432*4882a593Smuzhiyun ATOM_DEVICE_DFP2_SUPPORT);
2433*4882a593Smuzhiyun connector_object_id = combios_check_dl_dvi(dev, 0);
2434*4882a593Smuzhiyun } else {
2435*4882a593Smuzhiyun devices |= ATOM_DEVICE_DFP1_SUPPORT;
2436*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2437*4882a593Smuzhiyun radeon_get_encoder_enum
2438*4882a593Smuzhiyun (dev,
2439*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2440*4882a593Smuzhiyun 0),
2441*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2442*4882a593Smuzhiyun connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2443*4882a593Smuzhiyun }
2444*4882a593Smuzhiyun radeon_add_legacy_connector(dev,
2445*4882a593Smuzhiyun i,
2446*4882a593Smuzhiyun devices,
2447*4882a593Smuzhiyun legacy_connector_convert
2448*4882a593Smuzhiyun [connector],
2449*4882a593Smuzhiyun &ddc_i2c,
2450*4882a593Smuzhiyun connector_object_id,
2451*4882a593Smuzhiyun &hpd);
2452*4882a593Smuzhiyun break;
2453*4882a593Smuzhiyun case CONNECTOR_DVI_D_LEGACY:
2454*4882a593Smuzhiyun if ((tmp >> 4) & 0x1) {
2455*4882a593Smuzhiyun devices = ATOM_DEVICE_DFP2_SUPPORT;
2456*4882a593Smuzhiyun connector_object_id = combios_check_dl_dvi(dev, 1);
2457*4882a593Smuzhiyun } else {
2458*4882a593Smuzhiyun devices = ATOM_DEVICE_DFP1_SUPPORT;
2459*4882a593Smuzhiyun connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2462*4882a593Smuzhiyun radeon_get_encoder_enum
2463*4882a593Smuzhiyun (dev, devices, 0),
2464*4882a593Smuzhiyun devices);
2465*4882a593Smuzhiyun radeon_add_legacy_connector(dev, i, devices,
2466*4882a593Smuzhiyun legacy_connector_convert
2467*4882a593Smuzhiyun [connector],
2468*4882a593Smuzhiyun &ddc_i2c,
2469*4882a593Smuzhiyun connector_object_id,
2470*4882a593Smuzhiyun &hpd);
2471*4882a593Smuzhiyun break;
2472*4882a593Smuzhiyun case CONNECTOR_CTV_LEGACY:
2473*4882a593Smuzhiyun case CONNECTOR_STV_LEGACY:
2474*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2475*4882a593Smuzhiyun radeon_get_encoder_enum
2476*4882a593Smuzhiyun (dev,
2477*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2478*4882a593Smuzhiyun 2),
2479*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
2480*4882a593Smuzhiyun radeon_add_legacy_connector(dev, i,
2481*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2482*4882a593Smuzhiyun legacy_connector_convert
2483*4882a593Smuzhiyun [connector],
2484*4882a593Smuzhiyun &ddc_i2c,
2485*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
2486*4882a593Smuzhiyun &hpd);
2487*4882a593Smuzhiyun break;
2488*4882a593Smuzhiyun default:
2489*4882a593Smuzhiyun DRM_ERROR("Unknown connector type: %d\n",
2490*4882a593Smuzhiyun connector);
2491*4882a593Smuzhiyun continue;
2492*4882a593Smuzhiyun }
2493*4882a593Smuzhiyun
2494*4882a593Smuzhiyun }
2495*4882a593Smuzhiyun } else {
2496*4882a593Smuzhiyun uint16_t tmds_info =
2497*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
2498*4882a593Smuzhiyun if (tmds_info) {
2499*4882a593Smuzhiyun DRM_DEBUG_KMS("Found DFP table, assuming DVI connector\n");
2500*4882a593Smuzhiyun
2501*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2502*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2503*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2504*4882a593Smuzhiyun 1),
2505*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2506*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2507*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2508*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2509*4882a593Smuzhiyun 0),
2510*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT);
2511*4882a593Smuzhiyun
2512*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_DVI, 0, 0);
2513*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1;
2514*4882a593Smuzhiyun radeon_add_legacy_connector(dev,
2515*4882a593Smuzhiyun 0,
2516*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT |
2517*4882a593Smuzhiyun ATOM_DEVICE_DFP1_SUPPORT,
2518*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
2519*4882a593Smuzhiyun &ddc_i2c,
2520*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
2521*4882a593Smuzhiyun &hpd);
2522*4882a593Smuzhiyun } else {
2523*4882a593Smuzhiyun uint16_t crt_info =
2524*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
2525*4882a593Smuzhiyun DRM_DEBUG_KMS("Found CRT table, assuming VGA connector\n");
2526*4882a593Smuzhiyun if (crt_info) {
2527*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2528*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2529*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2530*4882a593Smuzhiyun 1),
2531*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT);
2532*4882a593Smuzhiyun ddc_i2c = combios_setup_i2c_bus(rdev, DDC_VGA, 0, 0);
2533*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2534*4882a593Smuzhiyun radeon_add_legacy_connector(dev,
2535*4882a593Smuzhiyun 0,
2536*4882a593Smuzhiyun ATOM_DEVICE_CRT1_SUPPORT,
2537*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
2538*4882a593Smuzhiyun &ddc_i2c,
2539*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
2540*4882a593Smuzhiyun &hpd);
2541*4882a593Smuzhiyun } else {
2542*4882a593Smuzhiyun DRM_DEBUG_KMS("No connector info found\n");
2543*4882a593Smuzhiyun return false;
2544*4882a593Smuzhiyun }
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun
2548*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_MOBILITY || rdev->flags & RADEON_IS_IGP) {
2549*4882a593Smuzhiyun uint16_t lcd_info =
2550*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
2551*4882a593Smuzhiyun if (lcd_info) {
2552*4882a593Smuzhiyun uint16_t lcd_ddc_info =
2553*4882a593Smuzhiyun combios_get_table_offset(dev,
2554*4882a593Smuzhiyun COMBIOS_LCD_DDC_INFO_TABLE);
2555*4882a593Smuzhiyun
2556*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2557*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
2558*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
2559*4882a593Smuzhiyun 0),
2560*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT);
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun if (lcd_ddc_info) {
2563*4882a593Smuzhiyun ddc_type = RBIOS8(lcd_ddc_info + 2);
2564*4882a593Smuzhiyun switch (ddc_type) {
2565*4882a593Smuzhiyun case DDC_LCD:
2566*4882a593Smuzhiyun ddc_i2c =
2567*4882a593Smuzhiyun combios_setup_i2c_bus(rdev,
2568*4882a593Smuzhiyun DDC_LCD,
2569*4882a593Smuzhiyun RBIOS32(lcd_ddc_info + 3),
2570*4882a593Smuzhiyun RBIOS32(lcd_ddc_info + 7));
2571*4882a593Smuzhiyun radeon_i2c_add(rdev, &ddc_i2c, "LCD");
2572*4882a593Smuzhiyun break;
2573*4882a593Smuzhiyun case DDC_GPIO:
2574*4882a593Smuzhiyun ddc_i2c =
2575*4882a593Smuzhiyun combios_setup_i2c_bus(rdev,
2576*4882a593Smuzhiyun DDC_GPIO,
2577*4882a593Smuzhiyun RBIOS32(lcd_ddc_info + 3),
2578*4882a593Smuzhiyun RBIOS32(lcd_ddc_info + 7));
2579*4882a593Smuzhiyun radeon_i2c_add(rdev, &ddc_i2c, "LCD");
2580*4882a593Smuzhiyun break;
2581*4882a593Smuzhiyun default:
2582*4882a593Smuzhiyun ddc_i2c =
2583*4882a593Smuzhiyun combios_setup_i2c_bus(rdev, ddc_type, 0, 0);
2584*4882a593Smuzhiyun break;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun DRM_DEBUG_KMS("LCD DDC Info Table found!\n");
2587*4882a593Smuzhiyun } else
2588*4882a593Smuzhiyun ddc_i2c.valid = false;
2589*4882a593Smuzhiyun
2590*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2591*4882a593Smuzhiyun radeon_add_legacy_connector(dev,
2592*4882a593Smuzhiyun 5,
2593*4882a593Smuzhiyun ATOM_DEVICE_LCD1_SUPPORT,
2594*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS,
2595*4882a593Smuzhiyun &ddc_i2c,
2596*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
2597*4882a593Smuzhiyun &hpd);
2598*4882a593Smuzhiyun }
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun /* check TV table */
2602*4882a593Smuzhiyun if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
2603*4882a593Smuzhiyun uint32_t tv_info =
2604*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
2605*4882a593Smuzhiyun if (tv_info) {
2606*4882a593Smuzhiyun if (RBIOS8(tv_info + 6) == 'T') {
2607*4882a593Smuzhiyun if (radeon_apply_legacy_tv_quirks(dev)) {
2608*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
2609*4882a593Smuzhiyun ddc_i2c.valid = false;
2610*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
2611*4882a593Smuzhiyun radeon_get_encoder_enum
2612*4882a593Smuzhiyun (dev,
2613*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2614*4882a593Smuzhiyun 2),
2615*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT);
2616*4882a593Smuzhiyun radeon_add_legacy_connector(dev, 6,
2617*4882a593Smuzhiyun ATOM_DEVICE_TV1_SUPPORT,
2618*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
2619*4882a593Smuzhiyun &ddc_i2c,
2620*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
2621*4882a593Smuzhiyun &hpd);
2622*4882a593Smuzhiyun }
2623*4882a593Smuzhiyun }
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun }
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun radeon_link_encoder_connector(dev);
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun return true;
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun
2632*4882a593Smuzhiyun static const char *thermal_controller_names[] = {
2633*4882a593Smuzhiyun "NONE",
2634*4882a593Smuzhiyun "lm63",
2635*4882a593Smuzhiyun "adm1032",
2636*4882a593Smuzhiyun };
2637*4882a593Smuzhiyun
radeon_combios_get_power_modes(struct radeon_device * rdev)2638*4882a593Smuzhiyun void radeon_combios_get_power_modes(struct radeon_device *rdev)
2639*4882a593Smuzhiyun {
2640*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
2641*4882a593Smuzhiyun u16 offset, misc, misc2 = 0;
2642*4882a593Smuzhiyun u8 rev, tmp;
2643*4882a593Smuzhiyun int state_index = 0;
2644*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_bus;
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun rdev->pm.default_power_state_index = -1;
2647*4882a593Smuzhiyun
2648*4882a593Smuzhiyun /* allocate 2 power states */
2649*4882a593Smuzhiyun rdev->pm.power_state = kcalloc(2, sizeof(struct radeon_power_state),
2650*4882a593Smuzhiyun GFP_KERNEL);
2651*4882a593Smuzhiyun if (rdev->pm.power_state) {
2652*4882a593Smuzhiyun /* allocate 1 clock mode per state */
2653*4882a593Smuzhiyun rdev->pm.power_state[0].clock_info =
2654*4882a593Smuzhiyun kcalloc(1, sizeof(struct radeon_pm_clock_info),
2655*4882a593Smuzhiyun GFP_KERNEL);
2656*4882a593Smuzhiyun rdev->pm.power_state[1].clock_info =
2657*4882a593Smuzhiyun kcalloc(1, sizeof(struct radeon_pm_clock_info),
2658*4882a593Smuzhiyun GFP_KERNEL);
2659*4882a593Smuzhiyun if (!rdev->pm.power_state[0].clock_info ||
2660*4882a593Smuzhiyun !rdev->pm.power_state[1].clock_info)
2661*4882a593Smuzhiyun goto pm_failed;
2662*4882a593Smuzhiyun } else
2663*4882a593Smuzhiyun goto pm_failed;
2664*4882a593Smuzhiyun
2665*4882a593Smuzhiyun /* check for a thermal chip */
2666*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_OVERDRIVE_INFO_TABLE);
2667*4882a593Smuzhiyun if (offset) {
2668*4882a593Smuzhiyun u8 thermal_controller = 0, gpio = 0, i2c_addr = 0, clk_bit = 0, data_bit = 0;
2669*4882a593Smuzhiyun
2670*4882a593Smuzhiyun rev = RBIOS8(offset);
2671*4882a593Smuzhiyun
2672*4882a593Smuzhiyun if (rev == 0) {
2673*4882a593Smuzhiyun thermal_controller = RBIOS8(offset + 3);
2674*4882a593Smuzhiyun gpio = RBIOS8(offset + 4) & 0x3f;
2675*4882a593Smuzhiyun i2c_addr = RBIOS8(offset + 5);
2676*4882a593Smuzhiyun } else if (rev == 1) {
2677*4882a593Smuzhiyun thermal_controller = RBIOS8(offset + 4);
2678*4882a593Smuzhiyun gpio = RBIOS8(offset + 5) & 0x3f;
2679*4882a593Smuzhiyun i2c_addr = RBIOS8(offset + 6);
2680*4882a593Smuzhiyun } else if (rev == 2) {
2681*4882a593Smuzhiyun thermal_controller = RBIOS8(offset + 4);
2682*4882a593Smuzhiyun gpio = RBIOS8(offset + 5) & 0x3f;
2683*4882a593Smuzhiyun i2c_addr = RBIOS8(offset + 6);
2684*4882a593Smuzhiyun clk_bit = RBIOS8(offset + 0xa);
2685*4882a593Smuzhiyun data_bit = RBIOS8(offset + 0xb);
2686*4882a593Smuzhiyun }
2687*4882a593Smuzhiyun if ((thermal_controller > 0) && (thermal_controller < 3)) {
2688*4882a593Smuzhiyun DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2689*4882a593Smuzhiyun thermal_controller_names[thermal_controller],
2690*4882a593Smuzhiyun i2c_addr >> 1);
2691*4882a593Smuzhiyun if (gpio == DDC_LCD) {
2692*4882a593Smuzhiyun /* MM i2c */
2693*4882a593Smuzhiyun i2c_bus.valid = true;
2694*4882a593Smuzhiyun i2c_bus.hw_capable = true;
2695*4882a593Smuzhiyun i2c_bus.mm_i2c = true;
2696*4882a593Smuzhiyun i2c_bus.i2c_id = 0xa0;
2697*4882a593Smuzhiyun } else if (gpio == DDC_GPIO)
2698*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, gpio, 1 << clk_bit, 1 << data_bit);
2699*4882a593Smuzhiyun else
2700*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, gpio, 0, 0);
2701*4882a593Smuzhiyun rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2702*4882a593Smuzhiyun if (rdev->pm.i2c_bus) {
2703*4882a593Smuzhiyun struct i2c_board_info info = { };
2704*4882a593Smuzhiyun const char *name = thermal_controller_names[thermal_controller];
2705*4882a593Smuzhiyun info.addr = i2c_addr >> 1;
2706*4882a593Smuzhiyun strlcpy(info.type, name, sizeof(info.type));
2707*4882a593Smuzhiyun i2c_new_client_device(&rdev->pm.i2c_bus->adapter, &info);
2708*4882a593Smuzhiyun }
2709*4882a593Smuzhiyun }
2710*4882a593Smuzhiyun } else {
2711*4882a593Smuzhiyun /* boards with a thermal chip, but no overdrive table */
2712*4882a593Smuzhiyun
2713*4882a593Smuzhiyun /* Asus 9600xt has an f75375 on the monid bus */
2714*4882a593Smuzhiyun if ((dev->pdev->device == 0x4152) &&
2715*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1043) &&
2716*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0xc002)) {
2717*4882a593Smuzhiyun i2c_bus = combios_setup_i2c_bus(rdev, DDC_MONID, 0, 0);
2718*4882a593Smuzhiyun rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2719*4882a593Smuzhiyun if (rdev->pm.i2c_bus) {
2720*4882a593Smuzhiyun struct i2c_board_info info = { };
2721*4882a593Smuzhiyun const char *name = "f75375";
2722*4882a593Smuzhiyun info.addr = 0x28;
2723*4882a593Smuzhiyun strlcpy(info.type, name, sizeof(info.type));
2724*4882a593Smuzhiyun i2c_new_client_device(&rdev->pm.i2c_bus->adapter, &info);
2725*4882a593Smuzhiyun DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2726*4882a593Smuzhiyun name, info.addr);
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun }
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_MOBILITY) {
2732*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_POWERPLAY_INFO_TABLE);
2733*4882a593Smuzhiyun if (offset) {
2734*4882a593Smuzhiyun rev = RBIOS8(offset);
2735*4882a593Smuzhiyun /* power mode 0 tends to be the only valid one */
2736*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = 1;
2737*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk = RBIOS32(offset + 0x5 + 0x2);
2738*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk = RBIOS32(offset + 0x5 + 0x6);
2739*4882a593Smuzhiyun if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2740*4882a593Smuzhiyun (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2741*4882a593Smuzhiyun goto default_mode;
2742*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2743*4882a593Smuzhiyun POWER_STATE_TYPE_BATTERY;
2744*4882a593Smuzhiyun misc = RBIOS16(offset + 0x5 + 0x0);
2745*4882a593Smuzhiyun if (rev > 4)
2746*4882a593Smuzhiyun misc2 = RBIOS16(offset + 0x5 + 0xe);
2747*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc = misc;
2748*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc2 = misc2;
2749*4882a593Smuzhiyun if (misc & 0x4) {
2750*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_GPIO;
2751*4882a593Smuzhiyun if (misc & 0x8)
2752*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2753*4882a593Smuzhiyun true;
2754*4882a593Smuzhiyun else
2755*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2756*4882a593Smuzhiyun false;
2757*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = true;
2758*4882a593Smuzhiyun if (rev < 6) {
2759*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
2760*4882a593Smuzhiyun RBIOS16(offset + 0x5 + 0xb) * 4;
2761*4882a593Smuzhiyun tmp = RBIOS8(offset + 0x5 + 0xd);
2762*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
2763*4882a593Smuzhiyun } else {
2764*4882a593Smuzhiyun u8 entries = RBIOS8(offset + 0x5 + 0xb);
2765*4882a593Smuzhiyun u16 voltage_table_offset = RBIOS16(offset + 0x5 + 0xc);
2766*4882a593Smuzhiyun if (entries && voltage_table_offset) {
2767*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
2768*4882a593Smuzhiyun RBIOS16(voltage_table_offset) * 4;
2769*4882a593Smuzhiyun tmp = RBIOS8(voltage_table_offset + 0x2);
2770*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
2771*4882a593Smuzhiyun } else
2772*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = false;
2773*4882a593Smuzhiyun }
2774*4882a593Smuzhiyun switch ((misc2 & 0x700) >> 8) {
2775*4882a593Smuzhiyun case 0:
2776*4882a593Smuzhiyun default:
2777*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 0;
2778*4882a593Smuzhiyun break;
2779*4882a593Smuzhiyun case 1:
2780*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 33;
2781*4882a593Smuzhiyun break;
2782*4882a593Smuzhiyun case 2:
2783*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 66;
2784*4882a593Smuzhiyun break;
2785*4882a593Smuzhiyun case 3:
2786*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 99;
2787*4882a593Smuzhiyun break;
2788*4882a593Smuzhiyun case 4:
2789*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 132;
2790*4882a593Smuzhiyun break;
2791*4882a593Smuzhiyun }
2792*4882a593Smuzhiyun } else
2793*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2794*4882a593Smuzhiyun if (rev > 6)
2795*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes =
2796*4882a593Smuzhiyun RBIOS8(offset + 0x5 + 0x10);
2797*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2798*4882a593Smuzhiyun state_index++;
2799*4882a593Smuzhiyun } else {
2800*4882a593Smuzhiyun /* XXX figure out some good default low power mode for mobility cards w/out power tables */
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun } else {
2803*4882a593Smuzhiyun /* XXX figure out some good default low power mode for desktop cards */
2804*4882a593Smuzhiyun }
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun default_mode:
2807*4882a593Smuzhiyun /* add the default mode */
2808*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2809*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2810*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = 1;
2811*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2812*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2813*4882a593Smuzhiyun rdev->pm.power_state[state_index].default_clock_mode = &rdev->pm.power_state[state_index].clock_info[0];
2814*4882a593Smuzhiyun if ((state_index > 0) &&
2815*4882a593Smuzhiyun (rdev->pm.power_state[0].clock_info[0].voltage.type == VOLTAGE_GPIO))
2816*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage =
2817*4882a593Smuzhiyun rdev->pm.power_state[0].clock_info[0].voltage;
2818*4882a593Smuzhiyun else
2819*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2820*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes = 16;
2821*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = 0;
2822*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index;
2823*4882a593Smuzhiyun rdev->pm.num_power_states = state_index + 1;
2824*4882a593Smuzhiyun
2825*4882a593Smuzhiyun rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2826*4882a593Smuzhiyun rdev->pm.current_clock_mode_index = 0;
2827*4882a593Smuzhiyun return;
2828*4882a593Smuzhiyun
2829*4882a593Smuzhiyun pm_failed:
2830*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index;
2831*4882a593Smuzhiyun rdev->pm.num_power_states = 0;
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2834*4882a593Smuzhiyun rdev->pm.current_clock_mode_index = 0;
2835*4882a593Smuzhiyun }
2836*4882a593Smuzhiyun
radeon_external_tmds_setup(struct drm_encoder * encoder)2837*4882a593Smuzhiyun void radeon_external_tmds_setup(struct drm_encoder *encoder)
2838*4882a593Smuzhiyun {
2839*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2840*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
2841*4882a593Smuzhiyun
2842*4882a593Smuzhiyun if (!tmds)
2843*4882a593Smuzhiyun return;
2844*4882a593Smuzhiyun
2845*4882a593Smuzhiyun switch (tmds->dvo_chip) {
2846*4882a593Smuzhiyun case DVO_SIL164:
2847*4882a593Smuzhiyun /* sil 164 */
2848*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2849*4882a593Smuzhiyun tmds->slave_addr,
2850*4882a593Smuzhiyun 0x08, 0x30);
2851*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2852*4882a593Smuzhiyun tmds->slave_addr,
2853*4882a593Smuzhiyun 0x09, 0x00);
2854*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2855*4882a593Smuzhiyun tmds->slave_addr,
2856*4882a593Smuzhiyun 0x0a, 0x90);
2857*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2858*4882a593Smuzhiyun tmds->slave_addr,
2859*4882a593Smuzhiyun 0x0c, 0x89);
2860*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2861*4882a593Smuzhiyun tmds->slave_addr,
2862*4882a593Smuzhiyun 0x08, 0x3b);
2863*4882a593Smuzhiyun break;
2864*4882a593Smuzhiyun case DVO_SIL1178:
2865*4882a593Smuzhiyun /* sil 1178 - untested */
2866*4882a593Smuzhiyun /*
2867*4882a593Smuzhiyun * 0x0f, 0x44
2868*4882a593Smuzhiyun * 0x0f, 0x4c
2869*4882a593Smuzhiyun * 0x0e, 0x01
2870*4882a593Smuzhiyun * 0x0a, 0x80
2871*4882a593Smuzhiyun * 0x09, 0x30
2872*4882a593Smuzhiyun * 0x0c, 0xc9
2873*4882a593Smuzhiyun * 0x0d, 0x70
2874*4882a593Smuzhiyun * 0x08, 0x32
2875*4882a593Smuzhiyun * 0x08, 0x33
2876*4882a593Smuzhiyun */
2877*4882a593Smuzhiyun break;
2878*4882a593Smuzhiyun default:
2879*4882a593Smuzhiyun break;
2880*4882a593Smuzhiyun }
2881*4882a593Smuzhiyun
2882*4882a593Smuzhiyun }
2883*4882a593Smuzhiyun
radeon_combios_external_tmds_setup(struct drm_encoder * encoder)2884*4882a593Smuzhiyun bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder)
2885*4882a593Smuzhiyun {
2886*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
2887*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2888*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2889*4882a593Smuzhiyun uint16_t offset;
2890*4882a593Smuzhiyun uint8_t blocks, slave_addr, rev;
2891*4882a593Smuzhiyun uint32_t index, id;
2892*4882a593Smuzhiyun uint32_t reg, val, and_mask, or_mask;
2893*4882a593Smuzhiyun struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun if (!tmds)
2896*4882a593Smuzhiyun return false;
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2899*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_TMDS_POWER_ON_TABLE);
2900*4882a593Smuzhiyun rev = RBIOS8(offset);
2901*4882a593Smuzhiyun if (offset) {
2902*4882a593Smuzhiyun rev = RBIOS8(offset);
2903*4882a593Smuzhiyun if (rev > 1) {
2904*4882a593Smuzhiyun blocks = RBIOS8(offset + 3);
2905*4882a593Smuzhiyun index = offset + 4;
2906*4882a593Smuzhiyun while (blocks > 0) {
2907*4882a593Smuzhiyun id = RBIOS16(index);
2908*4882a593Smuzhiyun index += 2;
2909*4882a593Smuzhiyun switch (id >> 13) {
2910*4882a593Smuzhiyun case 0:
2911*4882a593Smuzhiyun reg = (id & 0x1fff) * 4;
2912*4882a593Smuzhiyun val = RBIOS32(index);
2913*4882a593Smuzhiyun index += 4;
2914*4882a593Smuzhiyun WREG32(reg, val);
2915*4882a593Smuzhiyun break;
2916*4882a593Smuzhiyun case 2:
2917*4882a593Smuzhiyun reg = (id & 0x1fff) * 4;
2918*4882a593Smuzhiyun and_mask = RBIOS32(index);
2919*4882a593Smuzhiyun index += 4;
2920*4882a593Smuzhiyun or_mask = RBIOS32(index);
2921*4882a593Smuzhiyun index += 4;
2922*4882a593Smuzhiyun val = RREG32(reg);
2923*4882a593Smuzhiyun val = (val & and_mask) | or_mask;
2924*4882a593Smuzhiyun WREG32(reg, val);
2925*4882a593Smuzhiyun break;
2926*4882a593Smuzhiyun case 3:
2927*4882a593Smuzhiyun val = RBIOS16(index);
2928*4882a593Smuzhiyun index += 2;
2929*4882a593Smuzhiyun udelay(val);
2930*4882a593Smuzhiyun break;
2931*4882a593Smuzhiyun case 4:
2932*4882a593Smuzhiyun val = RBIOS16(index);
2933*4882a593Smuzhiyun index += 2;
2934*4882a593Smuzhiyun mdelay(val);
2935*4882a593Smuzhiyun break;
2936*4882a593Smuzhiyun case 6:
2937*4882a593Smuzhiyun slave_addr = id & 0xff;
2938*4882a593Smuzhiyun slave_addr >>= 1; /* 7 bit addressing */
2939*4882a593Smuzhiyun index++;
2940*4882a593Smuzhiyun reg = RBIOS8(index);
2941*4882a593Smuzhiyun index++;
2942*4882a593Smuzhiyun val = RBIOS8(index);
2943*4882a593Smuzhiyun index++;
2944*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
2945*4882a593Smuzhiyun slave_addr,
2946*4882a593Smuzhiyun reg, val);
2947*4882a593Smuzhiyun break;
2948*4882a593Smuzhiyun default:
2949*4882a593Smuzhiyun DRM_ERROR("Unknown id %d\n", id >> 13);
2950*4882a593Smuzhiyun break;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun blocks--;
2953*4882a593Smuzhiyun }
2954*4882a593Smuzhiyun return true;
2955*4882a593Smuzhiyun }
2956*4882a593Smuzhiyun }
2957*4882a593Smuzhiyun } else {
2958*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
2959*4882a593Smuzhiyun if (offset) {
2960*4882a593Smuzhiyun index = offset + 10;
2961*4882a593Smuzhiyun id = RBIOS16(index);
2962*4882a593Smuzhiyun while (id != 0xffff) {
2963*4882a593Smuzhiyun index += 2;
2964*4882a593Smuzhiyun switch (id >> 13) {
2965*4882a593Smuzhiyun case 0:
2966*4882a593Smuzhiyun reg = (id & 0x1fff) * 4;
2967*4882a593Smuzhiyun val = RBIOS32(index);
2968*4882a593Smuzhiyun WREG32(reg, val);
2969*4882a593Smuzhiyun break;
2970*4882a593Smuzhiyun case 2:
2971*4882a593Smuzhiyun reg = (id & 0x1fff) * 4;
2972*4882a593Smuzhiyun and_mask = RBIOS32(index);
2973*4882a593Smuzhiyun index += 4;
2974*4882a593Smuzhiyun or_mask = RBIOS32(index);
2975*4882a593Smuzhiyun index += 4;
2976*4882a593Smuzhiyun val = RREG32(reg);
2977*4882a593Smuzhiyun val = (val & and_mask) | or_mask;
2978*4882a593Smuzhiyun WREG32(reg, val);
2979*4882a593Smuzhiyun break;
2980*4882a593Smuzhiyun case 4:
2981*4882a593Smuzhiyun val = RBIOS16(index);
2982*4882a593Smuzhiyun index += 2;
2983*4882a593Smuzhiyun udelay(val);
2984*4882a593Smuzhiyun break;
2985*4882a593Smuzhiyun case 5:
2986*4882a593Smuzhiyun reg = id & 0x1fff;
2987*4882a593Smuzhiyun and_mask = RBIOS32(index);
2988*4882a593Smuzhiyun index += 4;
2989*4882a593Smuzhiyun or_mask = RBIOS32(index);
2990*4882a593Smuzhiyun index += 4;
2991*4882a593Smuzhiyun val = RREG32_PLL(reg);
2992*4882a593Smuzhiyun val = (val & and_mask) | or_mask;
2993*4882a593Smuzhiyun WREG32_PLL(reg, val);
2994*4882a593Smuzhiyun break;
2995*4882a593Smuzhiyun case 6:
2996*4882a593Smuzhiyun reg = id & 0x1fff;
2997*4882a593Smuzhiyun val = RBIOS8(index);
2998*4882a593Smuzhiyun index += 1;
2999*4882a593Smuzhiyun radeon_i2c_put_byte(tmds->i2c_bus,
3000*4882a593Smuzhiyun tmds->slave_addr,
3001*4882a593Smuzhiyun reg, val);
3002*4882a593Smuzhiyun break;
3003*4882a593Smuzhiyun default:
3004*4882a593Smuzhiyun DRM_ERROR("Unknown id %d\n", id >> 13);
3005*4882a593Smuzhiyun break;
3006*4882a593Smuzhiyun }
3007*4882a593Smuzhiyun id = RBIOS16(index);
3008*4882a593Smuzhiyun }
3009*4882a593Smuzhiyun return true;
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun }
3012*4882a593Smuzhiyun return false;
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun
combios_parse_mmio_table(struct drm_device * dev,uint16_t offset)3015*4882a593Smuzhiyun static void combios_parse_mmio_table(struct drm_device *dev, uint16_t offset)
3016*4882a593Smuzhiyun {
3017*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3018*4882a593Smuzhiyun
3019*4882a593Smuzhiyun if (offset) {
3020*4882a593Smuzhiyun while (RBIOS16(offset)) {
3021*4882a593Smuzhiyun uint16_t cmd = ((RBIOS16(offset) & 0xe000) >> 13);
3022*4882a593Smuzhiyun uint32_t addr = (RBIOS16(offset) & 0x1fff);
3023*4882a593Smuzhiyun uint32_t val, and_mask, or_mask;
3024*4882a593Smuzhiyun uint32_t tmp;
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun offset += 2;
3027*4882a593Smuzhiyun switch (cmd) {
3028*4882a593Smuzhiyun case 0:
3029*4882a593Smuzhiyun val = RBIOS32(offset);
3030*4882a593Smuzhiyun offset += 4;
3031*4882a593Smuzhiyun WREG32(addr, val);
3032*4882a593Smuzhiyun break;
3033*4882a593Smuzhiyun case 1:
3034*4882a593Smuzhiyun val = RBIOS32(offset);
3035*4882a593Smuzhiyun offset += 4;
3036*4882a593Smuzhiyun WREG32(addr, val);
3037*4882a593Smuzhiyun break;
3038*4882a593Smuzhiyun case 2:
3039*4882a593Smuzhiyun and_mask = RBIOS32(offset);
3040*4882a593Smuzhiyun offset += 4;
3041*4882a593Smuzhiyun or_mask = RBIOS32(offset);
3042*4882a593Smuzhiyun offset += 4;
3043*4882a593Smuzhiyun tmp = RREG32(addr);
3044*4882a593Smuzhiyun tmp &= and_mask;
3045*4882a593Smuzhiyun tmp |= or_mask;
3046*4882a593Smuzhiyun WREG32(addr, tmp);
3047*4882a593Smuzhiyun break;
3048*4882a593Smuzhiyun case 3:
3049*4882a593Smuzhiyun and_mask = RBIOS32(offset);
3050*4882a593Smuzhiyun offset += 4;
3051*4882a593Smuzhiyun or_mask = RBIOS32(offset);
3052*4882a593Smuzhiyun offset += 4;
3053*4882a593Smuzhiyun tmp = RREG32(addr);
3054*4882a593Smuzhiyun tmp &= and_mask;
3055*4882a593Smuzhiyun tmp |= or_mask;
3056*4882a593Smuzhiyun WREG32(addr, tmp);
3057*4882a593Smuzhiyun break;
3058*4882a593Smuzhiyun case 4:
3059*4882a593Smuzhiyun val = RBIOS16(offset);
3060*4882a593Smuzhiyun offset += 2;
3061*4882a593Smuzhiyun udelay(val);
3062*4882a593Smuzhiyun break;
3063*4882a593Smuzhiyun case 5:
3064*4882a593Smuzhiyun val = RBIOS16(offset);
3065*4882a593Smuzhiyun offset += 2;
3066*4882a593Smuzhiyun switch (addr) {
3067*4882a593Smuzhiyun case 8:
3068*4882a593Smuzhiyun while (val--) {
3069*4882a593Smuzhiyun if (!
3070*4882a593Smuzhiyun (RREG32_PLL
3071*4882a593Smuzhiyun (RADEON_CLK_PWRMGT_CNTL) &
3072*4882a593Smuzhiyun RADEON_MC_BUSY))
3073*4882a593Smuzhiyun break;
3074*4882a593Smuzhiyun }
3075*4882a593Smuzhiyun break;
3076*4882a593Smuzhiyun case 9:
3077*4882a593Smuzhiyun while (val--) {
3078*4882a593Smuzhiyun if ((RREG32(RADEON_MC_STATUS) &
3079*4882a593Smuzhiyun RADEON_MC_IDLE))
3080*4882a593Smuzhiyun break;
3081*4882a593Smuzhiyun }
3082*4882a593Smuzhiyun break;
3083*4882a593Smuzhiyun default:
3084*4882a593Smuzhiyun break;
3085*4882a593Smuzhiyun }
3086*4882a593Smuzhiyun break;
3087*4882a593Smuzhiyun default:
3088*4882a593Smuzhiyun break;
3089*4882a593Smuzhiyun }
3090*4882a593Smuzhiyun }
3091*4882a593Smuzhiyun }
3092*4882a593Smuzhiyun }
3093*4882a593Smuzhiyun
combios_parse_pll_table(struct drm_device * dev,uint16_t offset)3094*4882a593Smuzhiyun static void combios_parse_pll_table(struct drm_device *dev, uint16_t offset)
3095*4882a593Smuzhiyun {
3096*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3097*4882a593Smuzhiyun
3098*4882a593Smuzhiyun if (offset) {
3099*4882a593Smuzhiyun while (RBIOS8(offset)) {
3100*4882a593Smuzhiyun uint8_t cmd = ((RBIOS8(offset) & 0xc0) >> 6);
3101*4882a593Smuzhiyun uint8_t addr = (RBIOS8(offset) & 0x3f);
3102*4882a593Smuzhiyun uint32_t val, shift, tmp;
3103*4882a593Smuzhiyun uint32_t and_mask, or_mask;
3104*4882a593Smuzhiyun
3105*4882a593Smuzhiyun offset++;
3106*4882a593Smuzhiyun switch (cmd) {
3107*4882a593Smuzhiyun case 0:
3108*4882a593Smuzhiyun val = RBIOS32(offset);
3109*4882a593Smuzhiyun offset += 4;
3110*4882a593Smuzhiyun WREG32_PLL(addr, val);
3111*4882a593Smuzhiyun break;
3112*4882a593Smuzhiyun case 1:
3113*4882a593Smuzhiyun shift = RBIOS8(offset) * 8;
3114*4882a593Smuzhiyun offset++;
3115*4882a593Smuzhiyun and_mask = RBIOS8(offset) << shift;
3116*4882a593Smuzhiyun and_mask |= ~(0xff << shift);
3117*4882a593Smuzhiyun offset++;
3118*4882a593Smuzhiyun or_mask = RBIOS8(offset) << shift;
3119*4882a593Smuzhiyun offset++;
3120*4882a593Smuzhiyun tmp = RREG32_PLL(addr);
3121*4882a593Smuzhiyun tmp &= and_mask;
3122*4882a593Smuzhiyun tmp |= or_mask;
3123*4882a593Smuzhiyun WREG32_PLL(addr, tmp);
3124*4882a593Smuzhiyun break;
3125*4882a593Smuzhiyun case 2:
3126*4882a593Smuzhiyun case 3:
3127*4882a593Smuzhiyun tmp = 1000;
3128*4882a593Smuzhiyun switch (addr) {
3129*4882a593Smuzhiyun case 1:
3130*4882a593Smuzhiyun udelay(150);
3131*4882a593Smuzhiyun break;
3132*4882a593Smuzhiyun case 2:
3133*4882a593Smuzhiyun mdelay(1);
3134*4882a593Smuzhiyun break;
3135*4882a593Smuzhiyun case 3:
3136*4882a593Smuzhiyun while (tmp--) {
3137*4882a593Smuzhiyun if (!
3138*4882a593Smuzhiyun (RREG32_PLL
3139*4882a593Smuzhiyun (RADEON_CLK_PWRMGT_CNTL) &
3140*4882a593Smuzhiyun RADEON_MC_BUSY))
3141*4882a593Smuzhiyun break;
3142*4882a593Smuzhiyun }
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun case 4:
3145*4882a593Smuzhiyun while (tmp--) {
3146*4882a593Smuzhiyun if (RREG32_PLL
3147*4882a593Smuzhiyun (RADEON_CLK_PWRMGT_CNTL) &
3148*4882a593Smuzhiyun RADEON_DLL_READY)
3149*4882a593Smuzhiyun break;
3150*4882a593Smuzhiyun }
3151*4882a593Smuzhiyun break;
3152*4882a593Smuzhiyun case 5:
3153*4882a593Smuzhiyun tmp =
3154*4882a593Smuzhiyun RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
3155*4882a593Smuzhiyun if (tmp & RADEON_CG_NO1_DEBUG_0) {
3156*4882a593Smuzhiyun #if 0
3157*4882a593Smuzhiyun uint32_t mclk_cntl =
3158*4882a593Smuzhiyun RREG32_PLL
3159*4882a593Smuzhiyun (RADEON_MCLK_CNTL);
3160*4882a593Smuzhiyun mclk_cntl &= 0xffff0000;
3161*4882a593Smuzhiyun /*mclk_cntl |= 0x00001111;*//* ??? */
3162*4882a593Smuzhiyun WREG32_PLL(RADEON_MCLK_CNTL,
3163*4882a593Smuzhiyun mclk_cntl);
3164*4882a593Smuzhiyun mdelay(10);
3165*4882a593Smuzhiyun #endif
3166*4882a593Smuzhiyun WREG32_PLL
3167*4882a593Smuzhiyun (RADEON_CLK_PWRMGT_CNTL,
3168*4882a593Smuzhiyun tmp &
3169*4882a593Smuzhiyun ~RADEON_CG_NO1_DEBUG_0);
3170*4882a593Smuzhiyun mdelay(10);
3171*4882a593Smuzhiyun }
3172*4882a593Smuzhiyun break;
3173*4882a593Smuzhiyun default:
3174*4882a593Smuzhiyun break;
3175*4882a593Smuzhiyun }
3176*4882a593Smuzhiyun break;
3177*4882a593Smuzhiyun default:
3178*4882a593Smuzhiyun break;
3179*4882a593Smuzhiyun }
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun }
3183*4882a593Smuzhiyun
combios_parse_ram_reset_table(struct drm_device * dev,uint16_t offset)3184*4882a593Smuzhiyun static void combios_parse_ram_reset_table(struct drm_device *dev,
3185*4882a593Smuzhiyun uint16_t offset)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3188*4882a593Smuzhiyun uint32_t tmp;
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun if (offset) {
3191*4882a593Smuzhiyun uint8_t val = RBIOS8(offset);
3192*4882a593Smuzhiyun while (val != 0xff) {
3193*4882a593Smuzhiyun offset++;
3194*4882a593Smuzhiyun
3195*4882a593Smuzhiyun if (val == 0x0f) {
3196*4882a593Smuzhiyun uint32_t channel_complete_mask;
3197*4882a593Smuzhiyun
3198*4882a593Smuzhiyun if (ASIC_IS_R300(rdev))
3199*4882a593Smuzhiyun channel_complete_mask =
3200*4882a593Smuzhiyun R300_MEM_PWRUP_COMPLETE;
3201*4882a593Smuzhiyun else
3202*4882a593Smuzhiyun channel_complete_mask =
3203*4882a593Smuzhiyun RADEON_MEM_PWRUP_COMPLETE;
3204*4882a593Smuzhiyun tmp = 20000;
3205*4882a593Smuzhiyun while (tmp--) {
3206*4882a593Smuzhiyun if ((RREG32(RADEON_MEM_STR_CNTL) &
3207*4882a593Smuzhiyun channel_complete_mask) ==
3208*4882a593Smuzhiyun channel_complete_mask)
3209*4882a593Smuzhiyun break;
3210*4882a593Smuzhiyun }
3211*4882a593Smuzhiyun } else {
3212*4882a593Smuzhiyun uint32_t or_mask = RBIOS16(offset);
3213*4882a593Smuzhiyun offset += 2;
3214*4882a593Smuzhiyun
3215*4882a593Smuzhiyun tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3216*4882a593Smuzhiyun tmp &= RADEON_SDRAM_MODE_MASK;
3217*4882a593Smuzhiyun tmp |= or_mask;
3218*4882a593Smuzhiyun WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
3219*4882a593Smuzhiyun
3220*4882a593Smuzhiyun or_mask = val << 24;
3221*4882a593Smuzhiyun tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3222*4882a593Smuzhiyun tmp &= RADEON_B3MEM_RESET_MASK;
3223*4882a593Smuzhiyun tmp |= or_mask;
3224*4882a593Smuzhiyun WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
3225*4882a593Smuzhiyun }
3226*4882a593Smuzhiyun val = RBIOS8(offset);
3227*4882a593Smuzhiyun }
3228*4882a593Smuzhiyun }
3229*4882a593Smuzhiyun }
3230*4882a593Smuzhiyun
combios_detect_ram(struct drm_device * dev,int ram,int mem_addr_mapping)3231*4882a593Smuzhiyun static uint32_t combios_detect_ram(struct drm_device *dev, int ram,
3232*4882a593Smuzhiyun int mem_addr_mapping)
3233*4882a593Smuzhiyun {
3234*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3235*4882a593Smuzhiyun uint32_t mem_cntl;
3236*4882a593Smuzhiyun uint32_t mem_size;
3237*4882a593Smuzhiyun uint32_t addr = 0;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun mem_cntl = RREG32(RADEON_MEM_CNTL);
3240*4882a593Smuzhiyun if (mem_cntl & RV100_HALF_MODE)
3241*4882a593Smuzhiyun ram /= 2;
3242*4882a593Smuzhiyun mem_size = ram;
3243*4882a593Smuzhiyun mem_cntl &= ~(0xff << 8);
3244*4882a593Smuzhiyun mem_cntl |= (mem_addr_mapping & 0xff) << 8;
3245*4882a593Smuzhiyun WREG32(RADEON_MEM_CNTL, mem_cntl);
3246*4882a593Smuzhiyun RREG32(RADEON_MEM_CNTL);
3247*4882a593Smuzhiyun
3248*4882a593Smuzhiyun /* sdram reset ? */
3249*4882a593Smuzhiyun
3250*4882a593Smuzhiyun /* something like this???? */
3251*4882a593Smuzhiyun while (ram--) {
3252*4882a593Smuzhiyun addr = ram * 1024 * 1024;
3253*4882a593Smuzhiyun /* write to each page */
3254*4882a593Smuzhiyun WREG32_IDX((addr) | RADEON_MM_APER, 0xdeadbeef);
3255*4882a593Smuzhiyun /* read back and verify */
3256*4882a593Smuzhiyun if (RREG32_IDX((addr) | RADEON_MM_APER) != 0xdeadbeef)
3257*4882a593Smuzhiyun return 0;
3258*4882a593Smuzhiyun }
3259*4882a593Smuzhiyun
3260*4882a593Smuzhiyun return mem_size;
3261*4882a593Smuzhiyun }
3262*4882a593Smuzhiyun
combios_write_ram_size(struct drm_device * dev)3263*4882a593Smuzhiyun static void combios_write_ram_size(struct drm_device *dev)
3264*4882a593Smuzhiyun {
3265*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3266*4882a593Smuzhiyun uint8_t rev;
3267*4882a593Smuzhiyun uint16_t offset;
3268*4882a593Smuzhiyun uint32_t mem_size = 0;
3269*4882a593Smuzhiyun uint32_t mem_cntl = 0;
3270*4882a593Smuzhiyun
3271*4882a593Smuzhiyun /* should do something smarter here I guess... */
3272*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
3273*4882a593Smuzhiyun return;
3274*4882a593Smuzhiyun
3275*4882a593Smuzhiyun /* first check detected mem table */
3276*4882a593Smuzhiyun offset = combios_get_table_offset(dev, COMBIOS_DETECTED_MEM_TABLE);
3277*4882a593Smuzhiyun if (offset) {
3278*4882a593Smuzhiyun rev = RBIOS8(offset);
3279*4882a593Smuzhiyun if (rev < 3) {
3280*4882a593Smuzhiyun mem_cntl = RBIOS32(offset + 1);
3281*4882a593Smuzhiyun mem_size = RBIOS16(offset + 5);
3282*4882a593Smuzhiyun if ((rdev->family < CHIP_R200) &&
3283*4882a593Smuzhiyun !ASIC_IS_RN50(rdev))
3284*4882a593Smuzhiyun WREG32(RADEON_MEM_CNTL, mem_cntl);
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun }
3287*4882a593Smuzhiyun
3288*4882a593Smuzhiyun if (!mem_size) {
3289*4882a593Smuzhiyun offset =
3290*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
3291*4882a593Smuzhiyun if (offset) {
3292*4882a593Smuzhiyun rev = RBIOS8(offset - 1);
3293*4882a593Smuzhiyun if (rev < 1) {
3294*4882a593Smuzhiyun if ((rdev->family < CHIP_R200)
3295*4882a593Smuzhiyun && !ASIC_IS_RN50(rdev)) {
3296*4882a593Smuzhiyun int ram = 0;
3297*4882a593Smuzhiyun int mem_addr_mapping = 0;
3298*4882a593Smuzhiyun
3299*4882a593Smuzhiyun while (RBIOS8(offset)) {
3300*4882a593Smuzhiyun ram = RBIOS8(offset);
3301*4882a593Smuzhiyun mem_addr_mapping =
3302*4882a593Smuzhiyun RBIOS8(offset + 1);
3303*4882a593Smuzhiyun if (mem_addr_mapping != 0x25)
3304*4882a593Smuzhiyun ram *= 2;
3305*4882a593Smuzhiyun mem_size =
3306*4882a593Smuzhiyun combios_detect_ram(dev, ram,
3307*4882a593Smuzhiyun mem_addr_mapping);
3308*4882a593Smuzhiyun if (mem_size)
3309*4882a593Smuzhiyun break;
3310*4882a593Smuzhiyun offset += 2;
3311*4882a593Smuzhiyun }
3312*4882a593Smuzhiyun } else
3313*4882a593Smuzhiyun mem_size = RBIOS8(offset);
3314*4882a593Smuzhiyun } else {
3315*4882a593Smuzhiyun mem_size = RBIOS8(offset);
3316*4882a593Smuzhiyun mem_size *= 2; /* convert to MB */
3317*4882a593Smuzhiyun }
3318*4882a593Smuzhiyun }
3319*4882a593Smuzhiyun }
3320*4882a593Smuzhiyun
3321*4882a593Smuzhiyun mem_size *= (1024 * 1024); /* convert to bytes */
3322*4882a593Smuzhiyun WREG32(RADEON_CONFIG_MEMSIZE, mem_size);
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
radeon_combios_asic_init(struct drm_device * dev)3325*4882a593Smuzhiyun void radeon_combios_asic_init(struct drm_device *dev)
3326*4882a593Smuzhiyun {
3327*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3328*4882a593Smuzhiyun uint16_t table;
3329*4882a593Smuzhiyun
3330*4882a593Smuzhiyun /* port hardcoded mac stuff from radeonfb */
3331*4882a593Smuzhiyun if (rdev->bios == NULL)
3332*4882a593Smuzhiyun return;
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun /* ASIC INIT 1 */
3335*4882a593Smuzhiyun table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_1_TABLE);
3336*4882a593Smuzhiyun if (table)
3337*4882a593Smuzhiyun combios_parse_mmio_table(dev, table);
3338*4882a593Smuzhiyun
3339*4882a593Smuzhiyun /* PLL INIT */
3340*4882a593Smuzhiyun table = combios_get_table_offset(dev, COMBIOS_PLL_INIT_TABLE);
3341*4882a593Smuzhiyun if (table)
3342*4882a593Smuzhiyun combios_parse_pll_table(dev, table);
3343*4882a593Smuzhiyun
3344*4882a593Smuzhiyun /* ASIC INIT 2 */
3345*4882a593Smuzhiyun table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_2_TABLE);
3346*4882a593Smuzhiyun if (table)
3347*4882a593Smuzhiyun combios_parse_mmio_table(dev, table);
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun if (!(rdev->flags & RADEON_IS_IGP)) {
3350*4882a593Smuzhiyun /* ASIC INIT 4 */
3351*4882a593Smuzhiyun table =
3352*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_ASIC_INIT_4_TABLE);
3353*4882a593Smuzhiyun if (table)
3354*4882a593Smuzhiyun combios_parse_mmio_table(dev, table);
3355*4882a593Smuzhiyun
3356*4882a593Smuzhiyun /* RAM RESET */
3357*4882a593Smuzhiyun table = combios_get_table_offset(dev, COMBIOS_RAM_RESET_TABLE);
3358*4882a593Smuzhiyun if (table)
3359*4882a593Smuzhiyun combios_parse_ram_reset_table(dev, table);
3360*4882a593Smuzhiyun
3361*4882a593Smuzhiyun /* ASIC INIT 3 */
3362*4882a593Smuzhiyun table =
3363*4882a593Smuzhiyun combios_get_table_offset(dev, COMBIOS_ASIC_INIT_3_TABLE);
3364*4882a593Smuzhiyun if (table)
3365*4882a593Smuzhiyun combios_parse_mmio_table(dev, table);
3366*4882a593Smuzhiyun
3367*4882a593Smuzhiyun /* write CONFIG_MEMSIZE */
3368*4882a593Smuzhiyun combios_write_ram_size(dev);
3369*4882a593Smuzhiyun }
3370*4882a593Smuzhiyun
3371*4882a593Smuzhiyun /* quirk for rs4xx HP nx6125 laptop to make it resume
3372*4882a593Smuzhiyun * - it hangs on resume inside the dynclk 1 table.
3373*4882a593Smuzhiyun */
3374*4882a593Smuzhiyun if (rdev->family == CHIP_RS480 &&
3375*4882a593Smuzhiyun rdev->pdev->subsystem_vendor == 0x103c &&
3376*4882a593Smuzhiyun rdev->pdev->subsystem_device == 0x308b)
3377*4882a593Smuzhiyun return;
3378*4882a593Smuzhiyun
3379*4882a593Smuzhiyun /* quirk for rs4xx HP dv5000 laptop to make it resume
3380*4882a593Smuzhiyun * - it hangs on resume inside the dynclk 1 table.
3381*4882a593Smuzhiyun */
3382*4882a593Smuzhiyun if (rdev->family == CHIP_RS480 &&
3383*4882a593Smuzhiyun rdev->pdev->subsystem_vendor == 0x103c &&
3384*4882a593Smuzhiyun rdev->pdev->subsystem_device == 0x30a4)
3385*4882a593Smuzhiyun return;
3386*4882a593Smuzhiyun
3387*4882a593Smuzhiyun /* quirk for rs4xx Compaq Presario V5245EU laptop to make it resume
3388*4882a593Smuzhiyun * - it hangs on resume inside the dynclk 1 table.
3389*4882a593Smuzhiyun */
3390*4882a593Smuzhiyun if (rdev->family == CHIP_RS480 &&
3391*4882a593Smuzhiyun rdev->pdev->subsystem_vendor == 0x103c &&
3392*4882a593Smuzhiyun rdev->pdev->subsystem_device == 0x30ae)
3393*4882a593Smuzhiyun return;
3394*4882a593Smuzhiyun
3395*4882a593Smuzhiyun /* quirk for rs4xx HP Compaq dc5750 Small Form Factor to make it resume
3396*4882a593Smuzhiyun * - it hangs on resume inside the dynclk 1 table.
3397*4882a593Smuzhiyun */
3398*4882a593Smuzhiyun if (rdev->family == CHIP_RS480 &&
3399*4882a593Smuzhiyun rdev->pdev->subsystem_vendor == 0x103c &&
3400*4882a593Smuzhiyun rdev->pdev->subsystem_device == 0x280a)
3401*4882a593Smuzhiyun return;
3402*4882a593Smuzhiyun /* quirk for rs4xx Toshiba Sattellite L20-183 latop to make it resume
3403*4882a593Smuzhiyun * - it hangs on resume inside the dynclk 1 table.
3404*4882a593Smuzhiyun */
3405*4882a593Smuzhiyun if (rdev->family == CHIP_RS400 &&
3406*4882a593Smuzhiyun rdev->pdev->subsystem_vendor == 0x1179 &&
3407*4882a593Smuzhiyun rdev->pdev->subsystem_device == 0xff31)
3408*4882a593Smuzhiyun return;
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun /* DYN CLK 1 */
3411*4882a593Smuzhiyun table = combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE);
3412*4882a593Smuzhiyun if (table)
3413*4882a593Smuzhiyun combios_parse_pll_table(dev, table);
3414*4882a593Smuzhiyun
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun
radeon_combios_initialize_bios_scratch_regs(struct drm_device * dev)3417*4882a593Smuzhiyun void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev)
3418*4882a593Smuzhiyun {
3419*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3420*4882a593Smuzhiyun uint32_t bios_0_scratch, bios_6_scratch, bios_7_scratch;
3421*4882a593Smuzhiyun
3422*4882a593Smuzhiyun bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3423*4882a593Smuzhiyun bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3424*4882a593Smuzhiyun bios_7_scratch = RREG32(RADEON_BIOS_7_SCRATCH);
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun /* let the bios control the backlight */
3427*4882a593Smuzhiyun bios_0_scratch &= ~RADEON_DRIVER_BRIGHTNESS_EN;
3428*4882a593Smuzhiyun
3429*4882a593Smuzhiyun /* tell the bios not to handle mode switching */
3430*4882a593Smuzhiyun bios_6_scratch |= (RADEON_DISPLAY_SWITCHING_DIS |
3431*4882a593Smuzhiyun RADEON_ACC_MODE_CHANGE);
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun /* tell the bios a driver is loaded */
3434*4882a593Smuzhiyun bios_7_scratch |= RADEON_DRV_LOADED;
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
3437*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3438*4882a593Smuzhiyun WREG32(RADEON_BIOS_7_SCRATCH, bios_7_scratch);
3439*4882a593Smuzhiyun }
3440*4882a593Smuzhiyun
radeon_combios_output_lock(struct drm_encoder * encoder,bool lock)3441*4882a593Smuzhiyun void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock)
3442*4882a593Smuzhiyun {
3443*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
3444*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3445*4882a593Smuzhiyun uint32_t bios_6_scratch;
3446*4882a593Smuzhiyun
3447*4882a593Smuzhiyun bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3448*4882a593Smuzhiyun
3449*4882a593Smuzhiyun if (lock)
3450*4882a593Smuzhiyun bios_6_scratch |= RADEON_DRIVER_CRITICAL;
3451*4882a593Smuzhiyun else
3452*4882a593Smuzhiyun bios_6_scratch &= ~RADEON_DRIVER_CRITICAL;
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3455*4882a593Smuzhiyun }
3456*4882a593Smuzhiyun
3457*4882a593Smuzhiyun void
radeon_combios_connected_scratch_regs(struct drm_connector * connector,struct drm_encoder * encoder,bool connected)3458*4882a593Smuzhiyun radeon_combios_connected_scratch_regs(struct drm_connector *connector,
3459*4882a593Smuzhiyun struct drm_encoder *encoder,
3460*4882a593Smuzhiyun bool connected)
3461*4882a593Smuzhiyun {
3462*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
3463*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3464*4882a593Smuzhiyun struct radeon_connector *radeon_connector =
3465*4882a593Smuzhiyun to_radeon_connector(connector);
3466*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3467*4882a593Smuzhiyun uint32_t bios_4_scratch = RREG32(RADEON_BIOS_4_SCRATCH);
3468*4882a593Smuzhiyun uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
3469*4882a593Smuzhiyun
3470*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3471*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3472*4882a593Smuzhiyun if (connected) {
3473*4882a593Smuzhiyun DRM_DEBUG_KMS("TV1 connected\n");
3474*4882a593Smuzhiyun /* fix me */
3475*4882a593Smuzhiyun bios_4_scratch |= RADEON_TV1_ATTACHED_SVIDEO;
3476*4882a593Smuzhiyun /*save->bios_4_scratch |= RADEON_TV1_ATTACHED_COMP; */
3477*4882a593Smuzhiyun bios_5_scratch |= RADEON_TV1_ON;
3478*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_TV1;
3479*4882a593Smuzhiyun } else {
3480*4882a593Smuzhiyun DRM_DEBUG_KMS("TV1 disconnected\n");
3481*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_TV1_ATTACHED_MASK;
3482*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_TV1_ON;
3483*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_TV1;
3484*4882a593Smuzhiyun }
3485*4882a593Smuzhiyun }
3486*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3487*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3488*4882a593Smuzhiyun if (connected) {
3489*4882a593Smuzhiyun DRM_DEBUG_KMS("LCD1 connected\n");
3490*4882a593Smuzhiyun bios_4_scratch |= RADEON_LCD1_ATTACHED;
3491*4882a593Smuzhiyun bios_5_scratch |= RADEON_LCD1_ON;
3492*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_LCD1;
3493*4882a593Smuzhiyun } else {
3494*4882a593Smuzhiyun DRM_DEBUG_KMS("LCD1 disconnected\n");
3495*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_LCD1_ATTACHED;
3496*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_LCD1_ON;
3497*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_LCD1;
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun }
3500*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3501*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3502*4882a593Smuzhiyun if (connected) {
3503*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT1 connected\n");
3504*4882a593Smuzhiyun bios_4_scratch |= RADEON_CRT1_ATTACHED_COLOR;
3505*4882a593Smuzhiyun bios_5_scratch |= RADEON_CRT1_ON;
3506*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_CRT1;
3507*4882a593Smuzhiyun } else {
3508*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT1 disconnected\n");
3509*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_CRT1_ATTACHED_MASK;
3510*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_CRT1_ON;
3511*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_CRT1;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun }
3514*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3515*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3516*4882a593Smuzhiyun if (connected) {
3517*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT2 connected\n");
3518*4882a593Smuzhiyun bios_4_scratch |= RADEON_CRT2_ATTACHED_COLOR;
3519*4882a593Smuzhiyun bios_5_scratch |= RADEON_CRT2_ON;
3520*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_CRT2;
3521*4882a593Smuzhiyun } else {
3522*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT2 disconnected\n");
3523*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_CRT2_ATTACHED_MASK;
3524*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_CRT2_ON;
3525*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_CRT2;
3526*4882a593Smuzhiyun }
3527*4882a593Smuzhiyun }
3528*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3529*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3530*4882a593Smuzhiyun if (connected) {
3531*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP1 connected\n");
3532*4882a593Smuzhiyun bios_4_scratch |= RADEON_DFP1_ATTACHED;
3533*4882a593Smuzhiyun bios_5_scratch |= RADEON_DFP1_ON;
3534*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_DFP1;
3535*4882a593Smuzhiyun } else {
3536*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP1 disconnected\n");
3537*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_DFP1_ATTACHED;
3538*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_DFP1_ON;
3539*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_DFP1;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun }
3542*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3543*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3544*4882a593Smuzhiyun if (connected) {
3545*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP2 connected\n");
3546*4882a593Smuzhiyun bios_4_scratch |= RADEON_DFP2_ATTACHED;
3547*4882a593Smuzhiyun bios_5_scratch |= RADEON_DFP2_ON;
3548*4882a593Smuzhiyun bios_5_scratch |= RADEON_ACC_REQ_DFP2;
3549*4882a593Smuzhiyun } else {
3550*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP2 disconnected\n");
3551*4882a593Smuzhiyun bios_4_scratch &= ~RADEON_DFP2_ATTACHED;
3552*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_DFP2_ON;
3553*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_ACC_REQ_DFP2;
3554*4882a593Smuzhiyun }
3555*4882a593Smuzhiyun }
3556*4882a593Smuzhiyun WREG32(RADEON_BIOS_4_SCRATCH, bios_4_scratch);
3557*4882a593Smuzhiyun WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
3558*4882a593Smuzhiyun }
3559*4882a593Smuzhiyun
3560*4882a593Smuzhiyun void
radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder * encoder,int crtc)3561*4882a593Smuzhiyun radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
3562*4882a593Smuzhiyun {
3563*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
3564*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3565*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3566*4882a593Smuzhiyun uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
3567*4882a593Smuzhiyun
3568*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3569*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_TV1_CRTC_MASK;
3570*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_TV1_CRTC_SHIFT);
3571*4882a593Smuzhiyun }
3572*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3573*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_CRT1_CRTC_MASK;
3574*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_CRT1_CRTC_SHIFT);
3575*4882a593Smuzhiyun }
3576*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3577*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_CRT2_CRTC_MASK;
3578*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_CRT2_CRTC_SHIFT);
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3581*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_LCD1_CRTC_MASK;
3582*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_LCD1_CRTC_SHIFT);
3583*4882a593Smuzhiyun }
3584*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3585*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_DFP1_CRTC_MASK;
3586*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_DFP1_CRTC_SHIFT);
3587*4882a593Smuzhiyun }
3588*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3589*4882a593Smuzhiyun bios_5_scratch &= ~RADEON_DFP2_CRTC_MASK;
3590*4882a593Smuzhiyun bios_5_scratch |= (crtc << RADEON_DFP2_CRTC_SHIFT);
3591*4882a593Smuzhiyun }
3592*4882a593Smuzhiyun WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
3593*4882a593Smuzhiyun }
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun void
radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder * encoder,bool on)3596*4882a593Smuzhiyun radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
3597*4882a593Smuzhiyun {
3598*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
3599*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3600*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3601*4882a593Smuzhiyun uint32_t bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
3604*4882a593Smuzhiyun if (on)
3605*4882a593Smuzhiyun bios_6_scratch |= RADEON_TV_DPMS_ON;
3606*4882a593Smuzhiyun else
3607*4882a593Smuzhiyun bios_6_scratch &= ~RADEON_TV_DPMS_ON;
3608*4882a593Smuzhiyun }
3609*4882a593Smuzhiyun if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3610*4882a593Smuzhiyun if (on)
3611*4882a593Smuzhiyun bios_6_scratch |= RADEON_CRT_DPMS_ON;
3612*4882a593Smuzhiyun else
3613*4882a593Smuzhiyun bios_6_scratch &= ~RADEON_CRT_DPMS_ON;
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3616*4882a593Smuzhiyun if (on)
3617*4882a593Smuzhiyun bios_6_scratch |= RADEON_LCD_DPMS_ON;
3618*4882a593Smuzhiyun else
3619*4882a593Smuzhiyun bios_6_scratch &= ~RADEON_LCD_DPMS_ON;
3620*4882a593Smuzhiyun }
3621*4882a593Smuzhiyun if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
3622*4882a593Smuzhiyun if (on)
3623*4882a593Smuzhiyun bios_6_scratch |= RADEON_DFP_DPMS_ON;
3624*4882a593Smuzhiyun else
3625*4882a593Smuzhiyun bios_6_scratch &= ~RADEON_DFP_DPMS_ON;
3626*4882a593Smuzhiyun }
3627*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3628*4882a593Smuzhiyun }
3629