xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_bios.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/acpi.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <drm/drm_device.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "atom.h"
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun #include "radeon_reg.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * BIOS.
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* If you boot an IGP board with a discrete card as the primary,
44*4882a593Smuzhiyun  * the IGP rom is not accessible via the rom bar as the IGP rom is
45*4882a593Smuzhiyun  * part of the system bios.  On boot, the system bios puts a
46*4882a593Smuzhiyun  * copy of the igp rom at the start of vram if a discrete card is
47*4882a593Smuzhiyun  * present.
48*4882a593Smuzhiyun  */
igp_read_bios_from_vram(struct radeon_device * rdev)49*4882a593Smuzhiyun static bool igp_read_bios_from_vram(struct radeon_device *rdev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	uint8_t __iomem *bios;
52*4882a593Smuzhiyun 	resource_size_t vram_base;
53*4882a593Smuzhiyun 	resource_size_t size = 256 * 1024; /* ??? */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_IS_IGP))
56*4882a593Smuzhiyun 		if (!radeon_card_posted(rdev))
57*4882a593Smuzhiyun 			return false;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	rdev->bios = NULL;
60*4882a593Smuzhiyun 	vram_base = pci_resource_start(rdev->pdev, 0);
61*4882a593Smuzhiyun 	bios = ioremap(vram_base, size);
62*4882a593Smuzhiyun 	if (!bios) {
63*4882a593Smuzhiyun 		return false;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
67*4882a593Smuzhiyun 		iounmap(bios);
68*4882a593Smuzhiyun 		return false;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 	rdev->bios = kmalloc(size, GFP_KERNEL);
71*4882a593Smuzhiyun 	if (rdev->bios == NULL) {
72*4882a593Smuzhiyun 		iounmap(bios);
73*4882a593Smuzhiyun 		return false;
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 	memcpy_fromio(rdev->bios, bios, size);
76*4882a593Smuzhiyun 	iounmap(bios);
77*4882a593Smuzhiyun 	return true;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
radeon_read_bios(struct radeon_device * rdev)80*4882a593Smuzhiyun static bool radeon_read_bios(struct radeon_device *rdev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	uint8_t __iomem *bios, val1, val2;
83*4882a593Smuzhiyun 	size_t size;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	rdev->bios = NULL;
86*4882a593Smuzhiyun 	/* XXX: some cards may return 0 for rom size? ddx has a workaround */
87*4882a593Smuzhiyun 	bios = pci_map_rom(rdev->pdev, &size);
88*4882a593Smuzhiyun 	if (!bios) {
89*4882a593Smuzhiyun 		return false;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	val1 = readb(&bios[0]);
93*4882a593Smuzhiyun 	val2 = readb(&bios[1]);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
96*4882a593Smuzhiyun 		pci_unmap_rom(rdev->pdev, bios);
97*4882a593Smuzhiyun 		return false;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	rdev->bios = kzalloc(size, GFP_KERNEL);
100*4882a593Smuzhiyun 	if (rdev->bios == NULL) {
101*4882a593Smuzhiyun 		pci_unmap_rom(rdev->pdev, bios);
102*4882a593Smuzhiyun 		return false;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 	memcpy_fromio(rdev->bios, bios, size);
105*4882a593Smuzhiyun 	pci_unmap_rom(rdev->pdev, bios);
106*4882a593Smuzhiyun 	return true;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
radeon_read_platform_bios(struct radeon_device * rdev)109*4882a593Smuzhiyun static bool radeon_read_platform_bios(struct radeon_device *rdev)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	phys_addr_t rom = rdev->pdev->rom;
112*4882a593Smuzhiyun 	size_t romlen = rdev->pdev->romlen;
113*4882a593Smuzhiyun 	void __iomem *bios;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	rdev->bios = NULL;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (!rom || romlen == 0)
118*4882a593Smuzhiyun 		return false;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	rdev->bios = kzalloc(romlen, GFP_KERNEL);
121*4882a593Smuzhiyun 	if (!rdev->bios)
122*4882a593Smuzhiyun 		return false;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	bios = ioremap(rom, romlen);
125*4882a593Smuzhiyun 	if (!bios)
126*4882a593Smuzhiyun 		goto free_bios;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	memcpy_fromio(rdev->bios, bios, romlen);
129*4882a593Smuzhiyun 	iounmap(bios);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa)
132*4882a593Smuzhiyun 		goto free_bios;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return true;
135*4882a593Smuzhiyun free_bios:
136*4882a593Smuzhiyun 	kfree(rdev->bios);
137*4882a593Smuzhiyun 	return false;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef CONFIG_ACPI
141*4882a593Smuzhiyun /* ATRM is used to get the BIOS on the discrete cards in
142*4882a593Smuzhiyun  * dual-gpu systems.
143*4882a593Smuzhiyun  */
144*4882a593Smuzhiyun /* retrieve the ROM in 4k blocks */
145*4882a593Smuzhiyun #define ATRM_BIOS_PAGE 4096
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun  * radeon_atrm_call - fetch a chunk of the vbios
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * @atrm_handle: acpi ATRM handle
150*4882a593Smuzhiyun  * @bios: vbios image pointer
151*4882a593Smuzhiyun  * @offset: offset of vbios image data to fetch
152*4882a593Smuzhiyun  * @len: length of vbios image data to fetch
153*4882a593Smuzhiyun  *
154*4882a593Smuzhiyun  * Executes ATRM to fetch a chunk of the discrete
155*4882a593Smuzhiyun  * vbios image on PX systems (all asics).
156*4882a593Smuzhiyun  * Returns the length of the buffer fetched.
157*4882a593Smuzhiyun  */
radeon_atrm_call(acpi_handle atrm_handle,uint8_t * bios,int offset,int len)158*4882a593Smuzhiyun static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
159*4882a593Smuzhiyun 			    int offset, int len)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	acpi_status status;
162*4882a593Smuzhiyun 	union acpi_object atrm_arg_elements[2], *obj;
163*4882a593Smuzhiyun 	struct acpi_object_list atrm_arg;
164*4882a593Smuzhiyun 	struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	atrm_arg.count = 2;
167*4882a593Smuzhiyun 	atrm_arg.pointer = &atrm_arg_elements[0];
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
170*4882a593Smuzhiyun 	atrm_arg_elements[0].integer.value = offset;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
173*4882a593Smuzhiyun 	atrm_arg_elements[1].integer.value = len;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
176*4882a593Smuzhiyun 	if (ACPI_FAILURE(status)) {
177*4882a593Smuzhiyun 		printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
178*4882a593Smuzhiyun 		return -ENODEV;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	obj = (union acpi_object *)buffer.pointer;
182*4882a593Smuzhiyun 	memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
183*4882a593Smuzhiyun 	len = obj->buffer.length;
184*4882a593Smuzhiyun 	kfree(buffer.pointer);
185*4882a593Smuzhiyun 	return len;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
radeon_atrm_get_bios(struct radeon_device * rdev)188*4882a593Smuzhiyun static bool radeon_atrm_get_bios(struct radeon_device *rdev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	int ret;
191*4882a593Smuzhiyun 	int size = 256 * 1024;
192*4882a593Smuzhiyun 	int i;
193*4882a593Smuzhiyun 	struct pci_dev *pdev = NULL;
194*4882a593Smuzhiyun 	acpi_handle dhandle, atrm_handle;
195*4882a593Smuzhiyun 	acpi_status status;
196*4882a593Smuzhiyun 	bool found = false;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* ATRM is for the discrete card only */
199*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP)
200*4882a593Smuzhiyun 		return false;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
203*4882a593Smuzhiyun 		dhandle = ACPI_HANDLE(&pdev->dev);
204*4882a593Smuzhiyun 		if (!dhandle)
205*4882a593Smuzhiyun 			continue;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
208*4882a593Smuzhiyun 		if (!ACPI_FAILURE(status)) {
209*4882a593Smuzhiyun 			found = true;
210*4882a593Smuzhiyun 			break;
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	if (!found) {
215*4882a593Smuzhiyun 		while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
216*4882a593Smuzhiyun 			dhandle = ACPI_HANDLE(&pdev->dev);
217*4882a593Smuzhiyun 			if (!dhandle)
218*4882a593Smuzhiyun 				continue;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 			status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
221*4882a593Smuzhiyun 			if (!ACPI_FAILURE(status)) {
222*4882a593Smuzhiyun 				found = true;
223*4882a593Smuzhiyun 				break;
224*4882a593Smuzhiyun 			}
225*4882a593Smuzhiyun 		}
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (!found)
229*4882a593Smuzhiyun 		return false;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	rdev->bios = kmalloc(size, GFP_KERNEL);
232*4882a593Smuzhiyun 	if (!rdev->bios) {
233*4882a593Smuzhiyun 		DRM_ERROR("Unable to allocate bios\n");
234*4882a593Smuzhiyun 		return false;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
238*4882a593Smuzhiyun 		ret = radeon_atrm_call(atrm_handle,
239*4882a593Smuzhiyun 				       rdev->bios,
240*4882a593Smuzhiyun 				       (i * ATRM_BIOS_PAGE),
241*4882a593Smuzhiyun 				       ATRM_BIOS_PAGE);
242*4882a593Smuzhiyun 		if (ret < ATRM_BIOS_PAGE)
243*4882a593Smuzhiyun 			break;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
247*4882a593Smuzhiyun 		kfree(rdev->bios);
248*4882a593Smuzhiyun 		return false;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 	return true;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun #else
radeon_atrm_get_bios(struct radeon_device * rdev)253*4882a593Smuzhiyun static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return false;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
ni_read_disabled_bios(struct radeon_device * rdev)259*4882a593Smuzhiyun static bool ni_read_disabled_bios(struct radeon_device *rdev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	u32 bus_cntl;
262*4882a593Smuzhiyun 	u32 d1vga_control;
263*4882a593Smuzhiyun 	u32 d2vga_control;
264*4882a593Smuzhiyun 	u32 vga_render_control;
265*4882a593Smuzhiyun 	u32 rom_cntl;
266*4882a593Smuzhiyun 	bool r;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	bus_cntl = RREG32(R600_BUS_CNTL);
269*4882a593Smuzhiyun 	d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
270*4882a593Smuzhiyun 	d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
271*4882a593Smuzhiyun 	vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
272*4882a593Smuzhiyun 	rom_cntl = RREG32(R600_ROM_CNTL);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* enable the rom */
275*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
276*4882a593Smuzhiyun 	if (!ASIC_IS_NODCE(rdev)) {
277*4882a593Smuzhiyun 		/* Disable VGA mode */
278*4882a593Smuzhiyun 		WREG32(AVIVO_D1VGA_CONTROL,
279*4882a593Smuzhiyun 		       (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
280*4882a593Smuzhiyun 					  AVIVO_DVGA_CONTROL_TIMING_SELECT)));
281*4882a593Smuzhiyun 		WREG32(AVIVO_D2VGA_CONTROL,
282*4882a593Smuzhiyun 		       (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
283*4882a593Smuzhiyun 					  AVIVO_DVGA_CONTROL_TIMING_SELECT)));
284*4882a593Smuzhiyun 		WREG32(AVIVO_VGA_RENDER_CONTROL,
285*4882a593Smuzhiyun 		       (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 	WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	r = radeon_read_bios(rdev);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	/* restore regs */
292*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, bus_cntl);
293*4882a593Smuzhiyun 	if (!ASIC_IS_NODCE(rdev)) {
294*4882a593Smuzhiyun 		WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
295*4882a593Smuzhiyun 		WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
296*4882a593Smuzhiyun 		WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 	WREG32(R600_ROM_CNTL, rom_cntl);
299*4882a593Smuzhiyun 	return r;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
r700_read_disabled_bios(struct radeon_device * rdev)302*4882a593Smuzhiyun static bool r700_read_disabled_bios(struct radeon_device *rdev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	uint32_t viph_control;
305*4882a593Smuzhiyun 	uint32_t bus_cntl;
306*4882a593Smuzhiyun 	uint32_t d1vga_control;
307*4882a593Smuzhiyun 	uint32_t d2vga_control;
308*4882a593Smuzhiyun 	uint32_t vga_render_control;
309*4882a593Smuzhiyun 	uint32_t rom_cntl;
310*4882a593Smuzhiyun 	uint32_t cg_spll_func_cntl = 0;
311*4882a593Smuzhiyun 	uint32_t cg_spll_status;
312*4882a593Smuzhiyun 	bool r;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	viph_control = RREG32(RADEON_VIPH_CONTROL);
315*4882a593Smuzhiyun 	bus_cntl = RREG32(R600_BUS_CNTL);
316*4882a593Smuzhiyun 	d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
317*4882a593Smuzhiyun 	d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
318*4882a593Smuzhiyun 	vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
319*4882a593Smuzhiyun 	rom_cntl = RREG32(R600_ROM_CNTL);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* disable VIP */
322*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
323*4882a593Smuzhiyun 	/* enable the rom */
324*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
325*4882a593Smuzhiyun 	/* Disable VGA mode */
326*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL,
327*4882a593Smuzhiyun 	       (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
328*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
329*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL,
330*4882a593Smuzhiyun 	       (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
331*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
332*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL,
333*4882a593Smuzhiyun 	       (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV730) {
336*4882a593Smuzhiyun 		cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		/* enable bypass mode */
339*4882a593Smuzhiyun 		WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
340*4882a593Smuzhiyun 						R600_SPLL_BYPASS_EN));
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 		/* wait for SPLL_CHG_STATUS to change to 1 */
343*4882a593Smuzhiyun 		cg_spll_status = 0;
344*4882a593Smuzhiyun 		while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
345*4882a593Smuzhiyun 			cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
348*4882a593Smuzhiyun 	} else
349*4882a593Smuzhiyun 		WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	r = radeon_read_bios(rdev);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* restore regs */
354*4882a593Smuzhiyun 	if (rdev->family == CHIP_RV730) {
355*4882a593Smuzhiyun 		WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		/* wait for SPLL_CHG_STATUS to change to 1 */
358*4882a593Smuzhiyun 		cg_spll_status = 0;
359*4882a593Smuzhiyun 		while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
360*4882a593Smuzhiyun 			cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, viph_control);
363*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, bus_cntl);
364*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
365*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
366*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
367*4882a593Smuzhiyun 	WREG32(R600_ROM_CNTL, rom_cntl);
368*4882a593Smuzhiyun 	return r;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
r600_read_disabled_bios(struct radeon_device * rdev)371*4882a593Smuzhiyun static bool r600_read_disabled_bios(struct radeon_device *rdev)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	uint32_t viph_control;
374*4882a593Smuzhiyun 	uint32_t bus_cntl;
375*4882a593Smuzhiyun 	uint32_t d1vga_control;
376*4882a593Smuzhiyun 	uint32_t d2vga_control;
377*4882a593Smuzhiyun 	uint32_t vga_render_control;
378*4882a593Smuzhiyun 	uint32_t rom_cntl;
379*4882a593Smuzhiyun 	uint32_t general_pwrmgt;
380*4882a593Smuzhiyun 	uint32_t low_vid_lower_gpio_cntl;
381*4882a593Smuzhiyun 	uint32_t medium_vid_lower_gpio_cntl;
382*4882a593Smuzhiyun 	uint32_t high_vid_lower_gpio_cntl;
383*4882a593Smuzhiyun 	uint32_t ctxsw_vid_lower_gpio_cntl;
384*4882a593Smuzhiyun 	uint32_t lower_gpio_enable;
385*4882a593Smuzhiyun 	bool r;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	viph_control = RREG32(RADEON_VIPH_CONTROL);
388*4882a593Smuzhiyun 	bus_cntl = RREG32(R600_BUS_CNTL);
389*4882a593Smuzhiyun 	d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
390*4882a593Smuzhiyun 	d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
391*4882a593Smuzhiyun 	vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
392*4882a593Smuzhiyun 	rom_cntl = RREG32(R600_ROM_CNTL);
393*4882a593Smuzhiyun 	general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
394*4882a593Smuzhiyun 	low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
395*4882a593Smuzhiyun 	medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
396*4882a593Smuzhiyun 	high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
397*4882a593Smuzhiyun 	ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
398*4882a593Smuzhiyun 	lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* disable VIP */
401*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
402*4882a593Smuzhiyun 	/* enable the rom */
403*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
404*4882a593Smuzhiyun 	/* Disable VGA mode */
405*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL,
406*4882a593Smuzhiyun 	       (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
407*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
408*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL,
409*4882a593Smuzhiyun 	       (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
410*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
411*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL,
412*4882a593Smuzhiyun 	       (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	WREG32(R600_ROM_CNTL,
415*4882a593Smuzhiyun 	       ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
416*4882a593Smuzhiyun 		(1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
417*4882a593Smuzhiyun 		R600_SCK_OVERWRITE));
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
420*4882a593Smuzhiyun 	WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
421*4882a593Smuzhiyun 	       (low_vid_lower_gpio_cntl & ~0x400));
422*4882a593Smuzhiyun 	WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
423*4882a593Smuzhiyun 	       (medium_vid_lower_gpio_cntl & ~0x400));
424*4882a593Smuzhiyun 	WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
425*4882a593Smuzhiyun 	       (high_vid_lower_gpio_cntl & ~0x400));
426*4882a593Smuzhiyun 	WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
427*4882a593Smuzhiyun 	       (ctxsw_vid_lower_gpio_cntl & ~0x400));
428*4882a593Smuzhiyun 	WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	r = radeon_read_bios(rdev);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* restore regs */
433*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, viph_control);
434*4882a593Smuzhiyun 	WREG32(R600_BUS_CNTL, bus_cntl);
435*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
436*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
437*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
438*4882a593Smuzhiyun 	WREG32(R600_ROM_CNTL, rom_cntl);
439*4882a593Smuzhiyun 	WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
440*4882a593Smuzhiyun 	WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
441*4882a593Smuzhiyun 	WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
442*4882a593Smuzhiyun 	WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
443*4882a593Smuzhiyun 	WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
444*4882a593Smuzhiyun 	WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
445*4882a593Smuzhiyun 	return r;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
avivo_read_disabled_bios(struct radeon_device * rdev)448*4882a593Smuzhiyun static bool avivo_read_disabled_bios(struct radeon_device *rdev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	uint32_t seprom_cntl1;
451*4882a593Smuzhiyun 	uint32_t viph_control;
452*4882a593Smuzhiyun 	uint32_t bus_cntl;
453*4882a593Smuzhiyun 	uint32_t d1vga_control;
454*4882a593Smuzhiyun 	uint32_t d2vga_control;
455*4882a593Smuzhiyun 	uint32_t vga_render_control;
456*4882a593Smuzhiyun 	uint32_t gpiopad_a;
457*4882a593Smuzhiyun 	uint32_t gpiopad_en;
458*4882a593Smuzhiyun 	uint32_t gpiopad_mask;
459*4882a593Smuzhiyun 	bool r;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
462*4882a593Smuzhiyun 	viph_control = RREG32(RADEON_VIPH_CONTROL);
463*4882a593Smuzhiyun 	bus_cntl = RREG32(RV370_BUS_CNTL);
464*4882a593Smuzhiyun 	d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
465*4882a593Smuzhiyun 	d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
466*4882a593Smuzhiyun 	vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
467*4882a593Smuzhiyun 	gpiopad_a = RREG32(RADEON_GPIOPAD_A);
468*4882a593Smuzhiyun 	gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
469*4882a593Smuzhiyun 	gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	WREG32(RADEON_SEPROM_CNTL1,
472*4882a593Smuzhiyun 	       ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
473*4882a593Smuzhiyun 		(0xc << RADEON_SCK_PRESCALE_SHIFT)));
474*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_A, 0);
475*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_EN, 0);
476*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_MASK, 0);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* disable VIP */
479*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* enable the rom */
482*4882a593Smuzhiyun 	WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* Disable VGA mode */
485*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL,
486*4882a593Smuzhiyun 	       (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
487*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
488*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL,
489*4882a593Smuzhiyun 	       (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
490*4882a593Smuzhiyun 		AVIVO_DVGA_CONTROL_TIMING_SELECT)));
491*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL,
492*4882a593Smuzhiyun 	       (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	r = radeon_read_bios(rdev);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* restore regs */
497*4882a593Smuzhiyun 	WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
498*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, viph_control);
499*4882a593Smuzhiyun 	WREG32(RV370_BUS_CNTL, bus_cntl);
500*4882a593Smuzhiyun 	WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
501*4882a593Smuzhiyun 	WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
502*4882a593Smuzhiyun 	WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
503*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_A, gpiopad_a);
504*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
505*4882a593Smuzhiyun 	WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
506*4882a593Smuzhiyun 	return r;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
legacy_read_disabled_bios(struct radeon_device * rdev)509*4882a593Smuzhiyun static bool legacy_read_disabled_bios(struct radeon_device *rdev)
510*4882a593Smuzhiyun {
511*4882a593Smuzhiyun 	uint32_t seprom_cntl1;
512*4882a593Smuzhiyun 	uint32_t viph_control;
513*4882a593Smuzhiyun 	uint32_t bus_cntl;
514*4882a593Smuzhiyun 	uint32_t crtc_gen_cntl;
515*4882a593Smuzhiyun 	uint32_t crtc2_gen_cntl;
516*4882a593Smuzhiyun 	uint32_t crtc_ext_cntl;
517*4882a593Smuzhiyun 	uint32_t fp2_gen_cntl;
518*4882a593Smuzhiyun 	bool r;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
521*4882a593Smuzhiyun 	viph_control = RREG32(RADEON_VIPH_CONTROL);
522*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PCIE)
523*4882a593Smuzhiyun 		bus_cntl = RREG32(RV370_BUS_CNTL);
524*4882a593Smuzhiyun 	else
525*4882a593Smuzhiyun 		bus_cntl = RREG32(RADEON_BUS_CNTL);
526*4882a593Smuzhiyun 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
527*4882a593Smuzhiyun 	crtc2_gen_cntl = 0;
528*4882a593Smuzhiyun 	crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
529*4882a593Smuzhiyun 	fp2_gen_cntl = 0;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
532*4882a593Smuzhiyun 		fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
536*4882a593Smuzhiyun 		crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	WREG32(RADEON_SEPROM_CNTL1,
540*4882a593Smuzhiyun 	       ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
541*4882a593Smuzhiyun 		(0xc << RADEON_SCK_PRESCALE_SHIFT)));
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	/* disable VIP */
544*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* enable the rom */
547*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PCIE)
548*4882a593Smuzhiyun 		WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
549*4882a593Smuzhiyun 	else
550*4882a593Smuzhiyun 		WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* Turn off mem requests and CRTC for both controllers */
553*4882a593Smuzhiyun 	WREG32(RADEON_CRTC_GEN_CNTL,
554*4882a593Smuzhiyun 	       ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
555*4882a593Smuzhiyun 		(RADEON_CRTC_DISP_REQ_EN_B |
556*4882a593Smuzhiyun 		 RADEON_CRTC_EXT_DISP_EN)));
557*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
558*4882a593Smuzhiyun 		WREG32(RADEON_CRTC2_GEN_CNTL,
559*4882a593Smuzhiyun 		       ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
560*4882a593Smuzhiyun 			RADEON_CRTC2_DISP_REQ_EN_B));
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 	/* Turn off CRTC */
563*4882a593Smuzhiyun 	WREG32(RADEON_CRTC_EXT_CNTL,
564*4882a593Smuzhiyun 	       ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
565*4882a593Smuzhiyun 		(RADEON_CRTC_SYNC_TRISTAT |
566*4882a593Smuzhiyun 		 RADEON_CRTC_DISPLAY_DIS)));
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
569*4882a593Smuzhiyun 		WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	r = radeon_read_bios(rdev);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* restore regs */
575*4882a593Smuzhiyun 	WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
576*4882a593Smuzhiyun 	WREG32(RADEON_VIPH_CONTROL, viph_control);
577*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_PCIE)
578*4882a593Smuzhiyun 		WREG32(RV370_BUS_CNTL, bus_cntl);
579*4882a593Smuzhiyun 	else
580*4882a593Smuzhiyun 		WREG32(RADEON_BUS_CNTL, bus_cntl);
581*4882a593Smuzhiyun 	WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
582*4882a593Smuzhiyun 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
583*4882a593Smuzhiyun 		WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 	WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
586*4882a593Smuzhiyun 	if (rdev->ddev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
587*4882a593Smuzhiyun 		WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 	return r;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
radeon_read_disabled_bios(struct radeon_device * rdev)592*4882a593Smuzhiyun static bool radeon_read_disabled_bios(struct radeon_device *rdev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP)
595*4882a593Smuzhiyun 		return igp_read_bios_from_vram(rdev);
596*4882a593Smuzhiyun 	else if (rdev->family >= CHIP_BARTS)
597*4882a593Smuzhiyun 		return ni_read_disabled_bios(rdev);
598*4882a593Smuzhiyun 	else if (rdev->family >= CHIP_RV770)
599*4882a593Smuzhiyun 		return r700_read_disabled_bios(rdev);
600*4882a593Smuzhiyun 	else if (rdev->family >= CHIP_R600)
601*4882a593Smuzhiyun 		return r600_read_disabled_bios(rdev);
602*4882a593Smuzhiyun 	else if (rdev->family >= CHIP_RS600)
603*4882a593Smuzhiyun 		return avivo_read_disabled_bios(rdev);
604*4882a593Smuzhiyun 	else
605*4882a593Smuzhiyun 		return legacy_read_disabled_bios(rdev);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun #ifdef CONFIG_ACPI
radeon_acpi_vfct_bios(struct radeon_device * rdev)609*4882a593Smuzhiyun static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct acpi_table_header *hdr;
612*4882a593Smuzhiyun 	acpi_size tbl_size;
613*4882a593Smuzhiyun 	UEFI_ACPI_VFCT *vfct;
614*4882a593Smuzhiyun 	unsigned offset;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (!ACPI_SUCCESS(acpi_get_table("VFCT", 1, &hdr)))
617*4882a593Smuzhiyun 		return false;
618*4882a593Smuzhiyun 	tbl_size = hdr->length;
619*4882a593Smuzhiyun 	if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
620*4882a593Smuzhiyun 		DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
621*4882a593Smuzhiyun 		return false;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	vfct = (UEFI_ACPI_VFCT *)hdr;
625*4882a593Smuzhiyun 	offset = vfct->VBIOSImageOffset;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	while (offset < tbl_size) {
628*4882a593Smuzhiyun 		GOP_VBIOS_CONTENT *vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + offset);
629*4882a593Smuzhiyun 		VFCT_IMAGE_HEADER *vhdr = &vbios->VbiosHeader;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		offset += sizeof(VFCT_IMAGE_HEADER);
632*4882a593Smuzhiyun 		if (offset > tbl_size) {
633*4882a593Smuzhiyun 			DRM_ERROR("ACPI VFCT image header truncated\n");
634*4882a593Smuzhiyun 			return false;
635*4882a593Smuzhiyun 		}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		offset += vhdr->ImageLength;
638*4882a593Smuzhiyun 		if (offset > tbl_size) {
639*4882a593Smuzhiyun 			DRM_ERROR("ACPI VFCT image truncated\n");
640*4882a593Smuzhiyun 			return false;
641*4882a593Smuzhiyun 		}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		if (vhdr->ImageLength &&
644*4882a593Smuzhiyun 		    vhdr->PCIBus == rdev->pdev->bus->number &&
645*4882a593Smuzhiyun 		    vhdr->PCIDevice == PCI_SLOT(rdev->pdev->devfn) &&
646*4882a593Smuzhiyun 		    vhdr->PCIFunction == PCI_FUNC(rdev->pdev->devfn) &&
647*4882a593Smuzhiyun 		    vhdr->VendorID == rdev->pdev->vendor &&
648*4882a593Smuzhiyun 		    vhdr->DeviceID == rdev->pdev->device) {
649*4882a593Smuzhiyun 			rdev->bios = kmemdup(&vbios->VbiosContent,
650*4882a593Smuzhiyun 					     vhdr->ImageLength,
651*4882a593Smuzhiyun 					     GFP_KERNEL);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 			if (!rdev->bios)
654*4882a593Smuzhiyun 				return false;
655*4882a593Smuzhiyun 			return true;
656*4882a593Smuzhiyun 		}
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
660*4882a593Smuzhiyun 	return false;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun #else
radeon_acpi_vfct_bios(struct radeon_device * rdev)663*4882a593Smuzhiyun static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	return false;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun #endif
668*4882a593Smuzhiyun 
radeon_get_bios(struct radeon_device * rdev)669*4882a593Smuzhiyun bool radeon_get_bios(struct radeon_device *rdev)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	bool r;
672*4882a593Smuzhiyun 	uint16_t tmp;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	r = radeon_atrm_get_bios(rdev);
675*4882a593Smuzhiyun 	if (!r)
676*4882a593Smuzhiyun 		r = radeon_acpi_vfct_bios(rdev);
677*4882a593Smuzhiyun 	if (!r)
678*4882a593Smuzhiyun 		r = igp_read_bios_from_vram(rdev);
679*4882a593Smuzhiyun 	if (!r)
680*4882a593Smuzhiyun 		r = radeon_read_bios(rdev);
681*4882a593Smuzhiyun 	if (!r)
682*4882a593Smuzhiyun 		r = radeon_read_disabled_bios(rdev);
683*4882a593Smuzhiyun 	if (!r)
684*4882a593Smuzhiyun 		r = radeon_read_platform_bios(rdev);
685*4882a593Smuzhiyun 	if (!r || rdev->bios == NULL) {
686*4882a593Smuzhiyun 		DRM_ERROR("Unable to locate a BIOS ROM\n");
687*4882a593Smuzhiyun 		rdev->bios = NULL;
688*4882a593Smuzhiyun 		return false;
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 	if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
691*4882a593Smuzhiyun 		printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
692*4882a593Smuzhiyun 		goto free_bios;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	tmp = RBIOS16(0x18);
696*4882a593Smuzhiyun 	if (RBIOS8(tmp + 0x14) != 0x0) {
697*4882a593Smuzhiyun 		DRM_INFO("Not an x86 BIOS ROM, not using.\n");
698*4882a593Smuzhiyun 		goto free_bios;
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	rdev->bios_header_start = RBIOS16(0x48);
702*4882a593Smuzhiyun 	if (!rdev->bios_header_start) {
703*4882a593Smuzhiyun 		goto free_bios;
704*4882a593Smuzhiyun 	}
705*4882a593Smuzhiyun 	tmp = rdev->bios_header_start + 4;
706*4882a593Smuzhiyun 	if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
707*4882a593Smuzhiyun 	    !memcmp(rdev->bios + tmp, "MOTA", 4)) {
708*4882a593Smuzhiyun 		rdev->is_atom_bios = true;
709*4882a593Smuzhiyun 	} else {
710*4882a593Smuzhiyun 		rdev->is_atom_bios = false;
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
714*4882a593Smuzhiyun 	return true;
715*4882a593Smuzhiyun free_bios:
716*4882a593Smuzhiyun 	kfree(rdev->bios);
717*4882a593Smuzhiyun 	rdev->bios = NULL;
718*4882a593Smuzhiyun 	return false;
719*4882a593Smuzhiyun }
720