1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * Authors: Dave Airlie
24*4882a593Smuzhiyun * Alex Deucher
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <drm/drm_device.h>
30*4882a593Smuzhiyun #include <drm/radeon_drm.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "radeon.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "atom.h"
35*4882a593Smuzhiyun #include "atom-bits.h"
36*4882a593Smuzhiyun #include "radeon_asic.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun extern void
39*4882a593Smuzhiyun radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
40*4882a593Smuzhiyun uint32_t supported_device, u16 caps);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* from radeon_legacy_encoder.c */
43*4882a593Smuzhiyun extern void
44*4882a593Smuzhiyun radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
45*4882a593Smuzhiyun uint32_t supported_device);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun union atom_supported_devices {
48*4882a593Smuzhiyun struct _ATOM_SUPPORTED_DEVICES_INFO info;
49*4882a593Smuzhiyun struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
50*4882a593Smuzhiyun struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
radeon_lookup_i2c_gpio_quirks(struct radeon_device * rdev,ATOM_GPIO_I2C_ASSIGMENT * gpio,u8 index)53*4882a593Smuzhiyun static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
54*4882a593Smuzhiyun ATOM_GPIO_I2C_ASSIGMENT *gpio,
55*4882a593Smuzhiyun u8 index)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
58*4882a593Smuzhiyun if ((rdev->family == CHIP_R420) ||
59*4882a593Smuzhiyun (rdev->family == CHIP_R423) ||
60*4882a593Smuzhiyun (rdev->family == CHIP_RV410)) {
61*4882a593Smuzhiyun if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
62*4882a593Smuzhiyun (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
63*4882a593Smuzhiyun (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
64*4882a593Smuzhiyun gpio->ucClkMaskShift = 0x19;
65*4882a593Smuzhiyun gpio->ucDataMaskShift = 0x18;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* some evergreen boards have bad data for this entry */
70*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev)) {
71*4882a593Smuzhiyun if ((index == 7) &&
72*4882a593Smuzhiyun (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
73*4882a593Smuzhiyun (gpio->sucI2cId.ucAccess == 0)) {
74*4882a593Smuzhiyun gpio->sucI2cId.ucAccess = 0x97;
75*4882a593Smuzhiyun gpio->ucDataMaskShift = 8;
76*4882a593Smuzhiyun gpio->ucDataEnShift = 8;
77*4882a593Smuzhiyun gpio->ucDataY_Shift = 8;
78*4882a593Smuzhiyun gpio->ucDataA_Shift = 8;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* some DCE3 boards have bad data for this entry */
83*4882a593Smuzhiyun if (ASIC_IS_DCE3(rdev)) {
84*4882a593Smuzhiyun if ((index == 4) &&
85*4882a593Smuzhiyun (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
86*4882a593Smuzhiyun (gpio->sucI2cId.ucAccess == 0x94))
87*4882a593Smuzhiyun gpio->sucI2cId.ucAccess = 0x14;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT * gpio)91*4882a593Smuzhiyun static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
98*4882a593Smuzhiyun i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
99*4882a593Smuzhiyun i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
100*4882a593Smuzhiyun i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
101*4882a593Smuzhiyun i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
102*4882a593Smuzhiyun i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
103*4882a593Smuzhiyun i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
104*4882a593Smuzhiyun i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
105*4882a593Smuzhiyun i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
106*4882a593Smuzhiyun i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
107*4882a593Smuzhiyun i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
108*4882a593Smuzhiyun i2c.en_data_mask = (1 << gpio->ucDataEnShift);
109*4882a593Smuzhiyun i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
110*4882a593Smuzhiyun i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
111*4882a593Smuzhiyun i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
112*4882a593Smuzhiyun i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
115*4882a593Smuzhiyun i2c.hw_capable = true;
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun i2c.hw_capable = false;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (gpio->sucI2cId.ucAccess == 0xa0)
120*4882a593Smuzhiyun i2c.mm_i2c = true;
121*4882a593Smuzhiyun else
122*4882a593Smuzhiyun i2c.mm_i2c = false;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun i2c.i2c_id = gpio->sucI2cId.ucAccess;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (i2c.mask_clk_reg)
127*4882a593Smuzhiyun i2c.valid = true;
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun i2c.valid = false;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun return i2c;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
radeon_lookup_i2c_gpio(struct radeon_device * rdev,uint8_t id)134*4882a593Smuzhiyun static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
135*4882a593Smuzhiyun uint8_t id)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct atom_context *ctx = rdev->mode_info.atom_context;
138*4882a593Smuzhiyun ATOM_GPIO_I2C_ASSIGMENT *gpio;
139*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
140*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
141*4882a593Smuzhiyun struct _ATOM_GPIO_I2C_INFO *i2c_info;
142*4882a593Smuzhiyun uint16_t data_offset, size;
143*4882a593Smuzhiyun int i, num_indices;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
146*4882a593Smuzhiyun i2c.valid = false;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
149*4882a593Smuzhiyun i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
152*4882a593Smuzhiyun sizeof(ATOM_GPIO_I2C_ASSIGMENT);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun gpio = &i2c_info->asGPIO_Info[0];
155*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (gpio->sucI2cId.ucAccess == id) {
160*4882a593Smuzhiyun i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
164*4882a593Smuzhiyun ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return i2c;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
radeon_atombios_i2c_init(struct radeon_device * rdev)171*4882a593Smuzhiyun void radeon_atombios_i2c_init(struct radeon_device *rdev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct atom_context *ctx = rdev->mode_info.atom_context;
174*4882a593Smuzhiyun ATOM_GPIO_I2C_ASSIGMENT *gpio;
175*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c;
176*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
177*4882a593Smuzhiyun struct _ATOM_GPIO_I2C_INFO *i2c_info;
178*4882a593Smuzhiyun uint16_t data_offset, size;
179*4882a593Smuzhiyun int i, num_indices;
180*4882a593Smuzhiyun char stmp[32];
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
183*4882a593Smuzhiyun i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
186*4882a593Smuzhiyun sizeof(ATOM_GPIO_I2C_ASSIGMENT);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun gpio = &i2c_info->asGPIO_Info[0];
189*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
190*4882a593Smuzhiyun radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (i2c.valid) {
195*4882a593Smuzhiyun sprintf(stmp, "0x%x", i2c.i2c_id);
196*4882a593Smuzhiyun rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
199*4882a593Smuzhiyun ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
radeon_atombios_lookup_gpio(struct radeon_device * rdev,u8 id)204*4882a593Smuzhiyun struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
205*4882a593Smuzhiyun u8 id)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct atom_context *ctx = rdev->mode_info.atom_context;
208*4882a593Smuzhiyun struct radeon_gpio_rec gpio;
209*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
210*4882a593Smuzhiyun struct _ATOM_GPIO_PIN_LUT *gpio_info;
211*4882a593Smuzhiyun ATOM_GPIO_PIN_ASSIGNMENT *pin;
212*4882a593Smuzhiyun u16 data_offset, size;
213*4882a593Smuzhiyun int i, num_indices;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
216*4882a593Smuzhiyun gpio.valid = false;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
219*4882a593Smuzhiyun gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
222*4882a593Smuzhiyun sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun pin = gpio_info->asGPIO_Pin;
225*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
226*4882a593Smuzhiyun if (id == pin->ucGPIO_ID) {
227*4882a593Smuzhiyun gpio.id = pin->ucGPIO_ID;
228*4882a593Smuzhiyun gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
229*4882a593Smuzhiyun gpio.shift = pin->ucGpioPinBitShift;
230*4882a593Smuzhiyun gpio.mask = (1 << pin->ucGpioPinBitShift);
231*4882a593Smuzhiyun gpio.valid = true;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
235*4882a593Smuzhiyun ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun return gpio;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
radeon_atom_get_hpd_info_from_gpio(struct radeon_device * rdev,struct radeon_gpio_rec * gpio)242*4882a593Smuzhiyun static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
243*4882a593Smuzhiyun struct radeon_gpio_rec *gpio)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct radeon_hpd hpd;
246*4882a593Smuzhiyun u32 reg;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun memset(&hpd, 0, sizeof(struct radeon_hpd));
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (ASIC_IS_DCE6(rdev))
251*4882a593Smuzhiyun reg = SI_DC_GPIO_HPD_A;
252*4882a593Smuzhiyun else if (ASIC_IS_DCE4(rdev))
253*4882a593Smuzhiyun reg = EVERGREEN_DC_GPIO_HPD_A;
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun reg = AVIVO_DC_GPIO_HPD_A;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun hpd.gpio = *gpio;
258*4882a593Smuzhiyun if (gpio->reg == reg) {
259*4882a593Smuzhiyun switch(gpio->mask) {
260*4882a593Smuzhiyun case (1 << 0):
261*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_1;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun case (1 << 8):
264*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_2;
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case (1 << 16):
267*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_3;
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case (1 << 24):
270*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_4;
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case (1 << 26):
273*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_5;
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun case (1 << 28):
276*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_6;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun } else
283*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
284*4882a593Smuzhiyun return hpd;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
radeon_atom_apply_quirks(struct drm_device * dev,uint32_t supported_device,int * connector_type,struct radeon_i2c_bus_rec * i2c_bus,uint16_t * line_mux,struct radeon_hpd * hpd)287*4882a593Smuzhiyun static bool radeon_atom_apply_quirks(struct drm_device *dev,
288*4882a593Smuzhiyun uint32_t supported_device,
289*4882a593Smuzhiyun int *connector_type,
290*4882a593Smuzhiyun struct radeon_i2c_bus_rec *i2c_bus,
291*4882a593Smuzhiyun uint16_t *line_mux,
292*4882a593Smuzhiyun struct radeon_hpd *hpd)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
296*4882a593Smuzhiyun if ((dev->pdev->device == 0x791e) &&
297*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1043) &&
298*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x826d)) {
299*4882a593Smuzhiyun if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
300*4882a593Smuzhiyun (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
301*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVID;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Asrock RS600 board lists the DVI port as HDMI */
305*4882a593Smuzhiyun if ((dev->pdev->device == 0x7941) &&
306*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1849) &&
307*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x7941)) {
308*4882a593Smuzhiyun if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
309*4882a593Smuzhiyun (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
310*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVID;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
314*4882a593Smuzhiyun if ((dev->pdev->device == 0x796e) &&
315*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1462) &&
316*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x7302)) {
317*4882a593Smuzhiyun if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
318*4882a593Smuzhiyun (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
319*4882a593Smuzhiyun return false;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
323*4882a593Smuzhiyun if ((dev->pdev->device == 0x7941) &&
324*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x147b) &&
325*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x2412)) {
326*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_DVII)
327*4882a593Smuzhiyun return false;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* Falcon NW laptop lists vga ddc line for LVDS */
331*4882a593Smuzhiyun if ((dev->pdev->device == 0x5653) &&
332*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1462) &&
333*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x0291)) {
334*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
335*4882a593Smuzhiyun i2c_bus->valid = false;
336*4882a593Smuzhiyun *line_mux = 53;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* HIS X1300 is DVI+VGA, not DVI+DVI */
341*4882a593Smuzhiyun if ((dev->pdev->device == 0x7146) &&
342*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x17af) &&
343*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x2058)) {
344*4882a593Smuzhiyun if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
345*4882a593Smuzhiyun return false;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
349*4882a593Smuzhiyun if ((dev->pdev->device == 0x7142) &&
350*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1458) &&
351*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x2134)) {
352*4882a593Smuzhiyun if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
353*4882a593Smuzhiyun return false;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Funky macbooks */
358*4882a593Smuzhiyun if ((dev->pdev->device == 0x71C5) &&
359*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x106b) &&
360*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x0080)) {
361*4882a593Smuzhiyun if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
362*4882a593Smuzhiyun (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
363*4882a593Smuzhiyun return false;
364*4882a593Smuzhiyun if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
365*4882a593Smuzhiyun *line_mux = 0x90;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* mac rv630, rv730, others */
369*4882a593Smuzhiyun if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
370*4882a593Smuzhiyun (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
371*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
372*4882a593Smuzhiyun *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* ASUS HD 3600 XT board lists the DVI port as HDMI */
376*4882a593Smuzhiyun if ((dev->pdev->device == 0x9598) &&
377*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1043) &&
378*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x01da)) {
379*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
380*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVII;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* ASUS HD 3600 board lists the DVI port as HDMI */
385*4882a593Smuzhiyun if ((dev->pdev->device == 0x9598) &&
386*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1043) &&
387*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x01e4)) {
388*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
389*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVII;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* ASUS HD 3450 board lists the DVI port as HDMI */
394*4882a593Smuzhiyun if ((dev->pdev->device == 0x95C5) &&
395*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1043) &&
396*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x01e2)) {
397*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
398*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVII;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /* some BIOSes seem to report DAC on HDMI - usually this is a board with
403*4882a593Smuzhiyun * HDMI + VGA reporting as HDMI
404*4882a593Smuzhiyun */
405*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
406*4882a593Smuzhiyun if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
407*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_VGA;
408*4882a593Smuzhiyun *line_mux = 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
413*4882a593Smuzhiyun * on the laptop and a DVI port on the docking station and
414*4882a593Smuzhiyun * both share the same encoder, hpd pin, and ddc line.
415*4882a593Smuzhiyun * So while the bios table is technically correct,
416*4882a593Smuzhiyun * we drop the DVI port here since xrandr has no concept of
417*4882a593Smuzhiyun * encoders and will try and drive both connectors
418*4882a593Smuzhiyun * with different crtcs which isn't possible on the hardware
419*4882a593Smuzhiyun * side and leaves no crtcs for LVDS or VGA.
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
422*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1025) &&
423*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x013c)) {
424*4882a593Smuzhiyun if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
425*4882a593Smuzhiyun (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
426*4882a593Smuzhiyun /* actually it's a DVI-D port not DVI-I */
427*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVID;
428*4882a593Smuzhiyun return false;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /* XFX Pine Group device rv730 reports no VGA DDC lines
433*4882a593Smuzhiyun * even though they are wired up to record 0x93
434*4882a593Smuzhiyun */
435*4882a593Smuzhiyun if ((dev->pdev->device == 0x9498) &&
436*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1682) &&
437*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x2452) &&
438*4882a593Smuzhiyun (i2c_bus->valid == false) &&
439*4882a593Smuzhiyun !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
440*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
441*4882a593Smuzhiyun *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
445*4882a593Smuzhiyun if (((dev->pdev->device == 0x9802) ||
446*4882a593Smuzhiyun (dev->pdev->device == 0x9805) ||
447*4882a593Smuzhiyun (dev->pdev->device == 0x9806)) &&
448*4882a593Smuzhiyun (dev->pdev->subsystem_vendor == 0x1734) &&
449*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x11bd)) {
450*4882a593Smuzhiyun if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
451*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVII;
452*4882a593Smuzhiyun *line_mux = 0x3103;
453*4882a593Smuzhiyun } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
454*4882a593Smuzhiyun *connector_type = DRM_MODE_CONNECTOR_DVII;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return true;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun static const int supported_devices_connector_convert[] = {
462*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
463*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
464*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
465*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID,
466*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVIA,
467*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
468*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Composite,
469*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS,
470*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
471*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
472*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIA,
473*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIB,
474*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
475*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
476*4882a593Smuzhiyun DRM_MODE_CONNECTOR_9PinDIN,
477*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DisplayPort
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static const uint16_t supported_devices_connector_object_id_convert[] = {
481*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_NONE,
482*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA,
483*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
484*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
485*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
486*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_COMPOSITE,
487*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO,
488*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_LVDS,
489*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_9PIN_DIN,
490*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_9PIN_DIN,
491*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_DISPLAYPORT,
492*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
493*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
494*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_SVIDEO
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun static const int object_connector_convert[] = {
498*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
499*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
500*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII,
501*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID,
502*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVID,
503*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA,
504*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Composite,
505*4882a593Smuzhiyun DRM_MODE_CONNECTOR_SVIDEO,
506*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
507*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
508*4882a593Smuzhiyun DRM_MODE_CONNECTOR_9PinDIN,
509*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
510*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIA,
511*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIB,
512*4882a593Smuzhiyun DRM_MODE_CONNECTOR_LVDS,
513*4882a593Smuzhiyun DRM_MODE_CONNECTOR_9PinDIN,
514*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
515*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
516*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown,
517*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DisplayPort,
518*4882a593Smuzhiyun DRM_MODE_CONNECTOR_eDP,
519*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun
radeon_get_atom_connector_info_from_object_table(struct drm_device * dev)522*4882a593Smuzhiyun bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
525*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
526*4882a593Smuzhiyun struct atom_context *ctx = mode_info->atom_context;
527*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, Object_Header);
528*4882a593Smuzhiyun u16 size, data_offset;
529*4882a593Smuzhiyun u8 frev, crev;
530*4882a593Smuzhiyun ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
531*4882a593Smuzhiyun ATOM_ENCODER_OBJECT_TABLE *enc_obj;
532*4882a593Smuzhiyun ATOM_OBJECT_TABLE *router_obj;
533*4882a593Smuzhiyun ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
534*4882a593Smuzhiyun ATOM_OBJECT_HEADER *obj_header;
535*4882a593Smuzhiyun int i, j, k, path_size, device_support;
536*4882a593Smuzhiyun int connector_type;
537*4882a593Smuzhiyun u16 igp_lane_info, conn_id, connector_object_id;
538*4882a593Smuzhiyun struct radeon_i2c_bus_rec ddc_bus;
539*4882a593Smuzhiyun struct radeon_router router;
540*4882a593Smuzhiyun struct radeon_gpio_rec gpio;
541*4882a593Smuzhiyun struct radeon_hpd hpd;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
544*4882a593Smuzhiyun return false;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (crev < 2)
547*4882a593Smuzhiyun return false;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
550*4882a593Smuzhiyun path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
551*4882a593Smuzhiyun (ctx->bios + data_offset +
552*4882a593Smuzhiyun le16_to_cpu(obj_header->usDisplayPathTableOffset));
553*4882a593Smuzhiyun con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
554*4882a593Smuzhiyun (ctx->bios + data_offset +
555*4882a593Smuzhiyun le16_to_cpu(obj_header->usConnectorObjectTableOffset));
556*4882a593Smuzhiyun enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
557*4882a593Smuzhiyun (ctx->bios + data_offset +
558*4882a593Smuzhiyun le16_to_cpu(obj_header->usEncoderObjectTableOffset));
559*4882a593Smuzhiyun router_obj = (ATOM_OBJECT_TABLE *)
560*4882a593Smuzhiyun (ctx->bios + data_offset +
561*4882a593Smuzhiyun le16_to_cpu(obj_header->usRouterObjectTableOffset));
562*4882a593Smuzhiyun device_support = le16_to_cpu(obj_header->usDeviceSupport);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun path_size = 0;
565*4882a593Smuzhiyun for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
566*4882a593Smuzhiyun uint8_t *addr = (uint8_t *) path_obj->asDispPath;
567*4882a593Smuzhiyun ATOM_DISPLAY_OBJECT_PATH *path;
568*4882a593Smuzhiyun addr += path_size;
569*4882a593Smuzhiyun path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
570*4882a593Smuzhiyun path_size += le16_to_cpu(path->usSize);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (device_support & le16_to_cpu(path->usDeviceTag)) {
573*4882a593Smuzhiyun uint8_t con_obj_id, con_obj_num;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun con_obj_id =
576*4882a593Smuzhiyun (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
577*4882a593Smuzhiyun >> OBJECT_ID_SHIFT;
578*4882a593Smuzhiyun con_obj_num =
579*4882a593Smuzhiyun (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
580*4882a593Smuzhiyun >> ENUM_ID_SHIFT;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* TODO CV support */
583*4882a593Smuzhiyun if (le16_to_cpu(path->usDeviceTag) ==
584*4882a593Smuzhiyun ATOM_DEVICE_CV_SUPPORT)
585*4882a593Smuzhiyun continue;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun /* IGP chips */
588*4882a593Smuzhiyun if ((rdev->flags & RADEON_IS_IGP) &&
589*4882a593Smuzhiyun (con_obj_id ==
590*4882a593Smuzhiyun CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
591*4882a593Smuzhiyun uint16_t igp_offset = 0;
592*4882a593Smuzhiyun ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun index =
595*4882a593Smuzhiyun GetIndexIntoMasterTable(DATA,
596*4882a593Smuzhiyun IntegratedSystemInfo);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun if (atom_parse_data_header(ctx, index, &size, &frev,
599*4882a593Smuzhiyun &crev, &igp_offset)) {
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun if (crev >= 2) {
602*4882a593Smuzhiyun igp_obj =
603*4882a593Smuzhiyun (ATOM_INTEGRATED_SYSTEM_INFO_V2
604*4882a593Smuzhiyun *) (ctx->bios + igp_offset);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun if (igp_obj) {
607*4882a593Smuzhiyun uint32_t slot_config, ct;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun if (con_obj_num == 1)
610*4882a593Smuzhiyun slot_config =
611*4882a593Smuzhiyun igp_obj->
612*4882a593Smuzhiyun ulDDISlot1Config;
613*4882a593Smuzhiyun else
614*4882a593Smuzhiyun slot_config =
615*4882a593Smuzhiyun igp_obj->
616*4882a593Smuzhiyun ulDDISlot2Config;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ct = (slot_config >> 16) & 0xff;
619*4882a593Smuzhiyun connector_type =
620*4882a593Smuzhiyun object_connector_convert
621*4882a593Smuzhiyun [ct];
622*4882a593Smuzhiyun connector_object_id = ct;
623*4882a593Smuzhiyun igp_lane_info =
624*4882a593Smuzhiyun slot_config & 0xffff;
625*4882a593Smuzhiyun } else
626*4882a593Smuzhiyun continue;
627*4882a593Smuzhiyun } else
628*4882a593Smuzhiyun continue;
629*4882a593Smuzhiyun } else {
630*4882a593Smuzhiyun igp_lane_info = 0;
631*4882a593Smuzhiyun connector_type =
632*4882a593Smuzhiyun object_connector_convert[con_obj_id];
633*4882a593Smuzhiyun connector_object_id = con_obj_id;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun } else {
636*4882a593Smuzhiyun igp_lane_info = 0;
637*4882a593Smuzhiyun connector_type =
638*4882a593Smuzhiyun object_connector_convert[con_obj_id];
639*4882a593Smuzhiyun connector_object_id = con_obj_id;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun if (connector_type == DRM_MODE_CONNECTOR_Unknown)
643*4882a593Smuzhiyun continue;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun router.ddc_valid = false;
646*4882a593Smuzhiyun router.cd_valid = false;
647*4882a593Smuzhiyun for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
648*4882a593Smuzhiyun uint8_t grph_obj_type =
649*4882a593Smuzhiyun (le16_to_cpu(path->usGraphicObjIds[j]) &
650*4882a593Smuzhiyun OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
653*4882a593Smuzhiyun for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
654*4882a593Smuzhiyun u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
655*4882a593Smuzhiyun if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
656*4882a593Smuzhiyun ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
657*4882a593Smuzhiyun (ctx->bios + data_offset +
658*4882a593Smuzhiyun le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
659*4882a593Smuzhiyun ATOM_ENCODER_CAP_RECORD *cap_record;
660*4882a593Smuzhiyun u16 caps = 0;
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun while (record->ucRecordSize > 0 &&
663*4882a593Smuzhiyun record->ucRecordType > 0 &&
664*4882a593Smuzhiyun record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
665*4882a593Smuzhiyun switch (record->ucRecordType) {
666*4882a593Smuzhiyun case ATOM_ENCODER_CAP_RECORD_TYPE:
667*4882a593Smuzhiyun cap_record =(ATOM_ENCODER_CAP_RECORD *)
668*4882a593Smuzhiyun record;
669*4882a593Smuzhiyun caps = le16_to_cpu(cap_record->usEncoderCap);
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun record = (ATOM_COMMON_RECORD_HEADER *)
673*4882a593Smuzhiyun ((char *)record + record->ucRecordSize);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun radeon_add_atom_encoder(dev,
676*4882a593Smuzhiyun encoder_obj,
677*4882a593Smuzhiyun le16_to_cpu
678*4882a593Smuzhiyun (path->
679*4882a593Smuzhiyun usDeviceTag),
680*4882a593Smuzhiyun caps);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
684*4882a593Smuzhiyun for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
685*4882a593Smuzhiyun u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
686*4882a593Smuzhiyun if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
687*4882a593Smuzhiyun ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
688*4882a593Smuzhiyun (ctx->bios + data_offset +
689*4882a593Smuzhiyun le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
690*4882a593Smuzhiyun ATOM_I2C_RECORD *i2c_record;
691*4882a593Smuzhiyun ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
692*4882a593Smuzhiyun ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
693*4882a593Smuzhiyun ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
694*4882a593Smuzhiyun ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
695*4882a593Smuzhiyun (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
696*4882a593Smuzhiyun (ctx->bios + data_offset +
697*4882a593Smuzhiyun le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
698*4882a593Smuzhiyun u8 *num_dst_objs = (u8 *)
699*4882a593Smuzhiyun ((u8 *)router_src_dst_table + 1 +
700*4882a593Smuzhiyun (router_src_dst_table->ucNumberOfSrc * 2));
701*4882a593Smuzhiyun u16 *dst_objs = (u16 *)(num_dst_objs + 1);
702*4882a593Smuzhiyun int enum_id;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun router.router_id = router_obj_id;
705*4882a593Smuzhiyun for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
706*4882a593Smuzhiyun if (le16_to_cpu(path->usConnObjectId) ==
707*4882a593Smuzhiyun le16_to_cpu(dst_objs[enum_id]))
708*4882a593Smuzhiyun break;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun while (record->ucRecordSize > 0 &&
712*4882a593Smuzhiyun record->ucRecordType > 0 &&
713*4882a593Smuzhiyun record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
714*4882a593Smuzhiyun switch (record->ucRecordType) {
715*4882a593Smuzhiyun case ATOM_I2C_RECORD_TYPE:
716*4882a593Smuzhiyun i2c_record =
717*4882a593Smuzhiyun (ATOM_I2C_RECORD *)
718*4882a593Smuzhiyun record;
719*4882a593Smuzhiyun i2c_config =
720*4882a593Smuzhiyun (ATOM_I2C_ID_CONFIG_ACCESS *)
721*4882a593Smuzhiyun &i2c_record->sucI2cId;
722*4882a593Smuzhiyun router.i2c_info =
723*4882a593Smuzhiyun radeon_lookup_i2c_gpio(rdev,
724*4882a593Smuzhiyun i2c_config->
725*4882a593Smuzhiyun ucAccess);
726*4882a593Smuzhiyun router.i2c_addr = i2c_record->ucI2CAddr >> 1;
727*4882a593Smuzhiyun break;
728*4882a593Smuzhiyun case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
729*4882a593Smuzhiyun ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
730*4882a593Smuzhiyun record;
731*4882a593Smuzhiyun router.ddc_valid = true;
732*4882a593Smuzhiyun router.ddc_mux_type = ddc_path->ucMuxType;
733*4882a593Smuzhiyun router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
734*4882a593Smuzhiyun router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
735*4882a593Smuzhiyun break;
736*4882a593Smuzhiyun case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
737*4882a593Smuzhiyun cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
738*4882a593Smuzhiyun record;
739*4882a593Smuzhiyun router.cd_valid = true;
740*4882a593Smuzhiyun router.cd_mux_type = cd_path->ucMuxType;
741*4882a593Smuzhiyun router.cd_mux_control_pin = cd_path->ucMuxControlPin;
742*4882a593Smuzhiyun router.cd_mux_state = cd_path->ucMuxState[enum_id];
743*4882a593Smuzhiyun break;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun record = (ATOM_COMMON_RECORD_HEADER *)
746*4882a593Smuzhiyun ((char *)record + record->ucRecordSize);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* look up gpio for ddc, hpd */
754*4882a593Smuzhiyun ddc_bus.valid = false;
755*4882a593Smuzhiyun hpd.hpd = RADEON_HPD_NONE;
756*4882a593Smuzhiyun if ((le16_to_cpu(path->usDeviceTag) &
757*4882a593Smuzhiyun (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
758*4882a593Smuzhiyun for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
759*4882a593Smuzhiyun if (le16_to_cpu(path->usConnObjectId) ==
760*4882a593Smuzhiyun le16_to_cpu(con_obj->asObjects[j].
761*4882a593Smuzhiyun usObjectID)) {
762*4882a593Smuzhiyun ATOM_COMMON_RECORD_HEADER
763*4882a593Smuzhiyun *record =
764*4882a593Smuzhiyun (ATOM_COMMON_RECORD_HEADER
765*4882a593Smuzhiyun *)
766*4882a593Smuzhiyun (ctx->bios + data_offset +
767*4882a593Smuzhiyun le16_to_cpu(con_obj->
768*4882a593Smuzhiyun asObjects[j].
769*4882a593Smuzhiyun usRecordOffset));
770*4882a593Smuzhiyun ATOM_I2C_RECORD *i2c_record;
771*4882a593Smuzhiyun ATOM_HPD_INT_RECORD *hpd_record;
772*4882a593Smuzhiyun ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun while (record->ucRecordSize > 0 &&
775*4882a593Smuzhiyun record->ucRecordType > 0 &&
776*4882a593Smuzhiyun record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
777*4882a593Smuzhiyun switch (record->ucRecordType) {
778*4882a593Smuzhiyun case ATOM_I2C_RECORD_TYPE:
779*4882a593Smuzhiyun i2c_record =
780*4882a593Smuzhiyun (ATOM_I2C_RECORD *)
781*4882a593Smuzhiyun record;
782*4882a593Smuzhiyun i2c_config =
783*4882a593Smuzhiyun (ATOM_I2C_ID_CONFIG_ACCESS *)
784*4882a593Smuzhiyun &i2c_record->sucI2cId;
785*4882a593Smuzhiyun ddc_bus = radeon_lookup_i2c_gpio(rdev,
786*4882a593Smuzhiyun i2c_config->
787*4882a593Smuzhiyun ucAccess);
788*4882a593Smuzhiyun break;
789*4882a593Smuzhiyun case ATOM_HPD_INT_RECORD_TYPE:
790*4882a593Smuzhiyun hpd_record =
791*4882a593Smuzhiyun (ATOM_HPD_INT_RECORD *)
792*4882a593Smuzhiyun record;
793*4882a593Smuzhiyun gpio = radeon_atombios_lookup_gpio(rdev,
794*4882a593Smuzhiyun hpd_record->ucHPDIntGPIOID);
795*4882a593Smuzhiyun hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
796*4882a593Smuzhiyun hpd.plugged_state = hpd_record->ucPlugged_PinState;
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun record =
800*4882a593Smuzhiyun (ATOM_COMMON_RECORD_HEADER
801*4882a593Smuzhiyun *) ((char *)record
802*4882a593Smuzhiyun +
803*4882a593Smuzhiyun record->
804*4882a593Smuzhiyun ucRecordSize);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun break;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* needed for aux chan transactions */
812*4882a593Smuzhiyun ddc_bus.hpd = hpd.hpd;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun conn_id = le16_to_cpu(path->usConnObjectId);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (!radeon_atom_apply_quirks
817*4882a593Smuzhiyun (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
818*4882a593Smuzhiyun &ddc_bus, &conn_id, &hpd))
819*4882a593Smuzhiyun continue;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun radeon_add_atom_connector(dev,
822*4882a593Smuzhiyun conn_id,
823*4882a593Smuzhiyun le16_to_cpu(path->
824*4882a593Smuzhiyun usDeviceTag),
825*4882a593Smuzhiyun connector_type, &ddc_bus,
826*4882a593Smuzhiyun igp_lane_info,
827*4882a593Smuzhiyun connector_object_id,
828*4882a593Smuzhiyun &hpd,
829*4882a593Smuzhiyun &router);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun radeon_link_encoder_connector(dev);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun radeon_setup_mst_connector(dev);
837*4882a593Smuzhiyun return true;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
atombios_get_connector_object_id(struct drm_device * dev,int connector_type,uint16_t devices)840*4882a593Smuzhiyun static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
841*4882a593Smuzhiyun int connector_type,
842*4882a593Smuzhiyun uint16_t devices)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
847*4882a593Smuzhiyun return supported_devices_connector_object_id_convert
848*4882a593Smuzhiyun [connector_type];
849*4882a593Smuzhiyun } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
850*4882a593Smuzhiyun (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
851*4882a593Smuzhiyun (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
852*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
853*4882a593Smuzhiyun struct atom_context *ctx = mode_info->atom_context;
854*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
855*4882a593Smuzhiyun uint16_t size, data_offset;
856*4882a593Smuzhiyun uint8_t frev, crev;
857*4882a593Smuzhiyun ATOM_XTMDS_INFO *xtmds;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
860*4882a593Smuzhiyun xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
863*4882a593Smuzhiyun if (connector_type == DRM_MODE_CONNECTOR_DVII)
864*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
865*4882a593Smuzhiyun else
866*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
867*4882a593Smuzhiyun } else {
868*4882a593Smuzhiyun if (connector_type == DRM_MODE_CONNECTOR_DVII)
869*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
870*4882a593Smuzhiyun else
871*4882a593Smuzhiyun return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun } else
874*4882a593Smuzhiyun return supported_devices_connector_object_id_convert
875*4882a593Smuzhiyun [connector_type];
876*4882a593Smuzhiyun } else {
877*4882a593Smuzhiyun return supported_devices_connector_object_id_convert
878*4882a593Smuzhiyun [connector_type];
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun struct bios_connector {
883*4882a593Smuzhiyun bool valid;
884*4882a593Smuzhiyun uint16_t line_mux;
885*4882a593Smuzhiyun uint16_t devices;
886*4882a593Smuzhiyun int connector_type;
887*4882a593Smuzhiyun struct radeon_i2c_bus_rec ddc_bus;
888*4882a593Smuzhiyun struct radeon_hpd hpd;
889*4882a593Smuzhiyun };
890*4882a593Smuzhiyun
radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device * dev)891*4882a593Smuzhiyun bool radeon_get_atom_connector_info_from_supported_devices_table(struct
892*4882a593Smuzhiyun drm_device
893*4882a593Smuzhiyun *dev)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
896*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
897*4882a593Smuzhiyun struct atom_context *ctx = mode_info->atom_context;
898*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
899*4882a593Smuzhiyun uint16_t size, data_offset;
900*4882a593Smuzhiyun uint8_t frev, crev;
901*4882a593Smuzhiyun uint16_t device_support;
902*4882a593Smuzhiyun uint8_t dac;
903*4882a593Smuzhiyun union atom_supported_devices *supported_devices;
904*4882a593Smuzhiyun int i, j, max_device;
905*4882a593Smuzhiyun struct bios_connector *bios_connectors;
906*4882a593Smuzhiyun size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
907*4882a593Smuzhiyun struct radeon_router router;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun router.ddc_valid = false;
910*4882a593Smuzhiyun router.cd_valid = false;
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun bios_connectors = kzalloc(bc_size, GFP_KERNEL);
913*4882a593Smuzhiyun if (!bios_connectors)
914*4882a593Smuzhiyun return false;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
917*4882a593Smuzhiyun &data_offset)) {
918*4882a593Smuzhiyun kfree(bios_connectors);
919*4882a593Smuzhiyun return false;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun supported_devices =
923*4882a593Smuzhiyun (union atom_supported_devices *)(ctx->bios + data_offset);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun if (frev > 1)
928*4882a593Smuzhiyun max_device = ATOM_MAX_SUPPORTED_DEVICE;
929*4882a593Smuzhiyun else
930*4882a593Smuzhiyun max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun for (i = 0; i < max_device; i++) {
933*4882a593Smuzhiyun ATOM_CONNECTOR_INFO_I2C ci =
934*4882a593Smuzhiyun supported_devices->info.asConnInfo[i];
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun bios_connectors[i].valid = false;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (!(device_support & (1 << i))) {
939*4882a593Smuzhiyun continue;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (i == ATOM_DEVICE_CV_INDEX) {
943*4882a593Smuzhiyun DRM_DEBUG_KMS("Skipping Component Video\n");
944*4882a593Smuzhiyun continue;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun bios_connectors[i].connector_type =
948*4882a593Smuzhiyun supported_devices_connector_convert[ci.sucConnectorInfo.
949*4882a593Smuzhiyun sbfAccess.
950*4882a593Smuzhiyun bfConnectorType];
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (bios_connectors[i].connector_type ==
953*4882a593Smuzhiyun DRM_MODE_CONNECTOR_Unknown)
954*4882a593Smuzhiyun continue;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun bios_connectors[i].line_mux =
959*4882a593Smuzhiyun ci.sucI2cId.ucAccess;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* give tv unique connector ids */
962*4882a593Smuzhiyun if (i == ATOM_DEVICE_TV1_INDEX) {
963*4882a593Smuzhiyun bios_connectors[i].ddc_bus.valid = false;
964*4882a593Smuzhiyun bios_connectors[i].line_mux = 50;
965*4882a593Smuzhiyun } else if (i == ATOM_DEVICE_TV2_INDEX) {
966*4882a593Smuzhiyun bios_connectors[i].ddc_bus.valid = false;
967*4882a593Smuzhiyun bios_connectors[i].line_mux = 51;
968*4882a593Smuzhiyun } else if (i == ATOM_DEVICE_CV_INDEX) {
969*4882a593Smuzhiyun bios_connectors[i].ddc_bus.valid = false;
970*4882a593Smuzhiyun bios_connectors[i].line_mux = 52;
971*4882a593Smuzhiyun } else
972*4882a593Smuzhiyun bios_connectors[i].ddc_bus =
973*4882a593Smuzhiyun radeon_lookup_i2c_gpio(rdev,
974*4882a593Smuzhiyun bios_connectors[i].line_mux);
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if ((crev > 1) && (frev > 1)) {
977*4882a593Smuzhiyun u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
978*4882a593Smuzhiyun switch (isb) {
979*4882a593Smuzhiyun case 0x4:
980*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_1;
981*4882a593Smuzhiyun break;
982*4882a593Smuzhiyun case 0xa:
983*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_2;
984*4882a593Smuzhiyun break;
985*4882a593Smuzhiyun default:
986*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
987*4882a593Smuzhiyun break;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun } else {
990*4882a593Smuzhiyun if (i == ATOM_DEVICE_DFP1_INDEX)
991*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_1;
992*4882a593Smuzhiyun else if (i == ATOM_DEVICE_DFP2_INDEX)
993*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_2;
994*4882a593Smuzhiyun else
995*4882a593Smuzhiyun bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* Always set the connector type to VGA for CRT1/CRT2. if they are
999*4882a593Smuzhiyun * shared with a DVI port, we'll pick up the DVI connector when we
1000*4882a593Smuzhiyun * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
1001*4882a593Smuzhiyun */
1002*4882a593Smuzhiyun if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
1003*4882a593Smuzhiyun bios_connectors[i].connector_type =
1004*4882a593Smuzhiyun DRM_MODE_CONNECTOR_VGA;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun if (!radeon_atom_apply_quirks
1007*4882a593Smuzhiyun (dev, (1 << i), &bios_connectors[i].connector_type,
1008*4882a593Smuzhiyun &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
1009*4882a593Smuzhiyun &bios_connectors[i].hpd))
1010*4882a593Smuzhiyun continue;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun bios_connectors[i].valid = true;
1013*4882a593Smuzhiyun bios_connectors[i].devices = (1 << i);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
1016*4882a593Smuzhiyun radeon_add_atom_encoder(dev,
1017*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1018*4882a593Smuzhiyun (1 << i),
1019*4882a593Smuzhiyun dac),
1020*4882a593Smuzhiyun (1 << i),
1021*4882a593Smuzhiyun 0);
1022*4882a593Smuzhiyun else
1023*4882a593Smuzhiyun radeon_add_legacy_encoder(dev,
1024*4882a593Smuzhiyun radeon_get_encoder_enum(dev,
1025*4882a593Smuzhiyun (1 << i),
1026*4882a593Smuzhiyun dac),
1027*4882a593Smuzhiyun (1 << i));
1028*4882a593Smuzhiyun }
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* combine shared connectors */
1031*4882a593Smuzhiyun for (i = 0; i < max_device; i++) {
1032*4882a593Smuzhiyun if (bios_connectors[i].valid) {
1033*4882a593Smuzhiyun for (j = 0; j < max_device; j++) {
1034*4882a593Smuzhiyun if (bios_connectors[j].valid && (i != j)) {
1035*4882a593Smuzhiyun if (bios_connectors[i].line_mux ==
1036*4882a593Smuzhiyun bios_connectors[j].line_mux) {
1037*4882a593Smuzhiyun /* make sure not to combine LVDS */
1038*4882a593Smuzhiyun if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1039*4882a593Smuzhiyun bios_connectors[i].line_mux = 53;
1040*4882a593Smuzhiyun bios_connectors[i].ddc_bus.valid = false;
1041*4882a593Smuzhiyun continue;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1044*4882a593Smuzhiyun bios_connectors[j].line_mux = 53;
1045*4882a593Smuzhiyun bios_connectors[j].ddc_bus.valid = false;
1046*4882a593Smuzhiyun continue;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun /* combine analog and digital for DVI-I */
1049*4882a593Smuzhiyun if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1050*4882a593Smuzhiyun (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1051*4882a593Smuzhiyun ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1052*4882a593Smuzhiyun (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1053*4882a593Smuzhiyun bios_connectors[i].devices |=
1054*4882a593Smuzhiyun bios_connectors[j].devices;
1055*4882a593Smuzhiyun bios_connectors[i].connector_type =
1056*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DVII;
1057*4882a593Smuzhiyun if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
1058*4882a593Smuzhiyun bios_connectors[i].hpd =
1059*4882a593Smuzhiyun bios_connectors[j].hpd;
1060*4882a593Smuzhiyun bios_connectors[j].valid = false;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun /* add the connectors */
1069*4882a593Smuzhiyun for (i = 0; i < max_device; i++) {
1070*4882a593Smuzhiyun if (bios_connectors[i].valid) {
1071*4882a593Smuzhiyun uint16_t connector_object_id =
1072*4882a593Smuzhiyun atombios_get_connector_object_id(dev,
1073*4882a593Smuzhiyun bios_connectors[i].connector_type,
1074*4882a593Smuzhiyun bios_connectors[i].devices);
1075*4882a593Smuzhiyun radeon_add_atom_connector(dev,
1076*4882a593Smuzhiyun bios_connectors[i].line_mux,
1077*4882a593Smuzhiyun bios_connectors[i].devices,
1078*4882a593Smuzhiyun bios_connectors[i].
1079*4882a593Smuzhiyun connector_type,
1080*4882a593Smuzhiyun &bios_connectors[i].ddc_bus,
1081*4882a593Smuzhiyun 0,
1082*4882a593Smuzhiyun connector_object_id,
1083*4882a593Smuzhiyun &bios_connectors[i].hpd,
1084*4882a593Smuzhiyun &router);
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun radeon_link_encoder_connector(dev);
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun kfree(bios_connectors);
1091*4882a593Smuzhiyun return true;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun union firmware_info {
1095*4882a593Smuzhiyun ATOM_FIRMWARE_INFO info;
1096*4882a593Smuzhiyun ATOM_FIRMWARE_INFO_V1_2 info_12;
1097*4882a593Smuzhiyun ATOM_FIRMWARE_INFO_V1_3 info_13;
1098*4882a593Smuzhiyun ATOM_FIRMWARE_INFO_V1_4 info_14;
1099*4882a593Smuzhiyun ATOM_FIRMWARE_INFO_V2_1 info_21;
1100*4882a593Smuzhiyun ATOM_FIRMWARE_INFO_V2_2 info_22;
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun union igp_info {
1104*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1105*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
1106*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1107*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
1108*4882a593Smuzhiyun struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
1109*4882a593Smuzhiyun };
1110*4882a593Smuzhiyun
radeon_atombios_get_dentist_vco_freq(struct radeon_device * rdev)1111*4882a593Smuzhiyun static void radeon_atombios_get_dentist_vco_freq(struct radeon_device *rdev)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1114*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1115*4882a593Smuzhiyun union igp_info *igp_info;
1116*4882a593Smuzhiyun u8 frev, crev;
1117*4882a593Smuzhiyun u16 data_offset;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1120*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1121*4882a593Smuzhiyun igp_info = (union igp_info *)(mode_info->atom_context->bios +
1122*4882a593Smuzhiyun data_offset);
1123*4882a593Smuzhiyun rdev->clock.vco_freq =
1124*4882a593Smuzhiyun le32_to_cpu(igp_info->info_6.ulDentistVCOFreq);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
radeon_atom_get_clock_info(struct drm_device * dev)1128*4882a593Smuzhiyun bool radeon_atom_get_clock_info(struct drm_device *dev)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1131*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1132*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1133*4882a593Smuzhiyun union firmware_info *firmware_info;
1134*4882a593Smuzhiyun uint8_t frev, crev;
1135*4882a593Smuzhiyun struct radeon_pll *p1pll = &rdev->clock.p1pll;
1136*4882a593Smuzhiyun struct radeon_pll *p2pll = &rdev->clock.p2pll;
1137*4882a593Smuzhiyun struct radeon_pll *dcpll = &rdev->clock.dcpll;
1138*4882a593Smuzhiyun struct radeon_pll *spll = &rdev->clock.spll;
1139*4882a593Smuzhiyun struct radeon_pll *mpll = &rdev->clock.mpll;
1140*4882a593Smuzhiyun uint16_t data_offset;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1143*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1144*4882a593Smuzhiyun firmware_info =
1145*4882a593Smuzhiyun (union firmware_info *)(mode_info->atom_context->bios +
1146*4882a593Smuzhiyun data_offset);
1147*4882a593Smuzhiyun /* pixel clocks */
1148*4882a593Smuzhiyun p1pll->reference_freq =
1149*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usReferenceClock);
1150*4882a593Smuzhiyun p1pll->reference_div = 0;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun if ((frev < 2) && (crev < 2))
1153*4882a593Smuzhiyun p1pll->pll_out_min =
1154*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1155*4882a593Smuzhiyun else
1156*4882a593Smuzhiyun p1pll->pll_out_min =
1157*4882a593Smuzhiyun le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
1158*4882a593Smuzhiyun p1pll->pll_out_max =
1159*4882a593Smuzhiyun le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (((frev < 2) && (crev >= 4)) || (frev >= 2)) {
1162*4882a593Smuzhiyun p1pll->lcd_pll_out_min =
1163*4882a593Smuzhiyun le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1164*4882a593Smuzhiyun if (p1pll->lcd_pll_out_min == 0)
1165*4882a593Smuzhiyun p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1166*4882a593Smuzhiyun p1pll->lcd_pll_out_max =
1167*4882a593Smuzhiyun le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1168*4882a593Smuzhiyun if (p1pll->lcd_pll_out_max == 0)
1169*4882a593Smuzhiyun p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1170*4882a593Smuzhiyun } else {
1171*4882a593Smuzhiyun p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1172*4882a593Smuzhiyun p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun if (p1pll->pll_out_min == 0) {
1176*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
1177*4882a593Smuzhiyun p1pll->pll_out_min = 64800;
1178*4882a593Smuzhiyun else
1179*4882a593Smuzhiyun p1pll->pll_out_min = 20000;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun p1pll->pll_in_min =
1183*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1184*4882a593Smuzhiyun p1pll->pll_in_max =
1185*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun *p2pll = *p1pll;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun /* system clock */
1190*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
1191*4882a593Smuzhiyun spll->reference_freq =
1192*4882a593Smuzhiyun le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
1193*4882a593Smuzhiyun else
1194*4882a593Smuzhiyun spll->reference_freq =
1195*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usReferenceClock);
1196*4882a593Smuzhiyun spll->reference_div = 0;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun spll->pll_out_min =
1199*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1200*4882a593Smuzhiyun spll->pll_out_max =
1201*4882a593Smuzhiyun le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun /* ??? */
1204*4882a593Smuzhiyun if (spll->pll_out_min == 0) {
1205*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
1206*4882a593Smuzhiyun spll->pll_out_min = 64800;
1207*4882a593Smuzhiyun else
1208*4882a593Smuzhiyun spll->pll_out_min = 20000;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun spll->pll_in_min =
1212*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1213*4882a593Smuzhiyun spll->pll_in_max =
1214*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun /* memory clock */
1217*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
1218*4882a593Smuzhiyun mpll->reference_freq =
1219*4882a593Smuzhiyun le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
1220*4882a593Smuzhiyun else
1221*4882a593Smuzhiyun mpll->reference_freq =
1222*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usReferenceClock);
1223*4882a593Smuzhiyun mpll->reference_div = 0;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun mpll->pll_out_min =
1226*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1227*4882a593Smuzhiyun mpll->pll_out_max =
1228*4882a593Smuzhiyun le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun /* ??? */
1231*4882a593Smuzhiyun if (mpll->pll_out_min == 0) {
1232*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
1233*4882a593Smuzhiyun mpll->pll_out_min = 64800;
1234*4882a593Smuzhiyun else
1235*4882a593Smuzhiyun mpll->pll_out_min = 20000;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun mpll->pll_in_min =
1239*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1240*4882a593Smuzhiyun mpll->pll_in_max =
1241*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun rdev->clock.default_sclk =
1244*4882a593Smuzhiyun le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1245*4882a593Smuzhiyun rdev->clock.default_mclk =
1246*4882a593Smuzhiyun le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev)) {
1249*4882a593Smuzhiyun rdev->clock.default_dispclk =
1250*4882a593Smuzhiyun le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
1251*4882a593Smuzhiyun if (rdev->clock.default_dispclk == 0) {
1252*4882a593Smuzhiyun if (ASIC_IS_DCE6(rdev))
1253*4882a593Smuzhiyun rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1254*4882a593Smuzhiyun else if (ASIC_IS_DCE5(rdev))
1255*4882a593Smuzhiyun rdev->clock.default_dispclk = 54000; /* 540 Mhz */
1256*4882a593Smuzhiyun else
1257*4882a593Smuzhiyun rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun /* set a reasonable default for DP */
1260*4882a593Smuzhiyun if (ASIC_IS_DCE6(rdev) && (rdev->clock.default_dispclk < 53900)) {
1261*4882a593Smuzhiyun DRM_INFO("Changing default dispclk from %dMhz to 600Mhz\n",
1262*4882a593Smuzhiyun rdev->clock.default_dispclk / 100);
1263*4882a593Smuzhiyun rdev->clock.default_dispclk = 60000;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun rdev->clock.dp_extclk =
1266*4882a593Smuzhiyun le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1267*4882a593Smuzhiyun rdev->clock.current_dispclk = rdev->clock.default_dispclk;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun *dcpll = *p1pll;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
1272*4882a593Smuzhiyun if (rdev->clock.max_pixel_clock == 0)
1273*4882a593Smuzhiyun rdev->clock.max_pixel_clock = 40000;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* not technically a clock, but... */
1276*4882a593Smuzhiyun rdev->mode_info.firmware_flags =
1277*4882a593Smuzhiyun le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (ASIC_IS_DCE8(rdev))
1280*4882a593Smuzhiyun rdev->clock.vco_freq =
1281*4882a593Smuzhiyun le32_to_cpu(firmware_info->info_22.ulGPUPLL_OutputFreq);
1282*4882a593Smuzhiyun else if (ASIC_IS_DCE5(rdev))
1283*4882a593Smuzhiyun rdev->clock.vco_freq = rdev->clock.current_dispclk;
1284*4882a593Smuzhiyun else if (ASIC_IS_DCE41(rdev))
1285*4882a593Smuzhiyun radeon_atombios_get_dentist_vco_freq(rdev);
1286*4882a593Smuzhiyun else
1287*4882a593Smuzhiyun rdev->clock.vco_freq = rdev->clock.current_dispclk;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun if (rdev->clock.vco_freq == 0)
1290*4882a593Smuzhiyun rdev->clock.vco_freq = 360000; /* 3.6 GHz */
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun return true;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun return false;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
radeon_atombios_sideport_present(struct radeon_device * rdev)1298*4882a593Smuzhiyun bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1301*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1302*4882a593Smuzhiyun union igp_info *igp_info;
1303*4882a593Smuzhiyun u8 frev, crev;
1304*4882a593Smuzhiyun u16 data_offset;
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /* sideport is AMD only */
1307*4882a593Smuzhiyun if (rdev->family == CHIP_RS600)
1308*4882a593Smuzhiyun return false;
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1311*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1312*4882a593Smuzhiyun igp_info = (union igp_info *)(mode_info->atom_context->bios +
1313*4882a593Smuzhiyun data_offset);
1314*4882a593Smuzhiyun switch (crev) {
1315*4882a593Smuzhiyun case 1:
1316*4882a593Smuzhiyun if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
1317*4882a593Smuzhiyun return true;
1318*4882a593Smuzhiyun break;
1319*4882a593Smuzhiyun case 2:
1320*4882a593Smuzhiyun if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
1321*4882a593Smuzhiyun return true;
1322*4882a593Smuzhiyun break;
1323*4882a593Smuzhiyun default:
1324*4882a593Smuzhiyun DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1325*4882a593Smuzhiyun break;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun return false;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
radeon_atombios_get_tmds_info(struct radeon_encoder * encoder,struct radeon_encoder_int_tmds * tmds)1331*4882a593Smuzhiyun bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1332*4882a593Smuzhiyun struct radeon_encoder_int_tmds *tmds)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1335*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1336*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1337*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1338*4882a593Smuzhiyun uint16_t data_offset;
1339*4882a593Smuzhiyun struct _ATOM_TMDS_INFO *tmds_info;
1340*4882a593Smuzhiyun uint8_t frev, crev;
1341*4882a593Smuzhiyun uint16_t maxfreq;
1342*4882a593Smuzhiyun int i;
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1345*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1346*4882a593Smuzhiyun tmds_info =
1347*4882a593Smuzhiyun (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1348*4882a593Smuzhiyun data_offset);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1351*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1352*4882a593Smuzhiyun tmds->tmds_pll[i].freq =
1353*4882a593Smuzhiyun le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1354*4882a593Smuzhiyun tmds->tmds_pll[i].value =
1355*4882a593Smuzhiyun tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1356*4882a593Smuzhiyun tmds->tmds_pll[i].value |=
1357*4882a593Smuzhiyun (tmds_info->asMiscInfo[i].
1358*4882a593Smuzhiyun ucPLL_VCO_Gain & 0x3f) << 6;
1359*4882a593Smuzhiyun tmds->tmds_pll[i].value |=
1360*4882a593Smuzhiyun (tmds_info->asMiscInfo[i].
1361*4882a593Smuzhiyun ucPLL_DutyCycle & 0xf) << 12;
1362*4882a593Smuzhiyun tmds->tmds_pll[i].value |=
1363*4882a593Smuzhiyun (tmds_info->asMiscInfo[i].
1364*4882a593Smuzhiyun ucPLL_VoltageSwing & 0xf) << 16;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
1367*4882a593Smuzhiyun tmds->tmds_pll[i].freq,
1368*4882a593Smuzhiyun tmds->tmds_pll[i].value);
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun if (maxfreq == tmds->tmds_pll[i].freq) {
1371*4882a593Smuzhiyun tmds->tmds_pll[i].freq = 0xffffffff;
1372*4882a593Smuzhiyun break;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun return true;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun return false;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
radeon_atombios_get_ppll_ss_info(struct radeon_device * rdev,struct radeon_atom_ss * ss,int id)1380*4882a593Smuzhiyun bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1381*4882a593Smuzhiyun struct radeon_atom_ss *ss,
1382*4882a593Smuzhiyun int id)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1385*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
1386*4882a593Smuzhiyun uint16_t data_offset, size;
1387*4882a593Smuzhiyun struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1388*4882a593Smuzhiyun struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT *ss_assign;
1389*4882a593Smuzhiyun uint8_t frev, crev;
1390*4882a593Smuzhiyun int i, num_indices;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun memset(ss, 0, sizeof(struct radeon_atom_ss));
1393*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, &size,
1394*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1395*4882a593Smuzhiyun ss_info =
1396*4882a593Smuzhiyun (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1399*4882a593Smuzhiyun sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
1400*4882a593Smuzhiyun ss_assign = (struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT*)
1401*4882a593Smuzhiyun ((u8 *)&ss_info->asSS_Info[0]);
1402*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
1403*4882a593Smuzhiyun if (ss_assign->ucSS_Id == id) {
1404*4882a593Smuzhiyun ss->percentage =
1405*4882a593Smuzhiyun le16_to_cpu(ss_assign->usSpreadSpectrumPercentage);
1406*4882a593Smuzhiyun ss->type = ss_assign->ucSpreadSpectrumType;
1407*4882a593Smuzhiyun ss->step = ss_assign->ucSS_Step;
1408*4882a593Smuzhiyun ss->delay = ss_assign->ucSS_Delay;
1409*4882a593Smuzhiyun ss->range = ss_assign->ucSS_Range;
1410*4882a593Smuzhiyun ss->refdiv = ss_assign->ucRecommendedRef_Div;
1411*4882a593Smuzhiyun return true;
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun ss_assign = (struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT*)
1414*4882a593Smuzhiyun ((u8 *)ss_assign + sizeof(struct _ATOM_SPREAD_SPECTRUM_ASSIGNMENT));
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun return false;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
radeon_atombios_get_igp_ss_overrides(struct radeon_device * rdev,struct radeon_atom_ss * ss,int id)1420*4882a593Smuzhiyun static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
1421*4882a593Smuzhiyun struct radeon_atom_ss *ss,
1422*4882a593Smuzhiyun int id)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1425*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1426*4882a593Smuzhiyun u16 data_offset, size;
1427*4882a593Smuzhiyun union igp_info *igp_info;
1428*4882a593Smuzhiyun u8 frev, crev;
1429*4882a593Smuzhiyun u16 percentage = 0, rate = 0;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* get any igp specific overrides */
1432*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, &size,
1433*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1434*4882a593Smuzhiyun igp_info = (union igp_info *)
1435*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset);
1436*4882a593Smuzhiyun switch (crev) {
1437*4882a593Smuzhiyun case 6:
1438*4882a593Smuzhiyun switch (id) {
1439*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_TMDS:
1440*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
1441*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
1442*4882a593Smuzhiyun break;
1443*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_HDMI:
1444*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
1445*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
1446*4882a593Smuzhiyun break;
1447*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_LVDS:
1448*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
1449*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun break;
1453*4882a593Smuzhiyun case 7:
1454*4882a593Smuzhiyun switch (id) {
1455*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_TMDS:
1456*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
1457*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
1458*4882a593Smuzhiyun break;
1459*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_HDMI:
1460*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
1461*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
1462*4882a593Smuzhiyun break;
1463*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_LVDS:
1464*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
1465*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
1466*4882a593Smuzhiyun break;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun break;
1469*4882a593Smuzhiyun case 8:
1470*4882a593Smuzhiyun switch (id) {
1471*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_TMDS:
1472*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
1473*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
1474*4882a593Smuzhiyun break;
1475*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_HDMI:
1476*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
1477*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
1478*4882a593Smuzhiyun break;
1479*4882a593Smuzhiyun case ASIC_INTERNAL_SS_ON_LVDS:
1480*4882a593Smuzhiyun percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
1481*4882a593Smuzhiyun rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
1482*4882a593Smuzhiyun break;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun break;
1485*4882a593Smuzhiyun default:
1486*4882a593Smuzhiyun DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1487*4882a593Smuzhiyun break;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun if (percentage)
1490*4882a593Smuzhiyun ss->percentage = percentage;
1491*4882a593Smuzhiyun if (rate)
1492*4882a593Smuzhiyun ss->rate = rate;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun union asic_ss_info {
1497*4882a593Smuzhiyun struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1498*4882a593Smuzhiyun struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1499*4882a593Smuzhiyun struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun union asic_ss_assignment {
1503*4882a593Smuzhiyun struct _ATOM_ASIC_SS_ASSIGNMENT v1;
1504*4882a593Smuzhiyun struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
1505*4882a593Smuzhiyun struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
1506*4882a593Smuzhiyun };
1507*4882a593Smuzhiyun
radeon_atombios_get_asic_ss_info(struct radeon_device * rdev,struct radeon_atom_ss * ss,int id,u32 clock)1508*4882a593Smuzhiyun bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1509*4882a593Smuzhiyun struct radeon_atom_ss *ss,
1510*4882a593Smuzhiyun int id, u32 clock)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1513*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1514*4882a593Smuzhiyun uint16_t data_offset, size;
1515*4882a593Smuzhiyun union asic_ss_info *ss_info;
1516*4882a593Smuzhiyun union asic_ss_assignment *ss_assign;
1517*4882a593Smuzhiyun uint8_t frev, crev;
1518*4882a593Smuzhiyun int i, num_indices;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (id == ASIC_INTERNAL_MEMORY_SS) {
1521*4882a593Smuzhiyun if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
1522*4882a593Smuzhiyun return false;
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun if (id == ASIC_INTERNAL_ENGINE_SS) {
1525*4882a593Smuzhiyun if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
1526*4882a593Smuzhiyun return false;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun memset(ss, 0, sizeof(struct radeon_atom_ss));
1530*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, &size,
1531*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun ss_info =
1534*4882a593Smuzhiyun (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun switch (frev) {
1537*4882a593Smuzhiyun case 1:
1538*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1539*4882a593Smuzhiyun sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
1542*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
1543*4882a593Smuzhiyun if ((ss_assign->v1.ucClockIndication == id) &&
1544*4882a593Smuzhiyun (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
1545*4882a593Smuzhiyun ss->percentage =
1546*4882a593Smuzhiyun le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
1547*4882a593Smuzhiyun ss->type = ss_assign->v1.ucSpreadSpectrumMode;
1548*4882a593Smuzhiyun ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
1549*4882a593Smuzhiyun ss->percentage_divider = 100;
1550*4882a593Smuzhiyun return true;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)
1553*4882a593Smuzhiyun ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun break;
1556*4882a593Smuzhiyun case 2:
1557*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1558*4882a593Smuzhiyun sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1559*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
1560*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
1561*4882a593Smuzhiyun if ((ss_assign->v2.ucClockIndication == id) &&
1562*4882a593Smuzhiyun (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
1563*4882a593Smuzhiyun ss->percentage =
1564*4882a593Smuzhiyun le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
1565*4882a593Smuzhiyun ss->type = ss_assign->v2.ucSpreadSpectrumMode;
1566*4882a593Smuzhiyun ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
1567*4882a593Smuzhiyun ss->percentage_divider = 100;
1568*4882a593Smuzhiyun if ((crev == 2) &&
1569*4882a593Smuzhiyun ((id == ASIC_INTERNAL_ENGINE_SS) ||
1570*4882a593Smuzhiyun (id == ASIC_INTERNAL_MEMORY_SS)))
1571*4882a593Smuzhiyun ss->rate /= 100;
1572*4882a593Smuzhiyun return true;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)
1575*4882a593Smuzhiyun ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun break;
1578*4882a593Smuzhiyun case 3:
1579*4882a593Smuzhiyun num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1580*4882a593Smuzhiyun sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1581*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
1582*4882a593Smuzhiyun for (i = 0; i < num_indices; i++) {
1583*4882a593Smuzhiyun if ((ss_assign->v3.ucClockIndication == id) &&
1584*4882a593Smuzhiyun (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
1585*4882a593Smuzhiyun ss->percentage =
1586*4882a593Smuzhiyun le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
1587*4882a593Smuzhiyun ss->type = ss_assign->v3.ucSpreadSpectrumMode;
1588*4882a593Smuzhiyun ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
1589*4882a593Smuzhiyun if (ss_assign->v3.ucSpreadSpectrumMode &
1590*4882a593Smuzhiyun SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
1591*4882a593Smuzhiyun ss->percentage_divider = 1000;
1592*4882a593Smuzhiyun else
1593*4882a593Smuzhiyun ss->percentage_divider = 100;
1594*4882a593Smuzhiyun if ((id == ASIC_INTERNAL_ENGINE_SS) ||
1595*4882a593Smuzhiyun (id == ASIC_INTERNAL_MEMORY_SS))
1596*4882a593Smuzhiyun ss->rate /= 100;
1597*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
1598*4882a593Smuzhiyun radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
1599*4882a593Smuzhiyun return true;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun ss_assign = (union asic_ss_assignment *)
1602*4882a593Smuzhiyun ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun break;
1605*4882a593Smuzhiyun default:
1606*4882a593Smuzhiyun DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1607*4882a593Smuzhiyun break;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun return false;
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun union lvds_info {
1615*4882a593Smuzhiyun struct _ATOM_LVDS_INFO info;
1616*4882a593Smuzhiyun struct _ATOM_LVDS_INFO_V12 info_12;
1617*4882a593Smuzhiyun };
1618*4882a593Smuzhiyun
radeon_atombios_get_lvds_info(struct radeon_encoder * encoder)1619*4882a593Smuzhiyun struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1620*4882a593Smuzhiyun radeon_encoder
1621*4882a593Smuzhiyun *encoder)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1624*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1625*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1626*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
1627*4882a593Smuzhiyun uint16_t data_offset, misc;
1628*4882a593Smuzhiyun union lvds_info *lvds_info;
1629*4882a593Smuzhiyun uint8_t frev, crev;
1630*4882a593Smuzhiyun struct radeon_encoder_atom_dig *lvds = NULL;
1631*4882a593Smuzhiyun int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1634*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1635*4882a593Smuzhiyun lvds_info =
1636*4882a593Smuzhiyun (union lvds_info *)(mode_info->atom_context->bios + data_offset);
1637*4882a593Smuzhiyun lvds =
1638*4882a593Smuzhiyun kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun if (!lvds)
1641*4882a593Smuzhiyun return NULL;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun lvds->native_mode.clock =
1644*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
1645*4882a593Smuzhiyun lvds->native_mode.hdisplay =
1646*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
1647*4882a593Smuzhiyun lvds->native_mode.vdisplay =
1648*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
1649*4882a593Smuzhiyun lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1650*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1651*4882a593Smuzhiyun lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1652*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1653*4882a593Smuzhiyun lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1654*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1655*4882a593Smuzhiyun lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1656*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1657*4882a593Smuzhiyun lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
1658*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
1659*4882a593Smuzhiyun lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1660*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
1661*4882a593Smuzhiyun lvds->panel_pwr_delay =
1662*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.usOffDelayInMs);
1663*4882a593Smuzhiyun lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1666*4882a593Smuzhiyun if (misc & ATOM_VSYNC_POLARITY)
1667*4882a593Smuzhiyun lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1668*4882a593Smuzhiyun if (misc & ATOM_HSYNC_POLARITY)
1669*4882a593Smuzhiyun lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1670*4882a593Smuzhiyun if (misc & ATOM_COMPOSITESYNC)
1671*4882a593Smuzhiyun lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1672*4882a593Smuzhiyun if (misc & ATOM_INTERLACE)
1673*4882a593Smuzhiyun lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1674*4882a593Smuzhiyun if (misc & ATOM_DOUBLE_CLOCK_MODE)
1675*4882a593Smuzhiyun lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
1678*4882a593Smuzhiyun lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun /* set crtc values */
1681*4882a593Smuzhiyun drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun encoder->native_mode = lvds->native_mode;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun if (encoder_enum == 2)
1688*4882a593Smuzhiyun lvds->linkb = true;
1689*4882a593Smuzhiyun else
1690*4882a593Smuzhiyun lvds->linkb = false;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun /* parse the lcd record table */
1693*4882a593Smuzhiyun if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
1694*4882a593Smuzhiyun ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
1695*4882a593Smuzhiyun ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
1696*4882a593Smuzhiyun bool bad_record = false;
1697*4882a593Smuzhiyun u8 *record;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun if ((frev == 1) && (crev < 2))
1700*4882a593Smuzhiyun /* absolute */
1701*4882a593Smuzhiyun record = (u8 *)(mode_info->atom_context->bios +
1702*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1703*4882a593Smuzhiyun else
1704*4882a593Smuzhiyun /* relative */
1705*4882a593Smuzhiyun record = (u8 *)(mode_info->atom_context->bios +
1706*4882a593Smuzhiyun data_offset +
1707*4882a593Smuzhiyun le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1708*4882a593Smuzhiyun while (*record != ATOM_RECORD_END_TYPE) {
1709*4882a593Smuzhiyun switch (*record) {
1710*4882a593Smuzhiyun case LCD_MODE_PATCH_RECORD_MODE_TYPE:
1711*4882a593Smuzhiyun record += sizeof(ATOM_PATCH_RECORD_MODE);
1712*4882a593Smuzhiyun break;
1713*4882a593Smuzhiyun case LCD_RTS_RECORD_TYPE:
1714*4882a593Smuzhiyun record += sizeof(ATOM_LCD_RTS_RECORD);
1715*4882a593Smuzhiyun break;
1716*4882a593Smuzhiyun case LCD_CAP_RECORD_TYPE:
1717*4882a593Smuzhiyun record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
1718*4882a593Smuzhiyun break;
1719*4882a593Smuzhiyun case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
1720*4882a593Smuzhiyun fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
1721*4882a593Smuzhiyun if (fake_edid_record->ucFakeEDIDLength) {
1722*4882a593Smuzhiyun struct edid *edid;
1723*4882a593Smuzhiyun int edid_size =
1724*4882a593Smuzhiyun max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
1725*4882a593Smuzhiyun edid = kmalloc(edid_size, GFP_KERNEL);
1726*4882a593Smuzhiyun if (edid) {
1727*4882a593Smuzhiyun memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
1728*4882a593Smuzhiyun fake_edid_record->ucFakeEDIDLength);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun if (drm_edid_is_valid(edid)) {
1731*4882a593Smuzhiyun rdev->mode_info.bios_hardcoded_edid = edid;
1732*4882a593Smuzhiyun rdev->mode_info.bios_hardcoded_edid_size = edid_size;
1733*4882a593Smuzhiyun } else
1734*4882a593Smuzhiyun kfree(edid);
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun record += fake_edid_record->ucFakeEDIDLength ?
1738*4882a593Smuzhiyun fake_edid_record->ucFakeEDIDLength + 2 :
1739*4882a593Smuzhiyun sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
1740*4882a593Smuzhiyun break;
1741*4882a593Smuzhiyun case LCD_PANEL_RESOLUTION_RECORD_TYPE:
1742*4882a593Smuzhiyun panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
1743*4882a593Smuzhiyun lvds->native_mode.width_mm = panel_res_record->usHSize;
1744*4882a593Smuzhiyun lvds->native_mode.height_mm = panel_res_record->usVSize;
1745*4882a593Smuzhiyun record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
1746*4882a593Smuzhiyun break;
1747*4882a593Smuzhiyun default:
1748*4882a593Smuzhiyun DRM_ERROR("Bad LCD record %d\n", *record);
1749*4882a593Smuzhiyun bad_record = true;
1750*4882a593Smuzhiyun break;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun if (bad_record)
1753*4882a593Smuzhiyun break;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun return lvds;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun struct radeon_encoder_primary_dac *
radeon_atombios_get_primary_dac_info(struct radeon_encoder * encoder)1761*4882a593Smuzhiyun radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1764*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1765*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1766*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1767*4882a593Smuzhiyun uint16_t data_offset;
1768*4882a593Smuzhiyun struct _COMPASSIONATE_DATA *dac_info;
1769*4882a593Smuzhiyun uint8_t frev, crev;
1770*4882a593Smuzhiyun uint8_t bg, dac;
1771*4882a593Smuzhiyun struct radeon_encoder_primary_dac *p_dac = NULL;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1774*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1775*4882a593Smuzhiyun dac_info = (struct _COMPASSIONATE_DATA *)
1776*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset);
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun if (!p_dac)
1781*4882a593Smuzhiyun return NULL;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun bg = dac_info->ucDAC1_BG_Adjustment;
1784*4882a593Smuzhiyun dac = dac_info->ucDAC1_DAC_Adjustment;
1785*4882a593Smuzhiyun p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun return p_dac;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun
radeon_atom_get_tv_timings(struct radeon_device * rdev,int index,struct drm_display_mode * mode)1791*4882a593Smuzhiyun bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
1792*4882a593Smuzhiyun struct drm_display_mode *mode)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1795*4882a593Smuzhiyun ATOM_ANALOG_TV_INFO *tv_info;
1796*4882a593Smuzhiyun ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1797*4882a593Smuzhiyun ATOM_DTD_FORMAT *dtd_timings;
1798*4882a593Smuzhiyun int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1799*4882a593Smuzhiyun u8 frev, crev;
1800*4882a593Smuzhiyun u16 data_offset, misc;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1803*4882a593Smuzhiyun &frev, &crev, &data_offset))
1804*4882a593Smuzhiyun return false;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun switch (crev) {
1807*4882a593Smuzhiyun case 1:
1808*4882a593Smuzhiyun tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
1809*4882a593Smuzhiyun if (index >= MAX_SUPPORTED_TV_TIMING)
1810*4882a593Smuzhiyun return false;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1813*4882a593Smuzhiyun mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1814*4882a593Smuzhiyun mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1815*4882a593Smuzhiyun mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1816*4882a593Smuzhiyun le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1819*4882a593Smuzhiyun mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1820*4882a593Smuzhiyun mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1821*4882a593Smuzhiyun mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1822*4882a593Smuzhiyun le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun mode->flags = 0;
1825*4882a593Smuzhiyun misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1826*4882a593Smuzhiyun if (misc & ATOM_VSYNC_POLARITY)
1827*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_NVSYNC;
1828*4882a593Smuzhiyun if (misc & ATOM_HSYNC_POLARITY)
1829*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_NHSYNC;
1830*4882a593Smuzhiyun if (misc & ATOM_COMPOSITESYNC)
1831*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_CSYNC;
1832*4882a593Smuzhiyun if (misc & ATOM_INTERLACE)
1833*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_INTERLACE;
1834*4882a593Smuzhiyun if (misc & ATOM_DOUBLE_CLOCK_MODE)
1835*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun mode->crtc_clock = mode->clock =
1838*4882a593Smuzhiyun le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (index == 1) {
1841*4882a593Smuzhiyun /* PAL timings appear to have wrong values for totals */
1842*4882a593Smuzhiyun mode->crtc_htotal -= 1;
1843*4882a593Smuzhiyun mode->crtc_vtotal -= 1;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun break;
1846*4882a593Smuzhiyun case 2:
1847*4882a593Smuzhiyun tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
1848*4882a593Smuzhiyun if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
1849*4882a593Smuzhiyun return false;
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun dtd_timings = &tv_info_v1_2->aModeTimings[index];
1852*4882a593Smuzhiyun mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1853*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usHBlanking_Time);
1854*4882a593Smuzhiyun mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1855*4882a593Smuzhiyun mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1856*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usHSyncOffset);
1857*4882a593Smuzhiyun mode->crtc_hsync_end = mode->crtc_hsync_start +
1858*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usHSyncWidth);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1861*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usVBlanking_Time);
1862*4882a593Smuzhiyun mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1863*4882a593Smuzhiyun mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1864*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usVSyncOffset);
1865*4882a593Smuzhiyun mode->crtc_vsync_end = mode->crtc_vsync_start +
1866*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usVSyncWidth);
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun mode->flags = 0;
1869*4882a593Smuzhiyun misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1870*4882a593Smuzhiyun if (misc & ATOM_VSYNC_POLARITY)
1871*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_NVSYNC;
1872*4882a593Smuzhiyun if (misc & ATOM_HSYNC_POLARITY)
1873*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_NHSYNC;
1874*4882a593Smuzhiyun if (misc & ATOM_COMPOSITESYNC)
1875*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_CSYNC;
1876*4882a593Smuzhiyun if (misc & ATOM_INTERLACE)
1877*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_INTERLACE;
1878*4882a593Smuzhiyun if (misc & ATOM_DOUBLE_CLOCK_MODE)
1879*4882a593Smuzhiyun mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun mode->crtc_clock = mode->clock =
1882*4882a593Smuzhiyun le16_to_cpu(dtd_timings->usPixClk) * 10;
1883*4882a593Smuzhiyun break;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun return true;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun enum radeon_tv_std
radeon_atombios_get_tv_info(struct radeon_device * rdev)1889*4882a593Smuzhiyun radeon_atombios_get_tv_info(struct radeon_device *rdev)
1890*4882a593Smuzhiyun {
1891*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1892*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1893*4882a593Smuzhiyun uint16_t data_offset;
1894*4882a593Smuzhiyun uint8_t frev, crev;
1895*4882a593Smuzhiyun struct _ATOM_ANALOG_TV_INFO *tv_info;
1896*4882a593Smuzhiyun enum radeon_tv_std tv_std = TV_STD_NTSC;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1899*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1902*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun switch (tv_info->ucTV_BootUpDefaultStandard) {
1905*4882a593Smuzhiyun case ATOM_TV_NTSC:
1906*4882a593Smuzhiyun tv_std = TV_STD_NTSC;
1907*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: NTSC\n");
1908*4882a593Smuzhiyun break;
1909*4882a593Smuzhiyun case ATOM_TV_NTSCJ:
1910*4882a593Smuzhiyun tv_std = TV_STD_NTSC_J;
1911*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
1912*4882a593Smuzhiyun break;
1913*4882a593Smuzhiyun case ATOM_TV_PAL:
1914*4882a593Smuzhiyun tv_std = TV_STD_PAL;
1915*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL\n");
1916*4882a593Smuzhiyun break;
1917*4882a593Smuzhiyun case ATOM_TV_PALM:
1918*4882a593Smuzhiyun tv_std = TV_STD_PAL_M;
1919*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
1920*4882a593Smuzhiyun break;
1921*4882a593Smuzhiyun case ATOM_TV_PALN:
1922*4882a593Smuzhiyun tv_std = TV_STD_PAL_N;
1923*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
1924*4882a593Smuzhiyun break;
1925*4882a593Smuzhiyun case ATOM_TV_PALCN:
1926*4882a593Smuzhiyun tv_std = TV_STD_PAL_CN;
1927*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
1928*4882a593Smuzhiyun break;
1929*4882a593Smuzhiyun case ATOM_TV_PAL60:
1930*4882a593Smuzhiyun tv_std = TV_STD_PAL_60;
1931*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
1932*4882a593Smuzhiyun break;
1933*4882a593Smuzhiyun case ATOM_TV_SECAM:
1934*4882a593Smuzhiyun tv_std = TV_STD_SECAM;
1935*4882a593Smuzhiyun DRM_DEBUG_KMS("Default TV standard: SECAM\n");
1936*4882a593Smuzhiyun break;
1937*4882a593Smuzhiyun default:
1938*4882a593Smuzhiyun tv_std = TV_STD_NTSC;
1939*4882a593Smuzhiyun DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
1940*4882a593Smuzhiyun break;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun return tv_std;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun
1946*4882a593Smuzhiyun struct radeon_encoder_tv_dac *
radeon_atombios_get_tv_dac_info(struct radeon_encoder * encoder)1947*4882a593Smuzhiyun radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1948*4882a593Smuzhiyun {
1949*4882a593Smuzhiyun struct drm_device *dev = encoder->base.dev;
1950*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
1951*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
1952*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1953*4882a593Smuzhiyun uint16_t data_offset;
1954*4882a593Smuzhiyun struct _COMPASSIONATE_DATA *dac_info;
1955*4882a593Smuzhiyun uint8_t frev, crev;
1956*4882a593Smuzhiyun uint8_t bg, dac;
1957*4882a593Smuzhiyun struct radeon_encoder_tv_dac *tv_dac = NULL;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1960*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun dac_info = (struct _COMPASSIONATE_DATA *)
1963*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset);
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun if (!tv_dac)
1968*4882a593Smuzhiyun return NULL;
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1971*4882a593Smuzhiyun dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1972*4882a593Smuzhiyun tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1975*4882a593Smuzhiyun dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1976*4882a593Smuzhiyun tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1979*4882a593Smuzhiyun dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1980*4882a593Smuzhiyun tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun return tv_dac;
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun
1987*4882a593Smuzhiyun static const char *thermal_controller_names[] = {
1988*4882a593Smuzhiyun "NONE",
1989*4882a593Smuzhiyun "lm63",
1990*4882a593Smuzhiyun "adm1032",
1991*4882a593Smuzhiyun "adm1030",
1992*4882a593Smuzhiyun "max6649",
1993*4882a593Smuzhiyun "lm63", /* lm64 */
1994*4882a593Smuzhiyun "f75375",
1995*4882a593Smuzhiyun "asc7xxx",
1996*4882a593Smuzhiyun };
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun static const char *pp_lib_thermal_controller_names[] = {
1999*4882a593Smuzhiyun "NONE",
2000*4882a593Smuzhiyun "lm63",
2001*4882a593Smuzhiyun "adm1032",
2002*4882a593Smuzhiyun "adm1030",
2003*4882a593Smuzhiyun "max6649",
2004*4882a593Smuzhiyun "lm63", /* lm64 */
2005*4882a593Smuzhiyun "f75375",
2006*4882a593Smuzhiyun "RV6xx",
2007*4882a593Smuzhiyun "RV770",
2008*4882a593Smuzhiyun "adt7473",
2009*4882a593Smuzhiyun "NONE",
2010*4882a593Smuzhiyun "External GPIO",
2011*4882a593Smuzhiyun "Evergreen",
2012*4882a593Smuzhiyun "emc2103",
2013*4882a593Smuzhiyun "Sumo",
2014*4882a593Smuzhiyun "Northern Islands",
2015*4882a593Smuzhiyun "Southern Islands",
2016*4882a593Smuzhiyun "lm96163",
2017*4882a593Smuzhiyun "Sea Islands",
2018*4882a593Smuzhiyun };
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun union power_info {
2021*4882a593Smuzhiyun struct _ATOM_POWERPLAY_INFO info;
2022*4882a593Smuzhiyun struct _ATOM_POWERPLAY_INFO_V2 info_2;
2023*4882a593Smuzhiyun struct _ATOM_POWERPLAY_INFO_V3 info_3;
2024*4882a593Smuzhiyun struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
2025*4882a593Smuzhiyun struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
2026*4882a593Smuzhiyun struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
2027*4882a593Smuzhiyun };
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun union pplib_clock_info {
2030*4882a593Smuzhiyun struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
2031*4882a593Smuzhiyun struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
2032*4882a593Smuzhiyun struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
2033*4882a593Smuzhiyun struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
2034*4882a593Smuzhiyun struct _ATOM_PPLIB_SI_CLOCK_INFO si;
2035*4882a593Smuzhiyun struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
2036*4882a593Smuzhiyun };
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun union pplib_power_state {
2039*4882a593Smuzhiyun struct _ATOM_PPLIB_STATE v1;
2040*4882a593Smuzhiyun struct _ATOM_PPLIB_STATE_V2 v2;
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun
radeon_atombios_parse_misc_flags_1_3(struct radeon_device * rdev,int state_index,u32 misc,u32 misc2)2043*4882a593Smuzhiyun static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
2044*4882a593Smuzhiyun int state_index,
2045*4882a593Smuzhiyun u32 misc, u32 misc2)
2046*4882a593Smuzhiyun {
2047*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc = misc;
2048*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc2 = misc2;
2049*4882a593Smuzhiyun /* order matters! */
2050*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
2051*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2052*4882a593Smuzhiyun POWER_STATE_TYPE_POWERSAVE;
2053*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
2054*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2055*4882a593Smuzhiyun POWER_STATE_TYPE_BATTERY;
2056*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
2057*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2058*4882a593Smuzhiyun POWER_STATE_TYPE_BATTERY;
2059*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
2060*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2061*4882a593Smuzhiyun POWER_STATE_TYPE_BALANCED;
2062*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
2063*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2064*4882a593Smuzhiyun POWER_STATE_TYPE_PERFORMANCE;
2065*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags &=
2066*4882a593Smuzhiyun ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
2069*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2070*4882a593Smuzhiyun POWER_STATE_TYPE_BALANCED;
2071*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
2072*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2073*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2074*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index;
2075*4882a593Smuzhiyun rdev->pm.power_state[state_index].default_clock_mode =
2076*4882a593Smuzhiyun &rdev->pm.power_state[state_index].clock_info[0];
2077*4882a593Smuzhiyun } else if (state_index == 0) {
2078*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].flags |=
2079*4882a593Smuzhiyun RADEON_PM_MODE_NO_DISPLAY;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
radeon_atombios_parse_power_table_1_3(struct radeon_device * rdev)2083*4882a593Smuzhiyun static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
2086*4882a593Smuzhiyun u32 misc, misc2 = 0;
2087*4882a593Smuzhiyun int num_modes = 0, i;
2088*4882a593Smuzhiyun int state_index = 0;
2089*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_bus;
2090*4882a593Smuzhiyun union power_info *power_info;
2091*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2092*4882a593Smuzhiyun u16 data_offset;
2093*4882a593Smuzhiyun u8 frev, crev;
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2096*4882a593Smuzhiyun &frev, &crev, &data_offset))
2097*4882a593Smuzhiyun return state_index;
2098*4882a593Smuzhiyun power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun /* add the i2c bus for thermal/fan chip */
2101*4882a593Smuzhiyun if ((power_info->info.ucOverdriveThermalController > 0) &&
2102*4882a593Smuzhiyun (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
2103*4882a593Smuzhiyun DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2104*4882a593Smuzhiyun thermal_controller_names[power_info->info.ucOverdriveThermalController],
2105*4882a593Smuzhiyun power_info->info.ucOverdriveControllerAddress >> 1);
2106*4882a593Smuzhiyun i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
2107*4882a593Smuzhiyun rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2108*4882a593Smuzhiyun if (rdev->pm.i2c_bus) {
2109*4882a593Smuzhiyun struct i2c_board_info info = { };
2110*4882a593Smuzhiyun const char *name = thermal_controller_names[power_info->info.
2111*4882a593Smuzhiyun ucOverdriveThermalController];
2112*4882a593Smuzhiyun info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
2113*4882a593Smuzhiyun strlcpy(info.type, name, sizeof(info.type));
2114*4882a593Smuzhiyun i2c_new_client_device(&rdev->pm.i2c_bus->adapter, &info);
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun num_modes = power_info->info.ucNumOfPowerModeEntries;
2118*4882a593Smuzhiyun if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
2119*4882a593Smuzhiyun num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
2120*4882a593Smuzhiyun if (num_modes == 0)
2121*4882a593Smuzhiyun return state_index;
2122*4882a593Smuzhiyun rdev->pm.power_state = kcalloc(num_modes,
2123*4882a593Smuzhiyun sizeof(struct radeon_power_state),
2124*4882a593Smuzhiyun GFP_KERNEL);
2125*4882a593Smuzhiyun if (!rdev->pm.power_state)
2126*4882a593Smuzhiyun return state_index;
2127*4882a593Smuzhiyun /* last mode is usually default, array is low to high */
2128*4882a593Smuzhiyun for (i = 0; i < num_modes; i++) {
2129*4882a593Smuzhiyun /* avoid memory leaks from invalid modes or unknown frev. */
2130*4882a593Smuzhiyun if (!rdev->pm.power_state[state_index].clock_info) {
2131*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info =
2132*4882a593Smuzhiyun kzalloc(sizeof(struct radeon_pm_clock_info),
2133*4882a593Smuzhiyun GFP_KERNEL);
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun if (!rdev->pm.power_state[state_index].clock_info)
2136*4882a593Smuzhiyun goto out;
2137*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = 1;
2138*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2139*4882a593Smuzhiyun switch (frev) {
2140*4882a593Smuzhiyun case 1:
2141*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk =
2142*4882a593Smuzhiyun le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
2143*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk =
2144*4882a593Smuzhiyun le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
2145*4882a593Smuzhiyun /* skip invalid modes */
2146*4882a593Smuzhiyun if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2147*4882a593Smuzhiyun (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2148*4882a593Smuzhiyun continue;
2149*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes =
2150*4882a593Smuzhiyun power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
2151*4882a593Smuzhiyun misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
2152*4882a593Smuzhiyun if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2153*4882a593Smuzhiyun (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2154*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2155*4882a593Smuzhiyun VOLTAGE_GPIO;
2156*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2157*4882a593Smuzhiyun radeon_atombios_lookup_gpio(rdev,
2158*4882a593Smuzhiyun power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
2159*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2160*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2161*4882a593Smuzhiyun true;
2162*4882a593Smuzhiyun else
2163*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2164*4882a593Smuzhiyun false;
2165*4882a593Smuzhiyun } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2166*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2167*4882a593Smuzhiyun VOLTAGE_VDDC;
2168*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2169*4882a593Smuzhiyun power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2172*4882a593Smuzhiyun radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
2173*4882a593Smuzhiyun state_index++;
2174*4882a593Smuzhiyun break;
2175*4882a593Smuzhiyun case 2:
2176*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk =
2177*4882a593Smuzhiyun le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
2178*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk =
2179*4882a593Smuzhiyun le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
2180*4882a593Smuzhiyun /* skip invalid modes */
2181*4882a593Smuzhiyun if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2182*4882a593Smuzhiyun (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2183*4882a593Smuzhiyun continue;
2184*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes =
2185*4882a593Smuzhiyun power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
2186*4882a593Smuzhiyun misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
2187*4882a593Smuzhiyun misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
2188*4882a593Smuzhiyun if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2189*4882a593Smuzhiyun (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2190*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2191*4882a593Smuzhiyun VOLTAGE_GPIO;
2192*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2193*4882a593Smuzhiyun radeon_atombios_lookup_gpio(rdev,
2194*4882a593Smuzhiyun power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
2195*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2196*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2197*4882a593Smuzhiyun true;
2198*4882a593Smuzhiyun else
2199*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2200*4882a593Smuzhiyun false;
2201*4882a593Smuzhiyun } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2202*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2203*4882a593Smuzhiyun VOLTAGE_VDDC;
2204*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2205*4882a593Smuzhiyun power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2208*4882a593Smuzhiyun radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2209*4882a593Smuzhiyun state_index++;
2210*4882a593Smuzhiyun break;
2211*4882a593Smuzhiyun case 3:
2212*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk =
2213*4882a593Smuzhiyun le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
2214*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk =
2215*4882a593Smuzhiyun le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
2216*4882a593Smuzhiyun /* skip invalid modes */
2217*4882a593Smuzhiyun if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2218*4882a593Smuzhiyun (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2219*4882a593Smuzhiyun continue;
2220*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes =
2221*4882a593Smuzhiyun power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
2222*4882a593Smuzhiyun misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
2223*4882a593Smuzhiyun misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
2224*4882a593Smuzhiyun if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2225*4882a593Smuzhiyun (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2226*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2227*4882a593Smuzhiyun VOLTAGE_GPIO;
2228*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2229*4882a593Smuzhiyun radeon_atombios_lookup_gpio(rdev,
2230*4882a593Smuzhiyun power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
2231*4882a593Smuzhiyun if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2232*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2233*4882a593Smuzhiyun true;
2234*4882a593Smuzhiyun else
2235*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2236*4882a593Smuzhiyun false;
2237*4882a593Smuzhiyun } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2238*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2239*4882a593Smuzhiyun VOLTAGE_VDDC;
2240*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2241*4882a593Smuzhiyun power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
2242*4882a593Smuzhiyun if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
2243*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
2244*4882a593Smuzhiyun true;
2245*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
2246*4882a593Smuzhiyun power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
2247*4882a593Smuzhiyun }
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2250*4882a593Smuzhiyun radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2251*4882a593Smuzhiyun state_index++;
2252*4882a593Smuzhiyun break;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun }
2255*4882a593Smuzhiyun out:
2256*4882a593Smuzhiyun /* free any unused clock_info allocation. */
2257*4882a593Smuzhiyun if (state_index && state_index < num_modes) {
2258*4882a593Smuzhiyun kfree(rdev->pm.power_state[state_index].clock_info);
2259*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info = NULL;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* last mode is usually default */
2263*4882a593Smuzhiyun if (state_index && rdev->pm.default_power_state_index == -1) {
2264*4882a593Smuzhiyun rdev->pm.power_state[state_index - 1].type =
2265*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2266*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index - 1;
2267*4882a593Smuzhiyun rdev->pm.power_state[state_index - 1].default_clock_mode =
2268*4882a593Smuzhiyun &rdev->pm.power_state[state_index - 1].clock_info[0];
2269*4882a593Smuzhiyun rdev->pm.power_state[state_index - 1].flags &=
2270*4882a593Smuzhiyun ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2271*4882a593Smuzhiyun rdev->pm.power_state[state_index - 1].misc = 0;
2272*4882a593Smuzhiyun rdev->pm.power_state[state_index - 1].misc2 = 0;
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun return state_index;
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
radeon_atombios_add_pplib_thermal_controller(struct radeon_device * rdev,ATOM_PPLIB_THERMALCONTROLLER * controller)2277*4882a593Smuzhiyun static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
2278*4882a593Smuzhiyun ATOM_PPLIB_THERMALCONTROLLER *controller)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun struct radeon_i2c_bus_rec i2c_bus;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun /* add the i2c bus for thermal/fan chip */
2283*4882a593Smuzhiyun if (controller->ucType > 0) {
2284*4882a593Smuzhiyun if (controller->ucFanParameters & ATOM_PP_FANPARAMETERS_NOFAN)
2285*4882a593Smuzhiyun rdev->pm.no_fan = true;
2286*4882a593Smuzhiyun rdev->pm.fan_pulses_per_revolution =
2287*4882a593Smuzhiyun controller->ucFanParameters & ATOM_PP_FANPARAMETERS_TACHOMETER_PULSES_PER_REVOLUTION_MASK;
2288*4882a593Smuzhiyun if (rdev->pm.fan_pulses_per_revolution) {
2289*4882a593Smuzhiyun rdev->pm.fan_min_rpm = controller->ucFanMinRPM;
2290*4882a593Smuzhiyun rdev->pm.fan_max_rpm = controller->ucFanMaxRPM;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2293*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2294*4882a593Smuzhiyun (controller->ucFanParameters &
2295*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2296*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2297*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2298*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2299*4882a593Smuzhiyun (controller->ucFanParameters &
2300*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2301*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2302*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2303*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2304*4882a593Smuzhiyun (controller->ucFanParameters &
2305*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2306*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
2307*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
2308*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2309*4882a593Smuzhiyun (controller->ucFanParameters &
2310*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2311*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
2312*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
2313*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2314*4882a593Smuzhiyun (controller->ucFanParameters &
2315*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2316*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
2317*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
2318*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2319*4882a593Smuzhiyun (controller->ucFanParameters &
2320*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2321*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
2322*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
2323*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2324*4882a593Smuzhiyun (controller->ucFanParameters &
2325*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2326*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
2327*4882a593Smuzhiyun } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_KAVERI) {
2328*4882a593Smuzhiyun DRM_INFO("Internal thermal controller %s fan control\n",
2329*4882a593Smuzhiyun (controller->ucFanParameters &
2330*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2331*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_KV;
2332*4882a593Smuzhiyun } else if (controller->ucType ==
2333*4882a593Smuzhiyun ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) {
2334*4882a593Smuzhiyun DRM_INFO("External GPIO thermal controller %s fan control\n",
2335*4882a593Smuzhiyun (controller->ucFanParameters &
2336*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2337*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_EXTERNAL_GPIO;
2338*4882a593Smuzhiyun } else if (controller->ucType ==
2339*4882a593Smuzhiyun ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) {
2340*4882a593Smuzhiyun DRM_INFO("ADT7473 with internal thermal controller %s fan control\n",
2341*4882a593Smuzhiyun (controller->ucFanParameters &
2342*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2343*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_ADT7473_WITH_INTERNAL;
2344*4882a593Smuzhiyun } else if (controller->ucType ==
2345*4882a593Smuzhiyun ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL) {
2346*4882a593Smuzhiyun DRM_INFO("EMC2103 with internal thermal controller %s fan control\n",
2347*4882a593Smuzhiyun (controller->ucFanParameters &
2348*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2349*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_EMC2103_WITH_INTERNAL;
2350*4882a593Smuzhiyun } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
2351*4882a593Smuzhiyun DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2352*4882a593Smuzhiyun pp_lib_thermal_controller_names[controller->ucType],
2353*4882a593Smuzhiyun controller->ucI2cAddress >> 1,
2354*4882a593Smuzhiyun (controller->ucFanParameters &
2355*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2356*4882a593Smuzhiyun rdev->pm.int_thermal_type = THERMAL_TYPE_EXTERNAL;
2357*4882a593Smuzhiyun i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2358*4882a593Smuzhiyun rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2359*4882a593Smuzhiyun if (rdev->pm.i2c_bus) {
2360*4882a593Smuzhiyun struct i2c_board_info info = { };
2361*4882a593Smuzhiyun const char *name = pp_lib_thermal_controller_names[controller->ucType];
2362*4882a593Smuzhiyun info.addr = controller->ucI2cAddress >> 1;
2363*4882a593Smuzhiyun strlcpy(info.type, name, sizeof(info.type));
2364*4882a593Smuzhiyun i2c_new_client_device(&rdev->pm.i2c_bus->adapter, &info);
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun } else {
2367*4882a593Smuzhiyun DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
2368*4882a593Smuzhiyun controller->ucType,
2369*4882a593Smuzhiyun controller->ucI2cAddress >> 1,
2370*4882a593Smuzhiyun (controller->ucFanParameters &
2371*4882a593Smuzhiyun ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
radeon_atombios_get_default_voltages(struct radeon_device * rdev,u16 * vddc,u16 * vddci,u16 * mvdd)2376*4882a593Smuzhiyun void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
2377*4882a593Smuzhiyun u16 *vddc, u16 *vddci, u16 *mvdd)
2378*4882a593Smuzhiyun {
2379*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
2380*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2381*4882a593Smuzhiyun u8 frev, crev;
2382*4882a593Smuzhiyun u16 data_offset;
2383*4882a593Smuzhiyun union firmware_info *firmware_info;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun *vddc = 0;
2386*4882a593Smuzhiyun *vddci = 0;
2387*4882a593Smuzhiyun *mvdd = 0;
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2390*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
2391*4882a593Smuzhiyun firmware_info =
2392*4882a593Smuzhiyun (union firmware_info *)(mode_info->atom_context->bios +
2393*4882a593Smuzhiyun data_offset);
2394*4882a593Smuzhiyun *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
2395*4882a593Smuzhiyun if ((frev == 2) && (crev >= 2)) {
2396*4882a593Smuzhiyun *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
2397*4882a593Smuzhiyun *mvdd = le16_to_cpu(firmware_info->info_22.usBootUpMVDDCVoltage);
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun }
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun
radeon_atombios_parse_pplib_non_clock_info(struct radeon_device * rdev,int state_index,int mode_index,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info)2402*4882a593Smuzhiyun static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
2403*4882a593Smuzhiyun int state_index, int mode_index,
2404*4882a593Smuzhiyun struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
2405*4882a593Smuzhiyun {
2406*4882a593Smuzhiyun int j;
2407*4882a593Smuzhiyun u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2408*4882a593Smuzhiyun u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
2409*4882a593Smuzhiyun u16 vddc, vddci, mvdd;
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc = misc;
2414*4882a593Smuzhiyun rdev->pm.power_state[state_index].misc2 = misc2;
2415*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes =
2416*4882a593Smuzhiyun ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2417*4882a593Smuzhiyun ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2418*4882a593Smuzhiyun switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2419*4882a593Smuzhiyun case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2420*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2421*4882a593Smuzhiyun POWER_STATE_TYPE_BATTERY;
2422*4882a593Smuzhiyun break;
2423*4882a593Smuzhiyun case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2424*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2425*4882a593Smuzhiyun POWER_STATE_TYPE_BALANCED;
2426*4882a593Smuzhiyun break;
2427*4882a593Smuzhiyun case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2428*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2429*4882a593Smuzhiyun POWER_STATE_TYPE_PERFORMANCE;
2430*4882a593Smuzhiyun break;
2431*4882a593Smuzhiyun case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2432*4882a593Smuzhiyun if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2433*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2434*4882a593Smuzhiyun POWER_STATE_TYPE_PERFORMANCE;
2435*4882a593Smuzhiyun break;
2436*4882a593Smuzhiyun }
2437*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = 0;
2438*4882a593Smuzhiyun if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2439*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags |=
2440*4882a593Smuzhiyun RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2441*4882a593Smuzhiyun if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2442*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2443*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2444*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index;
2445*4882a593Smuzhiyun rdev->pm.power_state[state_index].default_clock_mode =
2446*4882a593Smuzhiyun &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
2447*4882a593Smuzhiyun if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
2448*4882a593Smuzhiyun /* NI chips post without MC ucode, so default clocks are strobe mode only */
2449*4882a593Smuzhiyun rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2450*4882a593Smuzhiyun rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
2451*4882a593Smuzhiyun rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
2452*4882a593Smuzhiyun rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
2453*4882a593Smuzhiyun } else {
2454*4882a593Smuzhiyun u16 max_vddci = 0;
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
2457*4882a593Smuzhiyun radeon_atom_get_max_voltage(rdev,
2458*4882a593Smuzhiyun SET_VOLTAGE_TYPE_ASIC_VDDCI,
2459*4882a593Smuzhiyun &max_vddci);
2460*4882a593Smuzhiyun /* patch the table values with the default sclk/mclk from firmware info */
2461*4882a593Smuzhiyun for (j = 0; j < mode_index; j++) {
2462*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[j].mclk =
2463*4882a593Smuzhiyun rdev->clock.default_mclk;
2464*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[j].sclk =
2465*4882a593Smuzhiyun rdev->clock.default_sclk;
2466*4882a593Smuzhiyun if (vddc)
2467*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2468*4882a593Smuzhiyun vddc;
2469*4882a593Smuzhiyun if (max_vddci)
2470*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[j].voltage.vddci =
2471*4882a593Smuzhiyun max_vddci;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
radeon_atombios_parse_pplib_clock_info(struct radeon_device * rdev,int state_index,int mode_index,union pplib_clock_info * clock_info)2477*4882a593Smuzhiyun static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
2478*4882a593Smuzhiyun int state_index, int mode_index,
2479*4882a593Smuzhiyun union pplib_clock_info *clock_info)
2480*4882a593Smuzhiyun {
2481*4882a593Smuzhiyun u32 sclk, mclk;
2482*4882a593Smuzhiyun u16 vddc;
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2485*4882a593Smuzhiyun if (rdev->family >= CHIP_PALM) {
2486*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2487*4882a593Smuzhiyun sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2488*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2489*4882a593Smuzhiyun } else {
2490*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
2491*4882a593Smuzhiyun sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
2492*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun } else if (rdev->family >= CHIP_BONAIRE) {
2495*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
2496*4882a593Smuzhiyun sclk |= clock_info->ci.ucEngineClockHigh << 16;
2497*4882a593Smuzhiyun mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
2498*4882a593Smuzhiyun mclk |= clock_info->ci.ucMemoryClockHigh << 16;
2499*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2500*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2501*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2502*4882a593Smuzhiyun VOLTAGE_NONE;
2503*4882a593Smuzhiyun } else if (rdev->family >= CHIP_TAHITI) {
2504*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
2505*4882a593Smuzhiyun sclk |= clock_info->si.ucEngineClockHigh << 16;
2506*4882a593Smuzhiyun mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
2507*4882a593Smuzhiyun mclk |= clock_info->si.ucMemoryClockHigh << 16;
2508*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2509*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2510*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2511*4882a593Smuzhiyun VOLTAGE_SW;
2512*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2513*4882a593Smuzhiyun le16_to_cpu(clock_info->si.usVDDC);
2514*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2515*4882a593Smuzhiyun le16_to_cpu(clock_info->si.usVDDCI);
2516*4882a593Smuzhiyun } else if (rdev->family >= CHIP_CEDAR) {
2517*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2518*4882a593Smuzhiyun sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2519*4882a593Smuzhiyun mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2520*4882a593Smuzhiyun mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
2521*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2522*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2523*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2524*4882a593Smuzhiyun VOLTAGE_SW;
2525*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2526*4882a593Smuzhiyun le16_to_cpu(clock_info->evergreen.usVDDC);
2527*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2528*4882a593Smuzhiyun le16_to_cpu(clock_info->evergreen.usVDDCI);
2529*4882a593Smuzhiyun } else {
2530*4882a593Smuzhiyun sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2531*4882a593Smuzhiyun sclk |= clock_info->r600.ucEngineClockHigh << 16;
2532*4882a593Smuzhiyun mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2533*4882a593Smuzhiyun mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2534*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2535*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2536*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2537*4882a593Smuzhiyun VOLTAGE_SW;
2538*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2539*4882a593Smuzhiyun le16_to_cpu(clock_info->r600.usVDDC);
2540*4882a593Smuzhiyun }
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun /* patch up vddc if necessary */
2543*4882a593Smuzhiyun switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
2544*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID0:
2545*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID1:
2546*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID2:
2547*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID3:
2548*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID4:
2549*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID5:
2550*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID6:
2551*4882a593Smuzhiyun case ATOM_VIRTUAL_VOLTAGE_ID7:
2552*4882a593Smuzhiyun if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
2553*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
2554*4882a593Smuzhiyun &vddc) == 0)
2555*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
2556*4882a593Smuzhiyun break;
2557*4882a593Smuzhiyun default:
2558*4882a593Smuzhiyun break;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2562*4882a593Smuzhiyun /* skip invalid modes */
2563*4882a593Smuzhiyun if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2564*4882a593Smuzhiyun return false;
2565*4882a593Smuzhiyun } else {
2566*4882a593Smuzhiyun /* skip invalid modes */
2567*4882a593Smuzhiyun if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2568*4882a593Smuzhiyun (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2569*4882a593Smuzhiyun return false;
2570*4882a593Smuzhiyun }
2571*4882a593Smuzhiyun return true;
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
radeon_atombios_parse_power_table_4_5(struct radeon_device * rdev)2574*4882a593Smuzhiyun static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
2577*4882a593Smuzhiyun struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2578*4882a593Smuzhiyun union pplib_power_state *power_state;
2579*4882a593Smuzhiyun int i, j;
2580*4882a593Smuzhiyun int state_index = 0, mode_index = 0;
2581*4882a593Smuzhiyun union pplib_clock_info *clock_info;
2582*4882a593Smuzhiyun bool valid;
2583*4882a593Smuzhiyun union power_info *power_info;
2584*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2585*4882a593Smuzhiyun u16 data_offset;
2586*4882a593Smuzhiyun u8 frev, crev;
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2589*4882a593Smuzhiyun &frev, &crev, &data_offset))
2590*4882a593Smuzhiyun return state_index;
2591*4882a593Smuzhiyun power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2592*4882a593Smuzhiyun
2593*4882a593Smuzhiyun radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
2594*4882a593Smuzhiyun if (power_info->pplib.ucNumStates == 0)
2595*4882a593Smuzhiyun return state_index;
2596*4882a593Smuzhiyun rdev->pm.power_state = kcalloc(power_info->pplib.ucNumStates,
2597*4882a593Smuzhiyun sizeof(struct radeon_power_state),
2598*4882a593Smuzhiyun GFP_KERNEL);
2599*4882a593Smuzhiyun if (!rdev->pm.power_state)
2600*4882a593Smuzhiyun return state_index;
2601*4882a593Smuzhiyun /* first mode is usually default, followed by low to high */
2602*4882a593Smuzhiyun for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2603*4882a593Smuzhiyun mode_index = 0;
2604*4882a593Smuzhiyun power_state = (union pplib_power_state *)
2605*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2606*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2607*4882a593Smuzhiyun i * power_info->pplib.ucStateEntrySize);
2608*4882a593Smuzhiyun non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2609*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2610*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2611*4882a593Smuzhiyun (power_state->v1.ucNonClockStateIndex *
2612*4882a593Smuzhiyun power_info->pplib.ucNonClockSize));
2613*4882a593Smuzhiyun rdev->pm.power_state[i].clock_info =
2614*4882a593Smuzhiyun kcalloc((power_info->pplib.ucStateEntrySize - 1) ?
2615*4882a593Smuzhiyun (power_info->pplib.ucStateEntrySize - 1) : 1,
2616*4882a593Smuzhiyun sizeof(struct radeon_pm_clock_info),
2617*4882a593Smuzhiyun GFP_KERNEL);
2618*4882a593Smuzhiyun if (!rdev->pm.power_state[i].clock_info)
2619*4882a593Smuzhiyun return state_index;
2620*4882a593Smuzhiyun if (power_info->pplib.ucStateEntrySize - 1) {
2621*4882a593Smuzhiyun for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2622*4882a593Smuzhiyun clock_info = (union pplib_clock_info *)
2623*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2624*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2625*4882a593Smuzhiyun (power_state->v1.ucClockStateIndices[j] *
2626*4882a593Smuzhiyun power_info->pplib.ucClockInfoSize));
2627*4882a593Smuzhiyun valid = radeon_atombios_parse_pplib_clock_info(rdev,
2628*4882a593Smuzhiyun state_index, mode_index,
2629*4882a593Smuzhiyun clock_info);
2630*4882a593Smuzhiyun if (valid)
2631*4882a593Smuzhiyun mode_index++;
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun } else {
2634*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk =
2635*4882a593Smuzhiyun rdev->clock.default_mclk;
2636*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk =
2637*4882a593Smuzhiyun rdev->clock.default_sclk;
2638*4882a593Smuzhiyun mode_index++;
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2641*4882a593Smuzhiyun if (mode_index) {
2642*4882a593Smuzhiyun radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2643*4882a593Smuzhiyun non_clock_info);
2644*4882a593Smuzhiyun state_index++;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun /* if multiple clock modes, mark the lowest as no display */
2648*4882a593Smuzhiyun for (i = 0; i < state_index; i++) {
2649*4882a593Smuzhiyun if (rdev->pm.power_state[i].num_clock_modes > 1)
2650*4882a593Smuzhiyun rdev->pm.power_state[i].clock_info[0].flags |=
2651*4882a593Smuzhiyun RADEON_PM_MODE_NO_DISPLAY;
2652*4882a593Smuzhiyun }
2653*4882a593Smuzhiyun /* first mode is usually default */
2654*4882a593Smuzhiyun if (rdev->pm.default_power_state_index == -1) {
2655*4882a593Smuzhiyun rdev->pm.power_state[0].type =
2656*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2657*4882a593Smuzhiyun rdev->pm.default_power_state_index = 0;
2658*4882a593Smuzhiyun rdev->pm.power_state[0].default_clock_mode =
2659*4882a593Smuzhiyun &rdev->pm.power_state[0].clock_info[0];
2660*4882a593Smuzhiyun }
2661*4882a593Smuzhiyun return state_index;
2662*4882a593Smuzhiyun }
2663*4882a593Smuzhiyun
radeon_atombios_parse_power_table_6(struct radeon_device * rdev)2664*4882a593Smuzhiyun static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
2665*4882a593Smuzhiyun {
2666*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
2667*4882a593Smuzhiyun struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2668*4882a593Smuzhiyun union pplib_power_state *power_state;
2669*4882a593Smuzhiyun int i, j, non_clock_array_index, clock_array_index;
2670*4882a593Smuzhiyun int state_index = 0, mode_index = 0;
2671*4882a593Smuzhiyun union pplib_clock_info *clock_info;
2672*4882a593Smuzhiyun struct _StateArray *state_array;
2673*4882a593Smuzhiyun struct _ClockInfoArray *clock_info_array;
2674*4882a593Smuzhiyun struct _NonClockInfoArray *non_clock_info_array;
2675*4882a593Smuzhiyun bool valid;
2676*4882a593Smuzhiyun union power_info *power_info;
2677*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2678*4882a593Smuzhiyun u16 data_offset;
2679*4882a593Smuzhiyun u8 frev, crev;
2680*4882a593Smuzhiyun u8 *power_state_offset;
2681*4882a593Smuzhiyun
2682*4882a593Smuzhiyun if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2683*4882a593Smuzhiyun &frev, &crev, &data_offset))
2684*4882a593Smuzhiyun return state_index;
2685*4882a593Smuzhiyun power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
2688*4882a593Smuzhiyun state_array = (struct _StateArray *)
2689*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2690*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usStateArrayOffset));
2691*4882a593Smuzhiyun clock_info_array = (struct _ClockInfoArray *)
2692*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2693*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
2694*4882a593Smuzhiyun non_clock_info_array = (struct _NonClockInfoArray *)
2695*4882a593Smuzhiyun (mode_info->atom_context->bios + data_offset +
2696*4882a593Smuzhiyun le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
2697*4882a593Smuzhiyun if (state_array->ucNumEntries == 0)
2698*4882a593Smuzhiyun return state_index;
2699*4882a593Smuzhiyun rdev->pm.power_state = kcalloc(state_array->ucNumEntries,
2700*4882a593Smuzhiyun sizeof(struct radeon_power_state),
2701*4882a593Smuzhiyun GFP_KERNEL);
2702*4882a593Smuzhiyun if (!rdev->pm.power_state)
2703*4882a593Smuzhiyun return state_index;
2704*4882a593Smuzhiyun power_state_offset = (u8 *)state_array->states;
2705*4882a593Smuzhiyun for (i = 0; i < state_array->ucNumEntries; i++) {
2706*4882a593Smuzhiyun mode_index = 0;
2707*4882a593Smuzhiyun power_state = (union pplib_power_state *)power_state_offset;
2708*4882a593Smuzhiyun non_clock_array_index = power_state->v2.nonClockInfoIndex;
2709*4882a593Smuzhiyun non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2710*4882a593Smuzhiyun &non_clock_info_array->nonClockInfo[non_clock_array_index];
2711*4882a593Smuzhiyun rdev->pm.power_state[i].clock_info =
2712*4882a593Smuzhiyun kcalloc(power_state->v2.ucNumDPMLevels ?
2713*4882a593Smuzhiyun power_state->v2.ucNumDPMLevels : 1,
2714*4882a593Smuzhiyun sizeof(struct radeon_pm_clock_info),
2715*4882a593Smuzhiyun GFP_KERNEL);
2716*4882a593Smuzhiyun if (!rdev->pm.power_state[i].clock_info)
2717*4882a593Smuzhiyun return state_index;
2718*4882a593Smuzhiyun if (power_state->v2.ucNumDPMLevels) {
2719*4882a593Smuzhiyun for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2720*4882a593Smuzhiyun clock_array_index = power_state->v2.clockInfoIndex[j];
2721*4882a593Smuzhiyun clock_info = (union pplib_clock_info *)
2722*4882a593Smuzhiyun &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
2723*4882a593Smuzhiyun valid = radeon_atombios_parse_pplib_clock_info(rdev,
2724*4882a593Smuzhiyun state_index, mode_index,
2725*4882a593Smuzhiyun clock_info);
2726*4882a593Smuzhiyun if (valid)
2727*4882a593Smuzhiyun mode_index++;
2728*4882a593Smuzhiyun }
2729*4882a593Smuzhiyun } else {
2730*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk =
2731*4882a593Smuzhiyun rdev->clock.default_mclk;
2732*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk =
2733*4882a593Smuzhiyun rdev->clock.default_sclk;
2734*4882a593Smuzhiyun mode_index++;
2735*4882a593Smuzhiyun }
2736*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2737*4882a593Smuzhiyun if (mode_index) {
2738*4882a593Smuzhiyun radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2739*4882a593Smuzhiyun non_clock_info);
2740*4882a593Smuzhiyun state_index++;
2741*4882a593Smuzhiyun }
2742*4882a593Smuzhiyun power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
2743*4882a593Smuzhiyun }
2744*4882a593Smuzhiyun /* if multiple clock modes, mark the lowest as no display */
2745*4882a593Smuzhiyun for (i = 0; i < state_index; i++) {
2746*4882a593Smuzhiyun if (rdev->pm.power_state[i].num_clock_modes > 1)
2747*4882a593Smuzhiyun rdev->pm.power_state[i].clock_info[0].flags |=
2748*4882a593Smuzhiyun RADEON_PM_MODE_NO_DISPLAY;
2749*4882a593Smuzhiyun }
2750*4882a593Smuzhiyun /* first mode is usually default */
2751*4882a593Smuzhiyun if (rdev->pm.default_power_state_index == -1) {
2752*4882a593Smuzhiyun rdev->pm.power_state[0].type =
2753*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2754*4882a593Smuzhiyun rdev->pm.default_power_state_index = 0;
2755*4882a593Smuzhiyun rdev->pm.power_state[0].default_clock_mode =
2756*4882a593Smuzhiyun &rdev->pm.power_state[0].clock_info[0];
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun return state_index;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun
radeon_atombios_get_power_modes(struct radeon_device * rdev)2761*4882a593Smuzhiyun void radeon_atombios_get_power_modes(struct radeon_device *rdev)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun struct radeon_mode_info *mode_info = &rdev->mode_info;
2764*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2765*4882a593Smuzhiyun u16 data_offset;
2766*4882a593Smuzhiyun u8 frev, crev;
2767*4882a593Smuzhiyun int state_index = 0;
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun rdev->pm.default_power_state_index = -1;
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2772*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
2773*4882a593Smuzhiyun switch (frev) {
2774*4882a593Smuzhiyun case 1:
2775*4882a593Smuzhiyun case 2:
2776*4882a593Smuzhiyun case 3:
2777*4882a593Smuzhiyun state_index = radeon_atombios_parse_power_table_1_3(rdev);
2778*4882a593Smuzhiyun break;
2779*4882a593Smuzhiyun case 4:
2780*4882a593Smuzhiyun case 5:
2781*4882a593Smuzhiyun state_index = radeon_atombios_parse_power_table_4_5(rdev);
2782*4882a593Smuzhiyun break;
2783*4882a593Smuzhiyun case 6:
2784*4882a593Smuzhiyun state_index = radeon_atombios_parse_power_table_6(rdev);
2785*4882a593Smuzhiyun break;
2786*4882a593Smuzhiyun default:
2787*4882a593Smuzhiyun break;
2788*4882a593Smuzhiyun }
2789*4882a593Smuzhiyun }
2790*4882a593Smuzhiyun
2791*4882a593Smuzhiyun if (state_index == 0) {
2792*4882a593Smuzhiyun rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
2793*4882a593Smuzhiyun if (rdev->pm.power_state) {
2794*4882a593Smuzhiyun rdev->pm.power_state[0].clock_info =
2795*4882a593Smuzhiyun kcalloc(1,
2796*4882a593Smuzhiyun sizeof(struct radeon_pm_clock_info),
2797*4882a593Smuzhiyun GFP_KERNEL);
2798*4882a593Smuzhiyun if (rdev->pm.power_state[0].clock_info) {
2799*4882a593Smuzhiyun /* add the default mode */
2800*4882a593Smuzhiyun rdev->pm.power_state[state_index].type =
2801*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT;
2802*4882a593Smuzhiyun rdev->pm.power_state[state_index].num_clock_modes = 1;
2803*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2804*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2805*4882a593Smuzhiyun rdev->pm.power_state[state_index].default_clock_mode =
2806*4882a593Smuzhiyun &rdev->pm.power_state[state_index].clock_info[0];
2807*4882a593Smuzhiyun rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2808*4882a593Smuzhiyun rdev->pm.power_state[state_index].pcie_lanes = 16;
2809*4882a593Smuzhiyun rdev->pm.default_power_state_index = state_index;
2810*4882a593Smuzhiyun rdev->pm.power_state[state_index].flags = 0;
2811*4882a593Smuzhiyun state_index++;
2812*4882a593Smuzhiyun }
2813*4882a593Smuzhiyun }
2814*4882a593Smuzhiyun }
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun rdev->pm.num_power_states = state_index;
2817*4882a593Smuzhiyun
2818*4882a593Smuzhiyun rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2819*4882a593Smuzhiyun rdev->pm.current_clock_mode_index = 0;
2820*4882a593Smuzhiyun if (rdev->pm.default_power_state_index >= 0)
2821*4882a593Smuzhiyun rdev->pm.current_vddc =
2822*4882a593Smuzhiyun rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2823*4882a593Smuzhiyun else
2824*4882a593Smuzhiyun rdev->pm.current_vddc = 0;
2825*4882a593Smuzhiyun }
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun union get_clock_dividers {
2828*4882a593Smuzhiyun struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
2829*4882a593Smuzhiyun struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
2830*4882a593Smuzhiyun struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
2831*4882a593Smuzhiyun struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
2832*4882a593Smuzhiyun struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
2833*4882a593Smuzhiyun struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
2834*4882a593Smuzhiyun struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
2835*4882a593Smuzhiyun };
2836*4882a593Smuzhiyun
radeon_atom_get_clock_dividers(struct radeon_device * rdev,u8 clock_type,u32 clock,bool strobe_mode,struct atom_clock_dividers * dividers)2837*4882a593Smuzhiyun int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
2838*4882a593Smuzhiyun u8 clock_type,
2839*4882a593Smuzhiyun u32 clock,
2840*4882a593Smuzhiyun bool strobe_mode,
2841*4882a593Smuzhiyun struct atom_clock_dividers *dividers)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun union get_clock_dividers args;
2844*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
2845*4882a593Smuzhiyun u8 frev, crev;
2846*4882a593Smuzhiyun
2847*4882a593Smuzhiyun memset(&args, 0, sizeof(args));
2848*4882a593Smuzhiyun memset(dividers, 0, sizeof(struct atom_clock_dividers));
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2851*4882a593Smuzhiyun return -EINVAL;
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun switch (crev) {
2854*4882a593Smuzhiyun case 1:
2855*4882a593Smuzhiyun /* r4xx, r5xx */
2856*4882a593Smuzhiyun args.v1.ucAction = clock_type;
2857*4882a593Smuzhiyun args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2860*4882a593Smuzhiyun
2861*4882a593Smuzhiyun dividers->post_div = args.v1.ucPostDiv;
2862*4882a593Smuzhiyun dividers->fb_div = args.v1.ucFbDiv;
2863*4882a593Smuzhiyun dividers->enable_post_div = true;
2864*4882a593Smuzhiyun break;
2865*4882a593Smuzhiyun case 2:
2866*4882a593Smuzhiyun case 3:
2867*4882a593Smuzhiyun case 5:
2868*4882a593Smuzhiyun /* r6xx, r7xx, evergreen, ni, si */
2869*4882a593Smuzhiyun if (rdev->family <= CHIP_RV770) {
2870*4882a593Smuzhiyun args.v2.ucAction = clock_type;
2871*4882a593Smuzhiyun args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
2872*4882a593Smuzhiyun
2873*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2874*4882a593Smuzhiyun
2875*4882a593Smuzhiyun dividers->post_div = args.v2.ucPostDiv;
2876*4882a593Smuzhiyun dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
2877*4882a593Smuzhiyun dividers->ref_div = args.v2.ucAction;
2878*4882a593Smuzhiyun if (rdev->family == CHIP_RV770) {
2879*4882a593Smuzhiyun dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
2880*4882a593Smuzhiyun true : false;
2881*4882a593Smuzhiyun dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
2882*4882a593Smuzhiyun } else
2883*4882a593Smuzhiyun dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
2884*4882a593Smuzhiyun } else {
2885*4882a593Smuzhiyun if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
2886*4882a593Smuzhiyun args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
2887*4882a593Smuzhiyun
2888*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2889*4882a593Smuzhiyun
2890*4882a593Smuzhiyun dividers->post_div = args.v3.ucPostDiv;
2891*4882a593Smuzhiyun dividers->enable_post_div = (args.v3.ucCntlFlag &
2892*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2893*4882a593Smuzhiyun dividers->enable_dithen = (args.v3.ucCntlFlag &
2894*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2895*4882a593Smuzhiyun dividers->whole_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
2896*4882a593Smuzhiyun dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
2897*4882a593Smuzhiyun dividers->ref_div = args.v3.ucRefDiv;
2898*4882a593Smuzhiyun dividers->vco_mode = (args.v3.ucCntlFlag &
2899*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2900*4882a593Smuzhiyun } else {
2901*4882a593Smuzhiyun /* for SI we use ComputeMemoryClockParam for memory plls */
2902*4882a593Smuzhiyun if (rdev->family >= CHIP_TAHITI)
2903*4882a593Smuzhiyun return -EINVAL;
2904*4882a593Smuzhiyun args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
2905*4882a593Smuzhiyun if (strobe_mode)
2906*4882a593Smuzhiyun args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
2907*4882a593Smuzhiyun
2908*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2909*4882a593Smuzhiyun
2910*4882a593Smuzhiyun dividers->post_div = args.v5.ucPostDiv;
2911*4882a593Smuzhiyun dividers->enable_post_div = (args.v5.ucCntlFlag &
2912*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2913*4882a593Smuzhiyun dividers->enable_dithen = (args.v5.ucCntlFlag &
2914*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2915*4882a593Smuzhiyun dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
2916*4882a593Smuzhiyun dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
2917*4882a593Smuzhiyun dividers->ref_div = args.v5.ucRefDiv;
2918*4882a593Smuzhiyun dividers->vco_mode = (args.v5.ucCntlFlag &
2919*4882a593Smuzhiyun ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2920*4882a593Smuzhiyun }
2921*4882a593Smuzhiyun }
2922*4882a593Smuzhiyun break;
2923*4882a593Smuzhiyun case 4:
2924*4882a593Smuzhiyun /* fusion */
2925*4882a593Smuzhiyun args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2928*4882a593Smuzhiyun
2929*4882a593Smuzhiyun dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
2930*4882a593Smuzhiyun dividers->real_clock = le32_to_cpu(args.v4.ulClock);
2931*4882a593Smuzhiyun break;
2932*4882a593Smuzhiyun case 6:
2933*4882a593Smuzhiyun /* CI */
2934*4882a593Smuzhiyun /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
2935*4882a593Smuzhiyun args.v6_in.ulClock.ulComputeClockFlag = clock_type;
2936*4882a593Smuzhiyun args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
2937*4882a593Smuzhiyun
2938*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2939*4882a593Smuzhiyun
2940*4882a593Smuzhiyun dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
2941*4882a593Smuzhiyun dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
2942*4882a593Smuzhiyun dividers->ref_div = args.v6_out.ucPllRefDiv;
2943*4882a593Smuzhiyun dividers->post_div = args.v6_out.ucPllPostDiv;
2944*4882a593Smuzhiyun dividers->flags = args.v6_out.ucPllCntlFlag;
2945*4882a593Smuzhiyun dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
2946*4882a593Smuzhiyun dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
2947*4882a593Smuzhiyun break;
2948*4882a593Smuzhiyun default:
2949*4882a593Smuzhiyun return -EINVAL;
2950*4882a593Smuzhiyun }
2951*4882a593Smuzhiyun return 0;
2952*4882a593Smuzhiyun }
2953*4882a593Smuzhiyun
radeon_atom_get_memory_pll_dividers(struct radeon_device * rdev,u32 clock,bool strobe_mode,struct atom_mpll_param * mpll_param)2954*4882a593Smuzhiyun int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
2955*4882a593Smuzhiyun u32 clock,
2956*4882a593Smuzhiyun bool strobe_mode,
2957*4882a593Smuzhiyun struct atom_mpll_param *mpll_param)
2958*4882a593Smuzhiyun {
2959*4882a593Smuzhiyun COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
2960*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
2961*4882a593Smuzhiyun u8 frev, crev;
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun memset(&args, 0, sizeof(args));
2964*4882a593Smuzhiyun memset(mpll_param, 0, sizeof(struct atom_mpll_param));
2965*4882a593Smuzhiyun
2966*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2967*4882a593Smuzhiyun return -EINVAL;
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun switch (frev) {
2970*4882a593Smuzhiyun case 2:
2971*4882a593Smuzhiyun switch (crev) {
2972*4882a593Smuzhiyun case 1:
2973*4882a593Smuzhiyun /* SI */
2974*4882a593Smuzhiyun args.ulClock = cpu_to_le32(clock); /* 10 khz */
2975*4882a593Smuzhiyun args.ucInputFlag = 0;
2976*4882a593Smuzhiyun if (strobe_mode)
2977*4882a593Smuzhiyun args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
2978*4882a593Smuzhiyun
2979*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
2982*4882a593Smuzhiyun mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
2983*4882a593Smuzhiyun mpll_param->post_div = args.ucPostDiv;
2984*4882a593Smuzhiyun mpll_param->dll_speed = args.ucDllSpeed;
2985*4882a593Smuzhiyun mpll_param->bwcntl = args.ucBWCntl;
2986*4882a593Smuzhiyun mpll_param->vco_mode =
2987*4882a593Smuzhiyun (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
2988*4882a593Smuzhiyun mpll_param->yclk_sel =
2989*4882a593Smuzhiyun (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
2990*4882a593Smuzhiyun mpll_param->qdr =
2991*4882a593Smuzhiyun (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
2992*4882a593Smuzhiyun mpll_param->half_rate =
2993*4882a593Smuzhiyun (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
2994*4882a593Smuzhiyun break;
2995*4882a593Smuzhiyun default:
2996*4882a593Smuzhiyun return -EINVAL;
2997*4882a593Smuzhiyun }
2998*4882a593Smuzhiyun break;
2999*4882a593Smuzhiyun default:
3000*4882a593Smuzhiyun return -EINVAL;
3001*4882a593Smuzhiyun }
3002*4882a593Smuzhiyun return 0;
3003*4882a593Smuzhiyun }
3004*4882a593Smuzhiyun
radeon_atom_set_clock_gating(struct radeon_device * rdev,int enable)3005*4882a593Smuzhiyun void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
3006*4882a593Smuzhiyun {
3007*4882a593Smuzhiyun DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
3008*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
3009*4882a593Smuzhiyun
3010*4882a593Smuzhiyun args.ucEnable = enable;
3011*4882a593Smuzhiyun
3012*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3013*4882a593Smuzhiyun }
3014*4882a593Smuzhiyun
radeon_atom_get_engine_clock(struct radeon_device * rdev)3015*4882a593Smuzhiyun uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
3016*4882a593Smuzhiyun {
3017*4882a593Smuzhiyun GET_ENGINE_CLOCK_PS_ALLOCATION args;
3018*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
3019*4882a593Smuzhiyun
3020*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3021*4882a593Smuzhiyun return le32_to_cpu(args.ulReturnEngineClock);
3022*4882a593Smuzhiyun }
3023*4882a593Smuzhiyun
radeon_atom_get_memory_clock(struct radeon_device * rdev)3024*4882a593Smuzhiyun uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
3025*4882a593Smuzhiyun {
3026*4882a593Smuzhiyun GET_MEMORY_CLOCK_PS_ALLOCATION args;
3027*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3030*4882a593Smuzhiyun return le32_to_cpu(args.ulReturnMemoryClock);
3031*4882a593Smuzhiyun }
3032*4882a593Smuzhiyun
radeon_atom_set_engine_clock(struct radeon_device * rdev,uint32_t eng_clock)3033*4882a593Smuzhiyun void radeon_atom_set_engine_clock(struct radeon_device *rdev,
3034*4882a593Smuzhiyun uint32_t eng_clock)
3035*4882a593Smuzhiyun {
3036*4882a593Smuzhiyun SET_ENGINE_CLOCK_PS_ALLOCATION args;
3037*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
3040*4882a593Smuzhiyun
3041*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3042*4882a593Smuzhiyun }
3043*4882a593Smuzhiyun
radeon_atom_set_memory_clock(struct radeon_device * rdev,uint32_t mem_clock)3044*4882a593Smuzhiyun void radeon_atom_set_memory_clock(struct radeon_device *rdev,
3045*4882a593Smuzhiyun uint32_t mem_clock)
3046*4882a593Smuzhiyun {
3047*4882a593Smuzhiyun SET_MEMORY_CLOCK_PS_ALLOCATION args;
3048*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
3051*4882a593Smuzhiyun return;
3052*4882a593Smuzhiyun
3053*4882a593Smuzhiyun args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
3054*4882a593Smuzhiyun
3055*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3056*4882a593Smuzhiyun }
3057*4882a593Smuzhiyun
radeon_atom_set_engine_dram_timings(struct radeon_device * rdev,u32 eng_clock,u32 mem_clock)3058*4882a593Smuzhiyun void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
3059*4882a593Smuzhiyun u32 eng_clock, u32 mem_clock)
3060*4882a593Smuzhiyun {
3061*4882a593Smuzhiyun SET_ENGINE_CLOCK_PS_ALLOCATION args;
3062*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
3063*4882a593Smuzhiyun u32 tmp;
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun memset(&args, 0, sizeof(args));
3066*4882a593Smuzhiyun
3067*4882a593Smuzhiyun tmp = eng_clock & SET_CLOCK_FREQ_MASK;
3068*4882a593Smuzhiyun tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
3069*4882a593Smuzhiyun
3070*4882a593Smuzhiyun args.ulTargetEngineClock = cpu_to_le32(tmp);
3071*4882a593Smuzhiyun if (mem_clock)
3072*4882a593Smuzhiyun args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
3073*4882a593Smuzhiyun
3074*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3075*4882a593Smuzhiyun }
3076*4882a593Smuzhiyun
radeon_atom_update_memory_dll(struct radeon_device * rdev,u32 mem_clock)3077*4882a593Smuzhiyun void radeon_atom_update_memory_dll(struct radeon_device *rdev,
3078*4882a593Smuzhiyun u32 mem_clock)
3079*4882a593Smuzhiyun {
3080*4882a593Smuzhiyun u32 args;
3081*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
3082*4882a593Smuzhiyun
3083*4882a593Smuzhiyun args = cpu_to_le32(mem_clock); /* 10 khz */
3084*4882a593Smuzhiyun
3085*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3086*4882a593Smuzhiyun }
3087*4882a593Smuzhiyun
radeon_atom_set_ac_timing(struct radeon_device * rdev,u32 mem_clock)3088*4882a593Smuzhiyun void radeon_atom_set_ac_timing(struct radeon_device *rdev,
3089*4882a593Smuzhiyun u32 mem_clock)
3090*4882a593Smuzhiyun {
3091*4882a593Smuzhiyun SET_MEMORY_CLOCK_PS_ALLOCATION args;
3092*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
3093*4882a593Smuzhiyun u32 tmp = mem_clock | (COMPUTE_MEMORY_PLL_PARAM << 24);
3094*4882a593Smuzhiyun
3095*4882a593Smuzhiyun args.ulTargetMemoryClock = cpu_to_le32(tmp); /* 10 khz */
3096*4882a593Smuzhiyun
3097*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3098*4882a593Smuzhiyun }
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun union set_voltage {
3101*4882a593Smuzhiyun struct _SET_VOLTAGE_PS_ALLOCATION alloc;
3102*4882a593Smuzhiyun struct _SET_VOLTAGE_PARAMETERS v1;
3103*4882a593Smuzhiyun struct _SET_VOLTAGE_PARAMETERS_V2 v2;
3104*4882a593Smuzhiyun struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
3105*4882a593Smuzhiyun };
3106*4882a593Smuzhiyun
radeon_atom_set_voltage(struct radeon_device * rdev,u16 voltage_level,u8 voltage_type)3107*4882a593Smuzhiyun void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
3108*4882a593Smuzhiyun {
3109*4882a593Smuzhiyun union set_voltage args;
3110*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3111*4882a593Smuzhiyun u8 frev, crev, volt_index = voltage_level;
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3114*4882a593Smuzhiyun return;
3115*4882a593Smuzhiyun
3116*4882a593Smuzhiyun /* 0xff01 is a flag rather then an actual voltage */
3117*4882a593Smuzhiyun if (voltage_level == 0xff01)
3118*4882a593Smuzhiyun return;
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun switch (crev) {
3121*4882a593Smuzhiyun case 1:
3122*4882a593Smuzhiyun args.v1.ucVoltageType = voltage_type;
3123*4882a593Smuzhiyun args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
3124*4882a593Smuzhiyun args.v1.ucVoltageIndex = volt_index;
3125*4882a593Smuzhiyun break;
3126*4882a593Smuzhiyun case 2:
3127*4882a593Smuzhiyun args.v2.ucVoltageType = voltage_type;
3128*4882a593Smuzhiyun args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
3129*4882a593Smuzhiyun args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3130*4882a593Smuzhiyun break;
3131*4882a593Smuzhiyun case 3:
3132*4882a593Smuzhiyun args.v3.ucVoltageType = voltage_type;
3133*4882a593Smuzhiyun args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
3134*4882a593Smuzhiyun args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
3135*4882a593Smuzhiyun break;
3136*4882a593Smuzhiyun default:
3137*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3138*4882a593Smuzhiyun return;
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun
3141*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3142*4882a593Smuzhiyun }
3143*4882a593Smuzhiyun
radeon_atom_get_max_vddc(struct radeon_device * rdev,u8 voltage_type,u16 voltage_id,u16 * voltage)3144*4882a593Smuzhiyun int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
3145*4882a593Smuzhiyun u16 voltage_id, u16 *voltage)
3146*4882a593Smuzhiyun {
3147*4882a593Smuzhiyun union set_voltage args;
3148*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3149*4882a593Smuzhiyun u8 frev, crev;
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3152*4882a593Smuzhiyun return -EINVAL;
3153*4882a593Smuzhiyun
3154*4882a593Smuzhiyun switch (crev) {
3155*4882a593Smuzhiyun case 1:
3156*4882a593Smuzhiyun return -EINVAL;
3157*4882a593Smuzhiyun case 2:
3158*4882a593Smuzhiyun args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
3159*4882a593Smuzhiyun args.v2.ucVoltageMode = 0;
3160*4882a593Smuzhiyun args.v2.usVoltageLevel = 0;
3161*4882a593Smuzhiyun
3162*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3163*4882a593Smuzhiyun
3164*4882a593Smuzhiyun *voltage = le16_to_cpu(args.v2.usVoltageLevel);
3165*4882a593Smuzhiyun break;
3166*4882a593Smuzhiyun case 3:
3167*4882a593Smuzhiyun args.v3.ucVoltageType = voltage_type;
3168*4882a593Smuzhiyun args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
3169*4882a593Smuzhiyun args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
3170*4882a593Smuzhiyun
3171*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun *voltage = le16_to_cpu(args.v3.usVoltageLevel);
3174*4882a593Smuzhiyun break;
3175*4882a593Smuzhiyun default:
3176*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3177*4882a593Smuzhiyun return -EINVAL;
3178*4882a593Smuzhiyun }
3179*4882a593Smuzhiyun
3180*4882a593Smuzhiyun return 0;
3181*4882a593Smuzhiyun }
3182*4882a593Smuzhiyun
radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device * rdev,u16 * voltage,u16 leakage_idx)3183*4882a593Smuzhiyun int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
3184*4882a593Smuzhiyun u16 *voltage,
3185*4882a593Smuzhiyun u16 leakage_idx)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun return radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC, leakage_idx, voltage);
3188*4882a593Smuzhiyun }
3189*4882a593Smuzhiyun
radeon_atom_get_leakage_id_from_vbios(struct radeon_device * rdev,u16 * leakage_id)3190*4882a593Smuzhiyun int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
3191*4882a593Smuzhiyun u16 *leakage_id)
3192*4882a593Smuzhiyun {
3193*4882a593Smuzhiyun union set_voltage args;
3194*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3195*4882a593Smuzhiyun u8 frev, crev;
3196*4882a593Smuzhiyun
3197*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3198*4882a593Smuzhiyun return -EINVAL;
3199*4882a593Smuzhiyun
3200*4882a593Smuzhiyun switch (crev) {
3201*4882a593Smuzhiyun case 3:
3202*4882a593Smuzhiyun case 4:
3203*4882a593Smuzhiyun args.v3.ucVoltageType = 0;
3204*4882a593Smuzhiyun args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
3205*4882a593Smuzhiyun args.v3.usVoltageLevel = 0;
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3208*4882a593Smuzhiyun
3209*4882a593Smuzhiyun *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
3210*4882a593Smuzhiyun break;
3211*4882a593Smuzhiyun default:
3212*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3213*4882a593Smuzhiyun return -EINVAL;
3214*4882a593Smuzhiyun }
3215*4882a593Smuzhiyun
3216*4882a593Smuzhiyun return 0;
3217*4882a593Smuzhiyun }
3218*4882a593Smuzhiyun
radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device * rdev,u16 * vddc,u16 * vddci,u16 virtual_voltage_id,u16 vbios_voltage_id)3219*4882a593Smuzhiyun int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
3220*4882a593Smuzhiyun u16 *vddc, u16 *vddci,
3221*4882a593Smuzhiyun u16 virtual_voltage_id,
3222*4882a593Smuzhiyun u16 vbios_voltage_id)
3223*4882a593Smuzhiyun {
3224*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
3225*4882a593Smuzhiyun u8 frev, crev;
3226*4882a593Smuzhiyun u16 data_offset, size;
3227*4882a593Smuzhiyun int i, j;
3228*4882a593Smuzhiyun ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
3229*4882a593Smuzhiyun u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun *vddc = 0;
3232*4882a593Smuzhiyun *vddci = 0;
3233*4882a593Smuzhiyun
3234*4882a593Smuzhiyun if (!atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3235*4882a593Smuzhiyun &frev, &crev, &data_offset))
3236*4882a593Smuzhiyun return -EINVAL;
3237*4882a593Smuzhiyun
3238*4882a593Smuzhiyun profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
3239*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3240*4882a593Smuzhiyun
3241*4882a593Smuzhiyun switch (frev) {
3242*4882a593Smuzhiyun case 1:
3243*4882a593Smuzhiyun return -EINVAL;
3244*4882a593Smuzhiyun case 2:
3245*4882a593Smuzhiyun switch (crev) {
3246*4882a593Smuzhiyun case 1:
3247*4882a593Smuzhiyun if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
3248*4882a593Smuzhiyun return -EINVAL;
3249*4882a593Smuzhiyun leakage_bin = (u16 *)
3250*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset +
3251*4882a593Smuzhiyun le16_to_cpu(profile->usLeakageBinArrayOffset));
3252*4882a593Smuzhiyun vddc_id_buf = (u16 *)
3253*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset +
3254*4882a593Smuzhiyun le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
3255*4882a593Smuzhiyun vddc_buf = (u16 *)
3256*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset +
3257*4882a593Smuzhiyun le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
3258*4882a593Smuzhiyun vddci_id_buf = (u16 *)
3259*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset +
3260*4882a593Smuzhiyun le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
3261*4882a593Smuzhiyun vddci_buf = (u16 *)
3262*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset +
3263*4882a593Smuzhiyun le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
3264*4882a593Smuzhiyun
3265*4882a593Smuzhiyun if (profile->ucElbVDDC_Num > 0) {
3266*4882a593Smuzhiyun for (i = 0; i < profile->ucElbVDDC_Num; i++) {
3267*4882a593Smuzhiyun if (vddc_id_buf[i] == virtual_voltage_id) {
3268*4882a593Smuzhiyun for (j = 0; j < profile->ucLeakageBinNum; j++) {
3269*4882a593Smuzhiyun if (vbios_voltage_id <= leakage_bin[j]) {
3270*4882a593Smuzhiyun *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
3271*4882a593Smuzhiyun break;
3272*4882a593Smuzhiyun }
3273*4882a593Smuzhiyun }
3274*4882a593Smuzhiyun break;
3275*4882a593Smuzhiyun }
3276*4882a593Smuzhiyun }
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun if (profile->ucElbVDDCI_Num > 0) {
3279*4882a593Smuzhiyun for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
3280*4882a593Smuzhiyun if (vddci_id_buf[i] == virtual_voltage_id) {
3281*4882a593Smuzhiyun for (j = 0; j < profile->ucLeakageBinNum; j++) {
3282*4882a593Smuzhiyun if (vbios_voltage_id <= leakage_bin[j]) {
3283*4882a593Smuzhiyun *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
3284*4882a593Smuzhiyun break;
3285*4882a593Smuzhiyun }
3286*4882a593Smuzhiyun }
3287*4882a593Smuzhiyun break;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun }
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun break;
3292*4882a593Smuzhiyun default:
3293*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3294*4882a593Smuzhiyun return -EINVAL;
3295*4882a593Smuzhiyun }
3296*4882a593Smuzhiyun break;
3297*4882a593Smuzhiyun default:
3298*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3299*4882a593Smuzhiyun return -EINVAL;
3300*4882a593Smuzhiyun }
3301*4882a593Smuzhiyun
3302*4882a593Smuzhiyun return 0;
3303*4882a593Smuzhiyun }
3304*4882a593Smuzhiyun
3305*4882a593Smuzhiyun union get_voltage_info {
3306*4882a593Smuzhiyun struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
3307*4882a593Smuzhiyun struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
3308*4882a593Smuzhiyun };
3309*4882a593Smuzhiyun
radeon_atom_get_voltage_evv(struct radeon_device * rdev,u16 virtual_voltage_id,u16 * voltage)3310*4882a593Smuzhiyun int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
3311*4882a593Smuzhiyun u16 virtual_voltage_id,
3312*4882a593Smuzhiyun u16 *voltage)
3313*4882a593Smuzhiyun {
3314*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
3315*4882a593Smuzhiyun u32 entry_id;
3316*4882a593Smuzhiyun u32 count = rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
3317*4882a593Smuzhiyun union get_voltage_info args;
3318*4882a593Smuzhiyun
3319*4882a593Smuzhiyun for (entry_id = 0; entry_id < count; entry_id++) {
3320*4882a593Smuzhiyun if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
3321*4882a593Smuzhiyun virtual_voltage_id)
3322*4882a593Smuzhiyun break;
3323*4882a593Smuzhiyun }
3324*4882a593Smuzhiyun
3325*4882a593Smuzhiyun if (entry_id >= count)
3326*4882a593Smuzhiyun return -EINVAL;
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
3329*4882a593Smuzhiyun args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
3330*4882a593Smuzhiyun args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
3331*4882a593Smuzhiyun args.in.ulSCLKFreq =
3332*4882a593Smuzhiyun cpu_to_le32(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
3333*4882a593Smuzhiyun
3334*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3335*4882a593Smuzhiyun
3336*4882a593Smuzhiyun *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
3337*4882a593Smuzhiyun
3338*4882a593Smuzhiyun return 0;
3339*4882a593Smuzhiyun }
3340*4882a593Smuzhiyun
radeon_atom_get_voltage_gpio_settings(struct radeon_device * rdev,u16 voltage_level,u8 voltage_type,u32 * gpio_value,u32 * gpio_mask)3341*4882a593Smuzhiyun int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
3342*4882a593Smuzhiyun u16 voltage_level, u8 voltage_type,
3343*4882a593Smuzhiyun u32 *gpio_value, u32 *gpio_mask)
3344*4882a593Smuzhiyun {
3345*4882a593Smuzhiyun union set_voltage args;
3346*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3347*4882a593Smuzhiyun u8 frev, crev;
3348*4882a593Smuzhiyun
3349*4882a593Smuzhiyun if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3350*4882a593Smuzhiyun return -EINVAL;
3351*4882a593Smuzhiyun
3352*4882a593Smuzhiyun switch (crev) {
3353*4882a593Smuzhiyun case 1:
3354*4882a593Smuzhiyun return -EINVAL;
3355*4882a593Smuzhiyun case 2:
3356*4882a593Smuzhiyun args.v2.ucVoltageType = voltage_type;
3357*4882a593Smuzhiyun args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK;
3358*4882a593Smuzhiyun args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3359*4882a593Smuzhiyun
3360*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3361*4882a593Smuzhiyun
3362*4882a593Smuzhiyun *gpio_mask = le32_to_cpu(*(u32 *)&args.v2);
3363*4882a593Smuzhiyun
3364*4882a593Smuzhiyun args.v2.ucVoltageType = voltage_type;
3365*4882a593Smuzhiyun args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL;
3366*4882a593Smuzhiyun args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3367*4882a593Smuzhiyun
3368*4882a593Smuzhiyun atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3369*4882a593Smuzhiyun
3370*4882a593Smuzhiyun *gpio_value = le32_to_cpu(*(u32 *)&args.v2);
3371*4882a593Smuzhiyun break;
3372*4882a593Smuzhiyun default:
3373*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3374*4882a593Smuzhiyun return -EINVAL;
3375*4882a593Smuzhiyun }
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun return 0;
3378*4882a593Smuzhiyun }
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun union voltage_object_info {
3381*4882a593Smuzhiyun struct _ATOM_VOLTAGE_OBJECT_INFO v1;
3382*4882a593Smuzhiyun struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
3383*4882a593Smuzhiyun struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
3384*4882a593Smuzhiyun };
3385*4882a593Smuzhiyun
3386*4882a593Smuzhiyun union voltage_object {
3387*4882a593Smuzhiyun struct _ATOM_VOLTAGE_OBJECT v1;
3388*4882a593Smuzhiyun struct _ATOM_VOLTAGE_OBJECT_V2 v2;
3389*4882a593Smuzhiyun union _ATOM_VOLTAGE_OBJECT_V3 v3;
3390*4882a593Smuzhiyun };
3391*4882a593Smuzhiyun
atom_lookup_voltage_object_v1(ATOM_VOLTAGE_OBJECT_INFO * v1,u8 voltage_type)3392*4882a593Smuzhiyun static ATOM_VOLTAGE_OBJECT *atom_lookup_voltage_object_v1(ATOM_VOLTAGE_OBJECT_INFO *v1,
3393*4882a593Smuzhiyun u8 voltage_type)
3394*4882a593Smuzhiyun {
3395*4882a593Smuzhiyun u32 size = le16_to_cpu(v1->sHeader.usStructureSize);
3396*4882a593Smuzhiyun u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO, asVoltageObj[0]);
3397*4882a593Smuzhiyun u8 *start = (u8 *)v1;
3398*4882a593Smuzhiyun
3399*4882a593Smuzhiyun while (offset < size) {
3400*4882a593Smuzhiyun ATOM_VOLTAGE_OBJECT *vo = (ATOM_VOLTAGE_OBJECT *)(start + offset);
3401*4882a593Smuzhiyun if (vo->ucVoltageType == voltage_type)
3402*4882a593Smuzhiyun return vo;
3403*4882a593Smuzhiyun offset += offsetof(ATOM_VOLTAGE_OBJECT, asFormula.ucVIDAdjustEntries) +
3404*4882a593Smuzhiyun vo->asFormula.ucNumOfVoltageEntries;
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun return NULL;
3407*4882a593Smuzhiyun }
3408*4882a593Smuzhiyun
atom_lookup_voltage_object_v2(ATOM_VOLTAGE_OBJECT_INFO_V2 * v2,u8 voltage_type)3409*4882a593Smuzhiyun static ATOM_VOLTAGE_OBJECT_V2 *atom_lookup_voltage_object_v2(ATOM_VOLTAGE_OBJECT_INFO_V2 *v2,
3410*4882a593Smuzhiyun u8 voltage_type)
3411*4882a593Smuzhiyun {
3412*4882a593Smuzhiyun u32 size = le16_to_cpu(v2->sHeader.usStructureSize);
3413*4882a593Smuzhiyun u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V2, asVoltageObj[0]);
3414*4882a593Smuzhiyun u8 *start = (u8*)v2;
3415*4882a593Smuzhiyun
3416*4882a593Smuzhiyun while (offset < size) {
3417*4882a593Smuzhiyun ATOM_VOLTAGE_OBJECT_V2 *vo = (ATOM_VOLTAGE_OBJECT_V2 *)(start + offset);
3418*4882a593Smuzhiyun if (vo->ucVoltageType == voltage_type)
3419*4882a593Smuzhiyun return vo;
3420*4882a593Smuzhiyun offset += offsetof(ATOM_VOLTAGE_OBJECT_V2, asFormula.asVIDAdjustEntries) +
3421*4882a593Smuzhiyun (vo->asFormula.ucNumOfVoltageEntries * sizeof(VOLTAGE_LUT_ENTRY));
3422*4882a593Smuzhiyun }
3423*4882a593Smuzhiyun return NULL;
3424*4882a593Smuzhiyun }
3425*4882a593Smuzhiyun
atom_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 * v3,u8 voltage_type,u8 voltage_mode)3426*4882a593Smuzhiyun static ATOM_VOLTAGE_OBJECT_V3 *atom_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
3427*4882a593Smuzhiyun u8 voltage_type, u8 voltage_mode)
3428*4882a593Smuzhiyun {
3429*4882a593Smuzhiyun u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
3430*4882a593Smuzhiyun u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
3431*4882a593Smuzhiyun u8 *start = (u8*)v3;
3432*4882a593Smuzhiyun
3433*4882a593Smuzhiyun while (offset < size) {
3434*4882a593Smuzhiyun ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
3435*4882a593Smuzhiyun if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
3436*4882a593Smuzhiyun (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
3437*4882a593Smuzhiyun return vo;
3438*4882a593Smuzhiyun offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
3439*4882a593Smuzhiyun }
3440*4882a593Smuzhiyun return NULL;
3441*4882a593Smuzhiyun }
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun bool
radeon_atom_is_voltage_gpio(struct radeon_device * rdev,u8 voltage_type,u8 voltage_mode)3444*4882a593Smuzhiyun radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
3445*4882a593Smuzhiyun u8 voltage_type, u8 voltage_mode)
3446*4882a593Smuzhiyun {
3447*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3448*4882a593Smuzhiyun u8 frev, crev;
3449*4882a593Smuzhiyun u16 data_offset, size;
3450*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3451*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3452*4882a593Smuzhiyun
3453*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3454*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3455*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3456*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3457*4882a593Smuzhiyun
3458*4882a593Smuzhiyun switch (frev) {
3459*4882a593Smuzhiyun case 1:
3460*4882a593Smuzhiyun case 2:
3461*4882a593Smuzhiyun switch (crev) {
3462*4882a593Smuzhiyun case 1:
3463*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3464*4882a593Smuzhiyun atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
3465*4882a593Smuzhiyun if (voltage_object &&
3466*4882a593Smuzhiyun (voltage_object->v1.asControl.ucVoltageControlId == VOLTAGE_CONTROLLED_BY_GPIO))
3467*4882a593Smuzhiyun return true;
3468*4882a593Smuzhiyun break;
3469*4882a593Smuzhiyun case 2:
3470*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3471*4882a593Smuzhiyun atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
3472*4882a593Smuzhiyun if (voltage_object &&
3473*4882a593Smuzhiyun (voltage_object->v2.asControl.ucVoltageControlId == VOLTAGE_CONTROLLED_BY_GPIO))
3474*4882a593Smuzhiyun return true;
3475*4882a593Smuzhiyun break;
3476*4882a593Smuzhiyun default:
3477*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3478*4882a593Smuzhiyun return false;
3479*4882a593Smuzhiyun }
3480*4882a593Smuzhiyun break;
3481*4882a593Smuzhiyun case 3:
3482*4882a593Smuzhiyun switch (crev) {
3483*4882a593Smuzhiyun case 1:
3484*4882a593Smuzhiyun if (atom_lookup_voltage_object_v3(&voltage_info->v3,
3485*4882a593Smuzhiyun voltage_type, voltage_mode))
3486*4882a593Smuzhiyun return true;
3487*4882a593Smuzhiyun break;
3488*4882a593Smuzhiyun default:
3489*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3490*4882a593Smuzhiyun return false;
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun break;
3493*4882a593Smuzhiyun default:
3494*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3495*4882a593Smuzhiyun return false;
3496*4882a593Smuzhiyun }
3497*4882a593Smuzhiyun
3498*4882a593Smuzhiyun }
3499*4882a593Smuzhiyun return false;
3500*4882a593Smuzhiyun }
3501*4882a593Smuzhiyun
radeon_atom_get_svi2_info(struct radeon_device * rdev,u8 voltage_type,u8 * svd_gpio_id,u8 * svc_gpio_id)3502*4882a593Smuzhiyun int radeon_atom_get_svi2_info(struct radeon_device *rdev,
3503*4882a593Smuzhiyun u8 voltage_type,
3504*4882a593Smuzhiyun u8 *svd_gpio_id, u8 *svc_gpio_id)
3505*4882a593Smuzhiyun {
3506*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3507*4882a593Smuzhiyun u8 frev, crev;
3508*4882a593Smuzhiyun u16 data_offset, size;
3509*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3510*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3513*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3514*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3515*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3516*4882a593Smuzhiyun
3517*4882a593Smuzhiyun switch (frev) {
3518*4882a593Smuzhiyun case 3:
3519*4882a593Smuzhiyun switch (crev) {
3520*4882a593Smuzhiyun case 1:
3521*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3522*4882a593Smuzhiyun atom_lookup_voltage_object_v3(&voltage_info->v3,
3523*4882a593Smuzhiyun voltage_type,
3524*4882a593Smuzhiyun VOLTAGE_OBJ_SVID2);
3525*4882a593Smuzhiyun if (voltage_object) {
3526*4882a593Smuzhiyun *svd_gpio_id = voltage_object->v3.asSVID2Obj.ucSVDGpioId;
3527*4882a593Smuzhiyun *svc_gpio_id = voltage_object->v3.asSVID2Obj.ucSVCGpioId;
3528*4882a593Smuzhiyun } else {
3529*4882a593Smuzhiyun return -EINVAL;
3530*4882a593Smuzhiyun }
3531*4882a593Smuzhiyun break;
3532*4882a593Smuzhiyun default:
3533*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3534*4882a593Smuzhiyun return -EINVAL;
3535*4882a593Smuzhiyun }
3536*4882a593Smuzhiyun break;
3537*4882a593Smuzhiyun default:
3538*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3539*4882a593Smuzhiyun return -EINVAL;
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun
3542*4882a593Smuzhiyun }
3543*4882a593Smuzhiyun return 0;
3544*4882a593Smuzhiyun }
3545*4882a593Smuzhiyun
radeon_atom_get_max_voltage(struct radeon_device * rdev,u8 voltage_type,u16 * max_voltage)3546*4882a593Smuzhiyun int radeon_atom_get_max_voltage(struct radeon_device *rdev,
3547*4882a593Smuzhiyun u8 voltage_type, u16 *max_voltage)
3548*4882a593Smuzhiyun {
3549*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3550*4882a593Smuzhiyun u8 frev, crev;
3551*4882a593Smuzhiyun u16 data_offset, size;
3552*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3553*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3556*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3557*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3558*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3559*4882a593Smuzhiyun
3560*4882a593Smuzhiyun switch (crev) {
3561*4882a593Smuzhiyun case 1:
3562*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3563*4882a593Smuzhiyun atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
3564*4882a593Smuzhiyun if (voltage_object) {
3565*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA *formula =
3566*4882a593Smuzhiyun &voltage_object->v1.asFormula;
3567*4882a593Smuzhiyun if (formula->ucFlag & 1)
3568*4882a593Smuzhiyun *max_voltage =
3569*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageBaseLevel) +
3570*4882a593Smuzhiyun formula->ucNumOfVoltageEntries / 2 *
3571*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageStep);
3572*4882a593Smuzhiyun else
3573*4882a593Smuzhiyun *max_voltage =
3574*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageBaseLevel) +
3575*4882a593Smuzhiyun (formula->ucNumOfVoltageEntries - 1) *
3576*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageStep);
3577*4882a593Smuzhiyun return 0;
3578*4882a593Smuzhiyun }
3579*4882a593Smuzhiyun break;
3580*4882a593Smuzhiyun case 2:
3581*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3582*4882a593Smuzhiyun atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
3583*4882a593Smuzhiyun if (voltage_object) {
3584*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA_V2 *formula =
3585*4882a593Smuzhiyun &voltage_object->v2.asFormula;
3586*4882a593Smuzhiyun if (formula->ucNumOfVoltageEntries) {
3587*4882a593Smuzhiyun VOLTAGE_LUT_ENTRY *lut = (VOLTAGE_LUT_ENTRY *)
3588*4882a593Smuzhiyun ((u8 *)&formula->asVIDAdjustEntries[0] +
3589*4882a593Smuzhiyun (sizeof(VOLTAGE_LUT_ENTRY) * (formula->ucNumOfVoltageEntries - 1)));
3590*4882a593Smuzhiyun *max_voltage =
3591*4882a593Smuzhiyun le16_to_cpu(lut->usVoltageValue);
3592*4882a593Smuzhiyun return 0;
3593*4882a593Smuzhiyun }
3594*4882a593Smuzhiyun }
3595*4882a593Smuzhiyun break;
3596*4882a593Smuzhiyun default:
3597*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3598*4882a593Smuzhiyun return -EINVAL;
3599*4882a593Smuzhiyun }
3600*4882a593Smuzhiyun
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun return -EINVAL;
3603*4882a593Smuzhiyun }
3604*4882a593Smuzhiyun
radeon_atom_get_min_voltage(struct radeon_device * rdev,u8 voltage_type,u16 * min_voltage)3605*4882a593Smuzhiyun int radeon_atom_get_min_voltage(struct radeon_device *rdev,
3606*4882a593Smuzhiyun u8 voltage_type, u16 *min_voltage)
3607*4882a593Smuzhiyun {
3608*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3609*4882a593Smuzhiyun u8 frev, crev;
3610*4882a593Smuzhiyun u16 data_offset, size;
3611*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3612*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3613*4882a593Smuzhiyun
3614*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3615*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3616*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3617*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3618*4882a593Smuzhiyun
3619*4882a593Smuzhiyun switch (crev) {
3620*4882a593Smuzhiyun case 1:
3621*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3622*4882a593Smuzhiyun atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
3623*4882a593Smuzhiyun if (voltage_object) {
3624*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA *formula =
3625*4882a593Smuzhiyun &voltage_object->v1.asFormula;
3626*4882a593Smuzhiyun *min_voltage =
3627*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageBaseLevel);
3628*4882a593Smuzhiyun return 0;
3629*4882a593Smuzhiyun }
3630*4882a593Smuzhiyun break;
3631*4882a593Smuzhiyun case 2:
3632*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3633*4882a593Smuzhiyun atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
3634*4882a593Smuzhiyun if (voltage_object) {
3635*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA_V2 *formula =
3636*4882a593Smuzhiyun &voltage_object->v2.asFormula;
3637*4882a593Smuzhiyun if (formula->ucNumOfVoltageEntries) {
3638*4882a593Smuzhiyun *min_voltage =
3639*4882a593Smuzhiyun le16_to_cpu(formula->asVIDAdjustEntries[
3640*4882a593Smuzhiyun 0
3641*4882a593Smuzhiyun ].usVoltageValue);
3642*4882a593Smuzhiyun return 0;
3643*4882a593Smuzhiyun }
3644*4882a593Smuzhiyun }
3645*4882a593Smuzhiyun break;
3646*4882a593Smuzhiyun default:
3647*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3648*4882a593Smuzhiyun return -EINVAL;
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
3651*4882a593Smuzhiyun }
3652*4882a593Smuzhiyun return -EINVAL;
3653*4882a593Smuzhiyun }
3654*4882a593Smuzhiyun
radeon_atom_get_voltage_step(struct radeon_device * rdev,u8 voltage_type,u16 * voltage_step)3655*4882a593Smuzhiyun int radeon_atom_get_voltage_step(struct radeon_device *rdev,
3656*4882a593Smuzhiyun u8 voltage_type, u16 *voltage_step)
3657*4882a593Smuzhiyun {
3658*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3659*4882a593Smuzhiyun u8 frev, crev;
3660*4882a593Smuzhiyun u16 data_offset, size;
3661*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3662*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3663*4882a593Smuzhiyun
3664*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3665*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3666*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3667*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3668*4882a593Smuzhiyun
3669*4882a593Smuzhiyun switch (crev) {
3670*4882a593Smuzhiyun case 1:
3671*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3672*4882a593Smuzhiyun atom_lookup_voltage_object_v1(&voltage_info->v1, voltage_type);
3673*4882a593Smuzhiyun if (voltage_object) {
3674*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA *formula =
3675*4882a593Smuzhiyun &voltage_object->v1.asFormula;
3676*4882a593Smuzhiyun if (formula->ucFlag & 1)
3677*4882a593Smuzhiyun *voltage_step =
3678*4882a593Smuzhiyun (le16_to_cpu(formula->usVoltageStep) + 1) / 2;
3679*4882a593Smuzhiyun else
3680*4882a593Smuzhiyun *voltage_step =
3681*4882a593Smuzhiyun le16_to_cpu(formula->usVoltageStep);
3682*4882a593Smuzhiyun return 0;
3683*4882a593Smuzhiyun }
3684*4882a593Smuzhiyun break;
3685*4882a593Smuzhiyun case 2:
3686*4882a593Smuzhiyun return -EINVAL;
3687*4882a593Smuzhiyun default:
3688*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3689*4882a593Smuzhiyun return -EINVAL;
3690*4882a593Smuzhiyun }
3691*4882a593Smuzhiyun
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun return -EINVAL;
3694*4882a593Smuzhiyun }
3695*4882a593Smuzhiyun
radeon_atom_round_to_true_voltage(struct radeon_device * rdev,u8 voltage_type,u16 nominal_voltage,u16 * true_voltage)3696*4882a593Smuzhiyun int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
3697*4882a593Smuzhiyun u8 voltage_type,
3698*4882a593Smuzhiyun u16 nominal_voltage,
3699*4882a593Smuzhiyun u16 *true_voltage)
3700*4882a593Smuzhiyun {
3701*4882a593Smuzhiyun u16 min_voltage, max_voltage, voltage_step;
3702*4882a593Smuzhiyun
3703*4882a593Smuzhiyun if (radeon_atom_get_max_voltage(rdev, voltage_type, &max_voltage))
3704*4882a593Smuzhiyun return -EINVAL;
3705*4882a593Smuzhiyun if (radeon_atom_get_min_voltage(rdev, voltage_type, &min_voltage))
3706*4882a593Smuzhiyun return -EINVAL;
3707*4882a593Smuzhiyun if (radeon_atom_get_voltage_step(rdev, voltage_type, &voltage_step))
3708*4882a593Smuzhiyun return -EINVAL;
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun if (nominal_voltage <= min_voltage)
3711*4882a593Smuzhiyun *true_voltage = min_voltage;
3712*4882a593Smuzhiyun else if (nominal_voltage >= max_voltage)
3713*4882a593Smuzhiyun *true_voltage = max_voltage;
3714*4882a593Smuzhiyun else
3715*4882a593Smuzhiyun *true_voltage = min_voltage +
3716*4882a593Smuzhiyun ((nominal_voltage - min_voltage) / voltage_step) *
3717*4882a593Smuzhiyun voltage_step;
3718*4882a593Smuzhiyun
3719*4882a593Smuzhiyun return 0;
3720*4882a593Smuzhiyun }
3721*4882a593Smuzhiyun
radeon_atom_get_voltage_table(struct radeon_device * rdev,u8 voltage_type,u8 voltage_mode,struct atom_voltage_table * voltage_table)3722*4882a593Smuzhiyun int radeon_atom_get_voltage_table(struct radeon_device *rdev,
3723*4882a593Smuzhiyun u8 voltage_type, u8 voltage_mode,
3724*4882a593Smuzhiyun struct atom_voltage_table *voltage_table)
3725*4882a593Smuzhiyun {
3726*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3727*4882a593Smuzhiyun u8 frev, crev;
3728*4882a593Smuzhiyun u16 data_offset, size;
3729*4882a593Smuzhiyun int i, ret;
3730*4882a593Smuzhiyun union voltage_object_info *voltage_info;
3731*4882a593Smuzhiyun union voltage_object *voltage_object = NULL;
3732*4882a593Smuzhiyun
3733*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3734*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3735*4882a593Smuzhiyun voltage_info = (union voltage_object_info *)
3736*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3737*4882a593Smuzhiyun
3738*4882a593Smuzhiyun switch (frev) {
3739*4882a593Smuzhiyun case 1:
3740*4882a593Smuzhiyun case 2:
3741*4882a593Smuzhiyun switch (crev) {
3742*4882a593Smuzhiyun case 1:
3743*4882a593Smuzhiyun DRM_ERROR("old table version %d, %d\n", frev, crev);
3744*4882a593Smuzhiyun return -EINVAL;
3745*4882a593Smuzhiyun case 2:
3746*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3747*4882a593Smuzhiyun atom_lookup_voltage_object_v2(&voltage_info->v2, voltage_type);
3748*4882a593Smuzhiyun if (voltage_object) {
3749*4882a593Smuzhiyun ATOM_VOLTAGE_FORMULA_V2 *formula =
3750*4882a593Smuzhiyun &voltage_object->v2.asFormula;
3751*4882a593Smuzhiyun VOLTAGE_LUT_ENTRY *lut;
3752*4882a593Smuzhiyun if (formula->ucNumOfVoltageEntries > MAX_VOLTAGE_ENTRIES)
3753*4882a593Smuzhiyun return -EINVAL;
3754*4882a593Smuzhiyun lut = &formula->asVIDAdjustEntries[0];
3755*4882a593Smuzhiyun for (i = 0; i < formula->ucNumOfVoltageEntries; i++) {
3756*4882a593Smuzhiyun voltage_table->entries[i].value =
3757*4882a593Smuzhiyun le16_to_cpu(lut->usVoltageValue);
3758*4882a593Smuzhiyun ret = radeon_atom_get_voltage_gpio_settings(rdev,
3759*4882a593Smuzhiyun voltage_table->entries[i].value,
3760*4882a593Smuzhiyun voltage_type,
3761*4882a593Smuzhiyun &voltage_table->entries[i].smio_low,
3762*4882a593Smuzhiyun &voltage_table->mask_low);
3763*4882a593Smuzhiyun if (ret)
3764*4882a593Smuzhiyun return ret;
3765*4882a593Smuzhiyun lut = (VOLTAGE_LUT_ENTRY *)
3766*4882a593Smuzhiyun ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY));
3767*4882a593Smuzhiyun }
3768*4882a593Smuzhiyun voltage_table->count = formula->ucNumOfVoltageEntries;
3769*4882a593Smuzhiyun return 0;
3770*4882a593Smuzhiyun }
3771*4882a593Smuzhiyun break;
3772*4882a593Smuzhiyun default:
3773*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3774*4882a593Smuzhiyun return -EINVAL;
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun break;
3777*4882a593Smuzhiyun case 3:
3778*4882a593Smuzhiyun switch (crev) {
3779*4882a593Smuzhiyun case 1:
3780*4882a593Smuzhiyun voltage_object = (union voltage_object *)
3781*4882a593Smuzhiyun atom_lookup_voltage_object_v3(&voltage_info->v3,
3782*4882a593Smuzhiyun voltage_type, voltage_mode);
3783*4882a593Smuzhiyun if (voltage_object) {
3784*4882a593Smuzhiyun ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
3785*4882a593Smuzhiyun &voltage_object->v3.asGpioVoltageObj;
3786*4882a593Smuzhiyun VOLTAGE_LUT_ENTRY_V2 *lut;
3787*4882a593Smuzhiyun if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
3788*4882a593Smuzhiyun return -EINVAL;
3789*4882a593Smuzhiyun lut = &gpio->asVolGpioLut[0];
3790*4882a593Smuzhiyun for (i = 0; i < gpio->ucGpioEntryNum; i++) {
3791*4882a593Smuzhiyun voltage_table->entries[i].value =
3792*4882a593Smuzhiyun le16_to_cpu(lut->usVoltageValue);
3793*4882a593Smuzhiyun voltage_table->entries[i].smio_low =
3794*4882a593Smuzhiyun le32_to_cpu(lut->ulVoltageId);
3795*4882a593Smuzhiyun lut = (VOLTAGE_LUT_ENTRY_V2 *)
3796*4882a593Smuzhiyun ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
3797*4882a593Smuzhiyun }
3798*4882a593Smuzhiyun voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
3799*4882a593Smuzhiyun voltage_table->count = gpio->ucGpioEntryNum;
3800*4882a593Smuzhiyun voltage_table->phase_delay = gpio->ucPhaseDelay;
3801*4882a593Smuzhiyun return 0;
3802*4882a593Smuzhiyun }
3803*4882a593Smuzhiyun break;
3804*4882a593Smuzhiyun default:
3805*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3806*4882a593Smuzhiyun return -EINVAL;
3807*4882a593Smuzhiyun }
3808*4882a593Smuzhiyun break;
3809*4882a593Smuzhiyun default:
3810*4882a593Smuzhiyun DRM_ERROR("unknown voltage object table\n");
3811*4882a593Smuzhiyun return -EINVAL;
3812*4882a593Smuzhiyun }
3813*4882a593Smuzhiyun }
3814*4882a593Smuzhiyun return -EINVAL;
3815*4882a593Smuzhiyun }
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun union vram_info {
3818*4882a593Smuzhiyun struct _ATOM_VRAM_INFO_V3 v1_3;
3819*4882a593Smuzhiyun struct _ATOM_VRAM_INFO_V4 v1_4;
3820*4882a593Smuzhiyun struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
3821*4882a593Smuzhiyun };
3822*4882a593Smuzhiyun
radeon_atom_get_memory_info(struct radeon_device * rdev,u8 module_index,struct atom_memory_info * mem_info)3823*4882a593Smuzhiyun int radeon_atom_get_memory_info(struct radeon_device *rdev,
3824*4882a593Smuzhiyun u8 module_index, struct atom_memory_info *mem_info)
3825*4882a593Smuzhiyun {
3826*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3827*4882a593Smuzhiyun u8 frev, crev, i;
3828*4882a593Smuzhiyun u16 data_offset, size;
3829*4882a593Smuzhiyun union vram_info *vram_info;
3830*4882a593Smuzhiyun
3831*4882a593Smuzhiyun memset(mem_info, 0, sizeof(struct atom_memory_info));
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3834*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3835*4882a593Smuzhiyun vram_info = (union vram_info *)
3836*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3837*4882a593Smuzhiyun switch (frev) {
3838*4882a593Smuzhiyun case 1:
3839*4882a593Smuzhiyun switch (crev) {
3840*4882a593Smuzhiyun case 3:
3841*4882a593Smuzhiyun /* r6xx */
3842*4882a593Smuzhiyun if (module_index < vram_info->v1_3.ucNumOfVRAMModule) {
3843*4882a593Smuzhiyun ATOM_VRAM_MODULE_V3 *vram_module =
3844*4882a593Smuzhiyun (ATOM_VRAM_MODULE_V3 *)vram_info->v1_3.aVramInfo;
3845*4882a593Smuzhiyun
3846*4882a593Smuzhiyun for (i = 0; i < module_index; i++) {
3847*4882a593Smuzhiyun if (le16_to_cpu(vram_module->usSize) == 0)
3848*4882a593Smuzhiyun return -EINVAL;
3849*4882a593Smuzhiyun vram_module = (ATOM_VRAM_MODULE_V3 *)
3850*4882a593Smuzhiyun ((u8 *)vram_module + le16_to_cpu(vram_module->usSize));
3851*4882a593Smuzhiyun }
3852*4882a593Smuzhiyun mem_info->mem_vendor = vram_module->asMemory.ucMemoryVenderID & 0xf;
3853*4882a593Smuzhiyun mem_info->mem_type = vram_module->asMemory.ucMemoryType & 0xf0;
3854*4882a593Smuzhiyun } else
3855*4882a593Smuzhiyun return -EINVAL;
3856*4882a593Smuzhiyun break;
3857*4882a593Smuzhiyun case 4:
3858*4882a593Smuzhiyun /* r7xx, evergreen */
3859*4882a593Smuzhiyun if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3860*4882a593Smuzhiyun ATOM_VRAM_MODULE_V4 *vram_module =
3861*4882a593Smuzhiyun (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3862*4882a593Smuzhiyun
3863*4882a593Smuzhiyun for (i = 0; i < module_index; i++) {
3864*4882a593Smuzhiyun if (le16_to_cpu(vram_module->usModuleSize) == 0)
3865*4882a593Smuzhiyun return -EINVAL;
3866*4882a593Smuzhiyun vram_module = (ATOM_VRAM_MODULE_V4 *)
3867*4882a593Smuzhiyun ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
3868*4882a593Smuzhiyun }
3869*4882a593Smuzhiyun mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3870*4882a593Smuzhiyun mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3871*4882a593Smuzhiyun } else
3872*4882a593Smuzhiyun return -EINVAL;
3873*4882a593Smuzhiyun break;
3874*4882a593Smuzhiyun default:
3875*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3876*4882a593Smuzhiyun return -EINVAL;
3877*4882a593Smuzhiyun }
3878*4882a593Smuzhiyun break;
3879*4882a593Smuzhiyun case 2:
3880*4882a593Smuzhiyun switch (crev) {
3881*4882a593Smuzhiyun case 1:
3882*4882a593Smuzhiyun /* ni */
3883*4882a593Smuzhiyun if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
3884*4882a593Smuzhiyun ATOM_VRAM_MODULE_V7 *vram_module =
3885*4882a593Smuzhiyun (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo;
3886*4882a593Smuzhiyun
3887*4882a593Smuzhiyun for (i = 0; i < module_index; i++) {
3888*4882a593Smuzhiyun if (le16_to_cpu(vram_module->usModuleSize) == 0)
3889*4882a593Smuzhiyun return -EINVAL;
3890*4882a593Smuzhiyun vram_module = (ATOM_VRAM_MODULE_V7 *)
3891*4882a593Smuzhiyun ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
3892*4882a593Smuzhiyun }
3893*4882a593Smuzhiyun mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3894*4882a593Smuzhiyun mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3895*4882a593Smuzhiyun } else
3896*4882a593Smuzhiyun return -EINVAL;
3897*4882a593Smuzhiyun break;
3898*4882a593Smuzhiyun default:
3899*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3900*4882a593Smuzhiyun return -EINVAL;
3901*4882a593Smuzhiyun }
3902*4882a593Smuzhiyun break;
3903*4882a593Smuzhiyun default:
3904*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3905*4882a593Smuzhiyun return -EINVAL;
3906*4882a593Smuzhiyun }
3907*4882a593Smuzhiyun return 0;
3908*4882a593Smuzhiyun }
3909*4882a593Smuzhiyun return -EINVAL;
3910*4882a593Smuzhiyun }
3911*4882a593Smuzhiyun
radeon_atom_get_mclk_range_table(struct radeon_device * rdev,bool gddr5,u8 module_index,struct atom_memory_clock_range_table * mclk_range_table)3912*4882a593Smuzhiyun int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
3913*4882a593Smuzhiyun bool gddr5, u8 module_index,
3914*4882a593Smuzhiyun struct atom_memory_clock_range_table *mclk_range_table)
3915*4882a593Smuzhiyun {
3916*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3917*4882a593Smuzhiyun u8 frev, crev, i;
3918*4882a593Smuzhiyun u16 data_offset, size;
3919*4882a593Smuzhiyun union vram_info *vram_info;
3920*4882a593Smuzhiyun u32 mem_timing_size = gddr5 ?
3921*4882a593Smuzhiyun sizeof(ATOM_MEMORY_TIMING_FORMAT_V2) : sizeof(ATOM_MEMORY_TIMING_FORMAT);
3922*4882a593Smuzhiyun
3923*4882a593Smuzhiyun memset(mclk_range_table, 0, sizeof(struct atom_memory_clock_range_table));
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3926*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3927*4882a593Smuzhiyun vram_info = (union vram_info *)
3928*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
3929*4882a593Smuzhiyun switch (frev) {
3930*4882a593Smuzhiyun case 1:
3931*4882a593Smuzhiyun switch (crev) {
3932*4882a593Smuzhiyun case 3:
3933*4882a593Smuzhiyun DRM_ERROR("old table version %d, %d\n", frev, crev);
3934*4882a593Smuzhiyun return -EINVAL;
3935*4882a593Smuzhiyun case 4:
3936*4882a593Smuzhiyun /* r7xx, evergreen */
3937*4882a593Smuzhiyun if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3938*4882a593Smuzhiyun ATOM_VRAM_MODULE_V4 *vram_module =
3939*4882a593Smuzhiyun (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3940*4882a593Smuzhiyun ATOM_MEMORY_TIMING_FORMAT *format;
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun for (i = 0; i < module_index; i++) {
3943*4882a593Smuzhiyun if (le16_to_cpu(vram_module->usModuleSize) == 0)
3944*4882a593Smuzhiyun return -EINVAL;
3945*4882a593Smuzhiyun vram_module = (ATOM_VRAM_MODULE_V4 *)
3946*4882a593Smuzhiyun ((u8 *)vram_module + le16_to_cpu(vram_module->usModuleSize));
3947*4882a593Smuzhiyun }
3948*4882a593Smuzhiyun mclk_range_table->num_entries = (u8)
3949*4882a593Smuzhiyun ((le16_to_cpu(vram_module->usModuleSize) - offsetof(ATOM_VRAM_MODULE_V4, asMemTiming)) /
3950*4882a593Smuzhiyun mem_timing_size);
3951*4882a593Smuzhiyun format = &vram_module->asMemTiming[0];
3952*4882a593Smuzhiyun for (i = 0; i < mclk_range_table->num_entries; i++) {
3953*4882a593Smuzhiyun mclk_range_table->mclk[i] = le32_to_cpu(format->ulClkRange);
3954*4882a593Smuzhiyun format = (ATOM_MEMORY_TIMING_FORMAT *)
3955*4882a593Smuzhiyun ((u8 *)format + mem_timing_size);
3956*4882a593Smuzhiyun }
3957*4882a593Smuzhiyun } else
3958*4882a593Smuzhiyun return -EINVAL;
3959*4882a593Smuzhiyun break;
3960*4882a593Smuzhiyun default:
3961*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3962*4882a593Smuzhiyun return -EINVAL;
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun break;
3965*4882a593Smuzhiyun case 2:
3966*4882a593Smuzhiyun DRM_ERROR("new table version %d, %d\n", frev, crev);
3967*4882a593Smuzhiyun return -EINVAL;
3968*4882a593Smuzhiyun default:
3969*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3970*4882a593Smuzhiyun return -EINVAL;
3971*4882a593Smuzhiyun }
3972*4882a593Smuzhiyun return 0;
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun return -EINVAL;
3975*4882a593Smuzhiyun }
3976*4882a593Smuzhiyun
3977*4882a593Smuzhiyun #define MEM_ID_MASK 0xff000000
3978*4882a593Smuzhiyun #define MEM_ID_SHIFT 24
3979*4882a593Smuzhiyun #define CLOCK_RANGE_MASK 0x00ffffff
3980*4882a593Smuzhiyun #define CLOCK_RANGE_SHIFT 0
3981*4882a593Smuzhiyun #define LOW_NIBBLE_MASK 0xf
3982*4882a593Smuzhiyun #define DATA_EQU_PREV 0
3983*4882a593Smuzhiyun #define DATA_FROM_TABLE 4
3984*4882a593Smuzhiyun
radeon_atom_init_mc_reg_table(struct radeon_device * rdev,u8 module_index,struct atom_mc_reg_table * reg_table)3985*4882a593Smuzhiyun int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
3986*4882a593Smuzhiyun u8 module_index,
3987*4882a593Smuzhiyun struct atom_mc_reg_table *reg_table)
3988*4882a593Smuzhiyun {
3989*4882a593Smuzhiyun int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3990*4882a593Smuzhiyun u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
3991*4882a593Smuzhiyun u32 i = 0, j;
3992*4882a593Smuzhiyun u16 data_offset, size;
3993*4882a593Smuzhiyun union vram_info *vram_info;
3994*4882a593Smuzhiyun
3995*4882a593Smuzhiyun memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
3996*4882a593Smuzhiyun
3997*4882a593Smuzhiyun if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3998*4882a593Smuzhiyun &frev, &crev, &data_offset)) {
3999*4882a593Smuzhiyun vram_info = (union vram_info *)
4000*4882a593Smuzhiyun (rdev->mode_info.atom_context->bios + data_offset);
4001*4882a593Smuzhiyun switch (frev) {
4002*4882a593Smuzhiyun case 1:
4003*4882a593Smuzhiyun DRM_ERROR("old table version %d, %d\n", frev, crev);
4004*4882a593Smuzhiyun return -EINVAL;
4005*4882a593Smuzhiyun case 2:
4006*4882a593Smuzhiyun switch (crev) {
4007*4882a593Smuzhiyun case 1:
4008*4882a593Smuzhiyun if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
4009*4882a593Smuzhiyun ATOM_INIT_REG_BLOCK *reg_block =
4010*4882a593Smuzhiyun (ATOM_INIT_REG_BLOCK *)
4011*4882a593Smuzhiyun ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
4012*4882a593Smuzhiyun ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
4013*4882a593Smuzhiyun (ATOM_MEMORY_SETTING_DATA_BLOCK *)
4014*4882a593Smuzhiyun ((u8 *)reg_block + (2 * sizeof(u16)) +
4015*4882a593Smuzhiyun le16_to_cpu(reg_block->usRegIndexTblSize));
4016*4882a593Smuzhiyun ATOM_INIT_REG_INDEX_FORMAT *format = ®_block->asRegIndexBuf[0];
4017*4882a593Smuzhiyun num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
4018*4882a593Smuzhiyun sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
4019*4882a593Smuzhiyun if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
4020*4882a593Smuzhiyun return -EINVAL;
4021*4882a593Smuzhiyun while (i < num_entries) {
4022*4882a593Smuzhiyun if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
4023*4882a593Smuzhiyun break;
4024*4882a593Smuzhiyun reg_table->mc_reg_address[i].s1 =
4025*4882a593Smuzhiyun (u16)(le16_to_cpu(format->usRegIndex));
4026*4882a593Smuzhiyun reg_table->mc_reg_address[i].pre_reg_data =
4027*4882a593Smuzhiyun (u8)(format->ucPreRegDataLength);
4028*4882a593Smuzhiyun i++;
4029*4882a593Smuzhiyun format = (ATOM_INIT_REG_INDEX_FORMAT *)
4030*4882a593Smuzhiyun ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
4031*4882a593Smuzhiyun }
4032*4882a593Smuzhiyun reg_table->last = i;
4033*4882a593Smuzhiyun while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
4034*4882a593Smuzhiyun (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
4035*4882a593Smuzhiyun t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
4036*4882a593Smuzhiyun >> MEM_ID_SHIFT);
4037*4882a593Smuzhiyun if (module_index == t_mem_id) {
4038*4882a593Smuzhiyun reg_table->mc_reg_table_entry[num_ranges].mclk_max =
4039*4882a593Smuzhiyun (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
4040*4882a593Smuzhiyun >> CLOCK_RANGE_SHIFT);
4041*4882a593Smuzhiyun for (i = 0, j = 1; i < reg_table->last; i++) {
4042*4882a593Smuzhiyun if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
4043*4882a593Smuzhiyun reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
4044*4882a593Smuzhiyun (u32)le32_to_cpu(*((u32 *)reg_data + j));
4045*4882a593Smuzhiyun j++;
4046*4882a593Smuzhiyun } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
4047*4882a593Smuzhiyun reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
4048*4882a593Smuzhiyun reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
4049*4882a593Smuzhiyun }
4050*4882a593Smuzhiyun }
4051*4882a593Smuzhiyun num_ranges++;
4052*4882a593Smuzhiyun }
4053*4882a593Smuzhiyun reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
4054*4882a593Smuzhiyun ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
4055*4882a593Smuzhiyun }
4056*4882a593Smuzhiyun if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
4057*4882a593Smuzhiyun return -EINVAL;
4058*4882a593Smuzhiyun reg_table->num_entries = num_ranges;
4059*4882a593Smuzhiyun } else
4060*4882a593Smuzhiyun return -EINVAL;
4061*4882a593Smuzhiyun break;
4062*4882a593Smuzhiyun default:
4063*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
4064*4882a593Smuzhiyun return -EINVAL;
4065*4882a593Smuzhiyun }
4066*4882a593Smuzhiyun break;
4067*4882a593Smuzhiyun default:
4068*4882a593Smuzhiyun DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
4069*4882a593Smuzhiyun return -EINVAL;
4070*4882a593Smuzhiyun }
4071*4882a593Smuzhiyun return 0;
4072*4882a593Smuzhiyun }
4073*4882a593Smuzhiyun return -EINVAL;
4074*4882a593Smuzhiyun }
4075*4882a593Smuzhiyun
radeon_atom_initialize_bios_scratch_regs(struct drm_device * dev)4076*4882a593Smuzhiyun void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
4077*4882a593Smuzhiyun {
4078*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
4079*4882a593Smuzhiyun uint32_t bios_2_scratch, bios_6_scratch;
4080*4882a593Smuzhiyun
4081*4882a593Smuzhiyun if (rdev->family >= CHIP_R600) {
4082*4882a593Smuzhiyun bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
4083*4882a593Smuzhiyun bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
4084*4882a593Smuzhiyun } else {
4085*4882a593Smuzhiyun bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
4086*4882a593Smuzhiyun bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
4087*4882a593Smuzhiyun }
4088*4882a593Smuzhiyun
4089*4882a593Smuzhiyun /* let the bios control the backlight */
4090*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
4091*4882a593Smuzhiyun
4092*4882a593Smuzhiyun /* tell the bios not to handle mode switching */
4093*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun /* clear the vbios dpms state */
4096*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
4097*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
4098*4882a593Smuzhiyun
4099*4882a593Smuzhiyun if (rdev->family >= CHIP_R600) {
4100*4882a593Smuzhiyun WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
4101*4882a593Smuzhiyun WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
4102*4882a593Smuzhiyun } else {
4103*4882a593Smuzhiyun WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
4104*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
4105*4882a593Smuzhiyun }
4106*4882a593Smuzhiyun
4107*4882a593Smuzhiyun }
4108*4882a593Smuzhiyun
radeon_save_bios_scratch_regs(struct radeon_device * rdev)4109*4882a593Smuzhiyun void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
4110*4882a593Smuzhiyun {
4111*4882a593Smuzhiyun uint32_t scratch_reg;
4112*4882a593Smuzhiyun int i;
4113*4882a593Smuzhiyun
4114*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4115*4882a593Smuzhiyun scratch_reg = R600_BIOS_0_SCRATCH;
4116*4882a593Smuzhiyun else
4117*4882a593Smuzhiyun scratch_reg = RADEON_BIOS_0_SCRATCH;
4118*4882a593Smuzhiyun
4119*4882a593Smuzhiyun for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
4120*4882a593Smuzhiyun rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
4121*4882a593Smuzhiyun }
4122*4882a593Smuzhiyun
radeon_restore_bios_scratch_regs(struct radeon_device * rdev)4123*4882a593Smuzhiyun void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
4124*4882a593Smuzhiyun {
4125*4882a593Smuzhiyun uint32_t scratch_reg;
4126*4882a593Smuzhiyun int i;
4127*4882a593Smuzhiyun
4128*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4129*4882a593Smuzhiyun scratch_reg = R600_BIOS_0_SCRATCH;
4130*4882a593Smuzhiyun else
4131*4882a593Smuzhiyun scratch_reg = RADEON_BIOS_0_SCRATCH;
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
4134*4882a593Smuzhiyun WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
radeon_atom_output_lock(struct drm_encoder * encoder,bool lock)4137*4882a593Smuzhiyun void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
4138*4882a593Smuzhiyun {
4139*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
4140*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
4141*4882a593Smuzhiyun uint32_t bios_6_scratch;
4142*4882a593Smuzhiyun
4143*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4144*4882a593Smuzhiyun bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
4145*4882a593Smuzhiyun else
4146*4882a593Smuzhiyun bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
4147*4882a593Smuzhiyun
4148*4882a593Smuzhiyun if (lock) {
4149*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
4150*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_MODE;
4151*4882a593Smuzhiyun } else {
4152*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
4153*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_MODE;
4154*4882a593Smuzhiyun }
4155*4882a593Smuzhiyun
4156*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4157*4882a593Smuzhiyun WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
4158*4882a593Smuzhiyun else
4159*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
4160*4882a593Smuzhiyun }
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun /* at some point we may want to break this out into individual functions */
4163*4882a593Smuzhiyun void
radeon_atombios_connected_scratch_regs(struct drm_connector * connector,struct drm_encoder * encoder,bool connected)4164*4882a593Smuzhiyun radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
4165*4882a593Smuzhiyun struct drm_encoder *encoder,
4166*4882a593Smuzhiyun bool connected)
4167*4882a593Smuzhiyun {
4168*4882a593Smuzhiyun struct drm_device *dev = connector->dev;
4169*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
4170*4882a593Smuzhiyun struct radeon_connector *radeon_connector =
4171*4882a593Smuzhiyun to_radeon_connector(connector);
4172*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4173*4882a593Smuzhiyun uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
4174*4882a593Smuzhiyun
4175*4882a593Smuzhiyun if (rdev->family >= CHIP_R600) {
4176*4882a593Smuzhiyun bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
4177*4882a593Smuzhiyun bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
4178*4882a593Smuzhiyun bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
4179*4882a593Smuzhiyun } else {
4180*4882a593Smuzhiyun bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
4181*4882a593Smuzhiyun bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
4182*4882a593Smuzhiyun bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
4183*4882a593Smuzhiyun }
4184*4882a593Smuzhiyun
4185*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
4186*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
4187*4882a593Smuzhiyun if (connected) {
4188*4882a593Smuzhiyun DRM_DEBUG_KMS("TV1 connected\n");
4189*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
4190*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
4191*4882a593Smuzhiyun } else {
4192*4882a593Smuzhiyun DRM_DEBUG_KMS("TV1 disconnected\n");
4193*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_TV1_MASK;
4194*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
4195*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
4196*4882a593Smuzhiyun }
4197*4882a593Smuzhiyun }
4198*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
4199*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
4200*4882a593Smuzhiyun if (connected) {
4201*4882a593Smuzhiyun DRM_DEBUG_KMS("CV connected\n");
4202*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_CV_ACTIVE;
4203*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
4204*4882a593Smuzhiyun } else {
4205*4882a593Smuzhiyun DRM_DEBUG_KMS("CV disconnected\n");
4206*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_CV_MASK;
4207*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
4208*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
4209*4882a593Smuzhiyun }
4210*4882a593Smuzhiyun }
4211*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
4212*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
4213*4882a593Smuzhiyun if (connected) {
4214*4882a593Smuzhiyun DRM_DEBUG_KMS("LCD1 connected\n");
4215*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_LCD1;
4216*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
4217*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
4218*4882a593Smuzhiyun } else {
4219*4882a593Smuzhiyun DRM_DEBUG_KMS("LCD1 disconnected\n");
4220*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_LCD1;
4221*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
4222*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
4223*4882a593Smuzhiyun }
4224*4882a593Smuzhiyun }
4225*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
4226*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
4227*4882a593Smuzhiyun if (connected) {
4228*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT1 connected\n");
4229*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_CRT1_COLOR;
4230*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
4231*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
4232*4882a593Smuzhiyun } else {
4233*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT1 disconnected\n");
4234*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
4235*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
4236*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
4237*4882a593Smuzhiyun }
4238*4882a593Smuzhiyun }
4239*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
4240*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
4241*4882a593Smuzhiyun if (connected) {
4242*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT2 connected\n");
4243*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_CRT2_COLOR;
4244*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
4245*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
4246*4882a593Smuzhiyun } else {
4247*4882a593Smuzhiyun DRM_DEBUG_KMS("CRT2 disconnected\n");
4248*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
4249*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
4250*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun }
4253*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
4254*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
4255*4882a593Smuzhiyun if (connected) {
4256*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP1 connected\n");
4257*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP1;
4258*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
4259*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
4260*4882a593Smuzhiyun } else {
4261*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP1 disconnected\n");
4262*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP1;
4263*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
4264*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
4265*4882a593Smuzhiyun }
4266*4882a593Smuzhiyun }
4267*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
4268*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
4269*4882a593Smuzhiyun if (connected) {
4270*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP2 connected\n");
4271*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP2;
4272*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
4273*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
4274*4882a593Smuzhiyun } else {
4275*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP2 disconnected\n");
4276*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP2;
4277*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
4278*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
4279*4882a593Smuzhiyun }
4280*4882a593Smuzhiyun }
4281*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
4282*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
4283*4882a593Smuzhiyun if (connected) {
4284*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP3 connected\n");
4285*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP3;
4286*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
4287*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
4288*4882a593Smuzhiyun } else {
4289*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP3 disconnected\n");
4290*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP3;
4291*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
4292*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
4293*4882a593Smuzhiyun }
4294*4882a593Smuzhiyun }
4295*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
4296*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
4297*4882a593Smuzhiyun if (connected) {
4298*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP4 connected\n");
4299*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP4;
4300*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
4301*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
4302*4882a593Smuzhiyun } else {
4303*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP4 disconnected\n");
4304*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP4;
4305*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
4306*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
4307*4882a593Smuzhiyun }
4308*4882a593Smuzhiyun }
4309*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
4310*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
4311*4882a593Smuzhiyun if (connected) {
4312*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP5 connected\n");
4313*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP5;
4314*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
4315*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
4316*4882a593Smuzhiyun } else {
4317*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP5 disconnected\n");
4318*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP5;
4319*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
4320*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
4321*4882a593Smuzhiyun }
4322*4882a593Smuzhiyun }
4323*4882a593Smuzhiyun if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
4324*4882a593Smuzhiyun (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
4325*4882a593Smuzhiyun if (connected) {
4326*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP6 connected\n");
4327*4882a593Smuzhiyun bios_0_scratch |= ATOM_S0_DFP6;
4328*4882a593Smuzhiyun bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
4329*4882a593Smuzhiyun bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
4330*4882a593Smuzhiyun } else {
4331*4882a593Smuzhiyun DRM_DEBUG_KMS("DFP6 disconnected\n");
4332*4882a593Smuzhiyun bios_0_scratch &= ~ATOM_S0_DFP6;
4333*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
4334*4882a593Smuzhiyun bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
4335*4882a593Smuzhiyun }
4336*4882a593Smuzhiyun }
4337*4882a593Smuzhiyun
4338*4882a593Smuzhiyun if (rdev->family >= CHIP_R600) {
4339*4882a593Smuzhiyun WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
4340*4882a593Smuzhiyun WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
4341*4882a593Smuzhiyun WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
4342*4882a593Smuzhiyun } else {
4343*4882a593Smuzhiyun WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
4344*4882a593Smuzhiyun WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
4345*4882a593Smuzhiyun WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
4346*4882a593Smuzhiyun }
4347*4882a593Smuzhiyun }
4348*4882a593Smuzhiyun
4349*4882a593Smuzhiyun void
radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder * encoder,int crtc)4350*4882a593Smuzhiyun radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
4351*4882a593Smuzhiyun {
4352*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
4353*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
4354*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4355*4882a593Smuzhiyun uint32_t bios_3_scratch;
4356*4882a593Smuzhiyun
4357*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
4358*4882a593Smuzhiyun return;
4359*4882a593Smuzhiyun
4360*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4361*4882a593Smuzhiyun bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
4362*4882a593Smuzhiyun else
4363*4882a593Smuzhiyun bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
4364*4882a593Smuzhiyun
4365*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
4366*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
4367*4882a593Smuzhiyun bios_3_scratch |= (crtc << 18);
4368*4882a593Smuzhiyun }
4369*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
4370*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
4371*4882a593Smuzhiyun bios_3_scratch |= (crtc << 24);
4372*4882a593Smuzhiyun }
4373*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
4374*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
4375*4882a593Smuzhiyun bios_3_scratch |= (crtc << 16);
4376*4882a593Smuzhiyun }
4377*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
4378*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
4379*4882a593Smuzhiyun bios_3_scratch |= (crtc << 20);
4380*4882a593Smuzhiyun }
4381*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
4382*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
4383*4882a593Smuzhiyun bios_3_scratch |= (crtc << 17);
4384*4882a593Smuzhiyun }
4385*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
4386*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
4387*4882a593Smuzhiyun bios_3_scratch |= (crtc << 19);
4388*4882a593Smuzhiyun }
4389*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
4390*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
4391*4882a593Smuzhiyun bios_3_scratch |= (crtc << 23);
4392*4882a593Smuzhiyun }
4393*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4394*4882a593Smuzhiyun bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
4395*4882a593Smuzhiyun bios_3_scratch |= (crtc << 25);
4396*4882a593Smuzhiyun }
4397*4882a593Smuzhiyun
4398*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4399*4882a593Smuzhiyun WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
4400*4882a593Smuzhiyun else
4401*4882a593Smuzhiyun WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
4402*4882a593Smuzhiyun }
4403*4882a593Smuzhiyun
4404*4882a593Smuzhiyun void
radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder * encoder,bool on)4405*4882a593Smuzhiyun radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
4406*4882a593Smuzhiyun {
4407*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
4408*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
4409*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4410*4882a593Smuzhiyun uint32_t bios_2_scratch;
4411*4882a593Smuzhiyun
4412*4882a593Smuzhiyun if (ASIC_IS_DCE4(rdev))
4413*4882a593Smuzhiyun return;
4414*4882a593Smuzhiyun
4415*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4416*4882a593Smuzhiyun bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
4417*4882a593Smuzhiyun else
4418*4882a593Smuzhiyun bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
4419*4882a593Smuzhiyun
4420*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
4421*4882a593Smuzhiyun if (on)
4422*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
4423*4882a593Smuzhiyun else
4424*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
4425*4882a593Smuzhiyun }
4426*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
4427*4882a593Smuzhiyun if (on)
4428*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
4429*4882a593Smuzhiyun else
4430*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
4431*4882a593Smuzhiyun }
4432*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
4433*4882a593Smuzhiyun if (on)
4434*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
4435*4882a593Smuzhiyun else
4436*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
4437*4882a593Smuzhiyun }
4438*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
4439*4882a593Smuzhiyun if (on)
4440*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
4441*4882a593Smuzhiyun else
4442*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
4443*4882a593Smuzhiyun }
4444*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
4445*4882a593Smuzhiyun if (on)
4446*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
4447*4882a593Smuzhiyun else
4448*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
4449*4882a593Smuzhiyun }
4450*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
4451*4882a593Smuzhiyun if (on)
4452*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
4453*4882a593Smuzhiyun else
4454*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
4455*4882a593Smuzhiyun }
4456*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
4457*4882a593Smuzhiyun if (on)
4458*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
4459*4882a593Smuzhiyun else
4460*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
4461*4882a593Smuzhiyun }
4462*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4463*4882a593Smuzhiyun if (on)
4464*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
4465*4882a593Smuzhiyun else
4466*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
4467*4882a593Smuzhiyun }
4468*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
4469*4882a593Smuzhiyun if (on)
4470*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
4471*4882a593Smuzhiyun else
4472*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
4473*4882a593Smuzhiyun }
4474*4882a593Smuzhiyun if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
4475*4882a593Smuzhiyun if (on)
4476*4882a593Smuzhiyun bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
4477*4882a593Smuzhiyun else
4478*4882a593Smuzhiyun bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
4479*4882a593Smuzhiyun }
4480*4882a593Smuzhiyun
4481*4882a593Smuzhiyun if (rdev->family >= CHIP_R600)
4482*4882a593Smuzhiyun WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
4483*4882a593Smuzhiyun else
4484*4882a593Smuzhiyun WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
4485*4882a593Smuzhiyun }
4486