xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/radeon_asic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Dave Airlie
25*4882a593Smuzhiyun  *          Alex Deucher
26*4882a593Smuzhiyun  *          Jerome Glisse
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/console.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/vgaarb.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
34*4882a593Smuzhiyun #include <drm/radeon_drm.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "atom.h"
37*4882a593Smuzhiyun #include "radeon.h"
38*4882a593Smuzhiyun #include "radeon_asic.h"
39*4882a593Smuzhiyun #include "radeon_reg.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Registers accessors functions.
43*4882a593Smuzhiyun  */
44*4882a593Smuzhiyun /**
45*4882a593Smuzhiyun  * radeon_invalid_rreg - dummy reg read function
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * @rdev: radeon device pointer
48*4882a593Smuzhiyun  * @reg: offset of register
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * Dummy register read function.  Used for register blocks
51*4882a593Smuzhiyun  * that certain asics don't have (all asics).
52*4882a593Smuzhiyun  * Returns the value in the register.
53*4882a593Smuzhiyun  */
radeon_invalid_rreg(struct radeon_device * rdev,uint32_t reg)54*4882a593Smuzhiyun static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
57*4882a593Smuzhiyun 	BUG_ON(1);
58*4882a593Smuzhiyun 	return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun  * radeon_invalid_wreg - dummy reg write function
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * @rdev: radeon device pointer
65*4882a593Smuzhiyun  * @reg: offset of register
66*4882a593Smuzhiyun  * @v: value to write to the register
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  * Dummy register read function.  Used for register blocks
69*4882a593Smuzhiyun  * that certain asics don't have (all asics).
70*4882a593Smuzhiyun  */
radeon_invalid_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v)71*4882a593Smuzhiyun static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
74*4882a593Smuzhiyun 		  reg, v);
75*4882a593Smuzhiyun 	BUG_ON(1);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun  * radeon_register_accessor_init - sets up the register accessor callbacks
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  * @rdev: radeon device pointer
82*4882a593Smuzhiyun  *
83*4882a593Smuzhiyun  * Sets up the register accessor callbacks for various register
84*4882a593Smuzhiyun  * apertures.  Not all asics have all apertures (all asics).
85*4882a593Smuzhiyun  */
radeon_register_accessor_init(struct radeon_device * rdev)86*4882a593Smuzhiyun static void radeon_register_accessor_init(struct radeon_device *rdev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	rdev->mc_rreg = &radeon_invalid_rreg;
89*4882a593Smuzhiyun 	rdev->mc_wreg = &radeon_invalid_wreg;
90*4882a593Smuzhiyun 	rdev->pll_rreg = &radeon_invalid_rreg;
91*4882a593Smuzhiyun 	rdev->pll_wreg = &radeon_invalid_wreg;
92*4882a593Smuzhiyun 	rdev->pciep_rreg = &radeon_invalid_rreg;
93*4882a593Smuzhiyun 	rdev->pciep_wreg = &radeon_invalid_wreg;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Don't change order as we are overridding accessor. */
96*4882a593Smuzhiyun 	if (rdev->family < CHIP_RV515) {
97*4882a593Smuzhiyun 		rdev->pcie_reg_mask = 0xff;
98*4882a593Smuzhiyun 	} else {
99*4882a593Smuzhiyun 		rdev->pcie_reg_mask = 0x7ff;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 	/* FIXME: not sure here */
102*4882a593Smuzhiyun 	if (rdev->family <= CHIP_R580) {
103*4882a593Smuzhiyun 		rdev->pll_rreg = &r100_pll_rreg;
104*4882a593Smuzhiyun 		rdev->pll_wreg = &r100_pll_wreg;
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R420) {
107*4882a593Smuzhiyun 		rdev->mc_rreg = &r420_mc_rreg;
108*4882a593Smuzhiyun 		rdev->mc_wreg = &r420_mc_wreg;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 	if (rdev->family >= CHIP_RV515) {
111*4882a593Smuzhiyun 		rdev->mc_rreg = &rv515_mc_rreg;
112*4882a593Smuzhiyun 		rdev->mc_wreg = &rv515_mc_wreg;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
115*4882a593Smuzhiyun 		rdev->mc_rreg = &rs400_mc_rreg;
116*4882a593Smuzhiyun 		rdev->mc_wreg = &rs400_mc_wreg;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
119*4882a593Smuzhiyun 		rdev->mc_rreg = &rs690_mc_rreg;
120*4882a593Smuzhiyun 		rdev->mc_wreg = &rs690_mc_wreg;
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS600) {
123*4882a593Smuzhiyun 		rdev->mc_rreg = &rs600_mc_rreg;
124*4882a593Smuzhiyun 		rdev->mc_wreg = &rs600_mc_wreg;
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 	if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
127*4882a593Smuzhiyun 		rdev->mc_rreg = &rs780_mc_rreg;
128*4882a593Smuzhiyun 		rdev->mc_wreg = &rs780_mc_wreg;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BONAIRE) {
132*4882a593Smuzhiyun 		rdev->pciep_rreg = &cik_pciep_rreg;
133*4882a593Smuzhiyun 		rdev->pciep_wreg = &cik_pciep_wreg;
134*4882a593Smuzhiyun 	} else if (rdev->family >= CHIP_R600) {
135*4882a593Smuzhiyun 		rdev->pciep_rreg = &r600_pciep_rreg;
136*4882a593Smuzhiyun 		rdev->pciep_wreg = &r600_pciep_wreg;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
radeon_invalid_get_allowed_info_register(struct radeon_device * rdev,u32 reg,u32 * val)140*4882a593Smuzhiyun static int radeon_invalid_get_allowed_info_register(struct radeon_device *rdev,
141*4882a593Smuzhiyun 						    u32 reg, u32 *val)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	return -EINVAL;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* helper to disable agp */
147*4882a593Smuzhiyun /**
148*4882a593Smuzhiyun  * radeon_agp_disable - AGP disable helper function
149*4882a593Smuzhiyun  *
150*4882a593Smuzhiyun  * @rdev: radeon device pointer
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * Removes AGP flags and changes the gart callbacks on AGP
153*4882a593Smuzhiyun  * cards when using the internal gart rather than AGP (all asics).
154*4882a593Smuzhiyun  */
radeon_agp_disable(struct radeon_device * rdev)155*4882a593Smuzhiyun void radeon_agp_disable(struct radeon_device *rdev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	rdev->flags &= ~RADEON_IS_AGP;
158*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600) {
159*4882a593Smuzhiyun 		DRM_INFO("Forcing AGP to PCIE mode\n");
160*4882a593Smuzhiyun 		rdev->flags |= RADEON_IS_PCIE;
161*4882a593Smuzhiyun 	} else if (rdev->family >= CHIP_RV515 ||
162*4882a593Smuzhiyun 			rdev->family == CHIP_RV380 ||
163*4882a593Smuzhiyun 			rdev->family == CHIP_RV410 ||
164*4882a593Smuzhiyun 			rdev->family == CHIP_R423) {
165*4882a593Smuzhiyun 		DRM_INFO("Forcing AGP to PCIE mode\n");
166*4882a593Smuzhiyun 		rdev->flags |= RADEON_IS_PCIE;
167*4882a593Smuzhiyun 		rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
168*4882a593Smuzhiyun 		rdev->asic->gart.get_page_entry = &rv370_pcie_gart_get_page_entry;
169*4882a593Smuzhiyun 		rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
170*4882a593Smuzhiyun 	} else {
171*4882a593Smuzhiyun 		DRM_INFO("Forcing AGP to PCI mode\n");
172*4882a593Smuzhiyun 		rdev->flags |= RADEON_IS_PCI;
173*4882a593Smuzhiyun 		rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
174*4882a593Smuzhiyun 		rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
175*4882a593Smuzhiyun 		rdev->asic->gart.set_page = &r100_pci_gart_set_page;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 	rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * ASIC
182*4882a593Smuzhiyun  */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const struct radeon_asic_ring r100_gfx_ring = {
185*4882a593Smuzhiyun 	.ib_execute = &r100_ring_ib_execute,
186*4882a593Smuzhiyun 	.emit_fence = &r100_fence_ring_emit,
187*4882a593Smuzhiyun 	.emit_semaphore = &r100_semaphore_ring_emit,
188*4882a593Smuzhiyun 	.cs_parse = &r100_cs_parse,
189*4882a593Smuzhiyun 	.ring_start = &r100_ring_start,
190*4882a593Smuzhiyun 	.ring_test = &r100_ring_test,
191*4882a593Smuzhiyun 	.ib_test = &r100_ib_test,
192*4882a593Smuzhiyun 	.is_lockup = &r100_gpu_is_lockup,
193*4882a593Smuzhiyun 	.get_rptr = &r100_gfx_get_rptr,
194*4882a593Smuzhiyun 	.get_wptr = &r100_gfx_get_wptr,
195*4882a593Smuzhiyun 	.set_wptr = &r100_gfx_set_wptr,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static struct radeon_asic r100_asic = {
199*4882a593Smuzhiyun 	.init = &r100_init,
200*4882a593Smuzhiyun 	.fini = &r100_fini,
201*4882a593Smuzhiyun 	.suspend = &r100_suspend,
202*4882a593Smuzhiyun 	.resume = &r100_resume,
203*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
204*4882a593Smuzhiyun 	.asic_reset = &r100_asic_reset,
205*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
206*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
207*4882a593Smuzhiyun 	.mc_wait_for_idle = &r100_mc_wait_for_idle,
208*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
209*4882a593Smuzhiyun 	.gart = {
210*4882a593Smuzhiyun 		.tlb_flush = &r100_pci_gart_tlb_flush,
211*4882a593Smuzhiyun 		.get_page_entry = &r100_pci_gart_get_page_entry,
212*4882a593Smuzhiyun 		.set_page = &r100_pci_gart_set_page,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	.ring = {
215*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	.irq = {
218*4882a593Smuzhiyun 		.set = &r100_irq_set,
219*4882a593Smuzhiyun 		.process = &r100_irq_process,
220*4882a593Smuzhiyun 	},
221*4882a593Smuzhiyun 	.display = {
222*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
223*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
224*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
225*4882a593Smuzhiyun 		.set_backlight_level = &radeon_legacy_set_backlight_level,
226*4882a593Smuzhiyun 		.get_backlight_level = &radeon_legacy_get_backlight_level,
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun 	.copy = {
229*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
230*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
231*4882a593Smuzhiyun 		.dma = NULL,
232*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
234*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
235*4882a593Smuzhiyun 	},
236*4882a593Smuzhiyun 	.surface = {
237*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
238*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
239*4882a593Smuzhiyun 	},
240*4882a593Smuzhiyun 	.hpd = {
241*4882a593Smuzhiyun 		.init = &r100_hpd_init,
242*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
243*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
244*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
245*4882a593Smuzhiyun 	},
246*4882a593Smuzhiyun 	.pm = {
247*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
248*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
249*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
250*4882a593Smuzhiyun 		.init_profile = &r100_pm_init_profile,
251*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
252*4882a593Smuzhiyun 		.get_engine_clock = &radeon_legacy_get_engine_clock,
253*4882a593Smuzhiyun 		.set_engine_clock = &radeon_legacy_set_engine_clock,
254*4882a593Smuzhiyun 		.get_memory_clock = &radeon_legacy_get_memory_clock,
255*4882a593Smuzhiyun 		.set_memory_clock = NULL,
256*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
257*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
258*4882a593Smuzhiyun 		.set_clock_gating = &radeon_legacy_set_clock_gating,
259*4882a593Smuzhiyun 	},
260*4882a593Smuzhiyun 	.pflip = {
261*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
262*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
263*4882a593Smuzhiyun 	},
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static struct radeon_asic r200_asic = {
267*4882a593Smuzhiyun 	.init = &r100_init,
268*4882a593Smuzhiyun 	.fini = &r100_fini,
269*4882a593Smuzhiyun 	.suspend = &r100_suspend,
270*4882a593Smuzhiyun 	.resume = &r100_resume,
271*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
272*4882a593Smuzhiyun 	.asic_reset = &r100_asic_reset,
273*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
274*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
275*4882a593Smuzhiyun 	.mc_wait_for_idle = &r100_mc_wait_for_idle,
276*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
277*4882a593Smuzhiyun 	.gart = {
278*4882a593Smuzhiyun 		.tlb_flush = &r100_pci_gart_tlb_flush,
279*4882a593Smuzhiyun 		.get_page_entry = &r100_pci_gart_get_page_entry,
280*4882a593Smuzhiyun 		.set_page = &r100_pci_gart_set_page,
281*4882a593Smuzhiyun 	},
282*4882a593Smuzhiyun 	.ring = {
283*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r100_gfx_ring
284*4882a593Smuzhiyun 	},
285*4882a593Smuzhiyun 	.irq = {
286*4882a593Smuzhiyun 		.set = &r100_irq_set,
287*4882a593Smuzhiyun 		.process = &r100_irq_process,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun 	.display = {
290*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
291*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
292*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
293*4882a593Smuzhiyun 		.set_backlight_level = &radeon_legacy_set_backlight_level,
294*4882a593Smuzhiyun 		.get_backlight_level = &radeon_legacy_get_backlight_level,
295*4882a593Smuzhiyun 	},
296*4882a593Smuzhiyun 	.copy = {
297*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
298*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
300*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
302*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	.surface = {
305*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
306*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
307*4882a593Smuzhiyun 	},
308*4882a593Smuzhiyun 	.hpd = {
309*4882a593Smuzhiyun 		.init = &r100_hpd_init,
310*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
311*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
312*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
313*4882a593Smuzhiyun 	},
314*4882a593Smuzhiyun 	.pm = {
315*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
316*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
317*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
318*4882a593Smuzhiyun 		.init_profile = &r100_pm_init_profile,
319*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
320*4882a593Smuzhiyun 		.get_engine_clock = &radeon_legacy_get_engine_clock,
321*4882a593Smuzhiyun 		.set_engine_clock = &radeon_legacy_set_engine_clock,
322*4882a593Smuzhiyun 		.get_memory_clock = &radeon_legacy_get_memory_clock,
323*4882a593Smuzhiyun 		.set_memory_clock = NULL,
324*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
325*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
326*4882a593Smuzhiyun 		.set_clock_gating = &radeon_legacy_set_clock_gating,
327*4882a593Smuzhiyun 	},
328*4882a593Smuzhiyun 	.pflip = {
329*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
330*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
331*4882a593Smuzhiyun 	},
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct radeon_asic_ring r300_gfx_ring = {
335*4882a593Smuzhiyun 	.ib_execute = &r100_ring_ib_execute,
336*4882a593Smuzhiyun 	.emit_fence = &r300_fence_ring_emit,
337*4882a593Smuzhiyun 	.emit_semaphore = &r100_semaphore_ring_emit,
338*4882a593Smuzhiyun 	.cs_parse = &r300_cs_parse,
339*4882a593Smuzhiyun 	.ring_start = &r300_ring_start,
340*4882a593Smuzhiyun 	.ring_test = &r100_ring_test,
341*4882a593Smuzhiyun 	.ib_test = &r100_ib_test,
342*4882a593Smuzhiyun 	.is_lockup = &r100_gpu_is_lockup,
343*4882a593Smuzhiyun 	.get_rptr = &r100_gfx_get_rptr,
344*4882a593Smuzhiyun 	.get_wptr = &r100_gfx_get_wptr,
345*4882a593Smuzhiyun 	.set_wptr = &r100_gfx_set_wptr,
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun static const struct radeon_asic_ring rv515_gfx_ring = {
349*4882a593Smuzhiyun 	.ib_execute = &r100_ring_ib_execute,
350*4882a593Smuzhiyun 	.emit_fence = &r300_fence_ring_emit,
351*4882a593Smuzhiyun 	.emit_semaphore = &r100_semaphore_ring_emit,
352*4882a593Smuzhiyun 	.cs_parse = &r300_cs_parse,
353*4882a593Smuzhiyun 	.ring_start = &rv515_ring_start,
354*4882a593Smuzhiyun 	.ring_test = &r100_ring_test,
355*4882a593Smuzhiyun 	.ib_test = &r100_ib_test,
356*4882a593Smuzhiyun 	.is_lockup = &r100_gpu_is_lockup,
357*4882a593Smuzhiyun 	.get_rptr = &r100_gfx_get_rptr,
358*4882a593Smuzhiyun 	.get_wptr = &r100_gfx_get_wptr,
359*4882a593Smuzhiyun 	.set_wptr = &r100_gfx_set_wptr,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static struct radeon_asic r300_asic = {
363*4882a593Smuzhiyun 	.init = &r300_init,
364*4882a593Smuzhiyun 	.fini = &r300_fini,
365*4882a593Smuzhiyun 	.suspend = &r300_suspend,
366*4882a593Smuzhiyun 	.resume = &r300_resume,
367*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
368*4882a593Smuzhiyun 	.asic_reset = &r300_asic_reset,
369*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
370*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
371*4882a593Smuzhiyun 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
372*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
373*4882a593Smuzhiyun 	.gart = {
374*4882a593Smuzhiyun 		.tlb_flush = &r100_pci_gart_tlb_flush,
375*4882a593Smuzhiyun 		.get_page_entry = &r100_pci_gart_get_page_entry,
376*4882a593Smuzhiyun 		.set_page = &r100_pci_gart_set_page,
377*4882a593Smuzhiyun 	},
378*4882a593Smuzhiyun 	.ring = {
379*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
380*4882a593Smuzhiyun 	},
381*4882a593Smuzhiyun 	.irq = {
382*4882a593Smuzhiyun 		.set = &r100_irq_set,
383*4882a593Smuzhiyun 		.process = &r100_irq_process,
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun 	.display = {
386*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
387*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
388*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
389*4882a593Smuzhiyun 		.set_backlight_level = &radeon_legacy_set_backlight_level,
390*4882a593Smuzhiyun 		.get_backlight_level = &radeon_legacy_get_backlight_level,
391*4882a593Smuzhiyun 	},
392*4882a593Smuzhiyun 	.copy = {
393*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
394*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
395*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
396*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
397*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
398*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
399*4882a593Smuzhiyun 	},
400*4882a593Smuzhiyun 	.surface = {
401*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
402*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
403*4882a593Smuzhiyun 	},
404*4882a593Smuzhiyun 	.hpd = {
405*4882a593Smuzhiyun 		.init = &r100_hpd_init,
406*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
407*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
408*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
409*4882a593Smuzhiyun 	},
410*4882a593Smuzhiyun 	.pm = {
411*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
412*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
413*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
414*4882a593Smuzhiyun 		.init_profile = &r100_pm_init_profile,
415*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
416*4882a593Smuzhiyun 		.get_engine_clock = &radeon_legacy_get_engine_clock,
417*4882a593Smuzhiyun 		.set_engine_clock = &radeon_legacy_set_engine_clock,
418*4882a593Smuzhiyun 		.get_memory_clock = &radeon_legacy_get_memory_clock,
419*4882a593Smuzhiyun 		.set_memory_clock = NULL,
420*4882a593Smuzhiyun 		.get_pcie_lanes = &rv370_get_pcie_lanes,
421*4882a593Smuzhiyun 		.set_pcie_lanes = &rv370_set_pcie_lanes,
422*4882a593Smuzhiyun 		.set_clock_gating = &radeon_legacy_set_clock_gating,
423*4882a593Smuzhiyun 	},
424*4882a593Smuzhiyun 	.pflip = {
425*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
426*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
427*4882a593Smuzhiyun 	},
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct radeon_asic r300_asic_pcie = {
431*4882a593Smuzhiyun 	.init = &r300_init,
432*4882a593Smuzhiyun 	.fini = &r300_fini,
433*4882a593Smuzhiyun 	.suspend = &r300_suspend,
434*4882a593Smuzhiyun 	.resume = &r300_resume,
435*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
436*4882a593Smuzhiyun 	.asic_reset = &r300_asic_reset,
437*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
438*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
439*4882a593Smuzhiyun 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
440*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
441*4882a593Smuzhiyun 	.gart = {
442*4882a593Smuzhiyun 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
443*4882a593Smuzhiyun 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
444*4882a593Smuzhiyun 		.set_page = &rv370_pcie_gart_set_page,
445*4882a593Smuzhiyun 	},
446*4882a593Smuzhiyun 	.ring = {
447*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
448*4882a593Smuzhiyun 	},
449*4882a593Smuzhiyun 	.irq = {
450*4882a593Smuzhiyun 		.set = &r100_irq_set,
451*4882a593Smuzhiyun 		.process = &r100_irq_process,
452*4882a593Smuzhiyun 	},
453*4882a593Smuzhiyun 	.display = {
454*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
455*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
456*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
457*4882a593Smuzhiyun 		.set_backlight_level = &radeon_legacy_set_backlight_level,
458*4882a593Smuzhiyun 		.get_backlight_level = &radeon_legacy_get_backlight_level,
459*4882a593Smuzhiyun 	},
460*4882a593Smuzhiyun 	.copy = {
461*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
462*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
463*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
464*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
465*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
466*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
467*4882a593Smuzhiyun 	},
468*4882a593Smuzhiyun 	.surface = {
469*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
470*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
471*4882a593Smuzhiyun 	},
472*4882a593Smuzhiyun 	.hpd = {
473*4882a593Smuzhiyun 		.init = &r100_hpd_init,
474*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
475*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
476*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
477*4882a593Smuzhiyun 	},
478*4882a593Smuzhiyun 	.pm = {
479*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
480*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
481*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
482*4882a593Smuzhiyun 		.init_profile = &r100_pm_init_profile,
483*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
484*4882a593Smuzhiyun 		.get_engine_clock = &radeon_legacy_get_engine_clock,
485*4882a593Smuzhiyun 		.set_engine_clock = &radeon_legacy_set_engine_clock,
486*4882a593Smuzhiyun 		.get_memory_clock = &radeon_legacy_get_memory_clock,
487*4882a593Smuzhiyun 		.set_memory_clock = NULL,
488*4882a593Smuzhiyun 		.get_pcie_lanes = &rv370_get_pcie_lanes,
489*4882a593Smuzhiyun 		.set_pcie_lanes = &rv370_set_pcie_lanes,
490*4882a593Smuzhiyun 		.set_clock_gating = &radeon_legacy_set_clock_gating,
491*4882a593Smuzhiyun 	},
492*4882a593Smuzhiyun 	.pflip = {
493*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
494*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
495*4882a593Smuzhiyun 	},
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static struct radeon_asic r420_asic = {
499*4882a593Smuzhiyun 	.init = &r420_init,
500*4882a593Smuzhiyun 	.fini = &r420_fini,
501*4882a593Smuzhiyun 	.suspend = &r420_suspend,
502*4882a593Smuzhiyun 	.resume = &r420_resume,
503*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
504*4882a593Smuzhiyun 	.asic_reset = &r300_asic_reset,
505*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
506*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
507*4882a593Smuzhiyun 	.mc_wait_for_idle = &r300_mc_wait_for_idle,
508*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
509*4882a593Smuzhiyun 	.gart = {
510*4882a593Smuzhiyun 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
511*4882a593Smuzhiyun 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
512*4882a593Smuzhiyun 		.set_page = &rv370_pcie_gart_set_page,
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun 	.ring = {
515*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
516*4882a593Smuzhiyun 	},
517*4882a593Smuzhiyun 	.irq = {
518*4882a593Smuzhiyun 		.set = &r100_irq_set,
519*4882a593Smuzhiyun 		.process = &r100_irq_process,
520*4882a593Smuzhiyun 	},
521*4882a593Smuzhiyun 	.display = {
522*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
523*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
524*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
525*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
526*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
527*4882a593Smuzhiyun 	},
528*4882a593Smuzhiyun 	.copy = {
529*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
530*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
531*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
532*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
533*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
534*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
535*4882a593Smuzhiyun 	},
536*4882a593Smuzhiyun 	.surface = {
537*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
538*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
539*4882a593Smuzhiyun 	},
540*4882a593Smuzhiyun 	.hpd = {
541*4882a593Smuzhiyun 		.init = &r100_hpd_init,
542*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
543*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
544*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
545*4882a593Smuzhiyun 	},
546*4882a593Smuzhiyun 	.pm = {
547*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
548*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
549*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
550*4882a593Smuzhiyun 		.init_profile = &r420_pm_init_profile,
551*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
552*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
553*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
554*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
555*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
556*4882a593Smuzhiyun 		.get_pcie_lanes = &rv370_get_pcie_lanes,
557*4882a593Smuzhiyun 		.set_pcie_lanes = &rv370_set_pcie_lanes,
558*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
559*4882a593Smuzhiyun 	},
560*4882a593Smuzhiyun 	.pflip = {
561*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
562*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
563*4882a593Smuzhiyun 	},
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static struct radeon_asic rs400_asic = {
567*4882a593Smuzhiyun 	.init = &rs400_init,
568*4882a593Smuzhiyun 	.fini = &rs400_fini,
569*4882a593Smuzhiyun 	.suspend = &rs400_suspend,
570*4882a593Smuzhiyun 	.resume = &rs400_resume,
571*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
572*4882a593Smuzhiyun 	.asic_reset = &r300_asic_reset,
573*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
574*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
575*4882a593Smuzhiyun 	.mc_wait_for_idle = &rs400_mc_wait_for_idle,
576*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
577*4882a593Smuzhiyun 	.gart = {
578*4882a593Smuzhiyun 		.tlb_flush = &rs400_gart_tlb_flush,
579*4882a593Smuzhiyun 		.get_page_entry = &rs400_gart_get_page_entry,
580*4882a593Smuzhiyun 		.set_page = &rs400_gart_set_page,
581*4882a593Smuzhiyun 	},
582*4882a593Smuzhiyun 	.ring = {
583*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
584*4882a593Smuzhiyun 	},
585*4882a593Smuzhiyun 	.irq = {
586*4882a593Smuzhiyun 		.set = &r100_irq_set,
587*4882a593Smuzhiyun 		.process = &r100_irq_process,
588*4882a593Smuzhiyun 	},
589*4882a593Smuzhiyun 	.display = {
590*4882a593Smuzhiyun 		.bandwidth_update = &r100_bandwidth_update,
591*4882a593Smuzhiyun 		.get_vblank_counter = &r100_get_vblank_counter,
592*4882a593Smuzhiyun 		.wait_for_vblank = &r100_wait_for_vblank,
593*4882a593Smuzhiyun 		.set_backlight_level = &radeon_legacy_set_backlight_level,
594*4882a593Smuzhiyun 		.get_backlight_level = &radeon_legacy_get_backlight_level,
595*4882a593Smuzhiyun 	},
596*4882a593Smuzhiyun 	.copy = {
597*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
598*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
599*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
600*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
601*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
602*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
603*4882a593Smuzhiyun 	},
604*4882a593Smuzhiyun 	.surface = {
605*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
606*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
607*4882a593Smuzhiyun 	},
608*4882a593Smuzhiyun 	.hpd = {
609*4882a593Smuzhiyun 		.init = &r100_hpd_init,
610*4882a593Smuzhiyun 		.fini = &r100_hpd_fini,
611*4882a593Smuzhiyun 		.sense = &r100_hpd_sense,
612*4882a593Smuzhiyun 		.set_polarity = &r100_hpd_set_polarity,
613*4882a593Smuzhiyun 	},
614*4882a593Smuzhiyun 	.pm = {
615*4882a593Smuzhiyun 		.misc = &r100_pm_misc,
616*4882a593Smuzhiyun 		.prepare = &r100_pm_prepare,
617*4882a593Smuzhiyun 		.finish = &r100_pm_finish,
618*4882a593Smuzhiyun 		.init_profile = &r100_pm_init_profile,
619*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
620*4882a593Smuzhiyun 		.get_engine_clock = &radeon_legacy_get_engine_clock,
621*4882a593Smuzhiyun 		.set_engine_clock = &radeon_legacy_set_engine_clock,
622*4882a593Smuzhiyun 		.get_memory_clock = &radeon_legacy_get_memory_clock,
623*4882a593Smuzhiyun 		.set_memory_clock = NULL,
624*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
625*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
626*4882a593Smuzhiyun 		.set_clock_gating = &radeon_legacy_set_clock_gating,
627*4882a593Smuzhiyun 	},
628*4882a593Smuzhiyun 	.pflip = {
629*4882a593Smuzhiyun 		.page_flip = &r100_page_flip,
630*4882a593Smuzhiyun 		.page_flip_pending = &r100_page_flip_pending,
631*4882a593Smuzhiyun 	},
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun static struct radeon_asic rs600_asic = {
635*4882a593Smuzhiyun 	.init = &rs600_init,
636*4882a593Smuzhiyun 	.fini = &rs600_fini,
637*4882a593Smuzhiyun 	.suspend = &rs600_suspend,
638*4882a593Smuzhiyun 	.resume = &rs600_resume,
639*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
640*4882a593Smuzhiyun 	.asic_reset = &rs600_asic_reset,
641*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
642*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
643*4882a593Smuzhiyun 	.mc_wait_for_idle = &rs600_mc_wait_for_idle,
644*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
645*4882a593Smuzhiyun 	.gart = {
646*4882a593Smuzhiyun 		.tlb_flush = &rs600_gart_tlb_flush,
647*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
648*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun 	.ring = {
651*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
652*4882a593Smuzhiyun 	},
653*4882a593Smuzhiyun 	.irq = {
654*4882a593Smuzhiyun 		.set = &rs600_irq_set,
655*4882a593Smuzhiyun 		.process = &rs600_irq_process,
656*4882a593Smuzhiyun 	},
657*4882a593Smuzhiyun 	.display = {
658*4882a593Smuzhiyun 		.bandwidth_update = &rs600_bandwidth_update,
659*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
660*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
661*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
662*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
663*4882a593Smuzhiyun 	},
664*4882a593Smuzhiyun 	.copy = {
665*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
666*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
667*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
668*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
669*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
670*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun 	.surface = {
673*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
674*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
675*4882a593Smuzhiyun 	},
676*4882a593Smuzhiyun 	.hpd = {
677*4882a593Smuzhiyun 		.init = &rs600_hpd_init,
678*4882a593Smuzhiyun 		.fini = &rs600_hpd_fini,
679*4882a593Smuzhiyun 		.sense = &rs600_hpd_sense,
680*4882a593Smuzhiyun 		.set_polarity = &rs600_hpd_set_polarity,
681*4882a593Smuzhiyun 	},
682*4882a593Smuzhiyun 	.pm = {
683*4882a593Smuzhiyun 		.misc = &rs600_pm_misc,
684*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
685*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
686*4882a593Smuzhiyun 		.init_profile = &r420_pm_init_profile,
687*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
688*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
689*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
690*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
691*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
692*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
693*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
694*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
695*4882a593Smuzhiyun 	},
696*4882a593Smuzhiyun 	.pflip = {
697*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
698*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
699*4882a593Smuzhiyun 	},
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static struct radeon_asic rs690_asic = {
703*4882a593Smuzhiyun 	.init = &rs690_init,
704*4882a593Smuzhiyun 	.fini = &rs690_fini,
705*4882a593Smuzhiyun 	.suspend = &rs690_suspend,
706*4882a593Smuzhiyun 	.resume = &rs690_resume,
707*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
708*4882a593Smuzhiyun 	.asic_reset = &rs600_asic_reset,
709*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
710*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
711*4882a593Smuzhiyun 	.mc_wait_for_idle = &rs690_mc_wait_for_idle,
712*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
713*4882a593Smuzhiyun 	.gart = {
714*4882a593Smuzhiyun 		.tlb_flush = &rs400_gart_tlb_flush,
715*4882a593Smuzhiyun 		.get_page_entry = &rs400_gart_get_page_entry,
716*4882a593Smuzhiyun 		.set_page = &rs400_gart_set_page,
717*4882a593Smuzhiyun 	},
718*4882a593Smuzhiyun 	.ring = {
719*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r300_gfx_ring
720*4882a593Smuzhiyun 	},
721*4882a593Smuzhiyun 	.irq = {
722*4882a593Smuzhiyun 		.set = &rs600_irq_set,
723*4882a593Smuzhiyun 		.process = &rs600_irq_process,
724*4882a593Smuzhiyun 	},
725*4882a593Smuzhiyun 	.display = {
726*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
727*4882a593Smuzhiyun 		.bandwidth_update = &rs690_bandwidth_update,
728*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
729*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
730*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
731*4882a593Smuzhiyun 	},
732*4882a593Smuzhiyun 	.copy = {
733*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
734*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
735*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
736*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
737*4882a593Smuzhiyun 		.copy = &r200_copy_dma,
738*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
739*4882a593Smuzhiyun 	},
740*4882a593Smuzhiyun 	.surface = {
741*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
742*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
743*4882a593Smuzhiyun 	},
744*4882a593Smuzhiyun 	.hpd = {
745*4882a593Smuzhiyun 		.init = &rs600_hpd_init,
746*4882a593Smuzhiyun 		.fini = &rs600_hpd_fini,
747*4882a593Smuzhiyun 		.sense = &rs600_hpd_sense,
748*4882a593Smuzhiyun 		.set_polarity = &rs600_hpd_set_polarity,
749*4882a593Smuzhiyun 	},
750*4882a593Smuzhiyun 	.pm = {
751*4882a593Smuzhiyun 		.misc = &rs600_pm_misc,
752*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
753*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
754*4882a593Smuzhiyun 		.init_profile = &r420_pm_init_profile,
755*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
756*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
757*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
758*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
759*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
760*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
761*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
762*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
763*4882a593Smuzhiyun 	},
764*4882a593Smuzhiyun 	.pflip = {
765*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
766*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
767*4882a593Smuzhiyun 	},
768*4882a593Smuzhiyun };
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun static struct radeon_asic rv515_asic = {
771*4882a593Smuzhiyun 	.init = &rv515_init,
772*4882a593Smuzhiyun 	.fini = &rv515_fini,
773*4882a593Smuzhiyun 	.suspend = &rv515_suspend,
774*4882a593Smuzhiyun 	.resume = &rv515_resume,
775*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
776*4882a593Smuzhiyun 	.asic_reset = &rs600_asic_reset,
777*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
778*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
779*4882a593Smuzhiyun 	.mc_wait_for_idle = &rv515_mc_wait_for_idle,
780*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
781*4882a593Smuzhiyun 	.gart = {
782*4882a593Smuzhiyun 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
783*4882a593Smuzhiyun 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
784*4882a593Smuzhiyun 		.set_page = &rv370_pcie_gart_set_page,
785*4882a593Smuzhiyun 	},
786*4882a593Smuzhiyun 	.ring = {
787*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
788*4882a593Smuzhiyun 	},
789*4882a593Smuzhiyun 	.irq = {
790*4882a593Smuzhiyun 		.set = &rs600_irq_set,
791*4882a593Smuzhiyun 		.process = &rs600_irq_process,
792*4882a593Smuzhiyun 	},
793*4882a593Smuzhiyun 	.display = {
794*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
795*4882a593Smuzhiyun 		.bandwidth_update = &rv515_bandwidth_update,
796*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
797*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
798*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
799*4882a593Smuzhiyun 	},
800*4882a593Smuzhiyun 	.copy = {
801*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
802*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
803*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
804*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
805*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
806*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
807*4882a593Smuzhiyun 	},
808*4882a593Smuzhiyun 	.surface = {
809*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
810*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
811*4882a593Smuzhiyun 	},
812*4882a593Smuzhiyun 	.hpd = {
813*4882a593Smuzhiyun 		.init = &rs600_hpd_init,
814*4882a593Smuzhiyun 		.fini = &rs600_hpd_fini,
815*4882a593Smuzhiyun 		.sense = &rs600_hpd_sense,
816*4882a593Smuzhiyun 		.set_polarity = &rs600_hpd_set_polarity,
817*4882a593Smuzhiyun 	},
818*4882a593Smuzhiyun 	.pm = {
819*4882a593Smuzhiyun 		.misc = &rs600_pm_misc,
820*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
821*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
822*4882a593Smuzhiyun 		.init_profile = &r420_pm_init_profile,
823*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
824*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
825*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
826*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
827*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
828*4882a593Smuzhiyun 		.get_pcie_lanes = &rv370_get_pcie_lanes,
829*4882a593Smuzhiyun 		.set_pcie_lanes = &rv370_set_pcie_lanes,
830*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
831*4882a593Smuzhiyun 	},
832*4882a593Smuzhiyun 	.pflip = {
833*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
834*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
835*4882a593Smuzhiyun 	},
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun static struct radeon_asic r520_asic = {
839*4882a593Smuzhiyun 	.init = &r520_init,
840*4882a593Smuzhiyun 	.fini = &rv515_fini,
841*4882a593Smuzhiyun 	.suspend = &rv515_suspend,
842*4882a593Smuzhiyun 	.resume = &r520_resume,
843*4882a593Smuzhiyun 	.vga_set_state = &r100_vga_set_state,
844*4882a593Smuzhiyun 	.asic_reset = &rs600_asic_reset,
845*4882a593Smuzhiyun 	.mmio_hdp_flush = NULL,
846*4882a593Smuzhiyun 	.gui_idle = &r100_gui_idle,
847*4882a593Smuzhiyun 	.mc_wait_for_idle = &r520_mc_wait_for_idle,
848*4882a593Smuzhiyun 	.get_allowed_info_register = radeon_invalid_get_allowed_info_register,
849*4882a593Smuzhiyun 	.gart = {
850*4882a593Smuzhiyun 		.tlb_flush = &rv370_pcie_gart_tlb_flush,
851*4882a593Smuzhiyun 		.get_page_entry = &rv370_pcie_gart_get_page_entry,
852*4882a593Smuzhiyun 		.set_page = &rv370_pcie_gart_set_page,
853*4882a593Smuzhiyun 	},
854*4882a593Smuzhiyun 	.ring = {
855*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &rv515_gfx_ring
856*4882a593Smuzhiyun 	},
857*4882a593Smuzhiyun 	.irq = {
858*4882a593Smuzhiyun 		.set = &rs600_irq_set,
859*4882a593Smuzhiyun 		.process = &rs600_irq_process,
860*4882a593Smuzhiyun 	},
861*4882a593Smuzhiyun 	.display = {
862*4882a593Smuzhiyun 		.bandwidth_update = &rv515_bandwidth_update,
863*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
864*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
865*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
866*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
867*4882a593Smuzhiyun 	},
868*4882a593Smuzhiyun 	.copy = {
869*4882a593Smuzhiyun 		.blit = &r100_copy_blit,
870*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
871*4882a593Smuzhiyun 		.dma = &r200_copy_dma,
872*4882a593Smuzhiyun 		.dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
873*4882a593Smuzhiyun 		.copy = &r100_copy_blit,
874*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
875*4882a593Smuzhiyun 	},
876*4882a593Smuzhiyun 	.surface = {
877*4882a593Smuzhiyun 		.set_reg = r100_set_surface_reg,
878*4882a593Smuzhiyun 		.clear_reg = r100_clear_surface_reg,
879*4882a593Smuzhiyun 	},
880*4882a593Smuzhiyun 	.hpd = {
881*4882a593Smuzhiyun 		.init = &rs600_hpd_init,
882*4882a593Smuzhiyun 		.fini = &rs600_hpd_fini,
883*4882a593Smuzhiyun 		.sense = &rs600_hpd_sense,
884*4882a593Smuzhiyun 		.set_polarity = &rs600_hpd_set_polarity,
885*4882a593Smuzhiyun 	},
886*4882a593Smuzhiyun 	.pm = {
887*4882a593Smuzhiyun 		.misc = &rs600_pm_misc,
888*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
889*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
890*4882a593Smuzhiyun 		.init_profile = &r420_pm_init_profile,
891*4882a593Smuzhiyun 		.get_dynpm_state = &r100_pm_get_dynpm_state,
892*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
893*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
894*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
895*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
896*4882a593Smuzhiyun 		.get_pcie_lanes = &rv370_get_pcie_lanes,
897*4882a593Smuzhiyun 		.set_pcie_lanes = &rv370_set_pcie_lanes,
898*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
899*4882a593Smuzhiyun 	},
900*4882a593Smuzhiyun 	.pflip = {
901*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
902*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
903*4882a593Smuzhiyun 	},
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun static const struct radeon_asic_ring r600_gfx_ring = {
907*4882a593Smuzhiyun 	.ib_execute = &r600_ring_ib_execute,
908*4882a593Smuzhiyun 	.emit_fence = &r600_fence_ring_emit,
909*4882a593Smuzhiyun 	.emit_semaphore = &r600_semaphore_ring_emit,
910*4882a593Smuzhiyun 	.cs_parse = &r600_cs_parse,
911*4882a593Smuzhiyun 	.ring_test = &r600_ring_test,
912*4882a593Smuzhiyun 	.ib_test = &r600_ib_test,
913*4882a593Smuzhiyun 	.is_lockup = &r600_gfx_is_lockup,
914*4882a593Smuzhiyun 	.get_rptr = &r600_gfx_get_rptr,
915*4882a593Smuzhiyun 	.get_wptr = &r600_gfx_get_wptr,
916*4882a593Smuzhiyun 	.set_wptr = &r600_gfx_set_wptr,
917*4882a593Smuzhiyun };
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun static const struct radeon_asic_ring r600_dma_ring = {
920*4882a593Smuzhiyun 	.ib_execute = &r600_dma_ring_ib_execute,
921*4882a593Smuzhiyun 	.emit_fence = &r600_dma_fence_ring_emit,
922*4882a593Smuzhiyun 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
923*4882a593Smuzhiyun 	.cs_parse = &r600_dma_cs_parse,
924*4882a593Smuzhiyun 	.ring_test = &r600_dma_ring_test,
925*4882a593Smuzhiyun 	.ib_test = &r600_dma_ib_test,
926*4882a593Smuzhiyun 	.is_lockup = &r600_dma_is_lockup,
927*4882a593Smuzhiyun 	.get_rptr = &r600_dma_get_rptr,
928*4882a593Smuzhiyun 	.get_wptr = &r600_dma_get_wptr,
929*4882a593Smuzhiyun 	.set_wptr = &r600_dma_set_wptr,
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static struct radeon_asic r600_asic = {
933*4882a593Smuzhiyun 	.init = &r600_init,
934*4882a593Smuzhiyun 	.fini = &r600_fini,
935*4882a593Smuzhiyun 	.suspend = &r600_suspend,
936*4882a593Smuzhiyun 	.resume = &r600_resume,
937*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
938*4882a593Smuzhiyun 	.asic_reset = &r600_asic_reset,
939*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
940*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
941*4882a593Smuzhiyun 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
942*4882a593Smuzhiyun 	.get_xclk = &r600_get_xclk,
943*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
944*4882a593Smuzhiyun 	.get_allowed_info_register = r600_get_allowed_info_register,
945*4882a593Smuzhiyun 	.gart = {
946*4882a593Smuzhiyun 		.tlb_flush = &r600_pcie_gart_tlb_flush,
947*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
948*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
949*4882a593Smuzhiyun 	},
950*4882a593Smuzhiyun 	.ring = {
951*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
952*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
953*4882a593Smuzhiyun 	},
954*4882a593Smuzhiyun 	.irq = {
955*4882a593Smuzhiyun 		.set = &r600_irq_set,
956*4882a593Smuzhiyun 		.process = &r600_irq_process,
957*4882a593Smuzhiyun 	},
958*4882a593Smuzhiyun 	.display = {
959*4882a593Smuzhiyun 		.bandwidth_update = &rv515_bandwidth_update,
960*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
961*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
962*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
963*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
964*4882a593Smuzhiyun 	},
965*4882a593Smuzhiyun 	.copy = {
966*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
967*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
968*4882a593Smuzhiyun 		.dma = &r600_copy_dma,
969*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
970*4882a593Smuzhiyun 		.copy = &r600_copy_cpdma,
971*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
972*4882a593Smuzhiyun 	},
973*4882a593Smuzhiyun 	.surface = {
974*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
975*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
976*4882a593Smuzhiyun 	},
977*4882a593Smuzhiyun 	.hpd = {
978*4882a593Smuzhiyun 		.init = &r600_hpd_init,
979*4882a593Smuzhiyun 		.fini = &r600_hpd_fini,
980*4882a593Smuzhiyun 		.sense = &r600_hpd_sense,
981*4882a593Smuzhiyun 		.set_polarity = &r600_hpd_set_polarity,
982*4882a593Smuzhiyun 	},
983*4882a593Smuzhiyun 	.pm = {
984*4882a593Smuzhiyun 		.misc = &r600_pm_misc,
985*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
986*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
987*4882a593Smuzhiyun 		.init_profile = &r600_pm_init_profile,
988*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
989*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
990*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
991*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
992*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
993*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
994*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
995*4882a593Smuzhiyun 		.set_clock_gating = NULL,
996*4882a593Smuzhiyun 		.get_temperature = &rv6xx_get_temp,
997*4882a593Smuzhiyun 	},
998*4882a593Smuzhiyun 	.pflip = {
999*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
1000*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
1001*4882a593Smuzhiyun 	},
1002*4882a593Smuzhiyun };
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun static const struct radeon_asic_ring rv6xx_uvd_ring = {
1005*4882a593Smuzhiyun 	.ib_execute = &uvd_v1_0_ib_execute,
1006*4882a593Smuzhiyun 	.emit_fence = &uvd_v1_0_fence_emit,
1007*4882a593Smuzhiyun 	.emit_semaphore = &uvd_v1_0_semaphore_emit,
1008*4882a593Smuzhiyun 	.cs_parse = &radeon_uvd_cs_parse,
1009*4882a593Smuzhiyun 	.ring_test = &uvd_v1_0_ring_test,
1010*4882a593Smuzhiyun 	.ib_test = &uvd_v1_0_ib_test,
1011*4882a593Smuzhiyun 	.is_lockup = &radeon_ring_test_lockup,
1012*4882a593Smuzhiyun 	.get_rptr = &uvd_v1_0_get_rptr,
1013*4882a593Smuzhiyun 	.get_wptr = &uvd_v1_0_get_wptr,
1014*4882a593Smuzhiyun 	.set_wptr = &uvd_v1_0_set_wptr,
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun static struct radeon_asic rv6xx_asic = {
1018*4882a593Smuzhiyun 	.init = &r600_init,
1019*4882a593Smuzhiyun 	.fini = &r600_fini,
1020*4882a593Smuzhiyun 	.suspend = &r600_suspend,
1021*4882a593Smuzhiyun 	.resume = &r600_resume,
1022*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1023*4882a593Smuzhiyun 	.asic_reset = &r600_asic_reset,
1024*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1025*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1026*4882a593Smuzhiyun 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1027*4882a593Smuzhiyun 	.get_xclk = &r600_get_xclk,
1028*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1029*4882a593Smuzhiyun 	.get_allowed_info_register = r600_get_allowed_info_register,
1030*4882a593Smuzhiyun 	.gart = {
1031*4882a593Smuzhiyun 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1032*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1033*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1034*4882a593Smuzhiyun 	},
1035*4882a593Smuzhiyun 	.ring = {
1036*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1037*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1038*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1039*4882a593Smuzhiyun 	},
1040*4882a593Smuzhiyun 	.irq = {
1041*4882a593Smuzhiyun 		.set = &r600_irq_set,
1042*4882a593Smuzhiyun 		.process = &r600_irq_process,
1043*4882a593Smuzhiyun 	},
1044*4882a593Smuzhiyun 	.display = {
1045*4882a593Smuzhiyun 		.bandwidth_update = &rv515_bandwidth_update,
1046*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
1047*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
1048*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1049*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1050*4882a593Smuzhiyun 	},
1051*4882a593Smuzhiyun 	.copy = {
1052*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1053*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1054*4882a593Smuzhiyun 		.dma = &r600_copy_dma,
1055*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1056*4882a593Smuzhiyun 		.copy = &r600_copy_cpdma,
1057*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1058*4882a593Smuzhiyun 	},
1059*4882a593Smuzhiyun 	.surface = {
1060*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1061*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1062*4882a593Smuzhiyun 	},
1063*4882a593Smuzhiyun 	.hpd = {
1064*4882a593Smuzhiyun 		.init = &r600_hpd_init,
1065*4882a593Smuzhiyun 		.fini = &r600_hpd_fini,
1066*4882a593Smuzhiyun 		.sense = &r600_hpd_sense,
1067*4882a593Smuzhiyun 		.set_polarity = &r600_hpd_set_polarity,
1068*4882a593Smuzhiyun 	},
1069*4882a593Smuzhiyun 	.pm = {
1070*4882a593Smuzhiyun 		.misc = &r600_pm_misc,
1071*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
1072*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
1073*4882a593Smuzhiyun 		.init_profile = &r600_pm_init_profile,
1074*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1075*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1076*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1077*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1078*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1079*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1080*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1081*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1082*4882a593Smuzhiyun 		.get_temperature = &rv6xx_get_temp,
1083*4882a593Smuzhiyun 		.set_uvd_clocks = &r600_set_uvd_clocks,
1084*4882a593Smuzhiyun 	},
1085*4882a593Smuzhiyun 	.dpm = {
1086*4882a593Smuzhiyun 		.init = &rv6xx_dpm_init,
1087*4882a593Smuzhiyun 		.setup_asic = &rv6xx_setup_asic,
1088*4882a593Smuzhiyun 		.enable = &rv6xx_dpm_enable,
1089*4882a593Smuzhiyun 		.late_enable = &r600_dpm_late_enable,
1090*4882a593Smuzhiyun 		.disable = &rv6xx_dpm_disable,
1091*4882a593Smuzhiyun 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1092*4882a593Smuzhiyun 		.set_power_state = &rv6xx_dpm_set_power_state,
1093*4882a593Smuzhiyun 		.post_set_power_state = &r600_dpm_post_set_power_state,
1094*4882a593Smuzhiyun 		.display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1095*4882a593Smuzhiyun 		.fini = &rv6xx_dpm_fini,
1096*4882a593Smuzhiyun 		.get_sclk = &rv6xx_dpm_get_sclk,
1097*4882a593Smuzhiyun 		.get_mclk = &rv6xx_dpm_get_mclk,
1098*4882a593Smuzhiyun 		.print_power_state = &rv6xx_dpm_print_power_state,
1099*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
1100*4882a593Smuzhiyun 		.force_performance_level = &rv6xx_dpm_force_performance_level,
1101*4882a593Smuzhiyun 		.get_current_sclk = &rv6xx_dpm_get_current_sclk,
1102*4882a593Smuzhiyun 		.get_current_mclk = &rv6xx_dpm_get_current_mclk,
1103*4882a593Smuzhiyun 	},
1104*4882a593Smuzhiyun 	.pflip = {
1105*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
1106*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
1107*4882a593Smuzhiyun 	},
1108*4882a593Smuzhiyun };
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun static struct radeon_asic rs780_asic = {
1111*4882a593Smuzhiyun 	.init = &r600_init,
1112*4882a593Smuzhiyun 	.fini = &r600_fini,
1113*4882a593Smuzhiyun 	.suspend = &r600_suspend,
1114*4882a593Smuzhiyun 	.resume = &r600_resume,
1115*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1116*4882a593Smuzhiyun 	.asic_reset = &r600_asic_reset,
1117*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1118*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1119*4882a593Smuzhiyun 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1120*4882a593Smuzhiyun 	.get_xclk = &r600_get_xclk,
1121*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1122*4882a593Smuzhiyun 	.get_allowed_info_register = r600_get_allowed_info_register,
1123*4882a593Smuzhiyun 	.gart = {
1124*4882a593Smuzhiyun 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1125*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1126*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1127*4882a593Smuzhiyun 	},
1128*4882a593Smuzhiyun 	.ring = {
1129*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1130*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1131*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv6xx_uvd_ring,
1132*4882a593Smuzhiyun 	},
1133*4882a593Smuzhiyun 	.irq = {
1134*4882a593Smuzhiyun 		.set = &r600_irq_set,
1135*4882a593Smuzhiyun 		.process = &r600_irq_process,
1136*4882a593Smuzhiyun 	},
1137*4882a593Smuzhiyun 	.display = {
1138*4882a593Smuzhiyun 		.bandwidth_update = &rs690_bandwidth_update,
1139*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
1140*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
1141*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1142*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1143*4882a593Smuzhiyun 	},
1144*4882a593Smuzhiyun 	.copy = {
1145*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1146*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1147*4882a593Smuzhiyun 		.dma = &r600_copy_dma,
1148*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1149*4882a593Smuzhiyun 		.copy = &r600_copy_cpdma,
1150*4882a593Smuzhiyun 		.copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1151*4882a593Smuzhiyun 	},
1152*4882a593Smuzhiyun 	.surface = {
1153*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1154*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1155*4882a593Smuzhiyun 	},
1156*4882a593Smuzhiyun 	.hpd = {
1157*4882a593Smuzhiyun 		.init = &r600_hpd_init,
1158*4882a593Smuzhiyun 		.fini = &r600_hpd_fini,
1159*4882a593Smuzhiyun 		.sense = &r600_hpd_sense,
1160*4882a593Smuzhiyun 		.set_polarity = &r600_hpd_set_polarity,
1161*4882a593Smuzhiyun 	},
1162*4882a593Smuzhiyun 	.pm = {
1163*4882a593Smuzhiyun 		.misc = &r600_pm_misc,
1164*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
1165*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
1166*4882a593Smuzhiyun 		.init_profile = &rs780_pm_init_profile,
1167*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1168*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1169*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1170*4882a593Smuzhiyun 		.get_memory_clock = NULL,
1171*4882a593Smuzhiyun 		.set_memory_clock = NULL,
1172*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
1173*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
1174*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1175*4882a593Smuzhiyun 		.get_temperature = &rv6xx_get_temp,
1176*4882a593Smuzhiyun 		.set_uvd_clocks = &r600_set_uvd_clocks,
1177*4882a593Smuzhiyun 	},
1178*4882a593Smuzhiyun 	.dpm = {
1179*4882a593Smuzhiyun 		.init = &rs780_dpm_init,
1180*4882a593Smuzhiyun 		.setup_asic = &rs780_dpm_setup_asic,
1181*4882a593Smuzhiyun 		.enable = &rs780_dpm_enable,
1182*4882a593Smuzhiyun 		.late_enable = &r600_dpm_late_enable,
1183*4882a593Smuzhiyun 		.disable = &rs780_dpm_disable,
1184*4882a593Smuzhiyun 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1185*4882a593Smuzhiyun 		.set_power_state = &rs780_dpm_set_power_state,
1186*4882a593Smuzhiyun 		.post_set_power_state = &r600_dpm_post_set_power_state,
1187*4882a593Smuzhiyun 		.display_configuration_changed = &rs780_dpm_display_configuration_changed,
1188*4882a593Smuzhiyun 		.fini = &rs780_dpm_fini,
1189*4882a593Smuzhiyun 		.get_sclk = &rs780_dpm_get_sclk,
1190*4882a593Smuzhiyun 		.get_mclk = &rs780_dpm_get_mclk,
1191*4882a593Smuzhiyun 		.print_power_state = &rs780_dpm_print_power_state,
1192*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
1193*4882a593Smuzhiyun 		.force_performance_level = &rs780_dpm_force_performance_level,
1194*4882a593Smuzhiyun 		.get_current_sclk = &rs780_dpm_get_current_sclk,
1195*4882a593Smuzhiyun 		.get_current_mclk = &rs780_dpm_get_current_mclk,
1196*4882a593Smuzhiyun 	},
1197*4882a593Smuzhiyun 	.pflip = {
1198*4882a593Smuzhiyun 		.page_flip = &rs600_page_flip,
1199*4882a593Smuzhiyun 		.page_flip_pending = &rs600_page_flip_pending,
1200*4882a593Smuzhiyun 	},
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun static const struct radeon_asic_ring rv770_uvd_ring = {
1204*4882a593Smuzhiyun 	.ib_execute = &uvd_v1_0_ib_execute,
1205*4882a593Smuzhiyun 	.emit_fence = &uvd_v2_2_fence_emit,
1206*4882a593Smuzhiyun 	.emit_semaphore = &uvd_v2_2_semaphore_emit,
1207*4882a593Smuzhiyun 	.cs_parse = &radeon_uvd_cs_parse,
1208*4882a593Smuzhiyun 	.ring_test = &uvd_v1_0_ring_test,
1209*4882a593Smuzhiyun 	.ib_test = &uvd_v1_0_ib_test,
1210*4882a593Smuzhiyun 	.is_lockup = &radeon_ring_test_lockup,
1211*4882a593Smuzhiyun 	.get_rptr = &uvd_v1_0_get_rptr,
1212*4882a593Smuzhiyun 	.get_wptr = &uvd_v1_0_get_wptr,
1213*4882a593Smuzhiyun 	.set_wptr = &uvd_v1_0_set_wptr,
1214*4882a593Smuzhiyun };
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun static struct radeon_asic rv770_asic = {
1217*4882a593Smuzhiyun 	.init = &rv770_init,
1218*4882a593Smuzhiyun 	.fini = &rv770_fini,
1219*4882a593Smuzhiyun 	.suspend = &rv770_suspend,
1220*4882a593Smuzhiyun 	.resume = &rv770_resume,
1221*4882a593Smuzhiyun 	.asic_reset = &r600_asic_reset,
1222*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1223*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1224*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1225*4882a593Smuzhiyun 	.mc_wait_for_idle = &r600_mc_wait_for_idle,
1226*4882a593Smuzhiyun 	.get_xclk = &rv770_get_xclk,
1227*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1228*4882a593Smuzhiyun 	.get_allowed_info_register = r600_get_allowed_info_register,
1229*4882a593Smuzhiyun 	.gart = {
1230*4882a593Smuzhiyun 		.tlb_flush = &r600_pcie_gart_tlb_flush,
1231*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1232*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1233*4882a593Smuzhiyun 	},
1234*4882a593Smuzhiyun 	.ring = {
1235*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &r600_gfx_ring,
1236*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &r600_dma_ring,
1237*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1238*4882a593Smuzhiyun 	},
1239*4882a593Smuzhiyun 	.irq = {
1240*4882a593Smuzhiyun 		.set = &r600_irq_set,
1241*4882a593Smuzhiyun 		.process = &r600_irq_process,
1242*4882a593Smuzhiyun 	},
1243*4882a593Smuzhiyun 	.display = {
1244*4882a593Smuzhiyun 		.bandwidth_update = &rv515_bandwidth_update,
1245*4882a593Smuzhiyun 		.get_vblank_counter = &rs600_get_vblank_counter,
1246*4882a593Smuzhiyun 		.wait_for_vblank = &avivo_wait_for_vblank,
1247*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1248*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1249*4882a593Smuzhiyun 	},
1250*4882a593Smuzhiyun 	.copy = {
1251*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1252*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1253*4882a593Smuzhiyun 		.dma = &rv770_copy_dma,
1254*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1255*4882a593Smuzhiyun 		.copy = &rv770_copy_dma,
1256*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1257*4882a593Smuzhiyun 	},
1258*4882a593Smuzhiyun 	.surface = {
1259*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1260*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1261*4882a593Smuzhiyun 	},
1262*4882a593Smuzhiyun 	.hpd = {
1263*4882a593Smuzhiyun 		.init = &r600_hpd_init,
1264*4882a593Smuzhiyun 		.fini = &r600_hpd_fini,
1265*4882a593Smuzhiyun 		.sense = &r600_hpd_sense,
1266*4882a593Smuzhiyun 		.set_polarity = &r600_hpd_set_polarity,
1267*4882a593Smuzhiyun 	},
1268*4882a593Smuzhiyun 	.pm = {
1269*4882a593Smuzhiyun 		.misc = &rv770_pm_misc,
1270*4882a593Smuzhiyun 		.prepare = &rs600_pm_prepare,
1271*4882a593Smuzhiyun 		.finish = &rs600_pm_finish,
1272*4882a593Smuzhiyun 		.init_profile = &r600_pm_init_profile,
1273*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1274*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1275*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1276*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1277*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1278*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1279*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1280*4882a593Smuzhiyun 		.set_clock_gating = &radeon_atom_set_clock_gating,
1281*4882a593Smuzhiyun 		.set_uvd_clocks = &rv770_set_uvd_clocks,
1282*4882a593Smuzhiyun 		.get_temperature = &rv770_get_temp,
1283*4882a593Smuzhiyun 	},
1284*4882a593Smuzhiyun 	.dpm = {
1285*4882a593Smuzhiyun 		.init = &rv770_dpm_init,
1286*4882a593Smuzhiyun 		.setup_asic = &rv770_dpm_setup_asic,
1287*4882a593Smuzhiyun 		.enable = &rv770_dpm_enable,
1288*4882a593Smuzhiyun 		.late_enable = &rv770_dpm_late_enable,
1289*4882a593Smuzhiyun 		.disable = &rv770_dpm_disable,
1290*4882a593Smuzhiyun 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1291*4882a593Smuzhiyun 		.set_power_state = &rv770_dpm_set_power_state,
1292*4882a593Smuzhiyun 		.post_set_power_state = &r600_dpm_post_set_power_state,
1293*4882a593Smuzhiyun 		.display_configuration_changed = &rv770_dpm_display_configuration_changed,
1294*4882a593Smuzhiyun 		.fini = &rv770_dpm_fini,
1295*4882a593Smuzhiyun 		.get_sclk = &rv770_dpm_get_sclk,
1296*4882a593Smuzhiyun 		.get_mclk = &rv770_dpm_get_mclk,
1297*4882a593Smuzhiyun 		.print_power_state = &rv770_dpm_print_power_state,
1298*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1299*4882a593Smuzhiyun 		.force_performance_level = &rv770_dpm_force_performance_level,
1300*4882a593Smuzhiyun 		.vblank_too_short = &rv770_dpm_vblank_too_short,
1301*4882a593Smuzhiyun 		.get_current_sclk = &rv770_dpm_get_current_sclk,
1302*4882a593Smuzhiyun 		.get_current_mclk = &rv770_dpm_get_current_mclk,
1303*4882a593Smuzhiyun 	},
1304*4882a593Smuzhiyun 	.pflip = {
1305*4882a593Smuzhiyun 		.page_flip = &rv770_page_flip,
1306*4882a593Smuzhiyun 		.page_flip_pending = &rv770_page_flip_pending,
1307*4882a593Smuzhiyun 	},
1308*4882a593Smuzhiyun };
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun static const struct radeon_asic_ring evergreen_gfx_ring = {
1311*4882a593Smuzhiyun 	.ib_execute = &evergreen_ring_ib_execute,
1312*4882a593Smuzhiyun 	.emit_fence = &r600_fence_ring_emit,
1313*4882a593Smuzhiyun 	.emit_semaphore = &r600_semaphore_ring_emit,
1314*4882a593Smuzhiyun 	.cs_parse = &evergreen_cs_parse,
1315*4882a593Smuzhiyun 	.ring_test = &r600_ring_test,
1316*4882a593Smuzhiyun 	.ib_test = &r600_ib_test,
1317*4882a593Smuzhiyun 	.is_lockup = &evergreen_gfx_is_lockup,
1318*4882a593Smuzhiyun 	.get_rptr = &r600_gfx_get_rptr,
1319*4882a593Smuzhiyun 	.get_wptr = &r600_gfx_get_wptr,
1320*4882a593Smuzhiyun 	.set_wptr = &r600_gfx_set_wptr,
1321*4882a593Smuzhiyun };
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun static const struct radeon_asic_ring evergreen_dma_ring = {
1324*4882a593Smuzhiyun 	.ib_execute = &evergreen_dma_ring_ib_execute,
1325*4882a593Smuzhiyun 	.emit_fence = &evergreen_dma_fence_ring_emit,
1326*4882a593Smuzhiyun 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1327*4882a593Smuzhiyun 	.cs_parse = &evergreen_dma_cs_parse,
1328*4882a593Smuzhiyun 	.ring_test = &r600_dma_ring_test,
1329*4882a593Smuzhiyun 	.ib_test = &r600_dma_ib_test,
1330*4882a593Smuzhiyun 	.is_lockup = &evergreen_dma_is_lockup,
1331*4882a593Smuzhiyun 	.get_rptr = &r600_dma_get_rptr,
1332*4882a593Smuzhiyun 	.get_wptr = &r600_dma_get_wptr,
1333*4882a593Smuzhiyun 	.set_wptr = &r600_dma_set_wptr,
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun static struct radeon_asic evergreen_asic = {
1337*4882a593Smuzhiyun 	.init = &evergreen_init,
1338*4882a593Smuzhiyun 	.fini = &evergreen_fini,
1339*4882a593Smuzhiyun 	.suspend = &evergreen_suspend,
1340*4882a593Smuzhiyun 	.resume = &evergreen_resume,
1341*4882a593Smuzhiyun 	.asic_reset = &evergreen_asic_reset,
1342*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1343*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1344*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1345*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1346*4882a593Smuzhiyun 	.get_xclk = &rv770_get_xclk,
1347*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1348*4882a593Smuzhiyun 	.get_allowed_info_register = evergreen_get_allowed_info_register,
1349*4882a593Smuzhiyun 	.gart = {
1350*4882a593Smuzhiyun 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1351*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1352*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1353*4882a593Smuzhiyun 	},
1354*4882a593Smuzhiyun 	.ring = {
1355*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1356*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1357*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1358*4882a593Smuzhiyun 	},
1359*4882a593Smuzhiyun 	.irq = {
1360*4882a593Smuzhiyun 		.set = &evergreen_irq_set,
1361*4882a593Smuzhiyun 		.process = &evergreen_irq_process,
1362*4882a593Smuzhiyun 	},
1363*4882a593Smuzhiyun 	.display = {
1364*4882a593Smuzhiyun 		.bandwidth_update = &evergreen_bandwidth_update,
1365*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1366*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1367*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1368*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1369*4882a593Smuzhiyun 	},
1370*4882a593Smuzhiyun 	.copy = {
1371*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1372*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1373*4882a593Smuzhiyun 		.dma = &evergreen_copy_dma,
1374*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1375*4882a593Smuzhiyun 		.copy = &evergreen_copy_dma,
1376*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1377*4882a593Smuzhiyun 	},
1378*4882a593Smuzhiyun 	.surface = {
1379*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1380*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1381*4882a593Smuzhiyun 	},
1382*4882a593Smuzhiyun 	.hpd = {
1383*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1384*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1385*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1386*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1387*4882a593Smuzhiyun 	},
1388*4882a593Smuzhiyun 	.pm = {
1389*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1390*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1391*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1392*4882a593Smuzhiyun 		.init_profile = &r600_pm_init_profile,
1393*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1394*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1395*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1396*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1397*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1398*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1399*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1400*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1401*4882a593Smuzhiyun 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1402*4882a593Smuzhiyun 		.get_temperature = &evergreen_get_temp,
1403*4882a593Smuzhiyun 	},
1404*4882a593Smuzhiyun 	.dpm = {
1405*4882a593Smuzhiyun 		.init = &cypress_dpm_init,
1406*4882a593Smuzhiyun 		.setup_asic = &cypress_dpm_setup_asic,
1407*4882a593Smuzhiyun 		.enable = &cypress_dpm_enable,
1408*4882a593Smuzhiyun 		.late_enable = &rv770_dpm_late_enable,
1409*4882a593Smuzhiyun 		.disable = &cypress_dpm_disable,
1410*4882a593Smuzhiyun 		.pre_set_power_state = &r600_dpm_pre_set_power_state,
1411*4882a593Smuzhiyun 		.set_power_state = &cypress_dpm_set_power_state,
1412*4882a593Smuzhiyun 		.post_set_power_state = &r600_dpm_post_set_power_state,
1413*4882a593Smuzhiyun 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1414*4882a593Smuzhiyun 		.fini = &cypress_dpm_fini,
1415*4882a593Smuzhiyun 		.get_sclk = &rv770_dpm_get_sclk,
1416*4882a593Smuzhiyun 		.get_mclk = &rv770_dpm_get_mclk,
1417*4882a593Smuzhiyun 		.print_power_state = &rv770_dpm_print_power_state,
1418*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
1419*4882a593Smuzhiyun 		.force_performance_level = &rv770_dpm_force_performance_level,
1420*4882a593Smuzhiyun 		.vblank_too_short = &cypress_dpm_vblank_too_short,
1421*4882a593Smuzhiyun 		.get_current_sclk = &rv770_dpm_get_current_sclk,
1422*4882a593Smuzhiyun 		.get_current_mclk = &rv770_dpm_get_current_mclk,
1423*4882a593Smuzhiyun 	},
1424*4882a593Smuzhiyun 	.pflip = {
1425*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
1426*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
1427*4882a593Smuzhiyun 	},
1428*4882a593Smuzhiyun };
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun static struct radeon_asic sumo_asic = {
1431*4882a593Smuzhiyun 	.init = &evergreen_init,
1432*4882a593Smuzhiyun 	.fini = &evergreen_fini,
1433*4882a593Smuzhiyun 	.suspend = &evergreen_suspend,
1434*4882a593Smuzhiyun 	.resume = &evergreen_resume,
1435*4882a593Smuzhiyun 	.asic_reset = &evergreen_asic_reset,
1436*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1437*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1438*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1439*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1440*4882a593Smuzhiyun 	.get_xclk = &r600_get_xclk,
1441*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1442*4882a593Smuzhiyun 	.get_allowed_info_register = evergreen_get_allowed_info_register,
1443*4882a593Smuzhiyun 	.gart = {
1444*4882a593Smuzhiyun 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1445*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1446*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1447*4882a593Smuzhiyun 	},
1448*4882a593Smuzhiyun 	.ring = {
1449*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1450*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1451*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1452*4882a593Smuzhiyun 	},
1453*4882a593Smuzhiyun 	.irq = {
1454*4882a593Smuzhiyun 		.set = &evergreen_irq_set,
1455*4882a593Smuzhiyun 		.process = &evergreen_irq_process,
1456*4882a593Smuzhiyun 	},
1457*4882a593Smuzhiyun 	.display = {
1458*4882a593Smuzhiyun 		.bandwidth_update = &evergreen_bandwidth_update,
1459*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1460*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1461*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1462*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1463*4882a593Smuzhiyun 	},
1464*4882a593Smuzhiyun 	.copy = {
1465*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1466*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1467*4882a593Smuzhiyun 		.dma = &evergreen_copy_dma,
1468*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1469*4882a593Smuzhiyun 		.copy = &evergreen_copy_dma,
1470*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1471*4882a593Smuzhiyun 	},
1472*4882a593Smuzhiyun 	.surface = {
1473*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1474*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1475*4882a593Smuzhiyun 	},
1476*4882a593Smuzhiyun 	.hpd = {
1477*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1478*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1479*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1480*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1481*4882a593Smuzhiyun 	},
1482*4882a593Smuzhiyun 	.pm = {
1483*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1484*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1485*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1486*4882a593Smuzhiyun 		.init_profile = &sumo_pm_init_profile,
1487*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1488*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1489*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1490*4882a593Smuzhiyun 		.get_memory_clock = NULL,
1491*4882a593Smuzhiyun 		.set_memory_clock = NULL,
1492*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
1493*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
1494*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1495*4882a593Smuzhiyun 		.set_uvd_clocks = &sumo_set_uvd_clocks,
1496*4882a593Smuzhiyun 		.get_temperature = &sumo_get_temp,
1497*4882a593Smuzhiyun 	},
1498*4882a593Smuzhiyun 	.dpm = {
1499*4882a593Smuzhiyun 		.init = &sumo_dpm_init,
1500*4882a593Smuzhiyun 		.setup_asic = &sumo_dpm_setup_asic,
1501*4882a593Smuzhiyun 		.enable = &sumo_dpm_enable,
1502*4882a593Smuzhiyun 		.late_enable = &sumo_dpm_late_enable,
1503*4882a593Smuzhiyun 		.disable = &sumo_dpm_disable,
1504*4882a593Smuzhiyun 		.pre_set_power_state = &sumo_dpm_pre_set_power_state,
1505*4882a593Smuzhiyun 		.set_power_state = &sumo_dpm_set_power_state,
1506*4882a593Smuzhiyun 		.post_set_power_state = &sumo_dpm_post_set_power_state,
1507*4882a593Smuzhiyun 		.display_configuration_changed = &sumo_dpm_display_configuration_changed,
1508*4882a593Smuzhiyun 		.fini = &sumo_dpm_fini,
1509*4882a593Smuzhiyun 		.get_sclk = &sumo_dpm_get_sclk,
1510*4882a593Smuzhiyun 		.get_mclk = &sumo_dpm_get_mclk,
1511*4882a593Smuzhiyun 		.print_power_state = &sumo_dpm_print_power_state,
1512*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
1513*4882a593Smuzhiyun 		.force_performance_level = &sumo_dpm_force_performance_level,
1514*4882a593Smuzhiyun 		.get_current_sclk = &sumo_dpm_get_current_sclk,
1515*4882a593Smuzhiyun 		.get_current_mclk = &sumo_dpm_get_current_mclk,
1516*4882a593Smuzhiyun 	},
1517*4882a593Smuzhiyun 	.pflip = {
1518*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
1519*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
1520*4882a593Smuzhiyun 	},
1521*4882a593Smuzhiyun };
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun static struct radeon_asic btc_asic = {
1524*4882a593Smuzhiyun 	.init = &evergreen_init,
1525*4882a593Smuzhiyun 	.fini = &evergreen_fini,
1526*4882a593Smuzhiyun 	.suspend = &evergreen_suspend,
1527*4882a593Smuzhiyun 	.resume = &evergreen_resume,
1528*4882a593Smuzhiyun 	.asic_reset = &evergreen_asic_reset,
1529*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1530*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1531*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1532*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1533*4882a593Smuzhiyun 	.get_xclk = &rv770_get_xclk,
1534*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1535*4882a593Smuzhiyun 	.get_allowed_info_register = evergreen_get_allowed_info_register,
1536*4882a593Smuzhiyun 	.gart = {
1537*4882a593Smuzhiyun 		.tlb_flush = &evergreen_pcie_gart_tlb_flush,
1538*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1539*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1540*4882a593Smuzhiyun 	},
1541*4882a593Smuzhiyun 	.ring = {
1542*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &evergreen_gfx_ring,
1543*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &evergreen_dma_ring,
1544*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &rv770_uvd_ring,
1545*4882a593Smuzhiyun 	},
1546*4882a593Smuzhiyun 	.irq = {
1547*4882a593Smuzhiyun 		.set = &evergreen_irq_set,
1548*4882a593Smuzhiyun 		.process = &evergreen_irq_process,
1549*4882a593Smuzhiyun 	},
1550*4882a593Smuzhiyun 	.display = {
1551*4882a593Smuzhiyun 		.bandwidth_update = &evergreen_bandwidth_update,
1552*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1553*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1554*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1555*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1556*4882a593Smuzhiyun 	},
1557*4882a593Smuzhiyun 	.copy = {
1558*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1559*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1560*4882a593Smuzhiyun 		.dma = &evergreen_copy_dma,
1561*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1562*4882a593Smuzhiyun 		.copy = &evergreen_copy_dma,
1563*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1564*4882a593Smuzhiyun 	},
1565*4882a593Smuzhiyun 	.surface = {
1566*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1567*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1568*4882a593Smuzhiyun 	},
1569*4882a593Smuzhiyun 	.hpd = {
1570*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1571*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1572*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1573*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1574*4882a593Smuzhiyun 	},
1575*4882a593Smuzhiyun 	.pm = {
1576*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1577*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1578*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1579*4882a593Smuzhiyun 		.init_profile = &btc_pm_init_profile,
1580*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1581*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1582*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1583*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1584*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1585*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1586*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1587*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1588*4882a593Smuzhiyun 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1589*4882a593Smuzhiyun 		.get_temperature = &evergreen_get_temp,
1590*4882a593Smuzhiyun 	},
1591*4882a593Smuzhiyun 	.dpm = {
1592*4882a593Smuzhiyun 		.init = &btc_dpm_init,
1593*4882a593Smuzhiyun 		.setup_asic = &btc_dpm_setup_asic,
1594*4882a593Smuzhiyun 		.enable = &btc_dpm_enable,
1595*4882a593Smuzhiyun 		.late_enable = &rv770_dpm_late_enable,
1596*4882a593Smuzhiyun 		.disable = &btc_dpm_disable,
1597*4882a593Smuzhiyun 		.pre_set_power_state = &btc_dpm_pre_set_power_state,
1598*4882a593Smuzhiyun 		.set_power_state = &btc_dpm_set_power_state,
1599*4882a593Smuzhiyun 		.post_set_power_state = &btc_dpm_post_set_power_state,
1600*4882a593Smuzhiyun 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1601*4882a593Smuzhiyun 		.fini = &btc_dpm_fini,
1602*4882a593Smuzhiyun 		.get_sclk = &btc_dpm_get_sclk,
1603*4882a593Smuzhiyun 		.get_mclk = &btc_dpm_get_mclk,
1604*4882a593Smuzhiyun 		.print_power_state = &rv770_dpm_print_power_state,
1605*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &btc_dpm_debugfs_print_current_performance_level,
1606*4882a593Smuzhiyun 		.force_performance_level = &rv770_dpm_force_performance_level,
1607*4882a593Smuzhiyun 		.vblank_too_short = &btc_dpm_vblank_too_short,
1608*4882a593Smuzhiyun 		.get_current_sclk = &btc_dpm_get_current_sclk,
1609*4882a593Smuzhiyun 		.get_current_mclk = &btc_dpm_get_current_mclk,
1610*4882a593Smuzhiyun 	},
1611*4882a593Smuzhiyun 	.pflip = {
1612*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
1613*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
1614*4882a593Smuzhiyun 	},
1615*4882a593Smuzhiyun };
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun static const struct radeon_asic_ring cayman_gfx_ring = {
1618*4882a593Smuzhiyun 	.ib_execute = &cayman_ring_ib_execute,
1619*4882a593Smuzhiyun 	.ib_parse = &evergreen_ib_parse,
1620*4882a593Smuzhiyun 	.emit_fence = &cayman_fence_ring_emit,
1621*4882a593Smuzhiyun 	.emit_semaphore = &r600_semaphore_ring_emit,
1622*4882a593Smuzhiyun 	.cs_parse = &evergreen_cs_parse,
1623*4882a593Smuzhiyun 	.ring_test = &r600_ring_test,
1624*4882a593Smuzhiyun 	.ib_test = &r600_ib_test,
1625*4882a593Smuzhiyun 	.is_lockup = &cayman_gfx_is_lockup,
1626*4882a593Smuzhiyun 	.vm_flush = &cayman_vm_flush,
1627*4882a593Smuzhiyun 	.get_rptr = &cayman_gfx_get_rptr,
1628*4882a593Smuzhiyun 	.get_wptr = &cayman_gfx_get_wptr,
1629*4882a593Smuzhiyun 	.set_wptr = &cayman_gfx_set_wptr,
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun static const struct radeon_asic_ring cayman_dma_ring = {
1633*4882a593Smuzhiyun 	.ib_execute = &cayman_dma_ring_ib_execute,
1634*4882a593Smuzhiyun 	.ib_parse = &evergreen_dma_ib_parse,
1635*4882a593Smuzhiyun 	.emit_fence = &evergreen_dma_fence_ring_emit,
1636*4882a593Smuzhiyun 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1637*4882a593Smuzhiyun 	.cs_parse = &evergreen_dma_cs_parse,
1638*4882a593Smuzhiyun 	.ring_test = &r600_dma_ring_test,
1639*4882a593Smuzhiyun 	.ib_test = &r600_dma_ib_test,
1640*4882a593Smuzhiyun 	.is_lockup = &cayman_dma_is_lockup,
1641*4882a593Smuzhiyun 	.vm_flush = &cayman_dma_vm_flush,
1642*4882a593Smuzhiyun 	.get_rptr = &cayman_dma_get_rptr,
1643*4882a593Smuzhiyun 	.get_wptr = &cayman_dma_get_wptr,
1644*4882a593Smuzhiyun 	.set_wptr = &cayman_dma_set_wptr
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun static const struct radeon_asic_ring cayman_uvd_ring = {
1648*4882a593Smuzhiyun 	.ib_execute = &uvd_v1_0_ib_execute,
1649*4882a593Smuzhiyun 	.emit_fence = &uvd_v2_2_fence_emit,
1650*4882a593Smuzhiyun 	.emit_semaphore = &uvd_v3_1_semaphore_emit,
1651*4882a593Smuzhiyun 	.cs_parse = &radeon_uvd_cs_parse,
1652*4882a593Smuzhiyun 	.ring_test = &uvd_v1_0_ring_test,
1653*4882a593Smuzhiyun 	.ib_test = &uvd_v1_0_ib_test,
1654*4882a593Smuzhiyun 	.is_lockup = &radeon_ring_test_lockup,
1655*4882a593Smuzhiyun 	.get_rptr = &uvd_v1_0_get_rptr,
1656*4882a593Smuzhiyun 	.get_wptr = &uvd_v1_0_get_wptr,
1657*4882a593Smuzhiyun 	.set_wptr = &uvd_v1_0_set_wptr,
1658*4882a593Smuzhiyun };
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun static struct radeon_asic cayman_asic = {
1661*4882a593Smuzhiyun 	.init = &cayman_init,
1662*4882a593Smuzhiyun 	.fini = &cayman_fini,
1663*4882a593Smuzhiyun 	.suspend = &cayman_suspend,
1664*4882a593Smuzhiyun 	.resume = &cayman_resume,
1665*4882a593Smuzhiyun 	.asic_reset = &cayman_asic_reset,
1666*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1667*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1668*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1669*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1670*4882a593Smuzhiyun 	.get_xclk = &rv770_get_xclk,
1671*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1672*4882a593Smuzhiyun 	.get_allowed_info_register = cayman_get_allowed_info_register,
1673*4882a593Smuzhiyun 	.gart = {
1674*4882a593Smuzhiyun 		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1675*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1676*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1677*4882a593Smuzhiyun 	},
1678*4882a593Smuzhiyun 	.vm = {
1679*4882a593Smuzhiyun 		.init = &cayman_vm_init,
1680*4882a593Smuzhiyun 		.fini = &cayman_vm_fini,
1681*4882a593Smuzhiyun 		.copy_pages = &cayman_dma_vm_copy_pages,
1682*4882a593Smuzhiyun 		.write_pages = &cayman_dma_vm_write_pages,
1683*4882a593Smuzhiyun 		.set_pages = &cayman_dma_vm_set_pages,
1684*4882a593Smuzhiyun 		.pad_ib = &cayman_dma_vm_pad_ib,
1685*4882a593Smuzhiyun 	},
1686*4882a593Smuzhiyun 	.ring = {
1687*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1688*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1689*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1690*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1691*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1692*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1693*4882a593Smuzhiyun 	},
1694*4882a593Smuzhiyun 	.irq = {
1695*4882a593Smuzhiyun 		.set = &evergreen_irq_set,
1696*4882a593Smuzhiyun 		.process = &evergreen_irq_process,
1697*4882a593Smuzhiyun 	},
1698*4882a593Smuzhiyun 	.display = {
1699*4882a593Smuzhiyun 		.bandwidth_update = &evergreen_bandwidth_update,
1700*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1701*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1702*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1703*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1704*4882a593Smuzhiyun 	},
1705*4882a593Smuzhiyun 	.copy = {
1706*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1707*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1708*4882a593Smuzhiyun 		.dma = &evergreen_copy_dma,
1709*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1710*4882a593Smuzhiyun 		.copy = &evergreen_copy_dma,
1711*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1712*4882a593Smuzhiyun 	},
1713*4882a593Smuzhiyun 	.surface = {
1714*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1715*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1716*4882a593Smuzhiyun 	},
1717*4882a593Smuzhiyun 	.hpd = {
1718*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1719*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1720*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1721*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1722*4882a593Smuzhiyun 	},
1723*4882a593Smuzhiyun 	.pm = {
1724*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1725*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1726*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1727*4882a593Smuzhiyun 		.init_profile = &btc_pm_init_profile,
1728*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1729*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1730*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1731*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1732*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1733*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1734*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1735*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1736*4882a593Smuzhiyun 		.set_uvd_clocks = &evergreen_set_uvd_clocks,
1737*4882a593Smuzhiyun 		.get_temperature = &evergreen_get_temp,
1738*4882a593Smuzhiyun 	},
1739*4882a593Smuzhiyun 	.dpm = {
1740*4882a593Smuzhiyun 		.init = &ni_dpm_init,
1741*4882a593Smuzhiyun 		.setup_asic = &ni_dpm_setup_asic,
1742*4882a593Smuzhiyun 		.enable = &ni_dpm_enable,
1743*4882a593Smuzhiyun 		.late_enable = &rv770_dpm_late_enable,
1744*4882a593Smuzhiyun 		.disable = &ni_dpm_disable,
1745*4882a593Smuzhiyun 		.pre_set_power_state = &ni_dpm_pre_set_power_state,
1746*4882a593Smuzhiyun 		.set_power_state = &ni_dpm_set_power_state,
1747*4882a593Smuzhiyun 		.post_set_power_state = &ni_dpm_post_set_power_state,
1748*4882a593Smuzhiyun 		.display_configuration_changed = &cypress_dpm_display_configuration_changed,
1749*4882a593Smuzhiyun 		.fini = &ni_dpm_fini,
1750*4882a593Smuzhiyun 		.get_sclk = &ni_dpm_get_sclk,
1751*4882a593Smuzhiyun 		.get_mclk = &ni_dpm_get_mclk,
1752*4882a593Smuzhiyun 		.print_power_state = &ni_dpm_print_power_state,
1753*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
1754*4882a593Smuzhiyun 		.force_performance_level = &ni_dpm_force_performance_level,
1755*4882a593Smuzhiyun 		.vblank_too_short = &ni_dpm_vblank_too_short,
1756*4882a593Smuzhiyun 		.get_current_sclk = &ni_dpm_get_current_sclk,
1757*4882a593Smuzhiyun 		.get_current_mclk = &ni_dpm_get_current_mclk,
1758*4882a593Smuzhiyun 	},
1759*4882a593Smuzhiyun 	.pflip = {
1760*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
1761*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
1762*4882a593Smuzhiyun 	},
1763*4882a593Smuzhiyun };
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun static const struct radeon_asic_ring trinity_vce_ring = {
1766*4882a593Smuzhiyun 	.ib_execute = &radeon_vce_ib_execute,
1767*4882a593Smuzhiyun 	.emit_fence = &radeon_vce_fence_emit,
1768*4882a593Smuzhiyun 	.emit_semaphore = &radeon_vce_semaphore_emit,
1769*4882a593Smuzhiyun 	.cs_parse = &radeon_vce_cs_parse,
1770*4882a593Smuzhiyun 	.ring_test = &radeon_vce_ring_test,
1771*4882a593Smuzhiyun 	.ib_test = &radeon_vce_ib_test,
1772*4882a593Smuzhiyun 	.is_lockup = &radeon_ring_test_lockup,
1773*4882a593Smuzhiyun 	.get_rptr = &vce_v1_0_get_rptr,
1774*4882a593Smuzhiyun 	.get_wptr = &vce_v1_0_get_wptr,
1775*4882a593Smuzhiyun 	.set_wptr = &vce_v1_0_set_wptr,
1776*4882a593Smuzhiyun };
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun static struct radeon_asic trinity_asic = {
1779*4882a593Smuzhiyun 	.init = &cayman_init,
1780*4882a593Smuzhiyun 	.fini = &cayman_fini,
1781*4882a593Smuzhiyun 	.suspend = &cayman_suspend,
1782*4882a593Smuzhiyun 	.resume = &cayman_resume,
1783*4882a593Smuzhiyun 	.asic_reset = &cayman_asic_reset,
1784*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1785*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1786*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1787*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1788*4882a593Smuzhiyun 	.get_xclk = &r600_get_xclk,
1789*4882a593Smuzhiyun 	.get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1790*4882a593Smuzhiyun 	.get_allowed_info_register = cayman_get_allowed_info_register,
1791*4882a593Smuzhiyun 	.gart = {
1792*4882a593Smuzhiyun 		.tlb_flush = &cayman_pcie_gart_tlb_flush,
1793*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1794*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1795*4882a593Smuzhiyun 	},
1796*4882a593Smuzhiyun 	.vm = {
1797*4882a593Smuzhiyun 		.init = &cayman_vm_init,
1798*4882a593Smuzhiyun 		.fini = &cayman_vm_fini,
1799*4882a593Smuzhiyun 		.copy_pages = &cayman_dma_vm_copy_pages,
1800*4882a593Smuzhiyun 		.write_pages = &cayman_dma_vm_write_pages,
1801*4882a593Smuzhiyun 		.set_pages = &cayman_dma_vm_set_pages,
1802*4882a593Smuzhiyun 		.pad_ib = &cayman_dma_vm_pad_ib,
1803*4882a593Smuzhiyun 	},
1804*4882a593Smuzhiyun 	.ring = {
1805*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &cayman_gfx_ring,
1806*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP1_INDEX] = &cayman_gfx_ring,
1807*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP2_INDEX] = &cayman_gfx_ring,
1808*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &cayman_dma_ring,
1809*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &cayman_dma_ring,
1810*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1811*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
1812*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
1813*4882a593Smuzhiyun 	},
1814*4882a593Smuzhiyun 	.irq = {
1815*4882a593Smuzhiyun 		.set = &evergreen_irq_set,
1816*4882a593Smuzhiyun 		.process = &evergreen_irq_process,
1817*4882a593Smuzhiyun 	},
1818*4882a593Smuzhiyun 	.display = {
1819*4882a593Smuzhiyun 		.bandwidth_update = &dce6_bandwidth_update,
1820*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1821*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1822*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1823*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1824*4882a593Smuzhiyun 	},
1825*4882a593Smuzhiyun 	.copy = {
1826*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1827*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1828*4882a593Smuzhiyun 		.dma = &evergreen_copy_dma,
1829*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1830*4882a593Smuzhiyun 		.copy = &evergreen_copy_dma,
1831*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1832*4882a593Smuzhiyun 	},
1833*4882a593Smuzhiyun 	.surface = {
1834*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1835*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1836*4882a593Smuzhiyun 	},
1837*4882a593Smuzhiyun 	.hpd = {
1838*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1839*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1840*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1841*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1842*4882a593Smuzhiyun 	},
1843*4882a593Smuzhiyun 	.pm = {
1844*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1845*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1846*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1847*4882a593Smuzhiyun 		.init_profile = &sumo_pm_init_profile,
1848*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1849*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1850*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1851*4882a593Smuzhiyun 		.get_memory_clock = NULL,
1852*4882a593Smuzhiyun 		.set_memory_clock = NULL,
1853*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
1854*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
1855*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1856*4882a593Smuzhiyun 		.set_uvd_clocks = &sumo_set_uvd_clocks,
1857*4882a593Smuzhiyun 		.set_vce_clocks = &tn_set_vce_clocks,
1858*4882a593Smuzhiyun 		.get_temperature = &tn_get_temp,
1859*4882a593Smuzhiyun 	},
1860*4882a593Smuzhiyun 	.dpm = {
1861*4882a593Smuzhiyun 		.init = &trinity_dpm_init,
1862*4882a593Smuzhiyun 		.setup_asic = &trinity_dpm_setup_asic,
1863*4882a593Smuzhiyun 		.enable = &trinity_dpm_enable,
1864*4882a593Smuzhiyun 		.late_enable = &trinity_dpm_late_enable,
1865*4882a593Smuzhiyun 		.disable = &trinity_dpm_disable,
1866*4882a593Smuzhiyun 		.pre_set_power_state = &trinity_dpm_pre_set_power_state,
1867*4882a593Smuzhiyun 		.set_power_state = &trinity_dpm_set_power_state,
1868*4882a593Smuzhiyun 		.post_set_power_state = &trinity_dpm_post_set_power_state,
1869*4882a593Smuzhiyun 		.display_configuration_changed = &trinity_dpm_display_configuration_changed,
1870*4882a593Smuzhiyun 		.fini = &trinity_dpm_fini,
1871*4882a593Smuzhiyun 		.get_sclk = &trinity_dpm_get_sclk,
1872*4882a593Smuzhiyun 		.get_mclk = &trinity_dpm_get_mclk,
1873*4882a593Smuzhiyun 		.print_power_state = &trinity_dpm_print_power_state,
1874*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
1875*4882a593Smuzhiyun 		.force_performance_level = &trinity_dpm_force_performance_level,
1876*4882a593Smuzhiyun 		.enable_bapm = &trinity_dpm_enable_bapm,
1877*4882a593Smuzhiyun 		.get_current_sclk = &trinity_dpm_get_current_sclk,
1878*4882a593Smuzhiyun 		.get_current_mclk = &trinity_dpm_get_current_mclk,
1879*4882a593Smuzhiyun 	},
1880*4882a593Smuzhiyun 	.pflip = {
1881*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
1882*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
1883*4882a593Smuzhiyun 	},
1884*4882a593Smuzhiyun };
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun static const struct radeon_asic_ring si_gfx_ring = {
1887*4882a593Smuzhiyun 	.ib_execute = &si_ring_ib_execute,
1888*4882a593Smuzhiyun 	.ib_parse = &si_ib_parse,
1889*4882a593Smuzhiyun 	.emit_fence = &si_fence_ring_emit,
1890*4882a593Smuzhiyun 	.emit_semaphore = &r600_semaphore_ring_emit,
1891*4882a593Smuzhiyun 	.cs_parse = NULL,
1892*4882a593Smuzhiyun 	.ring_test = &r600_ring_test,
1893*4882a593Smuzhiyun 	.ib_test = &r600_ib_test,
1894*4882a593Smuzhiyun 	.is_lockup = &si_gfx_is_lockup,
1895*4882a593Smuzhiyun 	.vm_flush = &si_vm_flush,
1896*4882a593Smuzhiyun 	.get_rptr = &cayman_gfx_get_rptr,
1897*4882a593Smuzhiyun 	.get_wptr = &cayman_gfx_get_wptr,
1898*4882a593Smuzhiyun 	.set_wptr = &cayman_gfx_set_wptr,
1899*4882a593Smuzhiyun };
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun static const struct radeon_asic_ring si_dma_ring = {
1902*4882a593Smuzhiyun 	.ib_execute = &cayman_dma_ring_ib_execute,
1903*4882a593Smuzhiyun 	.ib_parse = &evergreen_dma_ib_parse,
1904*4882a593Smuzhiyun 	.emit_fence = &evergreen_dma_fence_ring_emit,
1905*4882a593Smuzhiyun 	.emit_semaphore = &r600_dma_semaphore_ring_emit,
1906*4882a593Smuzhiyun 	.cs_parse = NULL,
1907*4882a593Smuzhiyun 	.ring_test = &r600_dma_ring_test,
1908*4882a593Smuzhiyun 	.ib_test = &r600_dma_ib_test,
1909*4882a593Smuzhiyun 	.is_lockup = &si_dma_is_lockup,
1910*4882a593Smuzhiyun 	.vm_flush = &si_dma_vm_flush,
1911*4882a593Smuzhiyun 	.get_rptr = &cayman_dma_get_rptr,
1912*4882a593Smuzhiyun 	.get_wptr = &cayman_dma_get_wptr,
1913*4882a593Smuzhiyun 	.set_wptr = &cayman_dma_set_wptr,
1914*4882a593Smuzhiyun };
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun static struct radeon_asic si_asic = {
1917*4882a593Smuzhiyun 	.init = &si_init,
1918*4882a593Smuzhiyun 	.fini = &si_fini,
1919*4882a593Smuzhiyun 	.suspend = &si_suspend,
1920*4882a593Smuzhiyun 	.resume = &si_resume,
1921*4882a593Smuzhiyun 	.asic_reset = &si_asic_reset,
1922*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
1923*4882a593Smuzhiyun 	.mmio_hdp_flush = r600_mmio_hdp_flush,
1924*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
1925*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1926*4882a593Smuzhiyun 	.get_xclk = &si_get_xclk,
1927*4882a593Smuzhiyun 	.get_gpu_clock_counter = &si_get_gpu_clock_counter,
1928*4882a593Smuzhiyun 	.get_allowed_info_register = si_get_allowed_info_register,
1929*4882a593Smuzhiyun 	.gart = {
1930*4882a593Smuzhiyun 		.tlb_flush = &si_pcie_gart_tlb_flush,
1931*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
1932*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
1933*4882a593Smuzhiyun 	},
1934*4882a593Smuzhiyun 	.vm = {
1935*4882a593Smuzhiyun 		.init = &si_vm_init,
1936*4882a593Smuzhiyun 		.fini = &si_vm_fini,
1937*4882a593Smuzhiyun 		.copy_pages = &si_dma_vm_copy_pages,
1938*4882a593Smuzhiyun 		.write_pages = &si_dma_vm_write_pages,
1939*4882a593Smuzhiyun 		.set_pages = &si_dma_vm_set_pages,
1940*4882a593Smuzhiyun 		.pad_ib = &cayman_dma_vm_pad_ib,
1941*4882a593Smuzhiyun 	},
1942*4882a593Smuzhiyun 	.ring = {
1943*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &si_gfx_ring,
1944*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP1_INDEX] = &si_gfx_ring,
1945*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP2_INDEX] = &si_gfx_ring,
1946*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &si_dma_ring,
1947*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &si_dma_ring,
1948*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
1949*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE1_INDEX] = &trinity_vce_ring,
1950*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE2_INDEX] = &trinity_vce_ring,
1951*4882a593Smuzhiyun 	},
1952*4882a593Smuzhiyun 	.irq = {
1953*4882a593Smuzhiyun 		.set = &si_irq_set,
1954*4882a593Smuzhiyun 		.process = &si_irq_process,
1955*4882a593Smuzhiyun 	},
1956*4882a593Smuzhiyun 	.display = {
1957*4882a593Smuzhiyun 		.bandwidth_update = &dce6_bandwidth_update,
1958*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
1959*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
1960*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
1961*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
1962*4882a593Smuzhiyun 	},
1963*4882a593Smuzhiyun 	.copy = {
1964*4882a593Smuzhiyun 		.blit = &r600_copy_cpdma,
1965*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1966*4882a593Smuzhiyun 		.dma = &si_copy_dma,
1967*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1968*4882a593Smuzhiyun 		.copy = &si_copy_dma,
1969*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1970*4882a593Smuzhiyun 	},
1971*4882a593Smuzhiyun 	.surface = {
1972*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
1973*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
1974*4882a593Smuzhiyun 	},
1975*4882a593Smuzhiyun 	.hpd = {
1976*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
1977*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
1978*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
1979*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
1980*4882a593Smuzhiyun 	},
1981*4882a593Smuzhiyun 	.pm = {
1982*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
1983*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
1984*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
1985*4882a593Smuzhiyun 		.init_profile = &sumo_pm_init_profile,
1986*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
1987*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
1988*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
1989*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
1990*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
1991*4882a593Smuzhiyun 		.get_pcie_lanes = &r600_get_pcie_lanes,
1992*4882a593Smuzhiyun 		.set_pcie_lanes = &r600_set_pcie_lanes,
1993*4882a593Smuzhiyun 		.set_clock_gating = NULL,
1994*4882a593Smuzhiyun 		.set_uvd_clocks = &si_set_uvd_clocks,
1995*4882a593Smuzhiyun 		.set_vce_clocks = &si_set_vce_clocks,
1996*4882a593Smuzhiyun 		.get_temperature = &si_get_temp,
1997*4882a593Smuzhiyun 	},
1998*4882a593Smuzhiyun 	.dpm = {
1999*4882a593Smuzhiyun 		.init = &si_dpm_init,
2000*4882a593Smuzhiyun 		.setup_asic = &si_dpm_setup_asic,
2001*4882a593Smuzhiyun 		.enable = &si_dpm_enable,
2002*4882a593Smuzhiyun 		.late_enable = &si_dpm_late_enable,
2003*4882a593Smuzhiyun 		.disable = &si_dpm_disable,
2004*4882a593Smuzhiyun 		.pre_set_power_state = &si_dpm_pre_set_power_state,
2005*4882a593Smuzhiyun 		.set_power_state = &si_dpm_set_power_state,
2006*4882a593Smuzhiyun 		.post_set_power_state = &si_dpm_post_set_power_state,
2007*4882a593Smuzhiyun 		.display_configuration_changed = &si_dpm_display_configuration_changed,
2008*4882a593Smuzhiyun 		.fini = &si_dpm_fini,
2009*4882a593Smuzhiyun 		.get_sclk = &ni_dpm_get_sclk,
2010*4882a593Smuzhiyun 		.get_mclk = &ni_dpm_get_mclk,
2011*4882a593Smuzhiyun 		.print_power_state = &ni_dpm_print_power_state,
2012*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
2013*4882a593Smuzhiyun 		.force_performance_level = &si_dpm_force_performance_level,
2014*4882a593Smuzhiyun 		.vblank_too_short = &ni_dpm_vblank_too_short,
2015*4882a593Smuzhiyun 		.fan_ctrl_set_mode = &si_fan_ctrl_set_mode,
2016*4882a593Smuzhiyun 		.fan_ctrl_get_mode = &si_fan_ctrl_get_mode,
2017*4882a593Smuzhiyun 		.get_fan_speed_percent = &si_fan_ctrl_get_fan_speed_percent,
2018*4882a593Smuzhiyun 		.set_fan_speed_percent = &si_fan_ctrl_set_fan_speed_percent,
2019*4882a593Smuzhiyun 		.get_current_sclk = &si_dpm_get_current_sclk,
2020*4882a593Smuzhiyun 		.get_current_mclk = &si_dpm_get_current_mclk,
2021*4882a593Smuzhiyun 	},
2022*4882a593Smuzhiyun 	.pflip = {
2023*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
2024*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
2025*4882a593Smuzhiyun 	},
2026*4882a593Smuzhiyun };
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun static const struct radeon_asic_ring ci_gfx_ring = {
2029*4882a593Smuzhiyun 	.ib_execute = &cik_ring_ib_execute,
2030*4882a593Smuzhiyun 	.ib_parse = &cik_ib_parse,
2031*4882a593Smuzhiyun 	.emit_fence = &cik_fence_gfx_ring_emit,
2032*4882a593Smuzhiyun 	.emit_semaphore = &cik_semaphore_ring_emit,
2033*4882a593Smuzhiyun 	.cs_parse = NULL,
2034*4882a593Smuzhiyun 	.ring_test = &cik_ring_test,
2035*4882a593Smuzhiyun 	.ib_test = &cik_ib_test,
2036*4882a593Smuzhiyun 	.is_lockup = &cik_gfx_is_lockup,
2037*4882a593Smuzhiyun 	.vm_flush = &cik_vm_flush,
2038*4882a593Smuzhiyun 	.get_rptr = &cik_gfx_get_rptr,
2039*4882a593Smuzhiyun 	.get_wptr = &cik_gfx_get_wptr,
2040*4882a593Smuzhiyun 	.set_wptr = &cik_gfx_set_wptr,
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun static const struct radeon_asic_ring ci_cp_ring = {
2044*4882a593Smuzhiyun 	.ib_execute = &cik_ring_ib_execute,
2045*4882a593Smuzhiyun 	.ib_parse = &cik_ib_parse,
2046*4882a593Smuzhiyun 	.emit_fence = &cik_fence_compute_ring_emit,
2047*4882a593Smuzhiyun 	.emit_semaphore = &cik_semaphore_ring_emit,
2048*4882a593Smuzhiyun 	.cs_parse = NULL,
2049*4882a593Smuzhiyun 	.ring_test = &cik_ring_test,
2050*4882a593Smuzhiyun 	.ib_test = &cik_ib_test,
2051*4882a593Smuzhiyun 	.is_lockup = &cik_gfx_is_lockup,
2052*4882a593Smuzhiyun 	.vm_flush = &cik_vm_flush,
2053*4882a593Smuzhiyun 	.get_rptr = &cik_compute_get_rptr,
2054*4882a593Smuzhiyun 	.get_wptr = &cik_compute_get_wptr,
2055*4882a593Smuzhiyun 	.set_wptr = &cik_compute_set_wptr,
2056*4882a593Smuzhiyun };
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun static const struct radeon_asic_ring ci_dma_ring = {
2059*4882a593Smuzhiyun 	.ib_execute = &cik_sdma_ring_ib_execute,
2060*4882a593Smuzhiyun 	.ib_parse = &cik_ib_parse,
2061*4882a593Smuzhiyun 	.emit_fence = &cik_sdma_fence_ring_emit,
2062*4882a593Smuzhiyun 	.emit_semaphore = &cik_sdma_semaphore_ring_emit,
2063*4882a593Smuzhiyun 	.cs_parse = NULL,
2064*4882a593Smuzhiyun 	.ring_test = &cik_sdma_ring_test,
2065*4882a593Smuzhiyun 	.ib_test = &cik_sdma_ib_test,
2066*4882a593Smuzhiyun 	.is_lockup = &cik_sdma_is_lockup,
2067*4882a593Smuzhiyun 	.vm_flush = &cik_dma_vm_flush,
2068*4882a593Smuzhiyun 	.get_rptr = &cik_sdma_get_rptr,
2069*4882a593Smuzhiyun 	.get_wptr = &cik_sdma_get_wptr,
2070*4882a593Smuzhiyun 	.set_wptr = &cik_sdma_set_wptr,
2071*4882a593Smuzhiyun };
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun static const struct radeon_asic_ring ci_vce_ring = {
2074*4882a593Smuzhiyun 	.ib_execute = &radeon_vce_ib_execute,
2075*4882a593Smuzhiyun 	.emit_fence = &radeon_vce_fence_emit,
2076*4882a593Smuzhiyun 	.emit_semaphore = &radeon_vce_semaphore_emit,
2077*4882a593Smuzhiyun 	.cs_parse = &radeon_vce_cs_parse,
2078*4882a593Smuzhiyun 	.ring_test = &radeon_vce_ring_test,
2079*4882a593Smuzhiyun 	.ib_test = &radeon_vce_ib_test,
2080*4882a593Smuzhiyun 	.is_lockup = &radeon_ring_test_lockup,
2081*4882a593Smuzhiyun 	.get_rptr = &vce_v1_0_get_rptr,
2082*4882a593Smuzhiyun 	.get_wptr = &vce_v1_0_get_wptr,
2083*4882a593Smuzhiyun 	.set_wptr = &vce_v1_0_set_wptr,
2084*4882a593Smuzhiyun };
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun static struct radeon_asic ci_asic = {
2087*4882a593Smuzhiyun 	.init = &cik_init,
2088*4882a593Smuzhiyun 	.fini = &cik_fini,
2089*4882a593Smuzhiyun 	.suspend = &cik_suspend,
2090*4882a593Smuzhiyun 	.resume = &cik_resume,
2091*4882a593Smuzhiyun 	.asic_reset = &cik_asic_reset,
2092*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
2093*4882a593Smuzhiyun 	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2094*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
2095*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2096*4882a593Smuzhiyun 	.get_xclk = &cik_get_xclk,
2097*4882a593Smuzhiyun 	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2098*4882a593Smuzhiyun 	.get_allowed_info_register = cik_get_allowed_info_register,
2099*4882a593Smuzhiyun 	.gart = {
2100*4882a593Smuzhiyun 		.tlb_flush = &cik_pcie_gart_tlb_flush,
2101*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
2102*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
2103*4882a593Smuzhiyun 	},
2104*4882a593Smuzhiyun 	.vm = {
2105*4882a593Smuzhiyun 		.init = &cik_vm_init,
2106*4882a593Smuzhiyun 		.fini = &cik_vm_fini,
2107*4882a593Smuzhiyun 		.copy_pages = &cik_sdma_vm_copy_pages,
2108*4882a593Smuzhiyun 		.write_pages = &cik_sdma_vm_write_pages,
2109*4882a593Smuzhiyun 		.set_pages = &cik_sdma_vm_set_pages,
2110*4882a593Smuzhiyun 		.pad_ib = &cik_sdma_vm_pad_ib,
2111*4882a593Smuzhiyun 	},
2112*4882a593Smuzhiyun 	.ring = {
2113*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2114*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2115*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2116*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2117*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2118*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2119*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2120*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2121*4882a593Smuzhiyun 	},
2122*4882a593Smuzhiyun 	.irq = {
2123*4882a593Smuzhiyun 		.set = &cik_irq_set,
2124*4882a593Smuzhiyun 		.process = &cik_irq_process,
2125*4882a593Smuzhiyun 	},
2126*4882a593Smuzhiyun 	.display = {
2127*4882a593Smuzhiyun 		.bandwidth_update = &dce8_bandwidth_update,
2128*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
2129*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
2130*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
2131*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
2132*4882a593Smuzhiyun 	},
2133*4882a593Smuzhiyun 	.copy = {
2134*4882a593Smuzhiyun 		.blit = &cik_copy_cpdma,
2135*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2136*4882a593Smuzhiyun 		.dma = &cik_copy_dma,
2137*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2138*4882a593Smuzhiyun 		.copy = &cik_copy_dma,
2139*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2140*4882a593Smuzhiyun 	},
2141*4882a593Smuzhiyun 	.surface = {
2142*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
2143*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
2144*4882a593Smuzhiyun 	},
2145*4882a593Smuzhiyun 	.hpd = {
2146*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
2147*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
2148*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
2149*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
2150*4882a593Smuzhiyun 	},
2151*4882a593Smuzhiyun 	.pm = {
2152*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
2153*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
2154*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
2155*4882a593Smuzhiyun 		.init_profile = &sumo_pm_init_profile,
2156*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
2157*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
2158*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
2159*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
2160*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
2161*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
2162*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
2163*4882a593Smuzhiyun 		.set_clock_gating = NULL,
2164*4882a593Smuzhiyun 		.set_uvd_clocks = &cik_set_uvd_clocks,
2165*4882a593Smuzhiyun 		.set_vce_clocks = &cik_set_vce_clocks,
2166*4882a593Smuzhiyun 		.get_temperature = &ci_get_temp,
2167*4882a593Smuzhiyun 	},
2168*4882a593Smuzhiyun 	.dpm = {
2169*4882a593Smuzhiyun 		.init = &ci_dpm_init,
2170*4882a593Smuzhiyun 		.setup_asic = &ci_dpm_setup_asic,
2171*4882a593Smuzhiyun 		.enable = &ci_dpm_enable,
2172*4882a593Smuzhiyun 		.late_enable = &ci_dpm_late_enable,
2173*4882a593Smuzhiyun 		.disable = &ci_dpm_disable,
2174*4882a593Smuzhiyun 		.pre_set_power_state = &ci_dpm_pre_set_power_state,
2175*4882a593Smuzhiyun 		.set_power_state = &ci_dpm_set_power_state,
2176*4882a593Smuzhiyun 		.post_set_power_state = &ci_dpm_post_set_power_state,
2177*4882a593Smuzhiyun 		.display_configuration_changed = &ci_dpm_display_configuration_changed,
2178*4882a593Smuzhiyun 		.fini = &ci_dpm_fini,
2179*4882a593Smuzhiyun 		.get_sclk = &ci_dpm_get_sclk,
2180*4882a593Smuzhiyun 		.get_mclk = &ci_dpm_get_mclk,
2181*4882a593Smuzhiyun 		.print_power_state = &ci_dpm_print_power_state,
2182*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
2183*4882a593Smuzhiyun 		.force_performance_level = &ci_dpm_force_performance_level,
2184*4882a593Smuzhiyun 		.vblank_too_short = &ci_dpm_vblank_too_short,
2185*4882a593Smuzhiyun 		.powergate_uvd = &ci_dpm_powergate_uvd,
2186*4882a593Smuzhiyun 		.fan_ctrl_set_mode = &ci_fan_ctrl_set_mode,
2187*4882a593Smuzhiyun 		.fan_ctrl_get_mode = &ci_fan_ctrl_get_mode,
2188*4882a593Smuzhiyun 		.get_fan_speed_percent = &ci_fan_ctrl_get_fan_speed_percent,
2189*4882a593Smuzhiyun 		.set_fan_speed_percent = &ci_fan_ctrl_set_fan_speed_percent,
2190*4882a593Smuzhiyun 		.get_current_sclk = &ci_dpm_get_current_sclk,
2191*4882a593Smuzhiyun 		.get_current_mclk = &ci_dpm_get_current_mclk,
2192*4882a593Smuzhiyun 	},
2193*4882a593Smuzhiyun 	.pflip = {
2194*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
2195*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
2196*4882a593Smuzhiyun 	},
2197*4882a593Smuzhiyun };
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun static struct radeon_asic kv_asic = {
2200*4882a593Smuzhiyun 	.init = &cik_init,
2201*4882a593Smuzhiyun 	.fini = &cik_fini,
2202*4882a593Smuzhiyun 	.suspend = &cik_suspend,
2203*4882a593Smuzhiyun 	.resume = &cik_resume,
2204*4882a593Smuzhiyun 	.asic_reset = &cik_asic_reset,
2205*4882a593Smuzhiyun 	.vga_set_state = &r600_vga_set_state,
2206*4882a593Smuzhiyun 	.mmio_hdp_flush = &r600_mmio_hdp_flush,
2207*4882a593Smuzhiyun 	.gui_idle = &r600_gui_idle,
2208*4882a593Smuzhiyun 	.mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2209*4882a593Smuzhiyun 	.get_xclk = &cik_get_xclk,
2210*4882a593Smuzhiyun 	.get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2211*4882a593Smuzhiyun 	.get_allowed_info_register = cik_get_allowed_info_register,
2212*4882a593Smuzhiyun 	.gart = {
2213*4882a593Smuzhiyun 		.tlb_flush = &cik_pcie_gart_tlb_flush,
2214*4882a593Smuzhiyun 		.get_page_entry = &rs600_gart_get_page_entry,
2215*4882a593Smuzhiyun 		.set_page = &rs600_gart_set_page,
2216*4882a593Smuzhiyun 	},
2217*4882a593Smuzhiyun 	.vm = {
2218*4882a593Smuzhiyun 		.init = &cik_vm_init,
2219*4882a593Smuzhiyun 		.fini = &cik_vm_fini,
2220*4882a593Smuzhiyun 		.copy_pages = &cik_sdma_vm_copy_pages,
2221*4882a593Smuzhiyun 		.write_pages = &cik_sdma_vm_write_pages,
2222*4882a593Smuzhiyun 		.set_pages = &cik_sdma_vm_set_pages,
2223*4882a593Smuzhiyun 		.pad_ib = &cik_sdma_vm_pad_ib,
2224*4882a593Smuzhiyun 	},
2225*4882a593Smuzhiyun 	.ring = {
2226*4882a593Smuzhiyun 		[RADEON_RING_TYPE_GFX_INDEX] = &ci_gfx_ring,
2227*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP1_INDEX] = &ci_cp_ring,
2228*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_CP2_INDEX] = &ci_cp_ring,
2229*4882a593Smuzhiyun 		[R600_RING_TYPE_DMA_INDEX] = &ci_dma_ring,
2230*4882a593Smuzhiyun 		[CAYMAN_RING_TYPE_DMA1_INDEX] = &ci_dma_ring,
2231*4882a593Smuzhiyun 		[R600_RING_TYPE_UVD_INDEX] = &cayman_uvd_ring,
2232*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE1_INDEX] = &ci_vce_ring,
2233*4882a593Smuzhiyun 		[TN_RING_TYPE_VCE2_INDEX] = &ci_vce_ring,
2234*4882a593Smuzhiyun 	},
2235*4882a593Smuzhiyun 	.irq = {
2236*4882a593Smuzhiyun 		.set = &cik_irq_set,
2237*4882a593Smuzhiyun 		.process = &cik_irq_process,
2238*4882a593Smuzhiyun 	},
2239*4882a593Smuzhiyun 	.display = {
2240*4882a593Smuzhiyun 		.bandwidth_update = &dce8_bandwidth_update,
2241*4882a593Smuzhiyun 		.get_vblank_counter = &evergreen_get_vblank_counter,
2242*4882a593Smuzhiyun 		.wait_for_vblank = &dce4_wait_for_vblank,
2243*4882a593Smuzhiyun 		.set_backlight_level = &atombios_set_backlight_level,
2244*4882a593Smuzhiyun 		.get_backlight_level = &atombios_get_backlight_level,
2245*4882a593Smuzhiyun 	},
2246*4882a593Smuzhiyun 	.copy = {
2247*4882a593Smuzhiyun 		.blit = &cik_copy_cpdma,
2248*4882a593Smuzhiyun 		.blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2249*4882a593Smuzhiyun 		.dma = &cik_copy_dma,
2250*4882a593Smuzhiyun 		.dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2251*4882a593Smuzhiyun 		.copy = &cik_copy_dma,
2252*4882a593Smuzhiyun 		.copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2253*4882a593Smuzhiyun 	},
2254*4882a593Smuzhiyun 	.surface = {
2255*4882a593Smuzhiyun 		.set_reg = r600_set_surface_reg,
2256*4882a593Smuzhiyun 		.clear_reg = r600_clear_surface_reg,
2257*4882a593Smuzhiyun 	},
2258*4882a593Smuzhiyun 	.hpd = {
2259*4882a593Smuzhiyun 		.init = &evergreen_hpd_init,
2260*4882a593Smuzhiyun 		.fini = &evergreen_hpd_fini,
2261*4882a593Smuzhiyun 		.sense = &evergreen_hpd_sense,
2262*4882a593Smuzhiyun 		.set_polarity = &evergreen_hpd_set_polarity,
2263*4882a593Smuzhiyun 	},
2264*4882a593Smuzhiyun 	.pm = {
2265*4882a593Smuzhiyun 		.misc = &evergreen_pm_misc,
2266*4882a593Smuzhiyun 		.prepare = &evergreen_pm_prepare,
2267*4882a593Smuzhiyun 		.finish = &evergreen_pm_finish,
2268*4882a593Smuzhiyun 		.init_profile = &sumo_pm_init_profile,
2269*4882a593Smuzhiyun 		.get_dynpm_state = &r600_pm_get_dynpm_state,
2270*4882a593Smuzhiyun 		.get_engine_clock = &radeon_atom_get_engine_clock,
2271*4882a593Smuzhiyun 		.set_engine_clock = &radeon_atom_set_engine_clock,
2272*4882a593Smuzhiyun 		.get_memory_clock = &radeon_atom_get_memory_clock,
2273*4882a593Smuzhiyun 		.set_memory_clock = &radeon_atom_set_memory_clock,
2274*4882a593Smuzhiyun 		.get_pcie_lanes = NULL,
2275*4882a593Smuzhiyun 		.set_pcie_lanes = NULL,
2276*4882a593Smuzhiyun 		.set_clock_gating = NULL,
2277*4882a593Smuzhiyun 		.set_uvd_clocks = &cik_set_uvd_clocks,
2278*4882a593Smuzhiyun 		.set_vce_clocks = &cik_set_vce_clocks,
2279*4882a593Smuzhiyun 		.get_temperature = &kv_get_temp,
2280*4882a593Smuzhiyun 	},
2281*4882a593Smuzhiyun 	.dpm = {
2282*4882a593Smuzhiyun 		.init = &kv_dpm_init,
2283*4882a593Smuzhiyun 		.setup_asic = &kv_dpm_setup_asic,
2284*4882a593Smuzhiyun 		.enable = &kv_dpm_enable,
2285*4882a593Smuzhiyun 		.late_enable = &kv_dpm_late_enable,
2286*4882a593Smuzhiyun 		.disable = &kv_dpm_disable,
2287*4882a593Smuzhiyun 		.pre_set_power_state = &kv_dpm_pre_set_power_state,
2288*4882a593Smuzhiyun 		.set_power_state = &kv_dpm_set_power_state,
2289*4882a593Smuzhiyun 		.post_set_power_state = &kv_dpm_post_set_power_state,
2290*4882a593Smuzhiyun 		.display_configuration_changed = &kv_dpm_display_configuration_changed,
2291*4882a593Smuzhiyun 		.fini = &kv_dpm_fini,
2292*4882a593Smuzhiyun 		.get_sclk = &kv_dpm_get_sclk,
2293*4882a593Smuzhiyun 		.get_mclk = &kv_dpm_get_mclk,
2294*4882a593Smuzhiyun 		.print_power_state = &kv_dpm_print_power_state,
2295*4882a593Smuzhiyun 		.debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2296*4882a593Smuzhiyun 		.force_performance_level = &kv_dpm_force_performance_level,
2297*4882a593Smuzhiyun 		.powergate_uvd = &kv_dpm_powergate_uvd,
2298*4882a593Smuzhiyun 		.enable_bapm = &kv_dpm_enable_bapm,
2299*4882a593Smuzhiyun 		.get_current_sclk = &kv_dpm_get_current_sclk,
2300*4882a593Smuzhiyun 		.get_current_mclk = &kv_dpm_get_current_mclk,
2301*4882a593Smuzhiyun 	},
2302*4882a593Smuzhiyun 	.pflip = {
2303*4882a593Smuzhiyun 		.page_flip = &evergreen_page_flip,
2304*4882a593Smuzhiyun 		.page_flip_pending = &evergreen_page_flip_pending,
2305*4882a593Smuzhiyun 	},
2306*4882a593Smuzhiyun };
2307*4882a593Smuzhiyun 
2308*4882a593Smuzhiyun /**
2309*4882a593Smuzhiyun  * radeon_asic_init - register asic specific callbacks
2310*4882a593Smuzhiyun  *
2311*4882a593Smuzhiyun  * @rdev: radeon device pointer
2312*4882a593Smuzhiyun  *
2313*4882a593Smuzhiyun  * Registers the appropriate asic specific callbacks for each
2314*4882a593Smuzhiyun  * chip family.  Also sets other asics specific info like the number
2315*4882a593Smuzhiyun  * of crtcs and the register aperture accessors (all asics).
2316*4882a593Smuzhiyun  * Returns 0 for success.
2317*4882a593Smuzhiyun  */
radeon_asic_init(struct radeon_device * rdev)2318*4882a593Smuzhiyun int radeon_asic_init(struct radeon_device *rdev)
2319*4882a593Smuzhiyun {
2320*4882a593Smuzhiyun 	radeon_register_accessor_init(rdev);
2321*4882a593Smuzhiyun 
2322*4882a593Smuzhiyun 	/* set the number of crtcs */
2323*4882a593Smuzhiyun 	if (rdev->flags & RADEON_SINGLE_CRTC)
2324*4882a593Smuzhiyun 		rdev->num_crtc = 1;
2325*4882a593Smuzhiyun 	else
2326*4882a593Smuzhiyun 		rdev->num_crtc = 2;
2327*4882a593Smuzhiyun 
2328*4882a593Smuzhiyun 	rdev->has_uvd = false;
2329*4882a593Smuzhiyun 	rdev->has_vce = false;
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	switch (rdev->family) {
2332*4882a593Smuzhiyun 	case CHIP_R100:
2333*4882a593Smuzhiyun 	case CHIP_RV100:
2334*4882a593Smuzhiyun 	case CHIP_RS100:
2335*4882a593Smuzhiyun 	case CHIP_RV200:
2336*4882a593Smuzhiyun 	case CHIP_RS200:
2337*4882a593Smuzhiyun 		rdev->asic = &r100_asic;
2338*4882a593Smuzhiyun 		break;
2339*4882a593Smuzhiyun 	case CHIP_R200:
2340*4882a593Smuzhiyun 	case CHIP_RV250:
2341*4882a593Smuzhiyun 	case CHIP_RS300:
2342*4882a593Smuzhiyun 	case CHIP_RV280:
2343*4882a593Smuzhiyun 		rdev->asic = &r200_asic;
2344*4882a593Smuzhiyun 		break;
2345*4882a593Smuzhiyun 	case CHIP_R300:
2346*4882a593Smuzhiyun 	case CHIP_R350:
2347*4882a593Smuzhiyun 	case CHIP_RV350:
2348*4882a593Smuzhiyun 	case CHIP_RV380:
2349*4882a593Smuzhiyun 		if (rdev->flags & RADEON_IS_PCIE)
2350*4882a593Smuzhiyun 			rdev->asic = &r300_asic_pcie;
2351*4882a593Smuzhiyun 		else
2352*4882a593Smuzhiyun 			rdev->asic = &r300_asic;
2353*4882a593Smuzhiyun 		break;
2354*4882a593Smuzhiyun 	case CHIP_R420:
2355*4882a593Smuzhiyun 	case CHIP_R423:
2356*4882a593Smuzhiyun 	case CHIP_RV410:
2357*4882a593Smuzhiyun 		rdev->asic = &r420_asic;
2358*4882a593Smuzhiyun 		/* handle macs */
2359*4882a593Smuzhiyun 		if (rdev->bios == NULL) {
2360*4882a593Smuzhiyun 			rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2361*4882a593Smuzhiyun 			rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2362*4882a593Smuzhiyun 			rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2363*4882a593Smuzhiyun 			rdev->asic->pm.set_memory_clock = NULL;
2364*4882a593Smuzhiyun 			rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
2365*4882a593Smuzhiyun 		}
2366*4882a593Smuzhiyun 		break;
2367*4882a593Smuzhiyun 	case CHIP_RS400:
2368*4882a593Smuzhiyun 	case CHIP_RS480:
2369*4882a593Smuzhiyun 		rdev->asic = &rs400_asic;
2370*4882a593Smuzhiyun 		break;
2371*4882a593Smuzhiyun 	case CHIP_RS600:
2372*4882a593Smuzhiyun 		rdev->asic = &rs600_asic;
2373*4882a593Smuzhiyun 		break;
2374*4882a593Smuzhiyun 	case CHIP_RS690:
2375*4882a593Smuzhiyun 	case CHIP_RS740:
2376*4882a593Smuzhiyun 		rdev->asic = &rs690_asic;
2377*4882a593Smuzhiyun 		break;
2378*4882a593Smuzhiyun 	case CHIP_RV515:
2379*4882a593Smuzhiyun 		rdev->asic = &rv515_asic;
2380*4882a593Smuzhiyun 		break;
2381*4882a593Smuzhiyun 	case CHIP_R520:
2382*4882a593Smuzhiyun 	case CHIP_RV530:
2383*4882a593Smuzhiyun 	case CHIP_RV560:
2384*4882a593Smuzhiyun 	case CHIP_RV570:
2385*4882a593Smuzhiyun 	case CHIP_R580:
2386*4882a593Smuzhiyun 		rdev->asic = &r520_asic;
2387*4882a593Smuzhiyun 		break;
2388*4882a593Smuzhiyun 	case CHIP_R600:
2389*4882a593Smuzhiyun 		rdev->asic = &r600_asic;
2390*4882a593Smuzhiyun 		break;
2391*4882a593Smuzhiyun 	case CHIP_RV610:
2392*4882a593Smuzhiyun 	case CHIP_RV630:
2393*4882a593Smuzhiyun 	case CHIP_RV620:
2394*4882a593Smuzhiyun 	case CHIP_RV635:
2395*4882a593Smuzhiyun 	case CHIP_RV670:
2396*4882a593Smuzhiyun 		rdev->asic = &rv6xx_asic;
2397*4882a593Smuzhiyun 		rdev->has_uvd = true;
2398*4882a593Smuzhiyun 		break;
2399*4882a593Smuzhiyun 	case CHIP_RS780:
2400*4882a593Smuzhiyun 	case CHIP_RS880:
2401*4882a593Smuzhiyun 		rdev->asic = &rs780_asic;
2402*4882a593Smuzhiyun 		/* 760G/780V/880V don't have UVD */
2403*4882a593Smuzhiyun 		if ((rdev->pdev->device == 0x9616)||
2404*4882a593Smuzhiyun 		    (rdev->pdev->device == 0x9611)||
2405*4882a593Smuzhiyun 		    (rdev->pdev->device == 0x9613)||
2406*4882a593Smuzhiyun 		    (rdev->pdev->device == 0x9711)||
2407*4882a593Smuzhiyun 		    (rdev->pdev->device == 0x9713))
2408*4882a593Smuzhiyun 			rdev->has_uvd = false;
2409*4882a593Smuzhiyun 		else
2410*4882a593Smuzhiyun 			rdev->has_uvd = true;
2411*4882a593Smuzhiyun 		break;
2412*4882a593Smuzhiyun 	case CHIP_RV770:
2413*4882a593Smuzhiyun 	case CHIP_RV730:
2414*4882a593Smuzhiyun 	case CHIP_RV710:
2415*4882a593Smuzhiyun 	case CHIP_RV740:
2416*4882a593Smuzhiyun 		rdev->asic = &rv770_asic;
2417*4882a593Smuzhiyun 		rdev->has_uvd = true;
2418*4882a593Smuzhiyun 		break;
2419*4882a593Smuzhiyun 	case CHIP_CEDAR:
2420*4882a593Smuzhiyun 	case CHIP_REDWOOD:
2421*4882a593Smuzhiyun 	case CHIP_JUNIPER:
2422*4882a593Smuzhiyun 	case CHIP_CYPRESS:
2423*4882a593Smuzhiyun 	case CHIP_HEMLOCK:
2424*4882a593Smuzhiyun 		/* set num crtcs */
2425*4882a593Smuzhiyun 		if (rdev->family == CHIP_CEDAR)
2426*4882a593Smuzhiyun 			rdev->num_crtc = 4;
2427*4882a593Smuzhiyun 		else
2428*4882a593Smuzhiyun 			rdev->num_crtc = 6;
2429*4882a593Smuzhiyun 		rdev->asic = &evergreen_asic;
2430*4882a593Smuzhiyun 		rdev->has_uvd = true;
2431*4882a593Smuzhiyun 		break;
2432*4882a593Smuzhiyun 	case CHIP_PALM:
2433*4882a593Smuzhiyun 	case CHIP_SUMO:
2434*4882a593Smuzhiyun 	case CHIP_SUMO2:
2435*4882a593Smuzhiyun 		rdev->asic = &sumo_asic;
2436*4882a593Smuzhiyun 		rdev->has_uvd = true;
2437*4882a593Smuzhiyun 		break;
2438*4882a593Smuzhiyun 	case CHIP_BARTS:
2439*4882a593Smuzhiyun 	case CHIP_TURKS:
2440*4882a593Smuzhiyun 	case CHIP_CAICOS:
2441*4882a593Smuzhiyun 		/* set num crtcs */
2442*4882a593Smuzhiyun 		if (rdev->family == CHIP_CAICOS)
2443*4882a593Smuzhiyun 			rdev->num_crtc = 4;
2444*4882a593Smuzhiyun 		else
2445*4882a593Smuzhiyun 			rdev->num_crtc = 6;
2446*4882a593Smuzhiyun 		rdev->asic = &btc_asic;
2447*4882a593Smuzhiyun 		rdev->has_uvd = true;
2448*4882a593Smuzhiyun 		break;
2449*4882a593Smuzhiyun 	case CHIP_CAYMAN:
2450*4882a593Smuzhiyun 		rdev->asic = &cayman_asic;
2451*4882a593Smuzhiyun 		/* set num crtcs */
2452*4882a593Smuzhiyun 		rdev->num_crtc = 6;
2453*4882a593Smuzhiyun 		rdev->has_uvd = true;
2454*4882a593Smuzhiyun 		break;
2455*4882a593Smuzhiyun 	case CHIP_ARUBA:
2456*4882a593Smuzhiyun 		rdev->asic = &trinity_asic;
2457*4882a593Smuzhiyun 		/* set num crtcs */
2458*4882a593Smuzhiyun 		rdev->num_crtc = 4;
2459*4882a593Smuzhiyun 		rdev->has_uvd = true;
2460*4882a593Smuzhiyun 		rdev->has_vce = true;
2461*4882a593Smuzhiyun 		rdev->cg_flags =
2462*4882a593Smuzhiyun 			RADEON_CG_SUPPORT_VCE_MGCG;
2463*4882a593Smuzhiyun 		break;
2464*4882a593Smuzhiyun 	case CHIP_TAHITI:
2465*4882a593Smuzhiyun 	case CHIP_PITCAIRN:
2466*4882a593Smuzhiyun 	case CHIP_VERDE:
2467*4882a593Smuzhiyun 	case CHIP_OLAND:
2468*4882a593Smuzhiyun 	case CHIP_HAINAN:
2469*4882a593Smuzhiyun 		rdev->asic = &si_asic;
2470*4882a593Smuzhiyun 		/* set num crtcs */
2471*4882a593Smuzhiyun 		if (rdev->family == CHIP_HAINAN)
2472*4882a593Smuzhiyun 			rdev->num_crtc = 0;
2473*4882a593Smuzhiyun 		else if (rdev->family == CHIP_OLAND)
2474*4882a593Smuzhiyun 			rdev->num_crtc = 2;
2475*4882a593Smuzhiyun 		else
2476*4882a593Smuzhiyun 			rdev->num_crtc = 6;
2477*4882a593Smuzhiyun 		if (rdev->family == CHIP_HAINAN) {
2478*4882a593Smuzhiyun 			rdev->has_uvd = false;
2479*4882a593Smuzhiyun 			rdev->has_vce = false;
2480*4882a593Smuzhiyun 		} else {
2481*4882a593Smuzhiyun 			rdev->has_uvd = true;
2482*4882a593Smuzhiyun 			rdev->has_vce = true;
2483*4882a593Smuzhiyun 		}
2484*4882a593Smuzhiyun 		switch (rdev->family) {
2485*4882a593Smuzhiyun 		case CHIP_TAHITI:
2486*4882a593Smuzhiyun 			rdev->cg_flags =
2487*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2488*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2489*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2490*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2491*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2492*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2493*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2494*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2495*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2496*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2497*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2498*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2499*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2500*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2501*4882a593Smuzhiyun 			break;
2502*4882a593Smuzhiyun 		case CHIP_PITCAIRN:
2503*4882a593Smuzhiyun 			rdev->cg_flags =
2504*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2505*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2506*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2507*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2508*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2509*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2510*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2511*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2512*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2513*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2514*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2515*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2516*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2517*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2518*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2519*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2520*4882a593Smuzhiyun 			break;
2521*4882a593Smuzhiyun 		case CHIP_VERDE:
2522*4882a593Smuzhiyun 			rdev->cg_flags =
2523*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2524*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2525*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2526*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2527*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2528*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2529*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2530*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2531*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2532*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2533*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2534*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2535*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2536*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2537*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2538*4882a593Smuzhiyun 			rdev->pg_flags = 0 |
2539*4882a593Smuzhiyun 				/*RADEON_PG_SUPPORT_GFX_PG | */
2540*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_SDMA;
2541*4882a593Smuzhiyun 			break;
2542*4882a593Smuzhiyun 		case CHIP_OLAND:
2543*4882a593Smuzhiyun 			rdev->cg_flags =
2544*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2545*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2546*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2547*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2548*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2549*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2550*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2551*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2552*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2553*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2554*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2555*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2556*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2557*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2558*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2559*4882a593Smuzhiyun 			break;
2560*4882a593Smuzhiyun 		case CHIP_HAINAN:
2561*4882a593Smuzhiyun 			rdev->cg_flags =
2562*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2563*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2564*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2565*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2566*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2567*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2568*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_RLC_LS |
2569*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2570*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2571*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2572*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2573*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2574*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2575*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2576*4882a593Smuzhiyun 			break;
2577*4882a593Smuzhiyun 		default:
2578*4882a593Smuzhiyun 			rdev->cg_flags = 0;
2579*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2580*4882a593Smuzhiyun 			break;
2581*4882a593Smuzhiyun 		}
2582*4882a593Smuzhiyun 		break;
2583*4882a593Smuzhiyun 	case CHIP_BONAIRE:
2584*4882a593Smuzhiyun 	case CHIP_HAWAII:
2585*4882a593Smuzhiyun 		rdev->asic = &ci_asic;
2586*4882a593Smuzhiyun 		rdev->num_crtc = 6;
2587*4882a593Smuzhiyun 		rdev->has_uvd = true;
2588*4882a593Smuzhiyun 		rdev->has_vce = true;
2589*4882a593Smuzhiyun 		if (rdev->family == CHIP_BONAIRE) {
2590*4882a593Smuzhiyun 			rdev->cg_flags =
2591*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2592*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2593*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2594*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2595*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2596*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2597*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2598*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2599*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2600*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2601*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_LS |
2602*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2603*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2604*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2605*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2606*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2607*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2608*4882a593Smuzhiyun 		} else {
2609*4882a593Smuzhiyun 			rdev->cg_flags =
2610*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2611*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2612*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2613*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2614*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2615*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2616*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_LS |
2617*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_MC_MGCG |
2618*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2619*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_LS |
2620*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2621*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2622*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2623*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2624*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2625*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2626*4882a593Smuzhiyun 		}
2627*4882a593Smuzhiyun 		break;
2628*4882a593Smuzhiyun 	case CHIP_KAVERI:
2629*4882a593Smuzhiyun 	case CHIP_KABINI:
2630*4882a593Smuzhiyun 	case CHIP_MULLINS:
2631*4882a593Smuzhiyun 		rdev->asic = &kv_asic;
2632*4882a593Smuzhiyun 		/* set num crtcs */
2633*4882a593Smuzhiyun 		if (rdev->family == CHIP_KAVERI) {
2634*4882a593Smuzhiyun 			rdev->num_crtc = 4;
2635*4882a593Smuzhiyun 			rdev->cg_flags =
2636*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2637*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2638*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2639*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2640*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2641*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2642*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2643*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2644*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_LS |
2645*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2646*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2647*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2648*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2649*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2650*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2651*4882a593Smuzhiyun 				/*RADEON_PG_SUPPORT_GFX_PG |
2652*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_GFX_SMG |
2653*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_GFX_DMG |
2654*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_UVD |
2655*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_VCE |
2656*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_CP |
2657*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_GDS |
2658*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_RLC_SMU_HS |
2659*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_ACP |
2660*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_SAMU;*/
2661*4882a593Smuzhiyun 		} else {
2662*4882a593Smuzhiyun 			rdev->num_crtc = 2;
2663*4882a593Smuzhiyun 			rdev->cg_flags =
2664*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGCG |
2665*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_MGLS |
2666*4882a593Smuzhiyun 				/*RADEON_CG_SUPPORT_GFX_CGCG |*/
2667*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGLS |
2668*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS |
2669*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CGTS_LS |
2670*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_GFX_CP_LS |
2671*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_MGCG |
2672*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_SDMA_LS |
2673*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_BIF_LS |
2674*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_VCE_MGCG |
2675*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_UVD_MGCG |
2676*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_LS |
2677*4882a593Smuzhiyun 				RADEON_CG_SUPPORT_HDP_MGCG;
2678*4882a593Smuzhiyun 			rdev->pg_flags = 0;
2679*4882a593Smuzhiyun 				/*RADEON_PG_SUPPORT_GFX_PG |
2680*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_GFX_SMG |
2681*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_UVD |
2682*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_VCE |
2683*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_CP |
2684*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_GDS |
2685*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_RLC_SMU_HS |
2686*4882a593Smuzhiyun 				RADEON_PG_SUPPORT_SAMU;*/
2687*4882a593Smuzhiyun 		}
2688*4882a593Smuzhiyun 		rdev->has_uvd = true;
2689*4882a593Smuzhiyun 		rdev->has_vce = true;
2690*4882a593Smuzhiyun 		break;
2691*4882a593Smuzhiyun 	default:
2692*4882a593Smuzhiyun 		/* FIXME: not supported yet */
2693*4882a593Smuzhiyun 		return -EINVAL;
2694*4882a593Smuzhiyun 	}
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_IGP) {
2697*4882a593Smuzhiyun 		rdev->asic->pm.get_memory_clock = NULL;
2698*4882a593Smuzhiyun 		rdev->asic->pm.set_memory_clock = NULL;
2699*4882a593Smuzhiyun 	}
2700*4882a593Smuzhiyun 
2701*4882a593Smuzhiyun 	if (!radeon_uvd)
2702*4882a593Smuzhiyun 		rdev->has_uvd = false;
2703*4882a593Smuzhiyun 	if (!radeon_vce)
2704*4882a593Smuzhiyun 		rdev->has_vce = false;
2705*4882a593Smuzhiyun 
2706*4882a593Smuzhiyun 	return 0;
2707*4882a593Smuzhiyun }
2708*4882a593Smuzhiyun 
2709