1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #ifndef __RADEON_H__
29*4882a593Smuzhiyun #define __RADEON_H__
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* TODO: Here are things that needs to be done :
32*4882a593Smuzhiyun * - surface allocator & initializer : (bit like scratch reg) should
33*4882a593Smuzhiyun * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34*4882a593Smuzhiyun * related to surface
35*4882a593Smuzhiyun * - WB : write back stuff (do it bit like scratch reg things)
36*4882a593Smuzhiyun * - Vblank : look at Jesse's rework and what we should do
37*4882a593Smuzhiyun * - r600/r700: gart & cp
38*4882a593Smuzhiyun * - cs : clean cs ioctl use bitmap & things like that.
39*4882a593Smuzhiyun * - power management stuff
40*4882a593Smuzhiyun * - Barrier in gart code
41*4882a593Smuzhiyun * - Unmappabled vram ?
42*4882a593Smuzhiyun * - TESTING, TESTING, TESTING
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Initialization path:
46*4882a593Smuzhiyun * We expect that acceleration initialization might fail for various
47*4882a593Smuzhiyun * reasons even thought we work hard to make it works on most
48*4882a593Smuzhiyun * configurations. In order to still have a working userspace in such
49*4882a593Smuzhiyun * situation the init path must succeed up to the memory controller
50*4882a593Smuzhiyun * initialization point. Failure before this point are considered as
51*4882a593Smuzhiyun * fatal error. Here is the init callchain :
52*4882a593Smuzhiyun * radeon_device_init perform common structure, mutex initialization
53*4882a593Smuzhiyun * asic_init setup the GPU memory layout and perform all
54*4882a593Smuzhiyun * one time initialization (failure in this
55*4882a593Smuzhiyun * function are considered fatal)
56*4882a593Smuzhiyun * asic_startup setup the GPU acceleration, in order to
57*4882a593Smuzhiyun * follow guideline the first thing this
58*4882a593Smuzhiyun * function should do is setting the GPU
59*4882a593Smuzhiyun * memory controller (only MC setup failure
60*4882a593Smuzhiyun * are considered as fatal)
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #include <linux/atomic.h>
64*4882a593Smuzhiyun #include <linux/wait.h>
65*4882a593Smuzhiyun #include <linux/list.h>
66*4882a593Smuzhiyun #include <linux/kref.h>
67*4882a593Smuzhiyun #include <linux/interval_tree.h>
68*4882a593Smuzhiyun #include <linux/hashtable.h>
69*4882a593Smuzhiyun #include <linux/dma-fence.h>
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #ifdef CONFIG_MMU_NOTIFIER
72*4882a593Smuzhiyun #include <linux/mmu_notifier.h>
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_api.h>
76*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_driver.h>
77*4882a593Smuzhiyun #include <drm/ttm/ttm_placement.h>
78*4882a593Smuzhiyun #include <drm/ttm/ttm_module.h>
79*4882a593Smuzhiyun #include <drm/ttm/ttm_execbuf_util.h>
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #include <drm/drm_gem.h>
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #include "radeon_family.h"
84*4882a593Smuzhiyun #include "radeon_mode.h"
85*4882a593Smuzhiyun #include "radeon_reg.h"
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Modules parameters.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun extern int radeon_no_wb;
91*4882a593Smuzhiyun extern int radeon_modeset;
92*4882a593Smuzhiyun extern int radeon_dynclks;
93*4882a593Smuzhiyun extern int radeon_r4xx_atom;
94*4882a593Smuzhiyun extern int radeon_agpmode;
95*4882a593Smuzhiyun extern int radeon_vram_limit;
96*4882a593Smuzhiyun extern int radeon_gart_size;
97*4882a593Smuzhiyun extern int radeon_benchmarking;
98*4882a593Smuzhiyun extern int radeon_testing;
99*4882a593Smuzhiyun extern int radeon_connector_table;
100*4882a593Smuzhiyun extern int radeon_tv;
101*4882a593Smuzhiyun extern int radeon_audio;
102*4882a593Smuzhiyun extern int radeon_disp_priority;
103*4882a593Smuzhiyun extern int radeon_hw_i2c;
104*4882a593Smuzhiyun extern int radeon_pcie_gen2;
105*4882a593Smuzhiyun extern int radeon_msi;
106*4882a593Smuzhiyun extern int radeon_lockup_timeout;
107*4882a593Smuzhiyun extern int radeon_fastfb;
108*4882a593Smuzhiyun extern int radeon_dpm;
109*4882a593Smuzhiyun extern int radeon_aspm;
110*4882a593Smuzhiyun extern int radeon_runtime_pm;
111*4882a593Smuzhiyun extern int radeon_hard_reset;
112*4882a593Smuzhiyun extern int radeon_vm_size;
113*4882a593Smuzhiyun extern int radeon_vm_block_size;
114*4882a593Smuzhiyun extern int radeon_deep_color;
115*4882a593Smuzhiyun extern int radeon_use_pflipirq;
116*4882a593Smuzhiyun extern int radeon_bapm;
117*4882a593Smuzhiyun extern int radeon_backlight;
118*4882a593Smuzhiyun extern int radeon_auxch;
119*4882a593Smuzhiyun extern int radeon_mst;
120*4882a593Smuzhiyun extern int radeon_uvd;
121*4882a593Smuzhiyun extern int radeon_vce;
122*4882a593Smuzhiyun extern int radeon_si_support;
123*4882a593Smuzhiyun extern int radeon_cik_support;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Copy from radeon_drv.h so we don't have to include both and have conflicting
127*4882a593Smuzhiyun * symbol;
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
130*4882a593Smuzhiyun #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
131*4882a593Smuzhiyun #define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
132*4882a593Smuzhiyun /* RADEON_IB_POOL_SIZE must be a power of 2 */
133*4882a593Smuzhiyun #define RADEON_IB_POOL_SIZE 16
134*4882a593Smuzhiyun #define RADEON_DEBUGFS_MAX_COMPONENTS 32
135*4882a593Smuzhiyun #define RADEONFB_CONN_LIMIT 4
136*4882a593Smuzhiyun #define RADEON_BIOS_NUM_SCRATCH 8
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* internal ring indices */
139*4882a593Smuzhiyun /* r1xx+ has gfx CP ring */
140*4882a593Smuzhiyun #define RADEON_RING_TYPE_GFX_INDEX 0
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* cayman has 2 compute CP rings */
143*4882a593Smuzhiyun #define CAYMAN_RING_TYPE_CP1_INDEX 1
144*4882a593Smuzhiyun #define CAYMAN_RING_TYPE_CP2_INDEX 2
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* R600+ has an async dma ring */
147*4882a593Smuzhiyun #define R600_RING_TYPE_DMA_INDEX 3
148*4882a593Smuzhiyun /* cayman add a second async dma ring */
149*4882a593Smuzhiyun #define CAYMAN_RING_TYPE_DMA1_INDEX 4
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* R600+ */
152*4882a593Smuzhiyun #define R600_RING_TYPE_UVD_INDEX 5
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* TN+ */
155*4882a593Smuzhiyun #define TN_RING_TYPE_VCE1_INDEX 6
156*4882a593Smuzhiyun #define TN_RING_TYPE_VCE2_INDEX 7
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* max number of rings */
159*4882a593Smuzhiyun #define RADEON_NUM_RINGS 8
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* number of hw syncs before falling back on blocking */
162*4882a593Smuzhiyun #define RADEON_NUM_SYNCS 4
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* hardcode those limit for now */
165*4882a593Smuzhiyun #define RADEON_VA_IB_OFFSET (1 << 20)
166*4882a593Smuzhiyun #define RADEON_VA_RESERVED_SIZE (8 << 20)
167*4882a593Smuzhiyun #define RADEON_IB_VM_MAX_SIZE (64 << 10)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* hard reset data */
170*4882a593Smuzhiyun #define RADEON_ASIC_RESET_DATA 0x39d5e86b
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* reset flags */
173*4882a593Smuzhiyun #define RADEON_RESET_GFX (1 << 0)
174*4882a593Smuzhiyun #define RADEON_RESET_COMPUTE (1 << 1)
175*4882a593Smuzhiyun #define RADEON_RESET_DMA (1 << 2)
176*4882a593Smuzhiyun #define RADEON_RESET_CP (1 << 3)
177*4882a593Smuzhiyun #define RADEON_RESET_GRBM (1 << 4)
178*4882a593Smuzhiyun #define RADEON_RESET_DMA1 (1 << 5)
179*4882a593Smuzhiyun #define RADEON_RESET_RLC (1 << 6)
180*4882a593Smuzhiyun #define RADEON_RESET_SEM (1 << 7)
181*4882a593Smuzhiyun #define RADEON_RESET_IH (1 << 8)
182*4882a593Smuzhiyun #define RADEON_RESET_VMC (1 << 9)
183*4882a593Smuzhiyun #define RADEON_RESET_MC (1 << 10)
184*4882a593Smuzhiyun #define RADEON_RESET_DISPLAY (1 << 11)
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* CG block flags */
187*4882a593Smuzhiyun #define RADEON_CG_BLOCK_GFX (1 << 0)
188*4882a593Smuzhiyun #define RADEON_CG_BLOCK_MC (1 << 1)
189*4882a593Smuzhiyun #define RADEON_CG_BLOCK_SDMA (1 << 2)
190*4882a593Smuzhiyun #define RADEON_CG_BLOCK_UVD (1 << 3)
191*4882a593Smuzhiyun #define RADEON_CG_BLOCK_VCE (1 << 4)
192*4882a593Smuzhiyun #define RADEON_CG_BLOCK_HDP (1 << 5)
193*4882a593Smuzhiyun #define RADEON_CG_BLOCK_BIF (1 << 6)
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* CG flags */
196*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
197*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
198*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
199*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
200*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
201*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
202*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
203*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
204*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
205*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
206*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
207*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
208*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
209*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
210*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
211*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
212*4882a593Smuzhiyun #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* PG flags */
215*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
216*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
217*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
218*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_UVD (1 << 3)
219*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_VCE (1 << 4)
220*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_CP (1 << 5)
221*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_GDS (1 << 6)
222*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
223*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_SDMA (1 << 8)
224*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_ACP (1 << 9)
225*4882a593Smuzhiyun #define RADEON_PG_SUPPORT_SAMU (1 << 10)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* max cursor sizes (in pixels) */
228*4882a593Smuzhiyun #define CURSOR_WIDTH 64
229*4882a593Smuzhiyun #define CURSOR_HEIGHT 64
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun #define CIK_CURSOR_WIDTH 128
232*4882a593Smuzhiyun #define CIK_CURSOR_HEIGHT 128
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * Errata workarounds.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun enum radeon_pll_errata {
238*4882a593Smuzhiyun CHIP_ERRATA_R300_CG = 0x00000001,
239*4882a593Smuzhiyun CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
240*4882a593Smuzhiyun CHIP_ERRATA_PLL_DELAY = 0x00000004
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun struct radeon_device;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * BIOS.
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun bool radeon_get_bios(struct radeon_device *rdev);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /*
253*4882a593Smuzhiyun * Dummy page
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun struct radeon_dummy_page {
256*4882a593Smuzhiyun uint64_t entry;
257*4882a593Smuzhiyun struct page *page;
258*4882a593Smuzhiyun dma_addr_t addr;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun int radeon_dummy_page_init(struct radeon_device *rdev);
261*4882a593Smuzhiyun void radeon_dummy_page_fini(struct radeon_device *rdev);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /*
265*4882a593Smuzhiyun * Clocks
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun struct radeon_clock {
268*4882a593Smuzhiyun struct radeon_pll p1pll;
269*4882a593Smuzhiyun struct radeon_pll p2pll;
270*4882a593Smuzhiyun struct radeon_pll dcpll;
271*4882a593Smuzhiyun struct radeon_pll spll;
272*4882a593Smuzhiyun struct radeon_pll mpll;
273*4882a593Smuzhiyun /* 10 Khz units */
274*4882a593Smuzhiyun uint32_t default_mclk;
275*4882a593Smuzhiyun uint32_t default_sclk;
276*4882a593Smuzhiyun uint32_t default_dispclk;
277*4882a593Smuzhiyun uint32_t current_dispclk;
278*4882a593Smuzhiyun uint32_t dp_extclk;
279*4882a593Smuzhiyun uint32_t max_pixel_clock;
280*4882a593Smuzhiyun uint32_t vco_freq;
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Power management
285*4882a593Smuzhiyun */
286*4882a593Smuzhiyun int radeon_pm_init(struct radeon_device *rdev);
287*4882a593Smuzhiyun int radeon_pm_late_init(struct radeon_device *rdev);
288*4882a593Smuzhiyun void radeon_pm_fini(struct radeon_device *rdev);
289*4882a593Smuzhiyun void radeon_pm_compute_clocks(struct radeon_device *rdev);
290*4882a593Smuzhiyun void radeon_pm_suspend(struct radeon_device *rdev);
291*4882a593Smuzhiyun void radeon_pm_resume(struct radeon_device *rdev);
292*4882a593Smuzhiyun void radeon_combios_get_power_modes(struct radeon_device *rdev);
293*4882a593Smuzhiyun void radeon_atombios_get_power_modes(struct radeon_device *rdev);
294*4882a593Smuzhiyun int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
295*4882a593Smuzhiyun u8 clock_type,
296*4882a593Smuzhiyun u32 clock,
297*4882a593Smuzhiyun bool strobe_mode,
298*4882a593Smuzhiyun struct atom_clock_dividers *dividers);
299*4882a593Smuzhiyun int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
300*4882a593Smuzhiyun u32 clock,
301*4882a593Smuzhiyun bool strobe_mode,
302*4882a593Smuzhiyun struct atom_mpll_param *mpll_param);
303*4882a593Smuzhiyun void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
304*4882a593Smuzhiyun int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
305*4882a593Smuzhiyun u16 voltage_level, u8 voltage_type,
306*4882a593Smuzhiyun u32 *gpio_value, u32 *gpio_mask);
307*4882a593Smuzhiyun void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
308*4882a593Smuzhiyun u32 eng_clock, u32 mem_clock);
309*4882a593Smuzhiyun int radeon_atom_get_voltage_step(struct radeon_device *rdev,
310*4882a593Smuzhiyun u8 voltage_type, u16 *voltage_step);
311*4882a593Smuzhiyun int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
312*4882a593Smuzhiyun u16 voltage_id, u16 *voltage);
313*4882a593Smuzhiyun int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
314*4882a593Smuzhiyun u16 *voltage,
315*4882a593Smuzhiyun u16 leakage_idx);
316*4882a593Smuzhiyun int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
317*4882a593Smuzhiyun u16 *leakage_id);
318*4882a593Smuzhiyun int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
319*4882a593Smuzhiyun u16 *vddc, u16 *vddci,
320*4882a593Smuzhiyun u16 virtual_voltage_id,
321*4882a593Smuzhiyun u16 vbios_voltage_id);
322*4882a593Smuzhiyun int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
323*4882a593Smuzhiyun u16 virtual_voltage_id,
324*4882a593Smuzhiyun u16 *voltage);
325*4882a593Smuzhiyun int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
326*4882a593Smuzhiyun u8 voltage_type,
327*4882a593Smuzhiyun u16 nominal_voltage,
328*4882a593Smuzhiyun u16 *true_voltage);
329*4882a593Smuzhiyun int radeon_atom_get_min_voltage(struct radeon_device *rdev,
330*4882a593Smuzhiyun u8 voltage_type, u16 *min_voltage);
331*4882a593Smuzhiyun int radeon_atom_get_max_voltage(struct radeon_device *rdev,
332*4882a593Smuzhiyun u8 voltage_type, u16 *max_voltage);
333*4882a593Smuzhiyun int radeon_atom_get_voltage_table(struct radeon_device *rdev,
334*4882a593Smuzhiyun u8 voltage_type, u8 voltage_mode,
335*4882a593Smuzhiyun struct atom_voltage_table *voltage_table);
336*4882a593Smuzhiyun bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
337*4882a593Smuzhiyun u8 voltage_type, u8 voltage_mode);
338*4882a593Smuzhiyun int radeon_atom_get_svi2_info(struct radeon_device *rdev,
339*4882a593Smuzhiyun u8 voltage_type,
340*4882a593Smuzhiyun u8 *svd_gpio_id, u8 *svc_gpio_id);
341*4882a593Smuzhiyun void radeon_atom_update_memory_dll(struct radeon_device *rdev,
342*4882a593Smuzhiyun u32 mem_clock);
343*4882a593Smuzhiyun void radeon_atom_set_ac_timing(struct radeon_device *rdev,
344*4882a593Smuzhiyun u32 mem_clock);
345*4882a593Smuzhiyun int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
346*4882a593Smuzhiyun u8 module_index,
347*4882a593Smuzhiyun struct atom_mc_reg_table *reg_table);
348*4882a593Smuzhiyun int radeon_atom_get_memory_info(struct radeon_device *rdev,
349*4882a593Smuzhiyun u8 module_index, struct atom_memory_info *mem_info);
350*4882a593Smuzhiyun int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
351*4882a593Smuzhiyun bool gddr5, u8 module_index,
352*4882a593Smuzhiyun struct atom_memory_clock_range_table *mclk_range_table);
353*4882a593Smuzhiyun int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
354*4882a593Smuzhiyun u16 voltage_id, u16 *voltage);
355*4882a593Smuzhiyun void rs690_pm_info(struct radeon_device *rdev);
356*4882a593Smuzhiyun extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
357*4882a593Smuzhiyun unsigned *bankh, unsigned *mtaspect,
358*4882a593Smuzhiyun unsigned *tile_split);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /*
361*4882a593Smuzhiyun * Fences.
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun struct radeon_fence_driver {
364*4882a593Smuzhiyun struct radeon_device *rdev;
365*4882a593Smuzhiyun uint32_t scratch_reg;
366*4882a593Smuzhiyun uint64_t gpu_addr;
367*4882a593Smuzhiyun volatile uint32_t *cpu_addr;
368*4882a593Smuzhiyun /* sync_seq is protected by ring emission lock */
369*4882a593Smuzhiyun uint64_t sync_seq[RADEON_NUM_RINGS];
370*4882a593Smuzhiyun atomic64_t last_seq;
371*4882a593Smuzhiyun bool initialized, delayed_irq;
372*4882a593Smuzhiyun struct delayed_work lockup_work;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun struct radeon_fence {
376*4882a593Smuzhiyun struct dma_fence base;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun struct radeon_device *rdev;
379*4882a593Smuzhiyun uint64_t seq;
380*4882a593Smuzhiyun /* RB, DMA, etc. */
381*4882a593Smuzhiyun unsigned ring;
382*4882a593Smuzhiyun bool is_vm_update;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun wait_queue_entry_t fence_wake;
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
388*4882a593Smuzhiyun int radeon_fence_driver_init(struct radeon_device *rdev);
389*4882a593Smuzhiyun void radeon_fence_driver_fini(struct radeon_device *rdev);
390*4882a593Smuzhiyun void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
391*4882a593Smuzhiyun int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
392*4882a593Smuzhiyun void radeon_fence_process(struct radeon_device *rdev, int ring);
393*4882a593Smuzhiyun bool radeon_fence_signaled(struct radeon_fence *fence);
394*4882a593Smuzhiyun long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
395*4882a593Smuzhiyun int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
396*4882a593Smuzhiyun int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
397*4882a593Smuzhiyun int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
398*4882a593Smuzhiyun int radeon_fence_wait_any(struct radeon_device *rdev,
399*4882a593Smuzhiyun struct radeon_fence **fences,
400*4882a593Smuzhiyun bool intr);
401*4882a593Smuzhiyun struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
402*4882a593Smuzhiyun void radeon_fence_unref(struct radeon_fence **fence);
403*4882a593Smuzhiyun unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
404*4882a593Smuzhiyun bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
405*4882a593Smuzhiyun void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
radeon_fence_later(struct radeon_fence * a,struct radeon_fence * b)406*4882a593Smuzhiyun static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
407*4882a593Smuzhiyun struct radeon_fence *b)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun if (!a) {
410*4882a593Smuzhiyun return b;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (!b) {
414*4882a593Smuzhiyun return a;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun BUG_ON(a->ring != b->ring);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun if (a->seq > b->seq) {
420*4882a593Smuzhiyun return a;
421*4882a593Smuzhiyun } else {
422*4882a593Smuzhiyun return b;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
radeon_fence_is_earlier(struct radeon_fence * a,struct radeon_fence * b)426*4882a593Smuzhiyun static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
427*4882a593Smuzhiyun struct radeon_fence *b)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun if (!a) {
430*4882a593Smuzhiyun return false;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (!b) {
434*4882a593Smuzhiyun return true;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun BUG_ON(a->ring != b->ring);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun return a->seq < b->seq;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /*
443*4882a593Smuzhiyun * Tiling registers
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun struct radeon_surface_reg {
446*4882a593Smuzhiyun struct radeon_bo *bo;
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #define RADEON_GEM_MAX_SURFACES 8
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * TTM.
453*4882a593Smuzhiyun */
454*4882a593Smuzhiyun struct radeon_mman {
455*4882a593Smuzhiyun struct ttm_bo_device bdev;
456*4882a593Smuzhiyun bool initialized;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
459*4882a593Smuzhiyun struct dentry *vram;
460*4882a593Smuzhiyun struct dentry *gtt;
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun struct radeon_bo_list {
465*4882a593Smuzhiyun struct radeon_bo *robj;
466*4882a593Smuzhiyun struct ttm_validate_buffer tv;
467*4882a593Smuzhiyun uint64_t gpu_offset;
468*4882a593Smuzhiyun unsigned preferred_domains;
469*4882a593Smuzhiyun unsigned allowed_domains;
470*4882a593Smuzhiyun uint32_t tiling_flags;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* bo virtual address in a specific vm */
474*4882a593Smuzhiyun struct radeon_bo_va {
475*4882a593Smuzhiyun /* protected by bo being reserved */
476*4882a593Smuzhiyun struct list_head bo_list;
477*4882a593Smuzhiyun uint32_t flags;
478*4882a593Smuzhiyun struct radeon_fence *last_pt_update;
479*4882a593Smuzhiyun unsigned ref_count;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* protected by vm mutex */
482*4882a593Smuzhiyun struct interval_tree_node it;
483*4882a593Smuzhiyun struct list_head vm_status;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* constant after initialization */
486*4882a593Smuzhiyun struct radeon_vm *vm;
487*4882a593Smuzhiyun struct radeon_bo *bo;
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun struct radeon_bo {
491*4882a593Smuzhiyun /* Protected by gem.mutex */
492*4882a593Smuzhiyun struct list_head list;
493*4882a593Smuzhiyun /* Protected by tbo.reserved */
494*4882a593Smuzhiyun u32 initial_domain;
495*4882a593Smuzhiyun struct ttm_place placements[4];
496*4882a593Smuzhiyun struct ttm_placement placement;
497*4882a593Smuzhiyun struct ttm_buffer_object tbo;
498*4882a593Smuzhiyun struct ttm_bo_kmap_obj kmap;
499*4882a593Smuzhiyun u32 flags;
500*4882a593Smuzhiyun unsigned pin_count;
501*4882a593Smuzhiyun void *kptr;
502*4882a593Smuzhiyun u32 tiling_flags;
503*4882a593Smuzhiyun u32 pitch;
504*4882a593Smuzhiyun int surface_reg;
505*4882a593Smuzhiyun unsigned prime_shared_count;
506*4882a593Smuzhiyun /* list of all virtual address to which this bo
507*4882a593Smuzhiyun * is associated to
508*4882a593Smuzhiyun */
509*4882a593Smuzhiyun struct list_head va;
510*4882a593Smuzhiyun /* Constant after initialization */
511*4882a593Smuzhiyun struct radeon_device *rdev;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun struct ttm_bo_kmap_obj dma_buf_vmap;
514*4882a593Smuzhiyun pid_t pid;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun #ifdef CONFIG_MMU_NOTIFIER
517*4882a593Smuzhiyun struct mmu_interval_notifier notifier;
518*4882a593Smuzhiyun #endif
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, tbo.base)
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun int radeon_gem_debugfs_init(struct radeon_device *rdev);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* sub-allocation manager, it has to be protected by another lock.
525*4882a593Smuzhiyun * By conception this is an helper for other part of the driver
526*4882a593Smuzhiyun * like the indirect buffer or semaphore, which both have their
527*4882a593Smuzhiyun * locking.
528*4882a593Smuzhiyun *
529*4882a593Smuzhiyun * Principe is simple, we keep a list of sub allocation in offset
530*4882a593Smuzhiyun * order (first entry has offset == 0, last entry has the highest
531*4882a593Smuzhiyun * offset).
532*4882a593Smuzhiyun *
533*4882a593Smuzhiyun * When allocating new object we first check if there is room at
534*4882a593Smuzhiyun * the end total_size - (last_object_offset + last_object_size) >=
535*4882a593Smuzhiyun * alloc_size. If so we allocate new object there.
536*4882a593Smuzhiyun *
537*4882a593Smuzhiyun * When there is not enough room at the end, we start waiting for
538*4882a593Smuzhiyun * each sub object until we reach object_offset+object_size >=
539*4882a593Smuzhiyun * alloc_size, this object then become the sub object we return.
540*4882a593Smuzhiyun *
541*4882a593Smuzhiyun * Alignment can't be bigger than page size.
542*4882a593Smuzhiyun *
543*4882a593Smuzhiyun * Hole are not considered for allocation to keep things simple.
544*4882a593Smuzhiyun * Assumption is that there won't be hole (all object on same
545*4882a593Smuzhiyun * alignment).
546*4882a593Smuzhiyun */
547*4882a593Smuzhiyun struct radeon_sa_manager {
548*4882a593Smuzhiyun wait_queue_head_t wq;
549*4882a593Smuzhiyun struct radeon_bo *bo;
550*4882a593Smuzhiyun struct list_head *hole;
551*4882a593Smuzhiyun struct list_head flist[RADEON_NUM_RINGS];
552*4882a593Smuzhiyun struct list_head olist;
553*4882a593Smuzhiyun unsigned size;
554*4882a593Smuzhiyun uint64_t gpu_addr;
555*4882a593Smuzhiyun void *cpu_ptr;
556*4882a593Smuzhiyun uint32_t domain;
557*4882a593Smuzhiyun uint32_t align;
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun struct radeon_sa_bo;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* sub-allocation buffer */
563*4882a593Smuzhiyun struct radeon_sa_bo {
564*4882a593Smuzhiyun struct list_head olist;
565*4882a593Smuzhiyun struct list_head flist;
566*4882a593Smuzhiyun struct radeon_sa_manager *manager;
567*4882a593Smuzhiyun unsigned soffset;
568*4882a593Smuzhiyun unsigned eoffset;
569*4882a593Smuzhiyun struct radeon_fence *fence;
570*4882a593Smuzhiyun };
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * GEM objects.
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun struct radeon_gem {
576*4882a593Smuzhiyun struct mutex mutex;
577*4882a593Smuzhiyun struct list_head objects;
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun int radeon_gem_init(struct radeon_device *rdev);
581*4882a593Smuzhiyun void radeon_gem_fini(struct radeon_device *rdev);
582*4882a593Smuzhiyun int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
583*4882a593Smuzhiyun int alignment, int initial_domain,
584*4882a593Smuzhiyun u32 flags, bool kernel,
585*4882a593Smuzhiyun struct drm_gem_object **obj);
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun int radeon_mode_dumb_create(struct drm_file *file_priv,
588*4882a593Smuzhiyun struct drm_device *dev,
589*4882a593Smuzhiyun struct drm_mode_create_dumb *args);
590*4882a593Smuzhiyun int radeon_mode_dumb_mmap(struct drm_file *filp,
591*4882a593Smuzhiyun struct drm_device *dev,
592*4882a593Smuzhiyun uint32_t handle, uint64_t *offset_p);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /*
595*4882a593Smuzhiyun * Semaphores.
596*4882a593Smuzhiyun */
597*4882a593Smuzhiyun struct radeon_semaphore {
598*4882a593Smuzhiyun struct radeon_sa_bo *sa_bo;
599*4882a593Smuzhiyun signed waiters;
600*4882a593Smuzhiyun uint64_t gpu_addr;
601*4882a593Smuzhiyun };
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun int radeon_semaphore_create(struct radeon_device *rdev,
604*4882a593Smuzhiyun struct radeon_semaphore **semaphore);
605*4882a593Smuzhiyun bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
606*4882a593Smuzhiyun struct radeon_semaphore *semaphore);
607*4882a593Smuzhiyun bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
608*4882a593Smuzhiyun struct radeon_semaphore *semaphore);
609*4882a593Smuzhiyun void radeon_semaphore_free(struct radeon_device *rdev,
610*4882a593Smuzhiyun struct radeon_semaphore **semaphore,
611*4882a593Smuzhiyun struct radeon_fence *fence);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /*
614*4882a593Smuzhiyun * Synchronization
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun struct radeon_sync {
617*4882a593Smuzhiyun struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
618*4882a593Smuzhiyun struct radeon_fence *sync_to[RADEON_NUM_RINGS];
619*4882a593Smuzhiyun struct radeon_fence *last_vm_update;
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun void radeon_sync_create(struct radeon_sync *sync);
623*4882a593Smuzhiyun void radeon_sync_fence(struct radeon_sync *sync,
624*4882a593Smuzhiyun struct radeon_fence *fence);
625*4882a593Smuzhiyun int radeon_sync_resv(struct radeon_device *rdev,
626*4882a593Smuzhiyun struct radeon_sync *sync,
627*4882a593Smuzhiyun struct dma_resv *resv,
628*4882a593Smuzhiyun bool shared);
629*4882a593Smuzhiyun int radeon_sync_rings(struct radeon_device *rdev,
630*4882a593Smuzhiyun struct radeon_sync *sync,
631*4882a593Smuzhiyun int waiting_ring);
632*4882a593Smuzhiyun void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
633*4882a593Smuzhiyun struct radeon_fence *fence);
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /*
636*4882a593Smuzhiyun * GART structures, functions & helpers
637*4882a593Smuzhiyun */
638*4882a593Smuzhiyun struct radeon_mc;
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun #define RADEON_GPU_PAGE_SIZE 4096
641*4882a593Smuzhiyun #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
642*4882a593Smuzhiyun #define RADEON_GPU_PAGE_SHIFT 12
643*4882a593Smuzhiyun #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun #define RADEON_GART_PAGE_DUMMY 0
646*4882a593Smuzhiyun #define RADEON_GART_PAGE_VALID (1 << 0)
647*4882a593Smuzhiyun #define RADEON_GART_PAGE_READ (1 << 1)
648*4882a593Smuzhiyun #define RADEON_GART_PAGE_WRITE (1 << 2)
649*4882a593Smuzhiyun #define RADEON_GART_PAGE_SNOOP (1 << 3)
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun struct radeon_gart {
652*4882a593Smuzhiyun dma_addr_t table_addr;
653*4882a593Smuzhiyun struct radeon_bo *robj;
654*4882a593Smuzhiyun void *ptr;
655*4882a593Smuzhiyun unsigned num_gpu_pages;
656*4882a593Smuzhiyun unsigned num_cpu_pages;
657*4882a593Smuzhiyun unsigned table_size;
658*4882a593Smuzhiyun struct page **pages;
659*4882a593Smuzhiyun uint64_t *pages_entry;
660*4882a593Smuzhiyun bool ready;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
664*4882a593Smuzhiyun void radeon_gart_table_ram_free(struct radeon_device *rdev);
665*4882a593Smuzhiyun int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
666*4882a593Smuzhiyun void radeon_gart_table_vram_free(struct radeon_device *rdev);
667*4882a593Smuzhiyun int radeon_gart_table_vram_pin(struct radeon_device *rdev);
668*4882a593Smuzhiyun void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
669*4882a593Smuzhiyun int radeon_gart_init(struct radeon_device *rdev);
670*4882a593Smuzhiyun void radeon_gart_fini(struct radeon_device *rdev);
671*4882a593Smuzhiyun void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
672*4882a593Smuzhiyun int pages);
673*4882a593Smuzhiyun int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
674*4882a593Smuzhiyun int pages, struct page **pagelist,
675*4882a593Smuzhiyun dma_addr_t *dma_addr, uint32_t flags);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun /*
679*4882a593Smuzhiyun * GPU MC structures, functions & helpers
680*4882a593Smuzhiyun */
681*4882a593Smuzhiyun struct radeon_mc {
682*4882a593Smuzhiyun resource_size_t aper_size;
683*4882a593Smuzhiyun resource_size_t aper_base;
684*4882a593Smuzhiyun resource_size_t agp_base;
685*4882a593Smuzhiyun /* for some chips with <= 32MB we need to lie
686*4882a593Smuzhiyun * about vram size near mc fb location */
687*4882a593Smuzhiyun u64 mc_vram_size;
688*4882a593Smuzhiyun u64 visible_vram_size;
689*4882a593Smuzhiyun u64 gtt_size;
690*4882a593Smuzhiyun u64 gtt_start;
691*4882a593Smuzhiyun u64 gtt_end;
692*4882a593Smuzhiyun u64 vram_start;
693*4882a593Smuzhiyun u64 vram_end;
694*4882a593Smuzhiyun unsigned vram_width;
695*4882a593Smuzhiyun u64 real_vram_size;
696*4882a593Smuzhiyun int vram_mtrr;
697*4882a593Smuzhiyun bool vram_is_ddr;
698*4882a593Smuzhiyun bool igp_sideport_enabled;
699*4882a593Smuzhiyun u64 gtt_base_align;
700*4882a593Smuzhiyun u64 mc_mask;
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun bool radeon_combios_sideport_present(struct radeon_device *rdev);
704*4882a593Smuzhiyun bool radeon_atombios_sideport_present(struct radeon_device *rdev);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun * GPU scratch registers structures, functions & helpers
708*4882a593Smuzhiyun */
709*4882a593Smuzhiyun struct radeon_scratch {
710*4882a593Smuzhiyun unsigned num_reg;
711*4882a593Smuzhiyun uint32_t reg_base;
712*4882a593Smuzhiyun bool free[32];
713*4882a593Smuzhiyun uint32_t reg[32];
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
717*4882a593Smuzhiyun void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /*
720*4882a593Smuzhiyun * GPU doorbell structures, functions & helpers
721*4882a593Smuzhiyun */
722*4882a593Smuzhiyun #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun struct radeon_doorbell {
725*4882a593Smuzhiyun /* doorbell mmio */
726*4882a593Smuzhiyun resource_size_t base;
727*4882a593Smuzhiyun resource_size_t size;
728*4882a593Smuzhiyun u32 __iomem *ptr;
729*4882a593Smuzhiyun u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
730*4882a593Smuzhiyun DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
731*4882a593Smuzhiyun };
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
734*4882a593Smuzhiyun void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun * IRQS.
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun struct radeon_flip_work {
741*4882a593Smuzhiyun struct work_struct flip_work;
742*4882a593Smuzhiyun struct work_struct unpin_work;
743*4882a593Smuzhiyun struct radeon_device *rdev;
744*4882a593Smuzhiyun int crtc_id;
745*4882a593Smuzhiyun u32 target_vblank;
746*4882a593Smuzhiyun uint64_t base;
747*4882a593Smuzhiyun struct drm_pending_vblank_event *event;
748*4882a593Smuzhiyun struct radeon_bo *old_rbo;
749*4882a593Smuzhiyun struct dma_fence *fence;
750*4882a593Smuzhiyun bool async;
751*4882a593Smuzhiyun };
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun struct r500_irq_stat_regs {
754*4882a593Smuzhiyun u32 disp_int;
755*4882a593Smuzhiyun u32 hdmi0_status;
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun struct r600_irq_stat_regs {
759*4882a593Smuzhiyun u32 disp_int;
760*4882a593Smuzhiyun u32 disp_int_cont;
761*4882a593Smuzhiyun u32 disp_int_cont2;
762*4882a593Smuzhiyun u32 d1grph_int;
763*4882a593Smuzhiyun u32 d2grph_int;
764*4882a593Smuzhiyun u32 hdmi0_status;
765*4882a593Smuzhiyun u32 hdmi1_status;
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun struct evergreen_irq_stat_regs {
769*4882a593Smuzhiyun u32 disp_int[6];
770*4882a593Smuzhiyun u32 grph_int[6];
771*4882a593Smuzhiyun u32 afmt_status[6];
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun struct cik_irq_stat_regs {
775*4882a593Smuzhiyun u32 disp_int;
776*4882a593Smuzhiyun u32 disp_int_cont;
777*4882a593Smuzhiyun u32 disp_int_cont2;
778*4882a593Smuzhiyun u32 disp_int_cont3;
779*4882a593Smuzhiyun u32 disp_int_cont4;
780*4882a593Smuzhiyun u32 disp_int_cont5;
781*4882a593Smuzhiyun u32 disp_int_cont6;
782*4882a593Smuzhiyun u32 d1grph_int;
783*4882a593Smuzhiyun u32 d2grph_int;
784*4882a593Smuzhiyun u32 d3grph_int;
785*4882a593Smuzhiyun u32 d4grph_int;
786*4882a593Smuzhiyun u32 d5grph_int;
787*4882a593Smuzhiyun u32 d6grph_int;
788*4882a593Smuzhiyun };
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun union radeon_irq_stat_regs {
791*4882a593Smuzhiyun struct r500_irq_stat_regs r500;
792*4882a593Smuzhiyun struct r600_irq_stat_regs r600;
793*4882a593Smuzhiyun struct evergreen_irq_stat_regs evergreen;
794*4882a593Smuzhiyun struct cik_irq_stat_regs cik;
795*4882a593Smuzhiyun };
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun struct radeon_irq {
798*4882a593Smuzhiyun bool installed;
799*4882a593Smuzhiyun spinlock_t lock;
800*4882a593Smuzhiyun atomic_t ring_int[RADEON_NUM_RINGS];
801*4882a593Smuzhiyun bool crtc_vblank_int[RADEON_MAX_CRTCS];
802*4882a593Smuzhiyun atomic_t pflip[RADEON_MAX_CRTCS];
803*4882a593Smuzhiyun wait_queue_head_t vblank_queue;
804*4882a593Smuzhiyun bool hpd[RADEON_MAX_HPD_PINS];
805*4882a593Smuzhiyun bool afmt[RADEON_MAX_AFMT_BLOCKS];
806*4882a593Smuzhiyun union radeon_irq_stat_regs stat_regs;
807*4882a593Smuzhiyun bool dpm_thermal;
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun int radeon_irq_kms_init(struct radeon_device *rdev);
811*4882a593Smuzhiyun void radeon_irq_kms_fini(struct radeon_device *rdev);
812*4882a593Smuzhiyun void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
813*4882a593Smuzhiyun bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
814*4882a593Smuzhiyun void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
815*4882a593Smuzhiyun void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
816*4882a593Smuzhiyun void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
817*4882a593Smuzhiyun void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
818*4882a593Smuzhiyun void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
819*4882a593Smuzhiyun void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
820*4882a593Smuzhiyun void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * CP & rings.
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun struct radeon_ib {
827*4882a593Smuzhiyun struct radeon_sa_bo *sa_bo;
828*4882a593Smuzhiyun uint32_t length_dw;
829*4882a593Smuzhiyun uint64_t gpu_addr;
830*4882a593Smuzhiyun uint32_t *ptr;
831*4882a593Smuzhiyun int ring;
832*4882a593Smuzhiyun struct radeon_fence *fence;
833*4882a593Smuzhiyun struct radeon_vm *vm;
834*4882a593Smuzhiyun bool is_const_ib;
835*4882a593Smuzhiyun struct radeon_sync sync;
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun struct radeon_ring {
839*4882a593Smuzhiyun struct radeon_bo *ring_obj;
840*4882a593Smuzhiyun volatile uint32_t *ring;
841*4882a593Smuzhiyun unsigned rptr_offs;
842*4882a593Smuzhiyun unsigned rptr_save_reg;
843*4882a593Smuzhiyun u64 next_rptr_gpu_addr;
844*4882a593Smuzhiyun volatile u32 *next_rptr_cpu_addr;
845*4882a593Smuzhiyun unsigned wptr;
846*4882a593Smuzhiyun unsigned wptr_old;
847*4882a593Smuzhiyun unsigned ring_size;
848*4882a593Smuzhiyun unsigned ring_free_dw;
849*4882a593Smuzhiyun int count_dw;
850*4882a593Smuzhiyun atomic_t last_rptr;
851*4882a593Smuzhiyun atomic64_t last_activity;
852*4882a593Smuzhiyun uint64_t gpu_addr;
853*4882a593Smuzhiyun uint32_t align_mask;
854*4882a593Smuzhiyun uint32_t ptr_mask;
855*4882a593Smuzhiyun bool ready;
856*4882a593Smuzhiyun u32 nop;
857*4882a593Smuzhiyun u32 idx;
858*4882a593Smuzhiyun u64 last_semaphore_signal_addr;
859*4882a593Smuzhiyun u64 last_semaphore_wait_addr;
860*4882a593Smuzhiyun /* for CIK queues */
861*4882a593Smuzhiyun u32 me;
862*4882a593Smuzhiyun u32 pipe;
863*4882a593Smuzhiyun u32 queue;
864*4882a593Smuzhiyun struct radeon_bo *mqd_obj;
865*4882a593Smuzhiyun u32 doorbell_index;
866*4882a593Smuzhiyun unsigned wptr_offs;
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun struct radeon_mec {
870*4882a593Smuzhiyun struct radeon_bo *hpd_eop_obj;
871*4882a593Smuzhiyun u64 hpd_eop_gpu_addr;
872*4882a593Smuzhiyun u32 num_pipe;
873*4882a593Smuzhiyun u32 num_mec;
874*4882a593Smuzhiyun u32 num_queue;
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /*
878*4882a593Smuzhiyun * VM
879*4882a593Smuzhiyun */
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* maximum number of VMIDs */
882*4882a593Smuzhiyun #define RADEON_NUM_VM 16
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* number of entries in page table */
885*4882a593Smuzhiyun #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* PTBs (Page Table Blocks) need to be aligned to 32K */
888*4882a593Smuzhiyun #define RADEON_VM_PTB_ALIGN_SIZE 32768
889*4882a593Smuzhiyun #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
890*4882a593Smuzhiyun #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun #define R600_PTE_VALID (1 << 0)
893*4882a593Smuzhiyun #define R600_PTE_SYSTEM (1 << 1)
894*4882a593Smuzhiyun #define R600_PTE_SNOOPED (1 << 2)
895*4882a593Smuzhiyun #define R600_PTE_READABLE (1 << 5)
896*4882a593Smuzhiyun #define R600_PTE_WRITEABLE (1 << 6)
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun /* PTE (Page Table Entry) fragment field for different page sizes */
899*4882a593Smuzhiyun #define R600_PTE_FRAG_4KB (0 << 7)
900*4882a593Smuzhiyun #define R600_PTE_FRAG_64KB (4 << 7)
901*4882a593Smuzhiyun #define R600_PTE_FRAG_256KB (6 << 7)
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun /* flags needed to be set so we can copy directly from the GART table */
904*4882a593Smuzhiyun #define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
905*4882a593Smuzhiyun R600_PTE_SYSTEM | R600_PTE_VALID )
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun struct radeon_vm_pt {
908*4882a593Smuzhiyun struct radeon_bo *bo;
909*4882a593Smuzhiyun uint64_t addr;
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun struct radeon_vm_id {
913*4882a593Smuzhiyun unsigned id;
914*4882a593Smuzhiyun uint64_t pd_gpu_addr;
915*4882a593Smuzhiyun /* last flushed PD/PT update */
916*4882a593Smuzhiyun struct radeon_fence *flushed_updates;
917*4882a593Smuzhiyun /* last use of vmid */
918*4882a593Smuzhiyun struct radeon_fence *last_id_use;
919*4882a593Smuzhiyun };
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun struct radeon_vm {
922*4882a593Smuzhiyun struct mutex mutex;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun struct rb_root_cached va;
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun /* protecting invalidated and freed */
927*4882a593Smuzhiyun spinlock_t status_lock;
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /* BOs moved, but not yet updated in the PT */
930*4882a593Smuzhiyun struct list_head invalidated;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* BOs freed, but not yet updated in the PT */
933*4882a593Smuzhiyun struct list_head freed;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* BOs cleared in the PT */
936*4882a593Smuzhiyun struct list_head cleared;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun /* contains the page directory */
939*4882a593Smuzhiyun struct radeon_bo *page_directory;
940*4882a593Smuzhiyun unsigned max_pde_used;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun /* array of page tables, one for each page directory entry */
943*4882a593Smuzhiyun struct radeon_vm_pt *page_tables;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun struct radeon_bo_va *ib_bo_va;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun /* for id and flush management per ring */
948*4882a593Smuzhiyun struct radeon_vm_id ids[RADEON_NUM_RINGS];
949*4882a593Smuzhiyun };
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun struct radeon_vm_manager {
952*4882a593Smuzhiyun struct radeon_fence *active[RADEON_NUM_VM];
953*4882a593Smuzhiyun uint32_t max_pfn;
954*4882a593Smuzhiyun /* number of VMIDs */
955*4882a593Smuzhiyun unsigned nvm;
956*4882a593Smuzhiyun /* vram base address for page table entry */
957*4882a593Smuzhiyun u64 vram_base_offset;
958*4882a593Smuzhiyun /* is vm enabled? */
959*4882a593Smuzhiyun bool enabled;
960*4882a593Smuzhiyun /* for hw to save the PD addr on suspend/resume */
961*4882a593Smuzhiyun uint32_t saved_table_addr[RADEON_NUM_VM];
962*4882a593Smuzhiyun };
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun /*
965*4882a593Smuzhiyun * file private structure
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun struct radeon_fpriv {
968*4882a593Smuzhiyun struct radeon_vm vm;
969*4882a593Smuzhiyun };
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /*
972*4882a593Smuzhiyun * R6xx+ IH ring
973*4882a593Smuzhiyun */
974*4882a593Smuzhiyun struct r600_ih {
975*4882a593Smuzhiyun struct radeon_bo *ring_obj;
976*4882a593Smuzhiyun volatile uint32_t *ring;
977*4882a593Smuzhiyun unsigned rptr;
978*4882a593Smuzhiyun unsigned ring_size;
979*4882a593Smuzhiyun uint64_t gpu_addr;
980*4882a593Smuzhiyun uint32_t ptr_mask;
981*4882a593Smuzhiyun atomic_t lock;
982*4882a593Smuzhiyun bool enabled;
983*4882a593Smuzhiyun };
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun * RLC stuff
987*4882a593Smuzhiyun */
988*4882a593Smuzhiyun #include "clearstate_defs.h"
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun struct radeon_rlc {
991*4882a593Smuzhiyun /* for power gating */
992*4882a593Smuzhiyun struct radeon_bo *save_restore_obj;
993*4882a593Smuzhiyun uint64_t save_restore_gpu_addr;
994*4882a593Smuzhiyun volatile uint32_t *sr_ptr;
995*4882a593Smuzhiyun const u32 *reg_list;
996*4882a593Smuzhiyun u32 reg_list_size;
997*4882a593Smuzhiyun /* for clear state */
998*4882a593Smuzhiyun struct radeon_bo *clear_state_obj;
999*4882a593Smuzhiyun uint64_t clear_state_gpu_addr;
1000*4882a593Smuzhiyun volatile uint32_t *cs_ptr;
1001*4882a593Smuzhiyun const struct cs_section_def *cs_data;
1002*4882a593Smuzhiyun u32 clear_state_size;
1003*4882a593Smuzhiyun /* for cp tables */
1004*4882a593Smuzhiyun struct radeon_bo *cp_table_obj;
1005*4882a593Smuzhiyun uint64_t cp_table_gpu_addr;
1006*4882a593Smuzhiyun volatile uint32_t *cp_table_ptr;
1007*4882a593Smuzhiyun u32 cp_table_size;
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun int radeon_ib_get(struct radeon_device *rdev, int ring,
1011*4882a593Smuzhiyun struct radeon_ib *ib, struct radeon_vm *vm,
1012*4882a593Smuzhiyun unsigned size);
1013*4882a593Smuzhiyun void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
1014*4882a593Smuzhiyun int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
1015*4882a593Smuzhiyun struct radeon_ib *const_ib, bool hdp_flush);
1016*4882a593Smuzhiyun int radeon_ib_pool_init(struct radeon_device *rdev);
1017*4882a593Smuzhiyun void radeon_ib_pool_fini(struct radeon_device *rdev);
1018*4882a593Smuzhiyun int radeon_ib_ring_tests(struct radeon_device *rdev);
1019*4882a593Smuzhiyun /* Ring access between begin & end cannot sleep */
1020*4882a593Smuzhiyun bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
1021*4882a593Smuzhiyun struct radeon_ring *ring);
1022*4882a593Smuzhiyun void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
1023*4882a593Smuzhiyun int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1024*4882a593Smuzhiyun int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1025*4882a593Smuzhiyun void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1026*4882a593Smuzhiyun bool hdp_flush);
1027*4882a593Smuzhiyun void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
1028*4882a593Smuzhiyun bool hdp_flush);
1029*4882a593Smuzhiyun void radeon_ring_undo(struct radeon_ring *ring);
1030*4882a593Smuzhiyun void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
1031*4882a593Smuzhiyun int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
1032*4882a593Smuzhiyun void radeon_ring_lockup_update(struct radeon_device *rdev,
1033*4882a593Smuzhiyun struct radeon_ring *ring);
1034*4882a593Smuzhiyun bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
1035*4882a593Smuzhiyun unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
1036*4882a593Smuzhiyun uint32_t **data);
1037*4882a593Smuzhiyun int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
1038*4882a593Smuzhiyun unsigned size, uint32_t *data);
1039*4882a593Smuzhiyun int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
1040*4882a593Smuzhiyun unsigned rptr_offs, u32 nop);
1041*4882a593Smuzhiyun void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* r600 async dma */
1045*4882a593Smuzhiyun void r600_dma_stop(struct radeon_device *rdev);
1046*4882a593Smuzhiyun int r600_dma_resume(struct radeon_device *rdev);
1047*4882a593Smuzhiyun void r600_dma_fini(struct radeon_device *rdev);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun void cayman_dma_stop(struct radeon_device *rdev);
1050*4882a593Smuzhiyun int cayman_dma_resume(struct radeon_device *rdev);
1051*4882a593Smuzhiyun void cayman_dma_fini(struct radeon_device *rdev);
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun * CS.
1055*4882a593Smuzhiyun */
1056*4882a593Smuzhiyun struct radeon_cs_chunk {
1057*4882a593Smuzhiyun uint32_t length_dw;
1058*4882a593Smuzhiyun uint32_t *kdata;
1059*4882a593Smuzhiyun void __user *user_ptr;
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun struct radeon_cs_parser {
1063*4882a593Smuzhiyun struct device *dev;
1064*4882a593Smuzhiyun struct radeon_device *rdev;
1065*4882a593Smuzhiyun struct drm_file *filp;
1066*4882a593Smuzhiyun /* chunks */
1067*4882a593Smuzhiyun unsigned nchunks;
1068*4882a593Smuzhiyun struct radeon_cs_chunk *chunks;
1069*4882a593Smuzhiyun uint64_t *chunks_array;
1070*4882a593Smuzhiyun /* IB */
1071*4882a593Smuzhiyun unsigned idx;
1072*4882a593Smuzhiyun /* relocations */
1073*4882a593Smuzhiyun unsigned nrelocs;
1074*4882a593Smuzhiyun struct radeon_bo_list *relocs;
1075*4882a593Smuzhiyun struct radeon_bo_list *vm_bos;
1076*4882a593Smuzhiyun struct list_head validated;
1077*4882a593Smuzhiyun unsigned dma_reloc_idx;
1078*4882a593Smuzhiyun /* indices of various chunks */
1079*4882a593Smuzhiyun struct radeon_cs_chunk *chunk_ib;
1080*4882a593Smuzhiyun struct radeon_cs_chunk *chunk_relocs;
1081*4882a593Smuzhiyun struct radeon_cs_chunk *chunk_flags;
1082*4882a593Smuzhiyun struct radeon_cs_chunk *chunk_const_ib;
1083*4882a593Smuzhiyun struct radeon_ib ib;
1084*4882a593Smuzhiyun struct radeon_ib const_ib;
1085*4882a593Smuzhiyun void *track;
1086*4882a593Smuzhiyun unsigned family;
1087*4882a593Smuzhiyun int parser_error;
1088*4882a593Smuzhiyun u32 cs_flags;
1089*4882a593Smuzhiyun u32 ring;
1090*4882a593Smuzhiyun s32 priority;
1091*4882a593Smuzhiyun struct ww_acquire_ctx ticket;
1092*4882a593Smuzhiyun };
1093*4882a593Smuzhiyun
radeon_get_ib_value(struct radeon_cs_parser * p,int idx)1094*4882a593Smuzhiyun static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
1095*4882a593Smuzhiyun {
1096*4882a593Smuzhiyun struct radeon_cs_chunk *ibc = p->chunk_ib;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (ibc->kdata)
1099*4882a593Smuzhiyun return ibc->kdata[idx];
1100*4882a593Smuzhiyun return p->ib.ptr[idx];
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun struct radeon_cs_packet {
1105*4882a593Smuzhiyun unsigned idx;
1106*4882a593Smuzhiyun unsigned type;
1107*4882a593Smuzhiyun unsigned reg;
1108*4882a593Smuzhiyun unsigned opcode;
1109*4882a593Smuzhiyun int count;
1110*4882a593Smuzhiyun unsigned one_reg_wr;
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1114*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1115*4882a593Smuzhiyun unsigned idx, unsigned reg);
1116*4882a593Smuzhiyun typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1117*4882a593Smuzhiyun struct radeon_cs_packet *pkt);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun * AGP
1122*4882a593Smuzhiyun */
1123*4882a593Smuzhiyun int radeon_agp_init(struct radeon_device *rdev);
1124*4882a593Smuzhiyun void radeon_agp_resume(struct radeon_device *rdev);
1125*4882a593Smuzhiyun void radeon_agp_suspend(struct radeon_device *rdev);
1126*4882a593Smuzhiyun void radeon_agp_fini(struct radeon_device *rdev);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun * Writeback
1131*4882a593Smuzhiyun */
1132*4882a593Smuzhiyun struct radeon_wb {
1133*4882a593Smuzhiyun struct radeon_bo *wb_obj;
1134*4882a593Smuzhiyun volatile uint32_t *wb;
1135*4882a593Smuzhiyun uint64_t gpu_addr;
1136*4882a593Smuzhiyun bool enabled;
1137*4882a593Smuzhiyun bool use_event;
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun #define RADEON_WB_SCRATCH_OFFSET 0
1141*4882a593Smuzhiyun #define RADEON_WB_RING0_NEXT_RPTR 256
1142*4882a593Smuzhiyun #define RADEON_WB_CP_RPTR_OFFSET 1024
1143*4882a593Smuzhiyun #define RADEON_WB_CP1_RPTR_OFFSET 1280
1144*4882a593Smuzhiyun #define RADEON_WB_CP2_RPTR_OFFSET 1536
1145*4882a593Smuzhiyun #define R600_WB_DMA_RPTR_OFFSET 1792
1146*4882a593Smuzhiyun #define R600_WB_IH_WPTR_OFFSET 2048
1147*4882a593Smuzhiyun #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
1148*4882a593Smuzhiyun #define R600_WB_EVENT_OFFSET 3072
1149*4882a593Smuzhiyun #define CIK_WB_CP1_WPTR_OFFSET 3328
1150*4882a593Smuzhiyun #define CIK_WB_CP2_WPTR_OFFSET 3584
1151*4882a593Smuzhiyun #define R600_WB_DMA_RING_TEST_OFFSET 3588
1152*4882a593Smuzhiyun #define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun /**
1155*4882a593Smuzhiyun * struct radeon_pm - power management datas
1156*4882a593Smuzhiyun * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1157*4882a593Smuzhiyun * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1158*4882a593Smuzhiyun * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1159*4882a593Smuzhiyun * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1160*4882a593Smuzhiyun * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1161*4882a593Smuzhiyun * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1162*4882a593Smuzhiyun * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1163*4882a593Smuzhiyun * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1164*4882a593Smuzhiyun * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
1165*4882a593Smuzhiyun * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
1166*4882a593Smuzhiyun * @needed_bandwidth: current bandwidth needs
1167*4882a593Smuzhiyun *
1168*4882a593Smuzhiyun * It keeps track of various data needed to take powermanagement decision.
1169*4882a593Smuzhiyun * Bandwidth need is used to determine minimun clock of the GPU and memory.
1170*4882a593Smuzhiyun * Equation between gpu/memory clock and available bandwidth is hw dependent
1171*4882a593Smuzhiyun * (type of memory, bus size, efficiency, ...)
1172*4882a593Smuzhiyun */
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun enum radeon_pm_method {
1175*4882a593Smuzhiyun PM_METHOD_PROFILE,
1176*4882a593Smuzhiyun PM_METHOD_DYNPM,
1177*4882a593Smuzhiyun PM_METHOD_DPM,
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun enum radeon_dynpm_state {
1181*4882a593Smuzhiyun DYNPM_STATE_DISABLED,
1182*4882a593Smuzhiyun DYNPM_STATE_MINIMUM,
1183*4882a593Smuzhiyun DYNPM_STATE_PAUSED,
1184*4882a593Smuzhiyun DYNPM_STATE_ACTIVE,
1185*4882a593Smuzhiyun DYNPM_STATE_SUSPENDED,
1186*4882a593Smuzhiyun };
1187*4882a593Smuzhiyun enum radeon_dynpm_action {
1188*4882a593Smuzhiyun DYNPM_ACTION_NONE,
1189*4882a593Smuzhiyun DYNPM_ACTION_MINIMUM,
1190*4882a593Smuzhiyun DYNPM_ACTION_DOWNCLOCK,
1191*4882a593Smuzhiyun DYNPM_ACTION_UPCLOCK,
1192*4882a593Smuzhiyun DYNPM_ACTION_DEFAULT
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun enum radeon_voltage_type {
1196*4882a593Smuzhiyun VOLTAGE_NONE = 0,
1197*4882a593Smuzhiyun VOLTAGE_GPIO,
1198*4882a593Smuzhiyun VOLTAGE_VDDC,
1199*4882a593Smuzhiyun VOLTAGE_SW
1200*4882a593Smuzhiyun };
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun enum radeon_pm_state_type {
1203*4882a593Smuzhiyun /* not used for dpm */
1204*4882a593Smuzhiyun POWER_STATE_TYPE_DEFAULT,
1205*4882a593Smuzhiyun POWER_STATE_TYPE_POWERSAVE,
1206*4882a593Smuzhiyun /* user selectable states */
1207*4882a593Smuzhiyun POWER_STATE_TYPE_BATTERY,
1208*4882a593Smuzhiyun POWER_STATE_TYPE_BALANCED,
1209*4882a593Smuzhiyun POWER_STATE_TYPE_PERFORMANCE,
1210*4882a593Smuzhiyun /* internal states */
1211*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_UVD,
1212*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_UVD_SD,
1213*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_UVD_HD,
1214*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1215*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1216*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_BOOT,
1217*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_THERMAL,
1218*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_ACPI,
1219*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_ULV,
1220*4882a593Smuzhiyun POWER_STATE_TYPE_INTERNAL_3DPERF,
1221*4882a593Smuzhiyun };
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun enum radeon_pm_profile_type {
1224*4882a593Smuzhiyun PM_PROFILE_DEFAULT,
1225*4882a593Smuzhiyun PM_PROFILE_AUTO,
1226*4882a593Smuzhiyun PM_PROFILE_LOW,
1227*4882a593Smuzhiyun PM_PROFILE_MID,
1228*4882a593Smuzhiyun PM_PROFILE_HIGH,
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun #define PM_PROFILE_DEFAULT_IDX 0
1232*4882a593Smuzhiyun #define PM_PROFILE_LOW_SH_IDX 1
1233*4882a593Smuzhiyun #define PM_PROFILE_MID_SH_IDX 2
1234*4882a593Smuzhiyun #define PM_PROFILE_HIGH_SH_IDX 3
1235*4882a593Smuzhiyun #define PM_PROFILE_LOW_MH_IDX 4
1236*4882a593Smuzhiyun #define PM_PROFILE_MID_MH_IDX 5
1237*4882a593Smuzhiyun #define PM_PROFILE_HIGH_MH_IDX 6
1238*4882a593Smuzhiyun #define PM_PROFILE_MAX 7
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun struct radeon_pm_profile {
1241*4882a593Smuzhiyun int dpms_off_ps_idx;
1242*4882a593Smuzhiyun int dpms_on_ps_idx;
1243*4882a593Smuzhiyun int dpms_off_cm_idx;
1244*4882a593Smuzhiyun int dpms_on_cm_idx;
1245*4882a593Smuzhiyun };
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun enum radeon_int_thermal_type {
1248*4882a593Smuzhiyun THERMAL_TYPE_NONE,
1249*4882a593Smuzhiyun THERMAL_TYPE_EXTERNAL,
1250*4882a593Smuzhiyun THERMAL_TYPE_EXTERNAL_GPIO,
1251*4882a593Smuzhiyun THERMAL_TYPE_RV6XX,
1252*4882a593Smuzhiyun THERMAL_TYPE_RV770,
1253*4882a593Smuzhiyun THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1254*4882a593Smuzhiyun THERMAL_TYPE_EVERGREEN,
1255*4882a593Smuzhiyun THERMAL_TYPE_SUMO,
1256*4882a593Smuzhiyun THERMAL_TYPE_NI,
1257*4882a593Smuzhiyun THERMAL_TYPE_SI,
1258*4882a593Smuzhiyun THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1259*4882a593Smuzhiyun THERMAL_TYPE_CI,
1260*4882a593Smuzhiyun THERMAL_TYPE_KV,
1261*4882a593Smuzhiyun };
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun struct radeon_voltage {
1264*4882a593Smuzhiyun enum radeon_voltage_type type;
1265*4882a593Smuzhiyun /* gpio voltage */
1266*4882a593Smuzhiyun struct radeon_gpio_rec gpio;
1267*4882a593Smuzhiyun u32 delay; /* delay in usec from voltage drop to sclk change */
1268*4882a593Smuzhiyun bool active_high; /* voltage drop is active when bit is high */
1269*4882a593Smuzhiyun /* VDDC voltage */
1270*4882a593Smuzhiyun u8 vddc_id; /* index into vddc voltage table */
1271*4882a593Smuzhiyun u8 vddci_id; /* index into vddci voltage table */
1272*4882a593Smuzhiyun bool vddci_enabled;
1273*4882a593Smuzhiyun /* r6xx+ sw */
1274*4882a593Smuzhiyun u16 voltage;
1275*4882a593Smuzhiyun /* evergreen+ vddci */
1276*4882a593Smuzhiyun u16 vddci;
1277*4882a593Smuzhiyun };
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* clock mode flags */
1280*4882a593Smuzhiyun #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun struct radeon_pm_clock_info {
1283*4882a593Smuzhiyun /* memory clock */
1284*4882a593Smuzhiyun u32 mclk;
1285*4882a593Smuzhiyun /* engine clock */
1286*4882a593Smuzhiyun u32 sclk;
1287*4882a593Smuzhiyun /* voltage info */
1288*4882a593Smuzhiyun struct radeon_voltage voltage;
1289*4882a593Smuzhiyun /* standardized clock flags */
1290*4882a593Smuzhiyun u32 flags;
1291*4882a593Smuzhiyun };
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* state flags */
1294*4882a593Smuzhiyun #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun struct radeon_power_state {
1297*4882a593Smuzhiyun enum radeon_pm_state_type type;
1298*4882a593Smuzhiyun struct radeon_pm_clock_info *clock_info;
1299*4882a593Smuzhiyun /* number of valid clock modes in this power state */
1300*4882a593Smuzhiyun int num_clock_modes;
1301*4882a593Smuzhiyun struct radeon_pm_clock_info *default_clock_mode;
1302*4882a593Smuzhiyun /* standardized state flags */
1303*4882a593Smuzhiyun u32 flags;
1304*4882a593Smuzhiyun u32 misc; /* vbios specific flags */
1305*4882a593Smuzhiyun u32 misc2; /* vbios specific flags */
1306*4882a593Smuzhiyun int pcie_lanes; /* pcie lanes */
1307*4882a593Smuzhiyun };
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /*
1310*4882a593Smuzhiyun * Some modes are overclocked by very low value, accept them
1311*4882a593Smuzhiyun */
1312*4882a593Smuzhiyun #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun enum radeon_dpm_auto_throttle_src {
1315*4882a593Smuzhiyun RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1316*4882a593Smuzhiyun RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1317*4882a593Smuzhiyun };
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun enum radeon_dpm_event_src {
1320*4882a593Smuzhiyun RADEON_DPM_EVENT_SRC_ANALOG = 0,
1321*4882a593Smuzhiyun RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1322*4882a593Smuzhiyun RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1323*4882a593Smuzhiyun RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1324*4882a593Smuzhiyun RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1325*4882a593Smuzhiyun };
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun #define RADEON_MAX_VCE_LEVELS 6
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun enum radeon_vce_level {
1330*4882a593Smuzhiyun RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1331*4882a593Smuzhiyun RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1332*4882a593Smuzhiyun RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1333*4882a593Smuzhiyun RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1334*4882a593Smuzhiyun RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1335*4882a593Smuzhiyun RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1336*4882a593Smuzhiyun };
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun struct radeon_ps {
1339*4882a593Smuzhiyun u32 caps; /* vbios flags */
1340*4882a593Smuzhiyun u32 class; /* vbios flags */
1341*4882a593Smuzhiyun u32 class2; /* vbios flags */
1342*4882a593Smuzhiyun /* UVD clocks */
1343*4882a593Smuzhiyun u32 vclk;
1344*4882a593Smuzhiyun u32 dclk;
1345*4882a593Smuzhiyun /* VCE clocks */
1346*4882a593Smuzhiyun u32 evclk;
1347*4882a593Smuzhiyun u32 ecclk;
1348*4882a593Smuzhiyun bool vce_active;
1349*4882a593Smuzhiyun enum radeon_vce_level vce_level;
1350*4882a593Smuzhiyun /* asic priv */
1351*4882a593Smuzhiyun void *ps_priv;
1352*4882a593Smuzhiyun };
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun struct radeon_dpm_thermal {
1355*4882a593Smuzhiyun /* thermal interrupt work */
1356*4882a593Smuzhiyun struct work_struct work;
1357*4882a593Smuzhiyun /* low temperature threshold */
1358*4882a593Smuzhiyun int min_temp;
1359*4882a593Smuzhiyun /* high temperature threshold */
1360*4882a593Smuzhiyun int max_temp;
1361*4882a593Smuzhiyun /* was interrupt low to high or high to low */
1362*4882a593Smuzhiyun bool high_to_low;
1363*4882a593Smuzhiyun };
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun enum radeon_clk_action
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun RADEON_SCLK_UP = 1,
1368*4882a593Smuzhiyun RADEON_SCLK_DOWN
1369*4882a593Smuzhiyun };
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun struct radeon_blacklist_clocks
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun u32 sclk;
1374*4882a593Smuzhiyun u32 mclk;
1375*4882a593Smuzhiyun enum radeon_clk_action action;
1376*4882a593Smuzhiyun };
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun struct radeon_clock_and_voltage_limits {
1379*4882a593Smuzhiyun u32 sclk;
1380*4882a593Smuzhiyun u32 mclk;
1381*4882a593Smuzhiyun u16 vddc;
1382*4882a593Smuzhiyun u16 vddci;
1383*4882a593Smuzhiyun };
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun struct radeon_clock_array {
1386*4882a593Smuzhiyun u32 count;
1387*4882a593Smuzhiyun u32 *values;
1388*4882a593Smuzhiyun };
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_entry {
1391*4882a593Smuzhiyun u32 clk;
1392*4882a593Smuzhiyun u16 v;
1393*4882a593Smuzhiyun };
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table {
1396*4882a593Smuzhiyun u32 count;
1397*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_entry *entries;
1398*4882a593Smuzhiyun };
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun union radeon_cac_leakage_entry {
1401*4882a593Smuzhiyun struct {
1402*4882a593Smuzhiyun u16 vddc;
1403*4882a593Smuzhiyun u32 leakage;
1404*4882a593Smuzhiyun };
1405*4882a593Smuzhiyun struct {
1406*4882a593Smuzhiyun u16 vddc1;
1407*4882a593Smuzhiyun u16 vddc2;
1408*4882a593Smuzhiyun u16 vddc3;
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun };
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun struct radeon_cac_leakage_table {
1413*4882a593Smuzhiyun u32 count;
1414*4882a593Smuzhiyun union radeon_cac_leakage_entry *entries;
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun struct radeon_phase_shedding_limits_entry {
1418*4882a593Smuzhiyun u16 voltage;
1419*4882a593Smuzhiyun u32 sclk;
1420*4882a593Smuzhiyun u32 mclk;
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun struct radeon_phase_shedding_limits_table {
1424*4882a593Smuzhiyun u32 count;
1425*4882a593Smuzhiyun struct radeon_phase_shedding_limits_entry *entries;
1426*4882a593Smuzhiyun };
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun struct radeon_uvd_clock_voltage_dependency_entry {
1429*4882a593Smuzhiyun u32 vclk;
1430*4882a593Smuzhiyun u32 dclk;
1431*4882a593Smuzhiyun u16 v;
1432*4882a593Smuzhiyun };
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun struct radeon_uvd_clock_voltage_dependency_table {
1435*4882a593Smuzhiyun u8 count;
1436*4882a593Smuzhiyun struct radeon_uvd_clock_voltage_dependency_entry *entries;
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun struct radeon_vce_clock_voltage_dependency_entry {
1440*4882a593Smuzhiyun u32 ecclk;
1441*4882a593Smuzhiyun u32 evclk;
1442*4882a593Smuzhiyun u16 v;
1443*4882a593Smuzhiyun };
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun struct radeon_vce_clock_voltage_dependency_table {
1446*4882a593Smuzhiyun u8 count;
1447*4882a593Smuzhiyun struct radeon_vce_clock_voltage_dependency_entry *entries;
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun struct radeon_ppm_table {
1451*4882a593Smuzhiyun u8 ppm_design;
1452*4882a593Smuzhiyun u16 cpu_core_number;
1453*4882a593Smuzhiyun u32 platform_tdp;
1454*4882a593Smuzhiyun u32 small_ac_platform_tdp;
1455*4882a593Smuzhiyun u32 platform_tdc;
1456*4882a593Smuzhiyun u32 small_ac_platform_tdc;
1457*4882a593Smuzhiyun u32 apu_tdp;
1458*4882a593Smuzhiyun u32 dgpu_tdp;
1459*4882a593Smuzhiyun u32 dgpu_ulv_power;
1460*4882a593Smuzhiyun u32 tj_max;
1461*4882a593Smuzhiyun };
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun struct radeon_cac_tdp_table {
1464*4882a593Smuzhiyun u16 tdp;
1465*4882a593Smuzhiyun u16 configurable_tdp;
1466*4882a593Smuzhiyun u16 tdc;
1467*4882a593Smuzhiyun u16 battery_power_limit;
1468*4882a593Smuzhiyun u16 small_power_limit;
1469*4882a593Smuzhiyun u16 low_cac_leakage;
1470*4882a593Smuzhiyun u16 high_cac_leakage;
1471*4882a593Smuzhiyun u16 maximum_power_delivery_limit;
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun struct radeon_dpm_dynamic_state {
1475*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1476*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1477*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1478*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1479*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1480*4882a593Smuzhiyun struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1481*4882a593Smuzhiyun struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1482*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1483*4882a593Smuzhiyun struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1484*4882a593Smuzhiyun struct radeon_clock_array valid_sclk_values;
1485*4882a593Smuzhiyun struct radeon_clock_array valid_mclk_values;
1486*4882a593Smuzhiyun struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1487*4882a593Smuzhiyun struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1488*4882a593Smuzhiyun u32 mclk_sclk_ratio;
1489*4882a593Smuzhiyun u32 sclk_mclk_delta;
1490*4882a593Smuzhiyun u16 vddc_vddci_delta;
1491*4882a593Smuzhiyun u16 min_vddc_for_pcie_gen2;
1492*4882a593Smuzhiyun struct radeon_cac_leakage_table cac_leakage_table;
1493*4882a593Smuzhiyun struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1494*4882a593Smuzhiyun struct radeon_ppm_table *ppm_table;
1495*4882a593Smuzhiyun struct radeon_cac_tdp_table *cac_tdp_table;
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun struct radeon_dpm_fan {
1499*4882a593Smuzhiyun u16 t_min;
1500*4882a593Smuzhiyun u16 t_med;
1501*4882a593Smuzhiyun u16 t_high;
1502*4882a593Smuzhiyun u16 pwm_min;
1503*4882a593Smuzhiyun u16 pwm_med;
1504*4882a593Smuzhiyun u16 pwm_high;
1505*4882a593Smuzhiyun u8 t_hyst;
1506*4882a593Smuzhiyun u32 cycle_delay;
1507*4882a593Smuzhiyun u16 t_max;
1508*4882a593Smuzhiyun u8 control_mode;
1509*4882a593Smuzhiyun u16 default_max_fan_pwm;
1510*4882a593Smuzhiyun u16 default_fan_output_sensitivity;
1511*4882a593Smuzhiyun u16 fan_output_sensitivity;
1512*4882a593Smuzhiyun bool ucode_fan_control;
1513*4882a593Smuzhiyun };
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun enum radeon_pcie_gen {
1516*4882a593Smuzhiyun RADEON_PCIE_GEN1 = 0,
1517*4882a593Smuzhiyun RADEON_PCIE_GEN2 = 1,
1518*4882a593Smuzhiyun RADEON_PCIE_GEN3 = 2,
1519*4882a593Smuzhiyun RADEON_PCIE_GEN_INVALID = 0xffff
1520*4882a593Smuzhiyun };
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun enum radeon_dpm_forced_level {
1523*4882a593Smuzhiyun RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1524*4882a593Smuzhiyun RADEON_DPM_FORCED_LEVEL_LOW = 1,
1525*4882a593Smuzhiyun RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1526*4882a593Smuzhiyun };
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun struct radeon_vce_state {
1529*4882a593Smuzhiyun /* vce clocks */
1530*4882a593Smuzhiyun u32 evclk;
1531*4882a593Smuzhiyun u32 ecclk;
1532*4882a593Smuzhiyun /* gpu clocks */
1533*4882a593Smuzhiyun u32 sclk;
1534*4882a593Smuzhiyun u32 mclk;
1535*4882a593Smuzhiyun u8 clk_idx;
1536*4882a593Smuzhiyun u8 pstate;
1537*4882a593Smuzhiyun };
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun struct radeon_dpm {
1540*4882a593Smuzhiyun struct radeon_ps *ps;
1541*4882a593Smuzhiyun /* number of valid power states */
1542*4882a593Smuzhiyun int num_ps;
1543*4882a593Smuzhiyun /* current power state that is active */
1544*4882a593Smuzhiyun struct radeon_ps *current_ps;
1545*4882a593Smuzhiyun /* requested power state */
1546*4882a593Smuzhiyun struct radeon_ps *requested_ps;
1547*4882a593Smuzhiyun /* boot up power state */
1548*4882a593Smuzhiyun struct radeon_ps *boot_ps;
1549*4882a593Smuzhiyun /* default uvd power state */
1550*4882a593Smuzhiyun struct radeon_ps *uvd_ps;
1551*4882a593Smuzhiyun /* vce requirements */
1552*4882a593Smuzhiyun struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
1553*4882a593Smuzhiyun enum radeon_vce_level vce_level;
1554*4882a593Smuzhiyun enum radeon_pm_state_type state;
1555*4882a593Smuzhiyun enum radeon_pm_state_type user_state;
1556*4882a593Smuzhiyun u32 platform_caps;
1557*4882a593Smuzhiyun u32 voltage_response_time;
1558*4882a593Smuzhiyun u32 backbias_response_time;
1559*4882a593Smuzhiyun void *priv;
1560*4882a593Smuzhiyun u32 new_active_crtcs;
1561*4882a593Smuzhiyun int new_active_crtc_count;
1562*4882a593Smuzhiyun int high_pixelclock_count;
1563*4882a593Smuzhiyun u32 current_active_crtcs;
1564*4882a593Smuzhiyun int current_active_crtc_count;
1565*4882a593Smuzhiyun bool single_display;
1566*4882a593Smuzhiyun struct radeon_dpm_dynamic_state dyn_state;
1567*4882a593Smuzhiyun struct radeon_dpm_fan fan;
1568*4882a593Smuzhiyun u32 tdp_limit;
1569*4882a593Smuzhiyun u32 near_tdp_limit;
1570*4882a593Smuzhiyun u32 near_tdp_limit_adjusted;
1571*4882a593Smuzhiyun u32 sq_ramping_threshold;
1572*4882a593Smuzhiyun u32 cac_leakage;
1573*4882a593Smuzhiyun u16 tdp_od_limit;
1574*4882a593Smuzhiyun u32 tdp_adjustment;
1575*4882a593Smuzhiyun u16 load_line_slope;
1576*4882a593Smuzhiyun bool power_control;
1577*4882a593Smuzhiyun bool ac_power;
1578*4882a593Smuzhiyun /* special states active */
1579*4882a593Smuzhiyun bool thermal_active;
1580*4882a593Smuzhiyun bool uvd_active;
1581*4882a593Smuzhiyun bool vce_active;
1582*4882a593Smuzhiyun /* thermal handling */
1583*4882a593Smuzhiyun struct radeon_dpm_thermal thermal;
1584*4882a593Smuzhiyun /* forced levels */
1585*4882a593Smuzhiyun enum radeon_dpm_forced_level forced_level;
1586*4882a593Smuzhiyun /* track UVD streams */
1587*4882a593Smuzhiyun unsigned sd;
1588*4882a593Smuzhiyun unsigned hd;
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
1592*4882a593Smuzhiyun void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun struct radeon_pm {
1595*4882a593Smuzhiyun struct mutex mutex;
1596*4882a593Smuzhiyun /* write locked while reprogramming mclk */
1597*4882a593Smuzhiyun struct rw_semaphore mclk_lock;
1598*4882a593Smuzhiyun u32 active_crtcs;
1599*4882a593Smuzhiyun int active_crtc_count;
1600*4882a593Smuzhiyun int req_vblank;
1601*4882a593Smuzhiyun bool vblank_sync;
1602*4882a593Smuzhiyun fixed20_12 max_bandwidth;
1603*4882a593Smuzhiyun fixed20_12 igp_sideport_mclk;
1604*4882a593Smuzhiyun fixed20_12 igp_system_mclk;
1605*4882a593Smuzhiyun fixed20_12 igp_ht_link_clk;
1606*4882a593Smuzhiyun fixed20_12 igp_ht_link_width;
1607*4882a593Smuzhiyun fixed20_12 k8_bandwidth;
1608*4882a593Smuzhiyun fixed20_12 sideport_bandwidth;
1609*4882a593Smuzhiyun fixed20_12 ht_bandwidth;
1610*4882a593Smuzhiyun fixed20_12 core_bandwidth;
1611*4882a593Smuzhiyun fixed20_12 sclk;
1612*4882a593Smuzhiyun fixed20_12 mclk;
1613*4882a593Smuzhiyun fixed20_12 needed_bandwidth;
1614*4882a593Smuzhiyun struct radeon_power_state *power_state;
1615*4882a593Smuzhiyun /* number of valid power states */
1616*4882a593Smuzhiyun int num_power_states;
1617*4882a593Smuzhiyun int current_power_state_index;
1618*4882a593Smuzhiyun int current_clock_mode_index;
1619*4882a593Smuzhiyun int requested_power_state_index;
1620*4882a593Smuzhiyun int requested_clock_mode_index;
1621*4882a593Smuzhiyun int default_power_state_index;
1622*4882a593Smuzhiyun u32 current_sclk;
1623*4882a593Smuzhiyun u32 current_mclk;
1624*4882a593Smuzhiyun u16 current_vddc;
1625*4882a593Smuzhiyun u16 current_vddci;
1626*4882a593Smuzhiyun u32 default_sclk;
1627*4882a593Smuzhiyun u32 default_mclk;
1628*4882a593Smuzhiyun u16 default_vddc;
1629*4882a593Smuzhiyun u16 default_vddci;
1630*4882a593Smuzhiyun struct radeon_i2c_chan *i2c_bus;
1631*4882a593Smuzhiyun /* selected pm method */
1632*4882a593Smuzhiyun enum radeon_pm_method pm_method;
1633*4882a593Smuzhiyun /* dynpm power management */
1634*4882a593Smuzhiyun struct delayed_work dynpm_idle_work;
1635*4882a593Smuzhiyun enum radeon_dynpm_state dynpm_state;
1636*4882a593Smuzhiyun enum radeon_dynpm_action dynpm_planned_action;
1637*4882a593Smuzhiyun unsigned long dynpm_action_timeout;
1638*4882a593Smuzhiyun bool dynpm_can_upclock;
1639*4882a593Smuzhiyun bool dynpm_can_downclock;
1640*4882a593Smuzhiyun /* profile-based power management */
1641*4882a593Smuzhiyun enum radeon_pm_profile_type profile;
1642*4882a593Smuzhiyun int profile_index;
1643*4882a593Smuzhiyun struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1644*4882a593Smuzhiyun /* internal thermal controller on rv6xx+ */
1645*4882a593Smuzhiyun enum radeon_int_thermal_type int_thermal_type;
1646*4882a593Smuzhiyun struct device *int_hwmon_dev;
1647*4882a593Smuzhiyun /* fan control parameters */
1648*4882a593Smuzhiyun bool no_fan;
1649*4882a593Smuzhiyun u8 fan_pulses_per_revolution;
1650*4882a593Smuzhiyun u8 fan_min_rpm;
1651*4882a593Smuzhiyun u8 fan_max_rpm;
1652*4882a593Smuzhiyun /* dpm */
1653*4882a593Smuzhiyun bool dpm_enabled;
1654*4882a593Smuzhiyun bool sysfs_initialized;
1655*4882a593Smuzhiyun struct radeon_dpm dpm;
1656*4882a593Smuzhiyun };
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun #define RADEON_PCIE_SPEED_25 1
1659*4882a593Smuzhiyun #define RADEON_PCIE_SPEED_50 2
1660*4882a593Smuzhiyun #define RADEON_PCIE_SPEED_80 4
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun int radeon_pm_get_type_index(struct radeon_device *rdev,
1663*4882a593Smuzhiyun enum radeon_pm_state_type ps_type,
1664*4882a593Smuzhiyun int instance);
1665*4882a593Smuzhiyun /*
1666*4882a593Smuzhiyun * UVD
1667*4882a593Smuzhiyun */
1668*4882a593Smuzhiyun #define RADEON_DEFAULT_UVD_HANDLES 10
1669*4882a593Smuzhiyun #define RADEON_MAX_UVD_HANDLES 30
1670*4882a593Smuzhiyun #define RADEON_UVD_STACK_SIZE (200*1024)
1671*4882a593Smuzhiyun #define RADEON_UVD_HEAP_SIZE (256*1024)
1672*4882a593Smuzhiyun #define RADEON_UVD_SESSION_SIZE (50*1024)
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun struct radeon_uvd {
1675*4882a593Smuzhiyun bool fw_header_present;
1676*4882a593Smuzhiyun struct radeon_bo *vcpu_bo;
1677*4882a593Smuzhiyun void *cpu_addr;
1678*4882a593Smuzhiyun uint64_t gpu_addr;
1679*4882a593Smuzhiyun unsigned max_handles;
1680*4882a593Smuzhiyun atomic_t handles[RADEON_MAX_UVD_HANDLES];
1681*4882a593Smuzhiyun struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
1682*4882a593Smuzhiyun unsigned img_size[RADEON_MAX_UVD_HANDLES];
1683*4882a593Smuzhiyun struct delayed_work idle_work;
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun int radeon_uvd_init(struct radeon_device *rdev);
1687*4882a593Smuzhiyun void radeon_uvd_fini(struct radeon_device *rdev);
1688*4882a593Smuzhiyun int radeon_uvd_suspend(struct radeon_device *rdev);
1689*4882a593Smuzhiyun int radeon_uvd_resume(struct radeon_device *rdev);
1690*4882a593Smuzhiyun int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1691*4882a593Smuzhiyun uint32_t handle, struct radeon_fence **fence);
1692*4882a593Smuzhiyun int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1693*4882a593Smuzhiyun uint32_t handle, struct radeon_fence **fence);
1694*4882a593Smuzhiyun void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
1695*4882a593Smuzhiyun uint32_t allowed_domains);
1696*4882a593Smuzhiyun void radeon_uvd_free_handles(struct radeon_device *rdev,
1697*4882a593Smuzhiyun struct drm_file *filp);
1698*4882a593Smuzhiyun int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1699*4882a593Smuzhiyun void radeon_uvd_note_usage(struct radeon_device *rdev);
1700*4882a593Smuzhiyun int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1701*4882a593Smuzhiyun unsigned vclk, unsigned dclk,
1702*4882a593Smuzhiyun unsigned vco_min, unsigned vco_max,
1703*4882a593Smuzhiyun unsigned fb_factor, unsigned fb_mask,
1704*4882a593Smuzhiyun unsigned pd_min, unsigned pd_max,
1705*4882a593Smuzhiyun unsigned pd_even,
1706*4882a593Smuzhiyun unsigned *optimal_fb_div,
1707*4882a593Smuzhiyun unsigned *optimal_vclk_div,
1708*4882a593Smuzhiyun unsigned *optimal_dclk_div);
1709*4882a593Smuzhiyun int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1710*4882a593Smuzhiyun unsigned cg_upll_func_cntl);
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun /*
1713*4882a593Smuzhiyun * VCE
1714*4882a593Smuzhiyun */
1715*4882a593Smuzhiyun #define RADEON_MAX_VCE_HANDLES 16
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun struct radeon_vce {
1718*4882a593Smuzhiyun struct radeon_bo *vcpu_bo;
1719*4882a593Smuzhiyun uint64_t gpu_addr;
1720*4882a593Smuzhiyun unsigned fw_version;
1721*4882a593Smuzhiyun unsigned fb_version;
1722*4882a593Smuzhiyun atomic_t handles[RADEON_MAX_VCE_HANDLES];
1723*4882a593Smuzhiyun struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
1724*4882a593Smuzhiyun unsigned img_size[RADEON_MAX_VCE_HANDLES];
1725*4882a593Smuzhiyun struct delayed_work idle_work;
1726*4882a593Smuzhiyun uint32_t keyselect;
1727*4882a593Smuzhiyun };
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun int radeon_vce_init(struct radeon_device *rdev);
1730*4882a593Smuzhiyun void radeon_vce_fini(struct radeon_device *rdev);
1731*4882a593Smuzhiyun int radeon_vce_suspend(struct radeon_device *rdev);
1732*4882a593Smuzhiyun int radeon_vce_resume(struct radeon_device *rdev);
1733*4882a593Smuzhiyun int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
1734*4882a593Smuzhiyun uint32_t handle, struct radeon_fence **fence);
1735*4882a593Smuzhiyun int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
1736*4882a593Smuzhiyun uint32_t handle, struct radeon_fence **fence);
1737*4882a593Smuzhiyun void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1738*4882a593Smuzhiyun void radeon_vce_note_usage(struct radeon_device *rdev);
1739*4882a593Smuzhiyun int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
1740*4882a593Smuzhiyun int radeon_vce_cs_parse(struct radeon_cs_parser *p);
1741*4882a593Smuzhiyun bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
1742*4882a593Smuzhiyun struct radeon_ring *ring,
1743*4882a593Smuzhiyun struct radeon_semaphore *semaphore,
1744*4882a593Smuzhiyun bool emit_wait);
1745*4882a593Smuzhiyun void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
1746*4882a593Smuzhiyun void radeon_vce_fence_emit(struct radeon_device *rdev,
1747*4882a593Smuzhiyun struct radeon_fence *fence);
1748*4882a593Smuzhiyun int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
1749*4882a593Smuzhiyun int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun struct r600_audio_pin {
1752*4882a593Smuzhiyun int channels;
1753*4882a593Smuzhiyun int rate;
1754*4882a593Smuzhiyun int bits_per_sample;
1755*4882a593Smuzhiyun u8 status_bits;
1756*4882a593Smuzhiyun u8 category_code;
1757*4882a593Smuzhiyun u32 offset;
1758*4882a593Smuzhiyun bool connected;
1759*4882a593Smuzhiyun u32 id;
1760*4882a593Smuzhiyun };
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun struct r600_audio {
1763*4882a593Smuzhiyun bool enabled;
1764*4882a593Smuzhiyun struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1765*4882a593Smuzhiyun int num_pins;
1766*4882a593Smuzhiyun struct radeon_audio_funcs *hdmi_funcs;
1767*4882a593Smuzhiyun struct radeon_audio_funcs *dp_funcs;
1768*4882a593Smuzhiyun struct radeon_audio_basic_funcs *funcs;
1769*4882a593Smuzhiyun };
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /*
1772*4882a593Smuzhiyun * Benchmarking
1773*4882a593Smuzhiyun */
1774*4882a593Smuzhiyun void radeon_benchmark(struct radeon_device *rdev, int test_number);
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /*
1778*4882a593Smuzhiyun * Testing
1779*4882a593Smuzhiyun */
1780*4882a593Smuzhiyun void radeon_test_moves(struct radeon_device *rdev);
1781*4882a593Smuzhiyun void radeon_test_ring_sync(struct radeon_device *rdev,
1782*4882a593Smuzhiyun struct radeon_ring *cpA,
1783*4882a593Smuzhiyun struct radeon_ring *cpB);
1784*4882a593Smuzhiyun void radeon_test_syncing(struct radeon_device *rdev);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /*
1787*4882a593Smuzhiyun * MMU Notifier
1788*4882a593Smuzhiyun */
1789*4882a593Smuzhiyun #if defined(CONFIG_MMU_NOTIFIER)
1790*4882a593Smuzhiyun int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
1791*4882a593Smuzhiyun void radeon_mn_unregister(struct radeon_bo *bo);
1792*4882a593Smuzhiyun #else
radeon_mn_register(struct radeon_bo * bo,unsigned long addr)1793*4882a593Smuzhiyun static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
1794*4882a593Smuzhiyun {
1795*4882a593Smuzhiyun return -ENODEV;
1796*4882a593Smuzhiyun }
radeon_mn_unregister(struct radeon_bo * bo)1797*4882a593Smuzhiyun static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
1798*4882a593Smuzhiyun #endif
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun /*
1801*4882a593Smuzhiyun * Debugfs
1802*4882a593Smuzhiyun */
1803*4882a593Smuzhiyun struct radeon_debugfs {
1804*4882a593Smuzhiyun struct drm_info_list *files;
1805*4882a593Smuzhiyun unsigned num_files;
1806*4882a593Smuzhiyun };
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun int radeon_debugfs_add_files(struct radeon_device *rdev,
1809*4882a593Smuzhiyun struct drm_info_list *files,
1810*4882a593Smuzhiyun unsigned nfiles);
1811*4882a593Smuzhiyun int radeon_debugfs_fence_init(struct radeon_device *rdev);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /*
1814*4882a593Smuzhiyun * ASIC ring specific functions.
1815*4882a593Smuzhiyun */
1816*4882a593Smuzhiyun struct radeon_asic_ring {
1817*4882a593Smuzhiyun /* ring read/write ptr handling */
1818*4882a593Smuzhiyun u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1819*4882a593Smuzhiyun u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1820*4882a593Smuzhiyun void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun /* validating and patching of IBs */
1823*4882a593Smuzhiyun int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1824*4882a593Smuzhiyun int (*cs_parse)(struct radeon_cs_parser *p);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* command emmit functions */
1827*4882a593Smuzhiyun void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1828*4882a593Smuzhiyun void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1829*4882a593Smuzhiyun void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
1830*4882a593Smuzhiyun bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1831*4882a593Smuzhiyun struct radeon_semaphore *semaphore, bool emit_wait);
1832*4882a593Smuzhiyun void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
1833*4882a593Smuzhiyun unsigned vm_id, uint64_t pd_addr);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /* testing functions */
1836*4882a593Smuzhiyun int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1837*4882a593Smuzhiyun int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1838*4882a593Smuzhiyun bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun /* deprecated */
1841*4882a593Smuzhiyun void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1842*4882a593Smuzhiyun };
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun /*
1845*4882a593Smuzhiyun * ASIC specific functions.
1846*4882a593Smuzhiyun */
1847*4882a593Smuzhiyun struct radeon_asic {
1848*4882a593Smuzhiyun int (*init)(struct radeon_device *rdev);
1849*4882a593Smuzhiyun void (*fini)(struct radeon_device *rdev);
1850*4882a593Smuzhiyun int (*resume)(struct radeon_device *rdev);
1851*4882a593Smuzhiyun int (*suspend)(struct radeon_device *rdev);
1852*4882a593Smuzhiyun void (*vga_set_state)(struct radeon_device *rdev, bool state);
1853*4882a593Smuzhiyun int (*asic_reset)(struct radeon_device *rdev, bool hard);
1854*4882a593Smuzhiyun /* Flush the HDP cache via MMIO */
1855*4882a593Smuzhiyun void (*mmio_hdp_flush)(struct radeon_device *rdev);
1856*4882a593Smuzhiyun /* check if 3D engine is idle */
1857*4882a593Smuzhiyun bool (*gui_idle)(struct radeon_device *rdev);
1858*4882a593Smuzhiyun /* wait for mc_idle */
1859*4882a593Smuzhiyun int (*mc_wait_for_idle)(struct radeon_device *rdev);
1860*4882a593Smuzhiyun /* get the reference clock */
1861*4882a593Smuzhiyun u32 (*get_xclk)(struct radeon_device *rdev);
1862*4882a593Smuzhiyun /* get the gpu clock counter */
1863*4882a593Smuzhiyun uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1864*4882a593Smuzhiyun /* get register for info ioctl */
1865*4882a593Smuzhiyun int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
1866*4882a593Smuzhiyun /* gart */
1867*4882a593Smuzhiyun struct {
1868*4882a593Smuzhiyun void (*tlb_flush)(struct radeon_device *rdev);
1869*4882a593Smuzhiyun uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
1870*4882a593Smuzhiyun void (*set_page)(struct radeon_device *rdev, unsigned i,
1871*4882a593Smuzhiyun uint64_t entry);
1872*4882a593Smuzhiyun } gart;
1873*4882a593Smuzhiyun struct {
1874*4882a593Smuzhiyun int (*init)(struct radeon_device *rdev);
1875*4882a593Smuzhiyun void (*fini)(struct radeon_device *rdev);
1876*4882a593Smuzhiyun void (*copy_pages)(struct radeon_device *rdev,
1877*4882a593Smuzhiyun struct radeon_ib *ib,
1878*4882a593Smuzhiyun uint64_t pe, uint64_t src,
1879*4882a593Smuzhiyun unsigned count);
1880*4882a593Smuzhiyun void (*write_pages)(struct radeon_device *rdev,
1881*4882a593Smuzhiyun struct radeon_ib *ib,
1882*4882a593Smuzhiyun uint64_t pe,
1883*4882a593Smuzhiyun uint64_t addr, unsigned count,
1884*4882a593Smuzhiyun uint32_t incr, uint32_t flags);
1885*4882a593Smuzhiyun void (*set_pages)(struct radeon_device *rdev,
1886*4882a593Smuzhiyun struct radeon_ib *ib,
1887*4882a593Smuzhiyun uint64_t pe,
1888*4882a593Smuzhiyun uint64_t addr, unsigned count,
1889*4882a593Smuzhiyun uint32_t incr, uint32_t flags);
1890*4882a593Smuzhiyun void (*pad_ib)(struct radeon_ib *ib);
1891*4882a593Smuzhiyun } vm;
1892*4882a593Smuzhiyun /* ring specific callbacks */
1893*4882a593Smuzhiyun const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
1894*4882a593Smuzhiyun /* irqs */
1895*4882a593Smuzhiyun struct {
1896*4882a593Smuzhiyun int (*set)(struct radeon_device *rdev);
1897*4882a593Smuzhiyun int (*process)(struct radeon_device *rdev);
1898*4882a593Smuzhiyun } irq;
1899*4882a593Smuzhiyun /* displays */
1900*4882a593Smuzhiyun struct {
1901*4882a593Smuzhiyun /* display watermarks */
1902*4882a593Smuzhiyun void (*bandwidth_update)(struct radeon_device *rdev);
1903*4882a593Smuzhiyun /* get frame count */
1904*4882a593Smuzhiyun u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1905*4882a593Smuzhiyun /* wait for vblank */
1906*4882a593Smuzhiyun void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1907*4882a593Smuzhiyun /* set backlight level */
1908*4882a593Smuzhiyun void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1909*4882a593Smuzhiyun /* get backlight level */
1910*4882a593Smuzhiyun u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1911*4882a593Smuzhiyun /* audio callbacks */
1912*4882a593Smuzhiyun void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1913*4882a593Smuzhiyun void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1914*4882a593Smuzhiyun } display;
1915*4882a593Smuzhiyun /* copy functions for bo handling */
1916*4882a593Smuzhiyun struct {
1917*4882a593Smuzhiyun struct radeon_fence *(*blit)(struct radeon_device *rdev,
1918*4882a593Smuzhiyun uint64_t src_offset,
1919*4882a593Smuzhiyun uint64_t dst_offset,
1920*4882a593Smuzhiyun unsigned num_gpu_pages,
1921*4882a593Smuzhiyun struct dma_resv *resv);
1922*4882a593Smuzhiyun u32 blit_ring_index;
1923*4882a593Smuzhiyun struct radeon_fence *(*dma)(struct radeon_device *rdev,
1924*4882a593Smuzhiyun uint64_t src_offset,
1925*4882a593Smuzhiyun uint64_t dst_offset,
1926*4882a593Smuzhiyun unsigned num_gpu_pages,
1927*4882a593Smuzhiyun struct dma_resv *resv);
1928*4882a593Smuzhiyun u32 dma_ring_index;
1929*4882a593Smuzhiyun /* method used for bo copy */
1930*4882a593Smuzhiyun struct radeon_fence *(*copy)(struct radeon_device *rdev,
1931*4882a593Smuzhiyun uint64_t src_offset,
1932*4882a593Smuzhiyun uint64_t dst_offset,
1933*4882a593Smuzhiyun unsigned num_gpu_pages,
1934*4882a593Smuzhiyun struct dma_resv *resv);
1935*4882a593Smuzhiyun /* ring used for bo copies */
1936*4882a593Smuzhiyun u32 copy_ring_index;
1937*4882a593Smuzhiyun } copy;
1938*4882a593Smuzhiyun /* surfaces */
1939*4882a593Smuzhiyun struct {
1940*4882a593Smuzhiyun int (*set_reg)(struct radeon_device *rdev, int reg,
1941*4882a593Smuzhiyun uint32_t tiling_flags, uint32_t pitch,
1942*4882a593Smuzhiyun uint32_t offset, uint32_t obj_size);
1943*4882a593Smuzhiyun void (*clear_reg)(struct radeon_device *rdev, int reg);
1944*4882a593Smuzhiyun } surface;
1945*4882a593Smuzhiyun /* hotplug detect */
1946*4882a593Smuzhiyun struct {
1947*4882a593Smuzhiyun void (*init)(struct radeon_device *rdev);
1948*4882a593Smuzhiyun void (*fini)(struct radeon_device *rdev);
1949*4882a593Smuzhiyun bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1950*4882a593Smuzhiyun void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1951*4882a593Smuzhiyun } hpd;
1952*4882a593Smuzhiyun /* static power management */
1953*4882a593Smuzhiyun struct {
1954*4882a593Smuzhiyun void (*misc)(struct radeon_device *rdev);
1955*4882a593Smuzhiyun void (*prepare)(struct radeon_device *rdev);
1956*4882a593Smuzhiyun void (*finish)(struct radeon_device *rdev);
1957*4882a593Smuzhiyun void (*init_profile)(struct radeon_device *rdev);
1958*4882a593Smuzhiyun void (*get_dynpm_state)(struct radeon_device *rdev);
1959*4882a593Smuzhiyun uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1960*4882a593Smuzhiyun void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1961*4882a593Smuzhiyun uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1962*4882a593Smuzhiyun void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1963*4882a593Smuzhiyun int (*get_pcie_lanes)(struct radeon_device *rdev);
1964*4882a593Smuzhiyun void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1965*4882a593Smuzhiyun void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1966*4882a593Smuzhiyun int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1967*4882a593Smuzhiyun int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
1968*4882a593Smuzhiyun int (*get_temperature)(struct radeon_device *rdev);
1969*4882a593Smuzhiyun } pm;
1970*4882a593Smuzhiyun /* dynamic power management */
1971*4882a593Smuzhiyun struct {
1972*4882a593Smuzhiyun int (*init)(struct radeon_device *rdev);
1973*4882a593Smuzhiyun void (*setup_asic)(struct radeon_device *rdev);
1974*4882a593Smuzhiyun int (*enable)(struct radeon_device *rdev);
1975*4882a593Smuzhiyun int (*late_enable)(struct radeon_device *rdev);
1976*4882a593Smuzhiyun void (*disable)(struct radeon_device *rdev);
1977*4882a593Smuzhiyun int (*pre_set_power_state)(struct radeon_device *rdev);
1978*4882a593Smuzhiyun int (*set_power_state)(struct radeon_device *rdev);
1979*4882a593Smuzhiyun void (*post_set_power_state)(struct radeon_device *rdev);
1980*4882a593Smuzhiyun void (*display_configuration_changed)(struct radeon_device *rdev);
1981*4882a593Smuzhiyun void (*fini)(struct radeon_device *rdev);
1982*4882a593Smuzhiyun u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1983*4882a593Smuzhiyun u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1984*4882a593Smuzhiyun void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1985*4882a593Smuzhiyun void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1986*4882a593Smuzhiyun int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
1987*4882a593Smuzhiyun bool (*vblank_too_short)(struct radeon_device *rdev);
1988*4882a593Smuzhiyun void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1989*4882a593Smuzhiyun void (*enable_bapm)(struct radeon_device *rdev, bool enable);
1990*4882a593Smuzhiyun void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
1991*4882a593Smuzhiyun u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
1992*4882a593Smuzhiyun int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
1993*4882a593Smuzhiyun int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
1994*4882a593Smuzhiyun u32 (*get_current_sclk)(struct radeon_device *rdev);
1995*4882a593Smuzhiyun u32 (*get_current_mclk)(struct radeon_device *rdev);
1996*4882a593Smuzhiyun } dpm;
1997*4882a593Smuzhiyun /* pageflipping */
1998*4882a593Smuzhiyun struct {
1999*4882a593Smuzhiyun void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
2000*4882a593Smuzhiyun bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
2001*4882a593Smuzhiyun } pflip;
2002*4882a593Smuzhiyun };
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun /*
2005*4882a593Smuzhiyun * Asic structures
2006*4882a593Smuzhiyun */
2007*4882a593Smuzhiyun struct r100_asic {
2008*4882a593Smuzhiyun const unsigned *reg_safe_bm;
2009*4882a593Smuzhiyun unsigned reg_safe_bm_size;
2010*4882a593Smuzhiyun u32 hdp_cntl;
2011*4882a593Smuzhiyun };
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun struct r300_asic {
2014*4882a593Smuzhiyun const unsigned *reg_safe_bm;
2015*4882a593Smuzhiyun unsigned reg_safe_bm_size;
2016*4882a593Smuzhiyun u32 resync_scratch;
2017*4882a593Smuzhiyun u32 hdp_cntl;
2018*4882a593Smuzhiyun };
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun struct r600_asic {
2021*4882a593Smuzhiyun unsigned max_pipes;
2022*4882a593Smuzhiyun unsigned max_tile_pipes;
2023*4882a593Smuzhiyun unsigned max_simds;
2024*4882a593Smuzhiyun unsigned max_backends;
2025*4882a593Smuzhiyun unsigned max_gprs;
2026*4882a593Smuzhiyun unsigned max_threads;
2027*4882a593Smuzhiyun unsigned max_stack_entries;
2028*4882a593Smuzhiyun unsigned max_hw_contexts;
2029*4882a593Smuzhiyun unsigned max_gs_threads;
2030*4882a593Smuzhiyun unsigned sx_max_export_size;
2031*4882a593Smuzhiyun unsigned sx_max_export_pos_size;
2032*4882a593Smuzhiyun unsigned sx_max_export_smx_size;
2033*4882a593Smuzhiyun unsigned sq_num_cf_insts;
2034*4882a593Smuzhiyun unsigned tiling_nbanks;
2035*4882a593Smuzhiyun unsigned tiling_npipes;
2036*4882a593Smuzhiyun unsigned tiling_group_size;
2037*4882a593Smuzhiyun unsigned tile_config;
2038*4882a593Smuzhiyun unsigned backend_map;
2039*4882a593Smuzhiyun unsigned active_simds;
2040*4882a593Smuzhiyun };
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun struct rv770_asic {
2043*4882a593Smuzhiyun unsigned max_pipes;
2044*4882a593Smuzhiyun unsigned max_tile_pipes;
2045*4882a593Smuzhiyun unsigned max_simds;
2046*4882a593Smuzhiyun unsigned max_backends;
2047*4882a593Smuzhiyun unsigned max_gprs;
2048*4882a593Smuzhiyun unsigned max_threads;
2049*4882a593Smuzhiyun unsigned max_stack_entries;
2050*4882a593Smuzhiyun unsigned max_hw_contexts;
2051*4882a593Smuzhiyun unsigned max_gs_threads;
2052*4882a593Smuzhiyun unsigned sx_max_export_size;
2053*4882a593Smuzhiyun unsigned sx_max_export_pos_size;
2054*4882a593Smuzhiyun unsigned sx_max_export_smx_size;
2055*4882a593Smuzhiyun unsigned sq_num_cf_insts;
2056*4882a593Smuzhiyun unsigned sx_num_of_sets;
2057*4882a593Smuzhiyun unsigned sc_prim_fifo_size;
2058*4882a593Smuzhiyun unsigned sc_hiz_tile_fifo_size;
2059*4882a593Smuzhiyun unsigned sc_earlyz_tile_fifo_fize;
2060*4882a593Smuzhiyun unsigned tiling_nbanks;
2061*4882a593Smuzhiyun unsigned tiling_npipes;
2062*4882a593Smuzhiyun unsigned tiling_group_size;
2063*4882a593Smuzhiyun unsigned tile_config;
2064*4882a593Smuzhiyun unsigned backend_map;
2065*4882a593Smuzhiyun unsigned active_simds;
2066*4882a593Smuzhiyun };
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun struct evergreen_asic {
2069*4882a593Smuzhiyun unsigned num_ses;
2070*4882a593Smuzhiyun unsigned max_pipes;
2071*4882a593Smuzhiyun unsigned max_tile_pipes;
2072*4882a593Smuzhiyun unsigned max_simds;
2073*4882a593Smuzhiyun unsigned max_backends;
2074*4882a593Smuzhiyun unsigned max_gprs;
2075*4882a593Smuzhiyun unsigned max_threads;
2076*4882a593Smuzhiyun unsigned max_stack_entries;
2077*4882a593Smuzhiyun unsigned max_hw_contexts;
2078*4882a593Smuzhiyun unsigned max_gs_threads;
2079*4882a593Smuzhiyun unsigned sx_max_export_size;
2080*4882a593Smuzhiyun unsigned sx_max_export_pos_size;
2081*4882a593Smuzhiyun unsigned sx_max_export_smx_size;
2082*4882a593Smuzhiyun unsigned sq_num_cf_insts;
2083*4882a593Smuzhiyun unsigned sx_num_of_sets;
2084*4882a593Smuzhiyun unsigned sc_prim_fifo_size;
2085*4882a593Smuzhiyun unsigned sc_hiz_tile_fifo_size;
2086*4882a593Smuzhiyun unsigned sc_earlyz_tile_fifo_size;
2087*4882a593Smuzhiyun unsigned tiling_nbanks;
2088*4882a593Smuzhiyun unsigned tiling_npipes;
2089*4882a593Smuzhiyun unsigned tiling_group_size;
2090*4882a593Smuzhiyun unsigned tile_config;
2091*4882a593Smuzhiyun unsigned backend_map;
2092*4882a593Smuzhiyun unsigned active_simds;
2093*4882a593Smuzhiyun };
2094*4882a593Smuzhiyun
2095*4882a593Smuzhiyun struct cayman_asic {
2096*4882a593Smuzhiyun unsigned max_shader_engines;
2097*4882a593Smuzhiyun unsigned max_pipes_per_simd;
2098*4882a593Smuzhiyun unsigned max_tile_pipes;
2099*4882a593Smuzhiyun unsigned max_simds_per_se;
2100*4882a593Smuzhiyun unsigned max_backends_per_se;
2101*4882a593Smuzhiyun unsigned max_texture_channel_caches;
2102*4882a593Smuzhiyun unsigned max_gprs;
2103*4882a593Smuzhiyun unsigned max_threads;
2104*4882a593Smuzhiyun unsigned max_gs_threads;
2105*4882a593Smuzhiyun unsigned max_stack_entries;
2106*4882a593Smuzhiyun unsigned sx_num_of_sets;
2107*4882a593Smuzhiyun unsigned sx_max_export_size;
2108*4882a593Smuzhiyun unsigned sx_max_export_pos_size;
2109*4882a593Smuzhiyun unsigned sx_max_export_smx_size;
2110*4882a593Smuzhiyun unsigned max_hw_contexts;
2111*4882a593Smuzhiyun unsigned sq_num_cf_insts;
2112*4882a593Smuzhiyun unsigned sc_prim_fifo_size;
2113*4882a593Smuzhiyun unsigned sc_hiz_tile_fifo_size;
2114*4882a593Smuzhiyun unsigned sc_earlyz_tile_fifo_size;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun unsigned num_shader_engines;
2117*4882a593Smuzhiyun unsigned num_shader_pipes_per_simd;
2118*4882a593Smuzhiyun unsigned num_tile_pipes;
2119*4882a593Smuzhiyun unsigned num_simds_per_se;
2120*4882a593Smuzhiyun unsigned num_backends_per_se;
2121*4882a593Smuzhiyun unsigned backend_disable_mask_per_asic;
2122*4882a593Smuzhiyun unsigned backend_map;
2123*4882a593Smuzhiyun unsigned num_texture_channel_caches;
2124*4882a593Smuzhiyun unsigned mem_max_burst_length_bytes;
2125*4882a593Smuzhiyun unsigned mem_row_size_in_kb;
2126*4882a593Smuzhiyun unsigned shader_engine_tile_size;
2127*4882a593Smuzhiyun unsigned num_gpus;
2128*4882a593Smuzhiyun unsigned multi_gpu_tile_size;
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun unsigned tile_config;
2131*4882a593Smuzhiyun unsigned active_simds;
2132*4882a593Smuzhiyun };
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun struct si_asic {
2135*4882a593Smuzhiyun unsigned max_shader_engines;
2136*4882a593Smuzhiyun unsigned max_tile_pipes;
2137*4882a593Smuzhiyun unsigned max_cu_per_sh;
2138*4882a593Smuzhiyun unsigned max_sh_per_se;
2139*4882a593Smuzhiyun unsigned max_backends_per_se;
2140*4882a593Smuzhiyun unsigned max_texture_channel_caches;
2141*4882a593Smuzhiyun unsigned max_gprs;
2142*4882a593Smuzhiyun unsigned max_gs_threads;
2143*4882a593Smuzhiyun unsigned max_hw_contexts;
2144*4882a593Smuzhiyun unsigned sc_prim_fifo_size_frontend;
2145*4882a593Smuzhiyun unsigned sc_prim_fifo_size_backend;
2146*4882a593Smuzhiyun unsigned sc_hiz_tile_fifo_size;
2147*4882a593Smuzhiyun unsigned sc_earlyz_tile_fifo_size;
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun unsigned num_tile_pipes;
2150*4882a593Smuzhiyun unsigned backend_enable_mask;
2151*4882a593Smuzhiyun unsigned backend_disable_mask_per_asic;
2152*4882a593Smuzhiyun unsigned backend_map;
2153*4882a593Smuzhiyun unsigned num_texture_channel_caches;
2154*4882a593Smuzhiyun unsigned mem_max_burst_length_bytes;
2155*4882a593Smuzhiyun unsigned mem_row_size_in_kb;
2156*4882a593Smuzhiyun unsigned shader_engine_tile_size;
2157*4882a593Smuzhiyun unsigned num_gpus;
2158*4882a593Smuzhiyun unsigned multi_gpu_tile_size;
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun unsigned tile_config;
2161*4882a593Smuzhiyun uint32_t tile_mode_array[32];
2162*4882a593Smuzhiyun uint32_t active_cus;
2163*4882a593Smuzhiyun };
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun struct cik_asic {
2166*4882a593Smuzhiyun unsigned max_shader_engines;
2167*4882a593Smuzhiyun unsigned max_tile_pipes;
2168*4882a593Smuzhiyun unsigned max_cu_per_sh;
2169*4882a593Smuzhiyun unsigned max_sh_per_se;
2170*4882a593Smuzhiyun unsigned max_backends_per_se;
2171*4882a593Smuzhiyun unsigned max_texture_channel_caches;
2172*4882a593Smuzhiyun unsigned max_gprs;
2173*4882a593Smuzhiyun unsigned max_gs_threads;
2174*4882a593Smuzhiyun unsigned max_hw_contexts;
2175*4882a593Smuzhiyun unsigned sc_prim_fifo_size_frontend;
2176*4882a593Smuzhiyun unsigned sc_prim_fifo_size_backend;
2177*4882a593Smuzhiyun unsigned sc_hiz_tile_fifo_size;
2178*4882a593Smuzhiyun unsigned sc_earlyz_tile_fifo_size;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun unsigned num_tile_pipes;
2181*4882a593Smuzhiyun unsigned backend_enable_mask;
2182*4882a593Smuzhiyun unsigned backend_disable_mask_per_asic;
2183*4882a593Smuzhiyun unsigned backend_map;
2184*4882a593Smuzhiyun unsigned num_texture_channel_caches;
2185*4882a593Smuzhiyun unsigned mem_max_burst_length_bytes;
2186*4882a593Smuzhiyun unsigned mem_row_size_in_kb;
2187*4882a593Smuzhiyun unsigned shader_engine_tile_size;
2188*4882a593Smuzhiyun unsigned num_gpus;
2189*4882a593Smuzhiyun unsigned multi_gpu_tile_size;
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun unsigned tile_config;
2192*4882a593Smuzhiyun uint32_t tile_mode_array[32];
2193*4882a593Smuzhiyun uint32_t macrotile_mode_array[16];
2194*4882a593Smuzhiyun uint32_t active_cus;
2195*4882a593Smuzhiyun };
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun union radeon_asic_config {
2198*4882a593Smuzhiyun struct r300_asic r300;
2199*4882a593Smuzhiyun struct r100_asic r100;
2200*4882a593Smuzhiyun struct r600_asic r600;
2201*4882a593Smuzhiyun struct rv770_asic rv770;
2202*4882a593Smuzhiyun struct evergreen_asic evergreen;
2203*4882a593Smuzhiyun struct cayman_asic cayman;
2204*4882a593Smuzhiyun struct si_asic si;
2205*4882a593Smuzhiyun struct cik_asic cik;
2206*4882a593Smuzhiyun };
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun /*
2209*4882a593Smuzhiyun * asic initizalization from radeon_asic.c
2210*4882a593Smuzhiyun */
2211*4882a593Smuzhiyun void radeon_agp_disable(struct radeon_device *rdev);
2212*4882a593Smuzhiyun int radeon_asic_init(struct radeon_device *rdev);
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun /*
2216*4882a593Smuzhiyun * IOCTL.
2217*4882a593Smuzhiyun */
2218*4882a593Smuzhiyun int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
2219*4882a593Smuzhiyun struct drm_file *filp);
2220*4882a593Smuzhiyun int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2221*4882a593Smuzhiyun struct drm_file *filp);
2222*4882a593Smuzhiyun int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
2223*4882a593Smuzhiyun struct drm_file *filp);
2224*4882a593Smuzhiyun int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2225*4882a593Smuzhiyun struct drm_file *file_priv);
2226*4882a593Smuzhiyun int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2227*4882a593Smuzhiyun struct drm_file *file_priv);
2228*4882a593Smuzhiyun int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2229*4882a593Smuzhiyun struct drm_file *file_priv);
2230*4882a593Smuzhiyun int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2231*4882a593Smuzhiyun struct drm_file *file_priv);
2232*4882a593Smuzhiyun int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2233*4882a593Smuzhiyun struct drm_file *filp);
2234*4882a593Smuzhiyun int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2235*4882a593Smuzhiyun struct drm_file *filp);
2236*4882a593Smuzhiyun int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2237*4882a593Smuzhiyun struct drm_file *filp);
2238*4882a593Smuzhiyun int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2239*4882a593Smuzhiyun struct drm_file *filp);
2240*4882a593Smuzhiyun int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2241*4882a593Smuzhiyun struct drm_file *filp);
2242*4882a593Smuzhiyun int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
2243*4882a593Smuzhiyun struct drm_file *filp);
2244*4882a593Smuzhiyun int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
2245*4882a593Smuzhiyun int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2246*4882a593Smuzhiyun struct drm_file *filp);
2247*4882a593Smuzhiyun int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2248*4882a593Smuzhiyun struct drm_file *filp);
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun /* VRAM scratch page for HDP bug, default vram page */
2251*4882a593Smuzhiyun struct r600_vram_scratch {
2252*4882a593Smuzhiyun struct radeon_bo *robj;
2253*4882a593Smuzhiyun volatile uint32_t *ptr;
2254*4882a593Smuzhiyun u64 gpu_addr;
2255*4882a593Smuzhiyun };
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun /*
2258*4882a593Smuzhiyun * ACPI
2259*4882a593Smuzhiyun */
2260*4882a593Smuzhiyun struct radeon_atif_notification_cfg {
2261*4882a593Smuzhiyun bool enabled;
2262*4882a593Smuzhiyun int command_code;
2263*4882a593Smuzhiyun };
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun struct radeon_atif_notifications {
2266*4882a593Smuzhiyun bool display_switch;
2267*4882a593Smuzhiyun bool expansion_mode_change;
2268*4882a593Smuzhiyun bool thermal_state;
2269*4882a593Smuzhiyun bool forced_power_state;
2270*4882a593Smuzhiyun bool system_power_state;
2271*4882a593Smuzhiyun bool display_conf_change;
2272*4882a593Smuzhiyun bool px_gfx_switch;
2273*4882a593Smuzhiyun bool brightness_change;
2274*4882a593Smuzhiyun bool dgpu_display_event;
2275*4882a593Smuzhiyun };
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun struct radeon_atif_functions {
2278*4882a593Smuzhiyun bool system_params;
2279*4882a593Smuzhiyun bool sbios_requests;
2280*4882a593Smuzhiyun bool select_active_disp;
2281*4882a593Smuzhiyun bool lid_state;
2282*4882a593Smuzhiyun bool get_tv_standard;
2283*4882a593Smuzhiyun bool set_tv_standard;
2284*4882a593Smuzhiyun bool get_panel_expansion_mode;
2285*4882a593Smuzhiyun bool set_panel_expansion_mode;
2286*4882a593Smuzhiyun bool temperature_change;
2287*4882a593Smuzhiyun bool graphics_device_types;
2288*4882a593Smuzhiyun };
2289*4882a593Smuzhiyun
2290*4882a593Smuzhiyun struct radeon_atif {
2291*4882a593Smuzhiyun struct radeon_atif_notifications notifications;
2292*4882a593Smuzhiyun struct radeon_atif_functions functions;
2293*4882a593Smuzhiyun struct radeon_atif_notification_cfg notification_cfg;
2294*4882a593Smuzhiyun struct radeon_encoder *encoder_for_bl;
2295*4882a593Smuzhiyun };
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun struct radeon_atcs_functions {
2298*4882a593Smuzhiyun bool get_ext_state;
2299*4882a593Smuzhiyun bool pcie_perf_req;
2300*4882a593Smuzhiyun bool pcie_dev_rdy;
2301*4882a593Smuzhiyun bool pcie_bus_width;
2302*4882a593Smuzhiyun };
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun struct radeon_atcs {
2305*4882a593Smuzhiyun struct radeon_atcs_functions functions;
2306*4882a593Smuzhiyun };
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun /*
2309*4882a593Smuzhiyun * Core structure, functions and helpers.
2310*4882a593Smuzhiyun */
2311*4882a593Smuzhiyun typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2312*4882a593Smuzhiyun typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun struct radeon_device {
2315*4882a593Smuzhiyun struct device *dev;
2316*4882a593Smuzhiyun struct drm_device *ddev;
2317*4882a593Smuzhiyun struct pci_dev *pdev;
2318*4882a593Smuzhiyun struct rw_semaphore exclusive_lock;
2319*4882a593Smuzhiyun /* ASIC */
2320*4882a593Smuzhiyun union radeon_asic_config config;
2321*4882a593Smuzhiyun enum radeon_family family;
2322*4882a593Smuzhiyun unsigned long flags;
2323*4882a593Smuzhiyun int usec_timeout;
2324*4882a593Smuzhiyun enum radeon_pll_errata pll_errata;
2325*4882a593Smuzhiyun int num_gb_pipes;
2326*4882a593Smuzhiyun int num_z_pipes;
2327*4882a593Smuzhiyun int disp_priority;
2328*4882a593Smuzhiyun /* BIOS */
2329*4882a593Smuzhiyun uint8_t *bios;
2330*4882a593Smuzhiyun bool is_atom_bios;
2331*4882a593Smuzhiyun uint16_t bios_header_start;
2332*4882a593Smuzhiyun struct radeon_bo *stolen_vga_memory;
2333*4882a593Smuzhiyun /* Register mmio */
2334*4882a593Smuzhiyun resource_size_t rmmio_base;
2335*4882a593Smuzhiyun resource_size_t rmmio_size;
2336*4882a593Smuzhiyun /* protects concurrent MM_INDEX/DATA based register access */
2337*4882a593Smuzhiyun spinlock_t mmio_idx_lock;
2338*4882a593Smuzhiyun /* protects concurrent SMC based register access */
2339*4882a593Smuzhiyun spinlock_t smc_idx_lock;
2340*4882a593Smuzhiyun /* protects concurrent PLL register access */
2341*4882a593Smuzhiyun spinlock_t pll_idx_lock;
2342*4882a593Smuzhiyun /* protects concurrent MC register access */
2343*4882a593Smuzhiyun spinlock_t mc_idx_lock;
2344*4882a593Smuzhiyun /* protects concurrent PCIE register access */
2345*4882a593Smuzhiyun spinlock_t pcie_idx_lock;
2346*4882a593Smuzhiyun /* protects concurrent PCIE_PORT register access */
2347*4882a593Smuzhiyun spinlock_t pciep_idx_lock;
2348*4882a593Smuzhiyun /* protects concurrent PIF register access */
2349*4882a593Smuzhiyun spinlock_t pif_idx_lock;
2350*4882a593Smuzhiyun /* protects concurrent CG register access */
2351*4882a593Smuzhiyun spinlock_t cg_idx_lock;
2352*4882a593Smuzhiyun /* protects concurrent UVD register access */
2353*4882a593Smuzhiyun spinlock_t uvd_idx_lock;
2354*4882a593Smuzhiyun /* protects concurrent RCU register access */
2355*4882a593Smuzhiyun spinlock_t rcu_idx_lock;
2356*4882a593Smuzhiyun /* protects concurrent DIDT register access */
2357*4882a593Smuzhiyun spinlock_t didt_idx_lock;
2358*4882a593Smuzhiyun /* protects concurrent ENDPOINT (audio) register access */
2359*4882a593Smuzhiyun spinlock_t end_idx_lock;
2360*4882a593Smuzhiyun void __iomem *rmmio;
2361*4882a593Smuzhiyun radeon_rreg_t mc_rreg;
2362*4882a593Smuzhiyun radeon_wreg_t mc_wreg;
2363*4882a593Smuzhiyun radeon_rreg_t pll_rreg;
2364*4882a593Smuzhiyun radeon_wreg_t pll_wreg;
2365*4882a593Smuzhiyun uint32_t pcie_reg_mask;
2366*4882a593Smuzhiyun radeon_rreg_t pciep_rreg;
2367*4882a593Smuzhiyun radeon_wreg_t pciep_wreg;
2368*4882a593Smuzhiyun /* io port */
2369*4882a593Smuzhiyun void __iomem *rio_mem;
2370*4882a593Smuzhiyun resource_size_t rio_mem_size;
2371*4882a593Smuzhiyun struct radeon_clock clock;
2372*4882a593Smuzhiyun struct radeon_mc mc;
2373*4882a593Smuzhiyun struct radeon_gart gart;
2374*4882a593Smuzhiyun struct radeon_mode_info mode_info;
2375*4882a593Smuzhiyun struct radeon_scratch scratch;
2376*4882a593Smuzhiyun struct radeon_doorbell doorbell;
2377*4882a593Smuzhiyun struct radeon_mman mman;
2378*4882a593Smuzhiyun struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
2379*4882a593Smuzhiyun wait_queue_head_t fence_queue;
2380*4882a593Smuzhiyun u64 fence_context;
2381*4882a593Smuzhiyun struct mutex ring_lock;
2382*4882a593Smuzhiyun struct radeon_ring ring[RADEON_NUM_RINGS];
2383*4882a593Smuzhiyun bool ib_pool_ready;
2384*4882a593Smuzhiyun struct radeon_sa_manager ring_tmp_bo;
2385*4882a593Smuzhiyun struct radeon_irq irq;
2386*4882a593Smuzhiyun struct radeon_asic *asic;
2387*4882a593Smuzhiyun struct radeon_gem gem;
2388*4882a593Smuzhiyun struct radeon_pm pm;
2389*4882a593Smuzhiyun struct radeon_uvd uvd;
2390*4882a593Smuzhiyun struct radeon_vce vce;
2391*4882a593Smuzhiyun uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2392*4882a593Smuzhiyun struct radeon_wb wb;
2393*4882a593Smuzhiyun struct radeon_dummy_page dummy_page;
2394*4882a593Smuzhiyun bool shutdown;
2395*4882a593Smuzhiyun bool need_swiotlb;
2396*4882a593Smuzhiyun bool accel_working;
2397*4882a593Smuzhiyun bool fastfb_working; /* IGP feature*/
2398*4882a593Smuzhiyun bool needs_reset, in_reset;
2399*4882a593Smuzhiyun struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2400*4882a593Smuzhiyun const struct firmware *me_fw; /* all family ME firmware */
2401*4882a593Smuzhiyun const struct firmware *pfp_fw; /* r6/700 PFP firmware */
2402*4882a593Smuzhiyun const struct firmware *rlc_fw; /* r6/700 RLC firmware */
2403*4882a593Smuzhiyun const struct firmware *mc_fw; /* NI MC firmware */
2404*4882a593Smuzhiyun const struct firmware *ce_fw; /* SI CE firmware */
2405*4882a593Smuzhiyun const struct firmware *mec_fw; /* CIK MEC firmware */
2406*4882a593Smuzhiyun const struct firmware *mec2_fw; /* KV MEC2 firmware */
2407*4882a593Smuzhiyun const struct firmware *sdma_fw; /* CIK SDMA firmware */
2408*4882a593Smuzhiyun const struct firmware *smc_fw; /* SMC firmware */
2409*4882a593Smuzhiyun const struct firmware *uvd_fw; /* UVD firmware */
2410*4882a593Smuzhiyun const struct firmware *vce_fw; /* VCE firmware */
2411*4882a593Smuzhiyun bool new_fw;
2412*4882a593Smuzhiyun struct r600_vram_scratch vram_scratch;
2413*4882a593Smuzhiyun int msi_enabled; /* msi enabled */
2414*4882a593Smuzhiyun struct r600_ih ih; /* r6/700 interrupt ring */
2415*4882a593Smuzhiyun struct radeon_rlc rlc;
2416*4882a593Smuzhiyun struct radeon_mec mec;
2417*4882a593Smuzhiyun struct delayed_work hotplug_work;
2418*4882a593Smuzhiyun struct work_struct dp_work;
2419*4882a593Smuzhiyun struct work_struct audio_work;
2420*4882a593Smuzhiyun int num_crtc; /* number of crtcs */
2421*4882a593Smuzhiyun struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2422*4882a593Smuzhiyun bool has_uvd;
2423*4882a593Smuzhiyun bool has_vce;
2424*4882a593Smuzhiyun struct r600_audio audio; /* audio stuff */
2425*4882a593Smuzhiyun struct notifier_block acpi_nb;
2426*4882a593Smuzhiyun /* only one userspace can use Hyperz features or CMASK at a time */
2427*4882a593Smuzhiyun struct drm_file *hyperz_filp;
2428*4882a593Smuzhiyun struct drm_file *cmask_filp;
2429*4882a593Smuzhiyun /* i2c buses */
2430*4882a593Smuzhiyun struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2431*4882a593Smuzhiyun /* debugfs */
2432*4882a593Smuzhiyun struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2433*4882a593Smuzhiyun unsigned debugfs_count;
2434*4882a593Smuzhiyun /* virtual memory */
2435*4882a593Smuzhiyun struct radeon_vm_manager vm_manager;
2436*4882a593Smuzhiyun struct mutex gpu_clock_mutex;
2437*4882a593Smuzhiyun /* memory stats */
2438*4882a593Smuzhiyun atomic64_t vram_usage;
2439*4882a593Smuzhiyun atomic64_t gtt_usage;
2440*4882a593Smuzhiyun atomic64_t num_bytes_moved;
2441*4882a593Smuzhiyun atomic_t gpu_reset_counter;
2442*4882a593Smuzhiyun /* ACPI interface */
2443*4882a593Smuzhiyun struct radeon_atif atif;
2444*4882a593Smuzhiyun struct radeon_atcs atcs;
2445*4882a593Smuzhiyun /* srbm instance registers */
2446*4882a593Smuzhiyun struct mutex srbm_mutex;
2447*4882a593Smuzhiyun /* clock, powergating flags */
2448*4882a593Smuzhiyun u32 cg_flags;
2449*4882a593Smuzhiyun u32 pg_flags;
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun struct dev_pm_domain vga_pm_domain;
2452*4882a593Smuzhiyun bool have_disp_power_ref;
2453*4882a593Smuzhiyun u32 px_quirk_flags;
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun /* tracking pinned memory */
2456*4882a593Smuzhiyun u64 vram_pin_size;
2457*4882a593Smuzhiyun u64 gart_pin_size;
2458*4882a593Smuzhiyun };
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun bool radeon_is_px(struct drm_device *dev);
2461*4882a593Smuzhiyun int radeon_device_init(struct radeon_device *rdev,
2462*4882a593Smuzhiyun struct drm_device *ddev,
2463*4882a593Smuzhiyun struct pci_dev *pdev,
2464*4882a593Smuzhiyun uint32_t flags);
2465*4882a593Smuzhiyun void radeon_device_fini(struct radeon_device *rdev);
2466*4882a593Smuzhiyun int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2467*4882a593Smuzhiyun
2468*4882a593Smuzhiyun #define RADEON_MIN_MMIO_SIZE 0x10000
2469*4882a593Smuzhiyun
2470*4882a593Smuzhiyun uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
2471*4882a593Smuzhiyun void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
r100_mm_rreg(struct radeon_device * rdev,uint32_t reg,bool always_indirect)2472*4882a593Smuzhiyun static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2473*4882a593Smuzhiyun bool always_indirect)
2474*4882a593Smuzhiyun {
2475*4882a593Smuzhiyun /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
2476*4882a593Smuzhiyun if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2477*4882a593Smuzhiyun return readl(((void __iomem *)rdev->rmmio) + reg);
2478*4882a593Smuzhiyun else
2479*4882a593Smuzhiyun return r100_mm_rreg_slow(rdev, reg);
2480*4882a593Smuzhiyun }
r100_mm_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v,bool always_indirect)2481*4882a593Smuzhiyun static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2482*4882a593Smuzhiyun bool always_indirect)
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
2485*4882a593Smuzhiyun writel(v, ((void __iomem *)rdev->rmmio) + reg);
2486*4882a593Smuzhiyun else
2487*4882a593Smuzhiyun r100_mm_wreg_slow(rdev, reg, v);
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2491*4882a593Smuzhiyun void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2492*4882a593Smuzhiyun
2493*4882a593Smuzhiyun u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
2494*4882a593Smuzhiyun void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun /*
2497*4882a593Smuzhiyun * Cast helper
2498*4882a593Smuzhiyun */
2499*4882a593Smuzhiyun extern const struct dma_fence_ops radeon_fence_ops;
2500*4882a593Smuzhiyun
to_radeon_fence(struct dma_fence * f)2501*4882a593Smuzhiyun static inline struct radeon_fence *to_radeon_fence(struct dma_fence *f)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
2504*4882a593Smuzhiyun
2505*4882a593Smuzhiyun if (__f->base.ops == &radeon_fence_ops)
2506*4882a593Smuzhiyun return __f;
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun return NULL;
2509*4882a593Smuzhiyun }
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun /*
2512*4882a593Smuzhiyun * Registers read & write functions.
2513*4882a593Smuzhiyun */
2514*4882a593Smuzhiyun #define RREG8(reg) readb((rdev->rmmio) + (reg))
2515*4882a593Smuzhiyun #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2516*4882a593Smuzhiyun #define RREG16(reg) readw((rdev->rmmio) + (reg))
2517*4882a593Smuzhiyun #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2518*4882a593Smuzhiyun #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2519*4882a593Smuzhiyun #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2520*4882a593Smuzhiyun #define DREG32(reg) pr_info("REGISTER: " #reg " : 0x%08X\n", \
2521*4882a593Smuzhiyun r100_mm_rreg(rdev, (reg), false))
2522*4882a593Smuzhiyun #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2523*4882a593Smuzhiyun #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2524*4882a593Smuzhiyun #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2525*4882a593Smuzhiyun #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2526*4882a593Smuzhiyun #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2527*4882a593Smuzhiyun #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2528*4882a593Smuzhiyun #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2529*4882a593Smuzhiyun #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2530*4882a593Smuzhiyun #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2531*4882a593Smuzhiyun #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2532*4882a593Smuzhiyun #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2533*4882a593Smuzhiyun #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2534*4882a593Smuzhiyun #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2535*4882a593Smuzhiyun #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2536*4882a593Smuzhiyun #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2537*4882a593Smuzhiyun #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2538*4882a593Smuzhiyun #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2539*4882a593Smuzhiyun #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2540*4882a593Smuzhiyun #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2541*4882a593Smuzhiyun #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2542*4882a593Smuzhiyun #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2543*4882a593Smuzhiyun #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2544*4882a593Smuzhiyun #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2545*4882a593Smuzhiyun #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2546*4882a593Smuzhiyun #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2547*4882a593Smuzhiyun #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
2548*4882a593Smuzhiyun #define WREG32_P(reg, val, mask) \
2549*4882a593Smuzhiyun do { \
2550*4882a593Smuzhiyun uint32_t tmp_ = RREG32(reg); \
2551*4882a593Smuzhiyun tmp_ &= (mask); \
2552*4882a593Smuzhiyun tmp_ |= ((val) & ~(mask)); \
2553*4882a593Smuzhiyun WREG32(reg, tmp_); \
2554*4882a593Smuzhiyun } while (0)
2555*4882a593Smuzhiyun #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2556*4882a593Smuzhiyun #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2557*4882a593Smuzhiyun #define WREG32_PLL_P(reg, val, mask) \
2558*4882a593Smuzhiyun do { \
2559*4882a593Smuzhiyun uint32_t tmp_ = RREG32_PLL(reg); \
2560*4882a593Smuzhiyun tmp_ &= (mask); \
2561*4882a593Smuzhiyun tmp_ |= ((val) & ~(mask)); \
2562*4882a593Smuzhiyun WREG32_PLL(reg, tmp_); \
2563*4882a593Smuzhiyun } while (0)
2564*4882a593Smuzhiyun #define WREG32_SMC_P(reg, val, mask) \
2565*4882a593Smuzhiyun do { \
2566*4882a593Smuzhiyun uint32_t tmp_ = RREG32_SMC(reg); \
2567*4882a593Smuzhiyun tmp_ &= (mask); \
2568*4882a593Smuzhiyun tmp_ |= ((val) & ~(mask)); \
2569*4882a593Smuzhiyun WREG32_SMC(reg, tmp_); \
2570*4882a593Smuzhiyun } while (0)
2571*4882a593Smuzhiyun #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2572*4882a593Smuzhiyun #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2573*4882a593Smuzhiyun #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
2576*4882a593Smuzhiyun #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun /*
2579*4882a593Smuzhiyun * Indirect registers accessors.
2580*4882a593Smuzhiyun * They used to be inlined, but this increases code size by ~65 kbytes.
2581*4882a593Smuzhiyun * Since each performs a pair of MMIO ops
2582*4882a593Smuzhiyun * within a spin_lock_irqsave/spin_unlock_irqrestore region,
2583*4882a593Smuzhiyun * the cost of call+ret is almost negligible. MMIO and locking
2584*4882a593Smuzhiyun * costs several dozens of cycles each at best, call+ret is ~5 cycles.
2585*4882a593Smuzhiyun */
2586*4882a593Smuzhiyun uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
2587*4882a593Smuzhiyun void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
2588*4882a593Smuzhiyun u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
2589*4882a593Smuzhiyun void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2590*4882a593Smuzhiyun u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
2591*4882a593Smuzhiyun void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2592*4882a593Smuzhiyun u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
2593*4882a593Smuzhiyun void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2594*4882a593Smuzhiyun u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
2595*4882a593Smuzhiyun void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2596*4882a593Smuzhiyun u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
2597*4882a593Smuzhiyun void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2598*4882a593Smuzhiyun u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
2599*4882a593Smuzhiyun void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2600*4882a593Smuzhiyun u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
2601*4882a593Smuzhiyun void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2602*4882a593Smuzhiyun
2603*4882a593Smuzhiyun void r100_pll_errata_after_index(struct radeon_device *rdev);
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun /*
2607*4882a593Smuzhiyun * ASICs helpers.
2608*4882a593Smuzhiyun */
2609*4882a593Smuzhiyun #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2610*4882a593Smuzhiyun (rdev->pdev->device == 0x5969))
2611*4882a593Smuzhiyun #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2612*4882a593Smuzhiyun (rdev->family == CHIP_RV200) || \
2613*4882a593Smuzhiyun (rdev->family == CHIP_RS100) || \
2614*4882a593Smuzhiyun (rdev->family == CHIP_RS200) || \
2615*4882a593Smuzhiyun (rdev->family == CHIP_RV250) || \
2616*4882a593Smuzhiyun (rdev->family == CHIP_RV280) || \
2617*4882a593Smuzhiyun (rdev->family == CHIP_RS300))
2618*4882a593Smuzhiyun #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2619*4882a593Smuzhiyun (rdev->family == CHIP_RV350) || \
2620*4882a593Smuzhiyun (rdev->family == CHIP_R350) || \
2621*4882a593Smuzhiyun (rdev->family == CHIP_RV380) || \
2622*4882a593Smuzhiyun (rdev->family == CHIP_R420) || \
2623*4882a593Smuzhiyun (rdev->family == CHIP_R423) || \
2624*4882a593Smuzhiyun (rdev->family == CHIP_RV410) || \
2625*4882a593Smuzhiyun (rdev->family == CHIP_RS400) || \
2626*4882a593Smuzhiyun (rdev->family == CHIP_RS480))
2627*4882a593Smuzhiyun #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2628*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x9443) || \
2629*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x944B) || \
2630*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x9506) || \
2631*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x9509) || \
2632*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x950F) || \
2633*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x689C) || \
2634*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x689D))
2635*4882a593Smuzhiyun #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2636*4882a593Smuzhiyun #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2637*4882a593Smuzhiyun (rdev->family == CHIP_RS690) || \
2638*4882a593Smuzhiyun (rdev->family == CHIP_RS740) || \
2639*4882a593Smuzhiyun (rdev->family >= CHIP_R600))
2640*4882a593Smuzhiyun #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2641*4882a593Smuzhiyun #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2642*4882a593Smuzhiyun #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2643*4882a593Smuzhiyun #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2644*4882a593Smuzhiyun (rdev->flags & RADEON_IS_IGP))
2645*4882a593Smuzhiyun #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2646*4882a593Smuzhiyun #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2647*4882a593Smuzhiyun #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2648*4882a593Smuzhiyun (rdev->flags & RADEON_IS_IGP))
2649*4882a593Smuzhiyun #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2650*4882a593Smuzhiyun #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2651*4882a593Smuzhiyun #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2652*4882a593Smuzhiyun #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
2653*4882a593Smuzhiyun #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
2654*4882a593Smuzhiyun #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
2655*4882a593Smuzhiyun (rdev->family == CHIP_MULLINS))
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2658*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6850) || \
2659*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6858) || \
2660*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6859) || \
2661*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6840) || \
2662*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6841) || \
2663*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6842) || \
2664*4882a593Smuzhiyun (rdev->ddev->pdev->device == 0x6843))
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /*
2667*4882a593Smuzhiyun * BIOS helpers.
2668*4882a593Smuzhiyun */
2669*4882a593Smuzhiyun #define RBIOS8(i) (rdev->bios[i])
2670*4882a593Smuzhiyun #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2671*4882a593Smuzhiyun #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun int radeon_combios_init(struct radeon_device *rdev);
2674*4882a593Smuzhiyun void radeon_combios_fini(struct radeon_device *rdev);
2675*4882a593Smuzhiyun int radeon_atombios_init(struct radeon_device *rdev);
2676*4882a593Smuzhiyun void radeon_atombios_fini(struct radeon_device *rdev);
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun /*
2680*4882a593Smuzhiyun * RING helpers.
2681*4882a593Smuzhiyun */
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun /**
2684*4882a593Smuzhiyun * radeon_ring_write - write a value to the ring
2685*4882a593Smuzhiyun *
2686*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
2687*4882a593Smuzhiyun * @v: dword (dw) value to write
2688*4882a593Smuzhiyun *
2689*4882a593Smuzhiyun * Write a value to the requested ring buffer (all asics).
2690*4882a593Smuzhiyun */
radeon_ring_write(struct radeon_ring * ring,uint32_t v)2691*4882a593Smuzhiyun static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2692*4882a593Smuzhiyun {
2693*4882a593Smuzhiyun if (ring->count_dw <= 0)
2694*4882a593Smuzhiyun DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun ring->ring[ring->wptr++] = v;
2697*4882a593Smuzhiyun ring->wptr &= ring->ptr_mask;
2698*4882a593Smuzhiyun ring->count_dw--;
2699*4882a593Smuzhiyun ring->ring_free_dw--;
2700*4882a593Smuzhiyun }
2701*4882a593Smuzhiyun
2702*4882a593Smuzhiyun /*
2703*4882a593Smuzhiyun * ASICs macro.
2704*4882a593Smuzhiyun */
2705*4882a593Smuzhiyun #define radeon_init(rdev) (rdev)->asic->init((rdev))
2706*4882a593Smuzhiyun #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2707*4882a593Smuzhiyun #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2708*4882a593Smuzhiyun #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2709*4882a593Smuzhiyun #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
2710*4882a593Smuzhiyun #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2711*4882a593Smuzhiyun #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
2712*4882a593Smuzhiyun #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2713*4882a593Smuzhiyun #define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
2714*4882a593Smuzhiyun #define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
2715*4882a593Smuzhiyun #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2716*4882a593Smuzhiyun #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2717*4882a593Smuzhiyun #define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
2718*4882a593Smuzhiyun #define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2719*4882a593Smuzhiyun #define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
2720*4882a593Smuzhiyun #define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
2721*4882a593Smuzhiyun #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2722*4882a593Smuzhiyun #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2723*4882a593Smuzhiyun #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2724*4882a593Smuzhiyun #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2725*4882a593Smuzhiyun #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2726*4882a593Smuzhiyun #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2727*4882a593Smuzhiyun #define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
2728*4882a593Smuzhiyun #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2729*4882a593Smuzhiyun #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2730*4882a593Smuzhiyun #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
2731*4882a593Smuzhiyun #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2732*4882a593Smuzhiyun #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2733*4882a593Smuzhiyun #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2734*4882a593Smuzhiyun #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2735*4882a593Smuzhiyun #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2736*4882a593Smuzhiyun #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2737*4882a593Smuzhiyun #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2738*4882a593Smuzhiyun #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2739*4882a593Smuzhiyun #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2740*4882a593Smuzhiyun #define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
2741*4882a593Smuzhiyun #define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
2742*4882a593Smuzhiyun #define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
2743*4882a593Smuzhiyun #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2744*4882a593Smuzhiyun #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2745*4882a593Smuzhiyun #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2746*4882a593Smuzhiyun #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2747*4882a593Smuzhiyun #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2748*4882a593Smuzhiyun #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2749*4882a593Smuzhiyun #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2750*4882a593Smuzhiyun #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2751*4882a593Smuzhiyun #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2752*4882a593Smuzhiyun #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2753*4882a593Smuzhiyun #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2754*4882a593Smuzhiyun #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
2755*4882a593Smuzhiyun #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2756*4882a593Smuzhiyun #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2757*4882a593Smuzhiyun #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2758*4882a593Smuzhiyun #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2759*4882a593Smuzhiyun #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2760*4882a593Smuzhiyun #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2761*4882a593Smuzhiyun #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2762*4882a593Smuzhiyun #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2763*4882a593Smuzhiyun #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2764*4882a593Smuzhiyun #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2765*4882a593Smuzhiyun #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2766*4882a593Smuzhiyun #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2767*4882a593Smuzhiyun #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2768*4882a593Smuzhiyun #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2769*4882a593Smuzhiyun #define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
2770*4882a593Smuzhiyun #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
2771*4882a593Smuzhiyun #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2772*4882a593Smuzhiyun #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2773*4882a593Smuzhiyun #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2774*4882a593Smuzhiyun #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2775*4882a593Smuzhiyun #define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
2776*4882a593Smuzhiyun #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2777*4882a593Smuzhiyun #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2778*4882a593Smuzhiyun #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2779*4882a593Smuzhiyun #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
2780*4882a593Smuzhiyun #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2781*4882a593Smuzhiyun #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2782*4882a593Smuzhiyun #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2783*4882a593Smuzhiyun #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2784*4882a593Smuzhiyun #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2785*4882a593Smuzhiyun #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2786*4882a593Smuzhiyun #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2787*4882a593Smuzhiyun #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2788*4882a593Smuzhiyun #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2789*4882a593Smuzhiyun #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2790*4882a593Smuzhiyun #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
2791*4882a593Smuzhiyun #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
2792*4882a593Smuzhiyun #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
2793*4882a593Smuzhiyun #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
2794*4882a593Smuzhiyun #define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
2795*4882a593Smuzhiyun #define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
2796*4882a593Smuzhiyun
2797*4882a593Smuzhiyun /* Common functions */
2798*4882a593Smuzhiyun /* AGP */
2799*4882a593Smuzhiyun extern int radeon_gpu_reset(struct radeon_device *rdev);
2800*4882a593Smuzhiyun extern void radeon_pci_config_reset(struct radeon_device *rdev);
2801*4882a593Smuzhiyun extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2802*4882a593Smuzhiyun extern void radeon_agp_disable(struct radeon_device *rdev);
2803*4882a593Smuzhiyun extern int radeon_modeset_init(struct radeon_device *rdev);
2804*4882a593Smuzhiyun extern void radeon_modeset_fini(struct radeon_device *rdev);
2805*4882a593Smuzhiyun extern bool radeon_card_posted(struct radeon_device *rdev);
2806*4882a593Smuzhiyun extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2807*4882a593Smuzhiyun extern void radeon_update_display_priority(struct radeon_device *rdev);
2808*4882a593Smuzhiyun extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2809*4882a593Smuzhiyun extern void radeon_scratch_init(struct radeon_device *rdev);
2810*4882a593Smuzhiyun extern void radeon_wb_fini(struct radeon_device *rdev);
2811*4882a593Smuzhiyun extern int radeon_wb_init(struct radeon_device *rdev);
2812*4882a593Smuzhiyun extern void radeon_wb_disable(struct radeon_device *rdev);
2813*4882a593Smuzhiyun extern void radeon_surface_init(struct radeon_device *rdev);
2814*4882a593Smuzhiyun extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2815*4882a593Smuzhiyun extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2816*4882a593Smuzhiyun extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2817*4882a593Smuzhiyun extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2818*4882a593Smuzhiyun extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2819*4882a593Smuzhiyun extern int radeon_ttm_tt_set_userptr(struct radeon_device *rdev,
2820*4882a593Smuzhiyun struct ttm_tt *ttm, uint64_t addr,
2821*4882a593Smuzhiyun uint32_t flags);
2822*4882a593Smuzhiyun extern bool radeon_ttm_tt_has_userptr(struct radeon_device *rdev, struct ttm_tt *ttm);
2823*4882a593Smuzhiyun extern bool radeon_ttm_tt_is_readonly(struct radeon_device *rdev, struct ttm_tt *ttm);
2824*4882a593Smuzhiyun bool radeon_ttm_tt_is_bound(struct ttm_bo_device *bdev, struct ttm_tt *ttm);
2825*4882a593Smuzhiyun extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2826*4882a593Smuzhiyun extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2827*4882a593Smuzhiyun extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2828*4882a593Smuzhiyun extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
2829*4882a593Smuzhiyun bool fbcon, bool freeze);
2830*4882a593Smuzhiyun extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2831*4882a593Smuzhiyun extern void radeon_program_register_sequence(struct radeon_device *rdev,
2832*4882a593Smuzhiyun const u32 *registers,
2833*4882a593Smuzhiyun const u32 array_size);
2834*4882a593Smuzhiyun struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev);
2835*4882a593Smuzhiyun
2836*4882a593Smuzhiyun /*
2837*4882a593Smuzhiyun * vm
2838*4882a593Smuzhiyun */
2839*4882a593Smuzhiyun int radeon_vm_manager_init(struct radeon_device *rdev);
2840*4882a593Smuzhiyun void radeon_vm_manager_fini(struct radeon_device *rdev);
2841*4882a593Smuzhiyun int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
2842*4882a593Smuzhiyun void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
2843*4882a593Smuzhiyun struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
2844*4882a593Smuzhiyun struct radeon_vm *vm,
2845*4882a593Smuzhiyun struct list_head *head);
2846*4882a593Smuzhiyun struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2847*4882a593Smuzhiyun struct radeon_vm *vm, int ring);
2848*4882a593Smuzhiyun void radeon_vm_flush(struct radeon_device *rdev,
2849*4882a593Smuzhiyun struct radeon_vm *vm,
2850*4882a593Smuzhiyun int ring, struct radeon_fence *fence);
2851*4882a593Smuzhiyun void radeon_vm_fence(struct radeon_device *rdev,
2852*4882a593Smuzhiyun struct radeon_vm *vm,
2853*4882a593Smuzhiyun struct radeon_fence *fence);
2854*4882a593Smuzhiyun uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
2855*4882a593Smuzhiyun int radeon_vm_update_page_directory(struct radeon_device *rdev,
2856*4882a593Smuzhiyun struct radeon_vm *vm);
2857*4882a593Smuzhiyun int radeon_vm_clear_freed(struct radeon_device *rdev,
2858*4882a593Smuzhiyun struct radeon_vm *vm);
2859*4882a593Smuzhiyun int radeon_vm_clear_invalids(struct radeon_device *rdev,
2860*4882a593Smuzhiyun struct radeon_vm *vm);
2861*4882a593Smuzhiyun int radeon_vm_bo_update(struct radeon_device *rdev,
2862*4882a593Smuzhiyun struct radeon_bo_va *bo_va,
2863*4882a593Smuzhiyun struct ttm_resource *mem);
2864*4882a593Smuzhiyun void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2865*4882a593Smuzhiyun struct radeon_bo *bo);
2866*4882a593Smuzhiyun struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2867*4882a593Smuzhiyun struct radeon_bo *bo);
2868*4882a593Smuzhiyun struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2869*4882a593Smuzhiyun struct radeon_vm *vm,
2870*4882a593Smuzhiyun struct radeon_bo *bo);
2871*4882a593Smuzhiyun int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2872*4882a593Smuzhiyun struct radeon_bo_va *bo_va,
2873*4882a593Smuzhiyun uint64_t offset,
2874*4882a593Smuzhiyun uint32_t flags);
2875*4882a593Smuzhiyun void radeon_vm_bo_rmv(struct radeon_device *rdev,
2876*4882a593Smuzhiyun struct radeon_bo_va *bo_va);
2877*4882a593Smuzhiyun
2878*4882a593Smuzhiyun /* audio */
2879*4882a593Smuzhiyun void r600_audio_update_hdmi(struct work_struct *work);
2880*4882a593Smuzhiyun struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2881*4882a593Smuzhiyun struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
2882*4882a593Smuzhiyun void r600_audio_enable(struct radeon_device *rdev,
2883*4882a593Smuzhiyun struct r600_audio_pin *pin,
2884*4882a593Smuzhiyun u8 enable_mask);
2885*4882a593Smuzhiyun void dce6_audio_enable(struct radeon_device *rdev,
2886*4882a593Smuzhiyun struct r600_audio_pin *pin,
2887*4882a593Smuzhiyun u8 enable_mask);
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun /*
2890*4882a593Smuzhiyun * R600 vram scratch functions
2891*4882a593Smuzhiyun */
2892*4882a593Smuzhiyun int r600_vram_scratch_init(struct radeon_device *rdev);
2893*4882a593Smuzhiyun void r600_vram_scratch_fini(struct radeon_device *rdev);
2894*4882a593Smuzhiyun
2895*4882a593Smuzhiyun /*
2896*4882a593Smuzhiyun * r600 cs checking helper
2897*4882a593Smuzhiyun */
2898*4882a593Smuzhiyun unsigned r600_mip_minify(unsigned size, unsigned level);
2899*4882a593Smuzhiyun bool r600_fmt_is_valid_color(u32 format);
2900*4882a593Smuzhiyun bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2901*4882a593Smuzhiyun int r600_fmt_get_blocksize(u32 format);
2902*4882a593Smuzhiyun int r600_fmt_get_nblocksx(u32 format, u32 w);
2903*4882a593Smuzhiyun int r600_fmt_get_nblocksy(u32 format, u32 h);
2904*4882a593Smuzhiyun
2905*4882a593Smuzhiyun /*
2906*4882a593Smuzhiyun * r600 functions used by radeon_encoder.c
2907*4882a593Smuzhiyun */
2908*4882a593Smuzhiyun struct radeon_hdmi_acr {
2909*4882a593Smuzhiyun u32 clock;
2910*4882a593Smuzhiyun
2911*4882a593Smuzhiyun int n_32khz;
2912*4882a593Smuzhiyun int cts_32khz;
2913*4882a593Smuzhiyun
2914*4882a593Smuzhiyun int n_44_1khz;
2915*4882a593Smuzhiyun int cts_44_1khz;
2916*4882a593Smuzhiyun
2917*4882a593Smuzhiyun int n_48khz;
2918*4882a593Smuzhiyun int cts_48khz;
2919*4882a593Smuzhiyun
2920*4882a593Smuzhiyun };
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2923*4882a593Smuzhiyun
2924*4882a593Smuzhiyun extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2925*4882a593Smuzhiyun u32 tiling_pipe_num,
2926*4882a593Smuzhiyun u32 max_rb_num,
2927*4882a593Smuzhiyun u32 total_max_rb_num,
2928*4882a593Smuzhiyun u32 enabled_rb_mask);
2929*4882a593Smuzhiyun
2930*4882a593Smuzhiyun /*
2931*4882a593Smuzhiyun * evergreen functions used by radeon_encoder.c
2932*4882a593Smuzhiyun */
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun extern int ni_init_microcode(struct radeon_device *rdev);
2935*4882a593Smuzhiyun extern int ni_mc_load_microcode(struct radeon_device *rdev);
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun /* radeon_acpi.c */
2938*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
2939*4882a593Smuzhiyun extern int radeon_acpi_init(struct radeon_device *rdev);
2940*4882a593Smuzhiyun extern void radeon_acpi_fini(struct radeon_device *rdev);
2941*4882a593Smuzhiyun extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2942*4882a593Smuzhiyun extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2943*4882a593Smuzhiyun u8 perf_req, bool advertise);
2944*4882a593Smuzhiyun extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
2945*4882a593Smuzhiyun #else
radeon_acpi_init(struct radeon_device * rdev)2946*4882a593Smuzhiyun static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
radeon_acpi_fini(struct radeon_device * rdev)2947*4882a593Smuzhiyun static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2948*4882a593Smuzhiyun #endif
2949*4882a593Smuzhiyun
2950*4882a593Smuzhiyun int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2951*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
2952*4882a593Smuzhiyun unsigned idx);
2953*4882a593Smuzhiyun bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
2954*4882a593Smuzhiyun void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2955*4882a593Smuzhiyun struct radeon_cs_packet *pkt);
2956*4882a593Smuzhiyun int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2957*4882a593Smuzhiyun struct radeon_bo_list **cs_reloc,
2958*4882a593Smuzhiyun int nomm);
2959*4882a593Smuzhiyun int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2960*4882a593Smuzhiyun uint32_t *vline_start_end,
2961*4882a593Smuzhiyun uint32_t *vline_status);
2962*4882a593Smuzhiyun
2963*4882a593Smuzhiyun /* interrupt control register helpers */
2964*4882a593Smuzhiyun void radeon_irq_kms_set_irq_n_enabled(struct radeon_device *rdev,
2965*4882a593Smuzhiyun u32 reg, u32 mask,
2966*4882a593Smuzhiyun bool enable, const char *name,
2967*4882a593Smuzhiyun unsigned n);
2968*4882a593Smuzhiyun
2969*4882a593Smuzhiyun #include "radeon_object.h"
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun #endif
2972