1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2009 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * Copyright 2009 Red Hat Inc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 13*4882a593Smuzhiyun * all copies or substantial portions of the Software. 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * Authors: Dave Airlie 24*4882a593Smuzhiyun * Alex Deucher 25*4882a593Smuzhiyun * Jerome Glisse 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun #ifndef R600D_H 28*4882a593Smuzhiyun #define R600D_H 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 31*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 32*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define R6XX_MAX_SH_GPRS 256 37*4882a593Smuzhiyun #define R6XX_MAX_TEMP_GPRS 16 38*4882a593Smuzhiyun #define R6XX_MAX_SH_THREADS 256 39*4882a593Smuzhiyun #define R6XX_MAX_SH_STACK_ENTRIES 4096 40*4882a593Smuzhiyun #define R6XX_MAX_BACKENDS 8 41*4882a593Smuzhiyun #define R6XX_MAX_BACKENDS_MASK 0xff 42*4882a593Smuzhiyun #define R6XX_MAX_SIMDS 8 43*4882a593Smuzhiyun #define R6XX_MAX_SIMDS_MASK 0xff 44*4882a593Smuzhiyun #define R6XX_MAX_PIPES 8 45*4882a593Smuzhiyun #define R6XX_MAX_PIPES_MASK 0xff 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* tiling bits */ 48*4882a593Smuzhiyun #define ARRAY_LINEAR_GENERAL 0x00000000 49*4882a593Smuzhiyun #define ARRAY_LINEAR_ALIGNED 0x00000001 50*4882a593Smuzhiyun #define ARRAY_1D_TILED_THIN1 0x00000002 51*4882a593Smuzhiyun #define ARRAY_2D_TILED_THIN1 0x00000004 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* Registers */ 54*4882a593Smuzhiyun #define ARB_POP 0x2418 55*4882a593Smuzhiyun #define ENABLE_TC128 (1 << 30) 56*4882a593Smuzhiyun #define ARB_GDEC_RD_CNTL 0x246C 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define CC_GC_SHADER_PIPE_CONFIG 0x8950 59*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE 0x98F4 60*4882a593Smuzhiyun #define BACKEND_DISABLE(x) ((x) << 16) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define R_028808_CB_COLOR_CONTROL 0x28808 63*4882a593Smuzhiyun #define S_028808_SPECIAL_OP(x) (((x) & 0x7) << 4) 64*4882a593Smuzhiyun #define G_028808_SPECIAL_OP(x) (((x) >> 4) & 0x7) 65*4882a593Smuzhiyun #define C_028808_SPECIAL_OP 0xFFFFFF8F 66*4882a593Smuzhiyun #define V_028808_SPECIAL_NORMAL 0x00 67*4882a593Smuzhiyun #define V_028808_SPECIAL_DISABLE 0x01 68*4882a593Smuzhiyun #define V_028808_SPECIAL_RESOLVE_BOX 0x07 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define CB_COLOR0_BASE 0x28040 71*4882a593Smuzhiyun #define CB_COLOR1_BASE 0x28044 72*4882a593Smuzhiyun #define CB_COLOR2_BASE 0x28048 73*4882a593Smuzhiyun #define CB_COLOR3_BASE 0x2804C 74*4882a593Smuzhiyun #define CB_COLOR4_BASE 0x28050 75*4882a593Smuzhiyun #define CB_COLOR5_BASE 0x28054 76*4882a593Smuzhiyun #define CB_COLOR6_BASE 0x28058 77*4882a593Smuzhiyun #define CB_COLOR7_BASE 0x2805C 78*4882a593Smuzhiyun #define CB_COLOR7_FRAG 0x280FC 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define CB_COLOR0_SIZE 0x28060 81*4882a593Smuzhiyun #define CB_COLOR0_VIEW 0x28080 82*4882a593Smuzhiyun #define R_028080_CB_COLOR0_VIEW 0x028080 83*4882a593Smuzhiyun #define S_028080_SLICE_START(x) (((x) & 0x7FF) << 0) 84*4882a593Smuzhiyun #define G_028080_SLICE_START(x) (((x) >> 0) & 0x7FF) 85*4882a593Smuzhiyun #define C_028080_SLICE_START 0xFFFFF800 86*4882a593Smuzhiyun #define S_028080_SLICE_MAX(x) (((x) & 0x7FF) << 13) 87*4882a593Smuzhiyun #define G_028080_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 88*4882a593Smuzhiyun #define C_028080_SLICE_MAX 0xFF001FFF 89*4882a593Smuzhiyun #define R_028084_CB_COLOR1_VIEW 0x028084 90*4882a593Smuzhiyun #define R_028088_CB_COLOR2_VIEW 0x028088 91*4882a593Smuzhiyun #define R_02808C_CB_COLOR3_VIEW 0x02808C 92*4882a593Smuzhiyun #define R_028090_CB_COLOR4_VIEW 0x028090 93*4882a593Smuzhiyun #define R_028094_CB_COLOR5_VIEW 0x028094 94*4882a593Smuzhiyun #define R_028098_CB_COLOR6_VIEW 0x028098 95*4882a593Smuzhiyun #define R_02809C_CB_COLOR7_VIEW 0x02809C 96*4882a593Smuzhiyun #define R_028100_CB_COLOR0_MASK 0x028100 97*4882a593Smuzhiyun #define S_028100_CMASK_BLOCK_MAX(x) (((x) & 0xFFF) << 0) 98*4882a593Smuzhiyun #define G_028100_CMASK_BLOCK_MAX(x) (((x) >> 0) & 0xFFF) 99*4882a593Smuzhiyun #define C_028100_CMASK_BLOCK_MAX 0xFFFFF000 100*4882a593Smuzhiyun #define S_028100_FMASK_TILE_MAX(x) (((x) & 0xFFFFF) << 12) 101*4882a593Smuzhiyun #define G_028100_FMASK_TILE_MAX(x) (((x) >> 12) & 0xFFFFF) 102*4882a593Smuzhiyun #define C_028100_FMASK_TILE_MAX 0x00000FFF 103*4882a593Smuzhiyun #define R_028104_CB_COLOR1_MASK 0x028104 104*4882a593Smuzhiyun #define R_028108_CB_COLOR2_MASK 0x028108 105*4882a593Smuzhiyun #define R_02810C_CB_COLOR3_MASK 0x02810C 106*4882a593Smuzhiyun #define R_028110_CB_COLOR4_MASK 0x028110 107*4882a593Smuzhiyun #define R_028114_CB_COLOR5_MASK 0x028114 108*4882a593Smuzhiyun #define R_028118_CB_COLOR6_MASK 0x028118 109*4882a593Smuzhiyun #define R_02811C_CB_COLOR7_MASK 0x02811C 110*4882a593Smuzhiyun #define CB_COLOR0_INFO 0x280a0 111*4882a593Smuzhiyun # define CB_FORMAT(x) ((x) << 2) 112*4882a593Smuzhiyun # define CB_ARRAY_MODE(x) ((x) << 8) 113*4882a593Smuzhiyun # define CB_SOURCE_FORMAT(x) ((x) << 27) 114*4882a593Smuzhiyun # define CB_SF_EXPORT_FULL 0 115*4882a593Smuzhiyun # define CB_SF_EXPORT_NORM 1 116*4882a593Smuzhiyun #define CB_COLOR0_TILE 0x280c0 117*4882a593Smuzhiyun #define CB_COLOR0_FRAG 0x280e0 118*4882a593Smuzhiyun #define CB_COLOR0_MASK 0x28100 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_0 0x28940 121*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_1 0x28944 122*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_2 0x28948 123*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_3 0x2894c 124*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_4 0x28950 125*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_5 0x28954 126*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_6 0x28958 127*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_7 0x2895c 128*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_8 0x28960 129*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_9 0x28964 130*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_10 0x28968 131*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_11 0x2896c 132*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_12 0x28970 133*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_13 0x28974 134*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_14 0x28978 135*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_15 0x2897c 136*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_0 0x28980 137*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_1 0x28984 138*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_2 0x28988 139*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_3 0x2898c 140*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_4 0x28990 141*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_5 0x28994 142*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_6 0x28998 143*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_7 0x2899c 144*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_8 0x289a0 145*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_9 0x289a4 146*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_10 0x289a8 147*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_11 0x289ac 148*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_12 0x289b0 149*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_13 0x289b4 150*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_14 0x289b8 151*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_15 0x289bc 152*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_0 0x289c0 153*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_1 0x289c4 154*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_2 0x289c8 155*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_3 0x289cc 156*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_4 0x289d0 157*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_5 0x289d4 158*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_6 0x289d8 159*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_7 0x289dc 160*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_8 0x289e0 161*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_9 0x289e4 162*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_10 0x289e8 163*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_11 0x289ec 164*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_12 0x289f0 165*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_13 0x289f4 166*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_14 0x289f8 167*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_15 0x289fc 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define CONFIG_MEMSIZE 0x5428 170*4882a593Smuzhiyun #define CONFIG_CNTL 0x5424 171*4882a593Smuzhiyun #define CP_STALLED_STAT1 0x8674 172*4882a593Smuzhiyun #define CP_STALLED_STAT2 0x8678 173*4882a593Smuzhiyun #define CP_BUSY_STAT 0x867C 174*4882a593Smuzhiyun #define CP_STAT 0x8680 175*4882a593Smuzhiyun #define CP_COHER_BASE 0x85F8 176*4882a593Smuzhiyun #define CP_DEBUG 0xC1FC 177*4882a593Smuzhiyun #define R_0086D8_CP_ME_CNTL 0x86D8 178*4882a593Smuzhiyun #define S_0086D8_CP_PFP_HALT(x) (((x) & 1)<<26) 179*4882a593Smuzhiyun #define C_0086D8_CP_PFP_HALT(x) ((x) & 0xFBFFFFFF) 180*4882a593Smuzhiyun #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28) 181*4882a593Smuzhiyun #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF) 182*4882a593Smuzhiyun #define CP_ME_RAM_DATA 0xC160 183*4882a593Smuzhiyun #define CP_ME_RAM_RADDR 0xC158 184*4882a593Smuzhiyun #define CP_ME_RAM_WADDR 0xC15C 185*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS 0x8764 186*4882a593Smuzhiyun #define MEQ_END(x) ((x) << 16) 187*4882a593Smuzhiyun #define ROQ_END(x) ((x) << 24) 188*4882a593Smuzhiyun #define CP_PERFMON_CNTL 0x87FC 189*4882a593Smuzhiyun #define CP_PFP_UCODE_ADDR 0xC150 190*4882a593Smuzhiyun #define CP_PFP_UCODE_DATA 0xC154 191*4882a593Smuzhiyun #define CP_QUEUE_THRESHOLDS 0x8760 192*4882a593Smuzhiyun #define ROQ_IB1_START(x) ((x) << 0) 193*4882a593Smuzhiyun #define ROQ_IB2_START(x) ((x) << 8) 194*4882a593Smuzhiyun #define CP_RB_BASE 0xC100 195*4882a593Smuzhiyun #define CP_RB_CNTL 0xC104 196*4882a593Smuzhiyun #define RB_BUFSZ(x) ((x) << 0) 197*4882a593Smuzhiyun #define RB_BLKSZ(x) ((x) << 8) 198*4882a593Smuzhiyun #define RB_NO_UPDATE (1 << 27) 199*4882a593Smuzhiyun #define RB_RPTR_WR_ENA (1 << 31) 200*4882a593Smuzhiyun #define BUF_SWAP_32BIT (2 << 16) 201*4882a593Smuzhiyun #define CP_RB_RPTR 0x8700 202*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR 0xC10C 203*4882a593Smuzhiyun #define RB_RPTR_SWAP(x) ((x) << 0) 204*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR_HI 0xC110 205*4882a593Smuzhiyun #define CP_RB_RPTR_WR 0xC108 206*4882a593Smuzhiyun #define CP_RB_WPTR 0xC114 207*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR 0xC118 208*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR_HI 0xC11C 209*4882a593Smuzhiyun #define CP_RB_WPTR_DELAY 0x8704 210*4882a593Smuzhiyun #define CP_ROQ_IB1_STAT 0x8784 211*4882a593Smuzhiyun #define CP_ROQ_IB2_STAT 0x8788 212*4882a593Smuzhiyun #define CP_SEM_WAIT_TIMER 0x85BC 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define DB_DEBUG 0x9830 215*4882a593Smuzhiyun #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31) 216*4882a593Smuzhiyun #define DB_DEPTH_BASE 0x2800C 217*4882a593Smuzhiyun #define DB_HTILE_DATA_BASE 0x28014 218*4882a593Smuzhiyun #define DB_HTILE_SURFACE 0x28D24 219*4882a593Smuzhiyun #define S_028D24_HTILE_WIDTH(x) (((x) & 0x1) << 0) 220*4882a593Smuzhiyun #define G_028D24_HTILE_WIDTH(x) (((x) >> 0) & 0x1) 221*4882a593Smuzhiyun #define C_028D24_HTILE_WIDTH 0xFFFFFFFE 222*4882a593Smuzhiyun #define S_028D24_HTILE_HEIGHT(x) (((x) & 0x1) << 1) 223*4882a593Smuzhiyun #define G_028D24_HTILE_HEIGHT(x) (((x) >> 1) & 0x1) 224*4882a593Smuzhiyun #define C_028D24_HTILE_HEIGHT 0xFFFFFFFD 225*4882a593Smuzhiyun #define G_028D24_LINEAR(x) (((x) >> 2) & 0x1) 226*4882a593Smuzhiyun #define DB_WATERMARKS 0x9838 227*4882a593Smuzhiyun #define DEPTH_FREE(x) ((x) << 0) 228*4882a593Smuzhiyun #define DEPTH_FLUSH(x) ((x) << 5) 229*4882a593Smuzhiyun #define DEPTH_PENDING_FREE(x) ((x) << 15) 230*4882a593Smuzhiyun #define DEPTH_CACHELINE_FREE(x) ((x) << 20) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define DCP_TILING_CONFIG 0x6CA0 233*4882a593Smuzhiyun #define PIPE_TILING(x) ((x) << 1) 234*4882a593Smuzhiyun #define BANK_TILING(x) ((x) << 4) 235*4882a593Smuzhiyun #define GROUP_SIZE(x) ((x) << 6) 236*4882a593Smuzhiyun #define ROW_TILING(x) ((x) << 8) 237*4882a593Smuzhiyun #define BANK_SWAPS(x) ((x) << 11) 238*4882a593Smuzhiyun #define SAMPLE_SPLIT(x) ((x) << 14) 239*4882a593Smuzhiyun #define BACKEND_MAP(x) ((x) << 16) 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define GB_TILING_CONFIG 0x98F0 242*4882a593Smuzhiyun #define PIPE_TILING__SHIFT 1 243*4882a593Smuzhiyun #define PIPE_TILING__MASK 0x0000000e 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun #define GC_USER_SHADER_PIPE_CONFIG 0x8954 246*4882a593Smuzhiyun #define INACTIVE_QD_PIPES(x) ((x) << 8) 247*4882a593Smuzhiyun #define INACTIVE_QD_PIPES_MASK 0x0000FF00 248*4882a593Smuzhiyun #define INACTIVE_SIMDS(x) ((x) << 16) 249*4882a593Smuzhiyun #define INACTIVE_SIMDS_MASK 0x00FF0000 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define SQ_CONFIG 0x8c00 252*4882a593Smuzhiyun # define VC_ENABLE (1 << 0) 253*4882a593Smuzhiyun # define EXPORT_SRC_C (1 << 1) 254*4882a593Smuzhiyun # define DX9_CONSTS (1 << 2) 255*4882a593Smuzhiyun # define ALU_INST_PREFER_VECTOR (1 << 3) 256*4882a593Smuzhiyun # define DX10_CLAMP (1 << 4) 257*4882a593Smuzhiyun # define CLAUSE_SEQ_PRIO(x) ((x) << 8) 258*4882a593Smuzhiyun # define PS_PRIO(x) ((x) << 24) 259*4882a593Smuzhiyun # define VS_PRIO(x) ((x) << 26) 260*4882a593Smuzhiyun # define GS_PRIO(x) ((x) << 28) 261*4882a593Smuzhiyun # define ES_PRIO(x) ((x) << 30) 262*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_1 0x8c04 263*4882a593Smuzhiyun # define NUM_PS_GPRS(x) ((x) << 0) 264*4882a593Smuzhiyun # define NUM_VS_GPRS(x) ((x) << 16) 265*4882a593Smuzhiyun # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 266*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_2 0x8c08 267*4882a593Smuzhiyun # define NUM_GS_GPRS(x) ((x) << 0) 268*4882a593Smuzhiyun # define NUM_ES_GPRS(x) ((x) << 16) 269*4882a593Smuzhiyun #define SQ_THREAD_RESOURCE_MGMT 0x8c0c 270*4882a593Smuzhiyun # define NUM_PS_THREADS(x) ((x) << 0) 271*4882a593Smuzhiyun # define NUM_VS_THREADS(x) ((x) << 8) 272*4882a593Smuzhiyun # define NUM_GS_THREADS(x) ((x) << 16) 273*4882a593Smuzhiyun # define NUM_ES_THREADS(x) ((x) << 24) 274*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_1 0x8c10 275*4882a593Smuzhiyun # define NUM_PS_STACK_ENTRIES(x) ((x) << 0) 276*4882a593Smuzhiyun # define NUM_VS_STACK_ENTRIES(x) ((x) << 16) 277*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_2 0x8c14 278*4882a593Smuzhiyun # define NUM_GS_STACK_ENTRIES(x) ((x) << 0) 279*4882a593Smuzhiyun # define NUM_ES_STACK_ENTRIES(x) ((x) << 16) 280*4882a593Smuzhiyun #define SQ_ESGS_RING_BASE 0x8c40 281*4882a593Smuzhiyun #define SQ_GSVS_RING_BASE 0x8c48 282*4882a593Smuzhiyun #define SQ_ESTMP_RING_BASE 0x8c50 283*4882a593Smuzhiyun #define SQ_GSTMP_RING_BASE 0x8c58 284*4882a593Smuzhiyun #define SQ_VSTMP_RING_BASE 0x8c60 285*4882a593Smuzhiyun #define SQ_PSTMP_RING_BASE 0x8c68 286*4882a593Smuzhiyun #define SQ_FBUF_RING_BASE 0x8c70 287*4882a593Smuzhiyun #define SQ_REDUC_RING_BASE 0x8c78 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define GRBM_CNTL 0x8000 290*4882a593Smuzhiyun # define GRBM_READ_TIMEOUT(x) ((x) << 0) 291*4882a593Smuzhiyun #define GRBM_STATUS 0x8010 292*4882a593Smuzhiyun #define CMDFIFO_AVAIL_MASK 0x0000001F 293*4882a593Smuzhiyun #define GUI_ACTIVE (1<<31) 294*4882a593Smuzhiyun #define GRBM_STATUS2 0x8014 295*4882a593Smuzhiyun #define GRBM_SOFT_RESET 0x8020 296*4882a593Smuzhiyun #define SOFT_RESET_CP (1<<0) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define CG_THERMAL_CTRL 0x7F0 299*4882a593Smuzhiyun #define DIG_THERM_DPM(x) ((x) << 12) 300*4882a593Smuzhiyun #define DIG_THERM_DPM_MASK 0x000FF000 301*4882a593Smuzhiyun #define DIG_THERM_DPM_SHIFT 12 302*4882a593Smuzhiyun #define CG_THERMAL_STATUS 0x7F4 303*4882a593Smuzhiyun #define ASIC_T(x) ((x) << 0) 304*4882a593Smuzhiyun #define ASIC_T_MASK 0x1FF 305*4882a593Smuzhiyun #define ASIC_T_SHIFT 0 306*4882a593Smuzhiyun #define CG_THERMAL_INT 0x7F8 307*4882a593Smuzhiyun #define DIG_THERM_INTH(x) ((x) << 8) 308*4882a593Smuzhiyun #define DIG_THERM_INTH_MASK 0x0000FF00 309*4882a593Smuzhiyun #define DIG_THERM_INTH_SHIFT 8 310*4882a593Smuzhiyun #define DIG_THERM_INTL(x) ((x) << 16) 311*4882a593Smuzhiyun #define DIG_THERM_INTL_MASK 0x00FF0000 312*4882a593Smuzhiyun #define DIG_THERM_INTL_SHIFT 16 313*4882a593Smuzhiyun #define THERM_INT_MASK_HIGH (1 << 24) 314*4882a593Smuzhiyun #define THERM_INT_MASK_LOW (1 << 25) 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun #define RV770_CG_THERMAL_INT 0x734 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define HDP_HOST_PATH_CNTL 0x2C00 319*4882a593Smuzhiyun #define HDP_NONSURFACE_BASE 0x2C04 320*4882a593Smuzhiyun #define HDP_NONSURFACE_INFO 0x2C08 321*4882a593Smuzhiyun #define HDP_NONSURFACE_SIZE 0x2C0C 322*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 323*4882a593Smuzhiyun #define HDP_TILING_CONFIG 0x2F3C 324*4882a593Smuzhiyun #define HDP_DEBUG1 0x2F34 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define MC_CONFIG 0x2000 327*4882a593Smuzhiyun #define MC_VM_AGP_TOP 0x2184 328*4882a593Smuzhiyun #define MC_VM_AGP_BOT 0x2188 329*4882a593Smuzhiyun #define MC_VM_AGP_BASE 0x218C 330*4882a593Smuzhiyun #define MC_VM_FB_LOCATION 0x2180 331*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_UVD_CNTL 0x2124 332*4882a593Smuzhiyun #define ENABLE_L1_TLB (1 << 0) 333*4882a593Smuzhiyun #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 334*4882a593Smuzhiyun #define ENABLE_L1_STRICT_ORDERING (1 << 2) 335*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_MASK 0x000000C0 336*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_SHIFT 6 337*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6) 338*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6) 339*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6) 340*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6) 341*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8) 342*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8) 343*4882a593Smuzhiyun #define ENABLE_SEMAPHORE_MODE (1 << 10) 344*4882a593Smuzhiyun #define ENABLE_WAIT_L2_QUERY (1 << 11) 345*4882a593Smuzhiyun #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12) 346*4882a593Smuzhiyun #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000 347*4882a593Smuzhiyun #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12 348*4882a593Smuzhiyun #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15) 349*4882a593Smuzhiyun #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000 350*4882a593Smuzhiyun #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15 351*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C 352*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0 353*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC 354*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204 355*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208 356*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C 357*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200 358*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_UVD_CNTL 0x212c 359*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4 360*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8 361*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210 362*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218 363*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C 364*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220 365*4882a593Smuzhiyun #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214 366*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190 367*4882a593Smuzhiyun #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF 368*4882a593Smuzhiyun #define LOGICAL_PAGE_NUMBER_SHIFT 0 369*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194 370*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun #define RS_DQ_RD_RET_CONF 0x2348 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #define PA_CL_ENHANCE 0x8A14 375*4882a593Smuzhiyun #define CLIP_VTX_REORDER_ENA (1 << 0) 376*4882a593Smuzhiyun #define NUM_CLIP_SEQ(x) ((x) << 1) 377*4882a593Smuzhiyun #define PA_SC_AA_CONFIG 0x28C04 378*4882a593Smuzhiyun #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40 379*4882a593Smuzhiyun #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44 380*4882a593Smuzhiyun #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48 381*4882a593Smuzhiyun #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C 382*4882a593Smuzhiyun #define S0_X(x) ((x) << 0) 383*4882a593Smuzhiyun #define S0_Y(x) ((x) << 4) 384*4882a593Smuzhiyun #define S1_X(x) ((x) << 8) 385*4882a593Smuzhiyun #define S1_Y(x) ((x) << 12) 386*4882a593Smuzhiyun #define S2_X(x) ((x) << 16) 387*4882a593Smuzhiyun #define S2_Y(x) ((x) << 20) 388*4882a593Smuzhiyun #define S3_X(x) ((x) << 24) 389*4882a593Smuzhiyun #define S3_Y(x) ((x) << 28) 390*4882a593Smuzhiyun #define S4_X(x) ((x) << 0) 391*4882a593Smuzhiyun #define S4_Y(x) ((x) << 4) 392*4882a593Smuzhiyun #define S5_X(x) ((x) << 8) 393*4882a593Smuzhiyun #define S5_Y(x) ((x) << 12) 394*4882a593Smuzhiyun #define S6_X(x) ((x) << 16) 395*4882a593Smuzhiyun #define S6_Y(x) ((x) << 20) 396*4882a593Smuzhiyun #define S7_X(x) ((x) << 24) 397*4882a593Smuzhiyun #define S7_Y(x) ((x) << 28) 398*4882a593Smuzhiyun #define PA_SC_CLIPRECT_RULE 0x2820c 399*4882a593Smuzhiyun #define PA_SC_ENHANCE 0x8BF0 400*4882a593Smuzhiyun #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 401*4882a593Smuzhiyun #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12) 402*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE 0x28A0C 403*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE_STATE 0x8B10 404*4882a593Smuzhiyun #define PA_SC_MODE_CNTL 0x28A4C 405*4882a593Smuzhiyun #define PA_SC_MULTI_CHIP_CNTL 0x8B20 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun #define PA_SC_SCREEN_SCISSOR_TL 0x28030 408*4882a593Smuzhiyun #define PA_SC_GENERIC_SCISSOR_TL 0x28240 409*4882a593Smuzhiyun #define PA_SC_WINDOW_SCISSOR_TL 0x28204 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun #define PCIE_PORT_INDEX 0x0038 412*4882a593Smuzhiyun #define PCIE_PORT_DATA 0x003C 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun #define CHMAP 0x2004 415*4882a593Smuzhiyun #define NOOFCHAN_SHIFT 12 416*4882a593Smuzhiyun #define NOOFCHAN_MASK 0x00003000 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun #define RAMCFG 0x2408 419*4882a593Smuzhiyun #define NOOFBANK_SHIFT 0 420*4882a593Smuzhiyun #define NOOFBANK_MASK 0x00000001 421*4882a593Smuzhiyun #define NOOFRANK_SHIFT 1 422*4882a593Smuzhiyun #define NOOFRANK_MASK 0x00000002 423*4882a593Smuzhiyun #define NOOFROWS_SHIFT 2 424*4882a593Smuzhiyun #define NOOFROWS_MASK 0x0000001C 425*4882a593Smuzhiyun #define NOOFCOLS_SHIFT 5 426*4882a593Smuzhiyun #define NOOFCOLS_MASK 0x00000060 427*4882a593Smuzhiyun #define CHANSIZE_SHIFT 7 428*4882a593Smuzhiyun #define CHANSIZE_MASK 0x00000080 429*4882a593Smuzhiyun #define BURSTLENGTH_SHIFT 8 430*4882a593Smuzhiyun #define BURSTLENGTH_MASK 0x00000100 431*4882a593Smuzhiyun #define CHANSIZE_OVERRIDE (1 << 10) 432*4882a593Smuzhiyun 433*4882a593Smuzhiyun #define SCRATCH_REG0 0x8500 434*4882a593Smuzhiyun #define SCRATCH_REG1 0x8504 435*4882a593Smuzhiyun #define SCRATCH_REG2 0x8508 436*4882a593Smuzhiyun #define SCRATCH_REG3 0x850C 437*4882a593Smuzhiyun #define SCRATCH_REG4 0x8510 438*4882a593Smuzhiyun #define SCRATCH_REG5 0x8514 439*4882a593Smuzhiyun #define SCRATCH_REG6 0x8518 440*4882a593Smuzhiyun #define SCRATCH_REG7 0x851C 441*4882a593Smuzhiyun #define SCRATCH_UMSK 0x8540 442*4882a593Smuzhiyun #define SCRATCH_ADDR 0x8544 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define SPI_CONFIG_CNTL 0x9100 445*4882a593Smuzhiyun #define GPR_WRITE_PRIORITY(x) ((x) << 0) 446*4882a593Smuzhiyun #define DISABLE_INTERP_1 (1 << 5) 447*4882a593Smuzhiyun #define SPI_CONFIG_CNTL_1 0x913C 448*4882a593Smuzhiyun #define VTX_DONE_DELAY(x) ((x) << 0) 449*4882a593Smuzhiyun #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 450*4882a593Smuzhiyun #define SPI_INPUT_Z 0x286D8 451*4882a593Smuzhiyun #define SPI_PS_IN_CONTROL_0 0x286CC 452*4882a593Smuzhiyun #define NUM_INTERP(x) ((x)<<0) 453*4882a593Smuzhiyun #define POSITION_ENA (1<<8) 454*4882a593Smuzhiyun #define POSITION_CENTROID (1<<9) 455*4882a593Smuzhiyun #define POSITION_ADDR(x) ((x)<<10) 456*4882a593Smuzhiyun #define PARAM_GEN(x) ((x)<<15) 457*4882a593Smuzhiyun #define PARAM_GEN_ADDR(x) ((x)<<19) 458*4882a593Smuzhiyun #define BARYC_SAMPLE_CNTL(x) ((x)<<26) 459*4882a593Smuzhiyun #define PERSP_GRADIENT_ENA (1<<28) 460*4882a593Smuzhiyun #define LINEAR_GRADIENT_ENA (1<<29) 461*4882a593Smuzhiyun #define POSITION_SAMPLE (1<<30) 462*4882a593Smuzhiyun #define BARYC_AT_SAMPLE_ENA (1<<31) 463*4882a593Smuzhiyun #define SPI_PS_IN_CONTROL_1 0x286D0 464*4882a593Smuzhiyun #define GEN_INDEX_PIX (1<<0) 465*4882a593Smuzhiyun #define GEN_INDEX_PIX_ADDR(x) ((x)<<1) 466*4882a593Smuzhiyun #define FRONT_FACE_ENA (1<<8) 467*4882a593Smuzhiyun #define FRONT_FACE_CHAN(x) ((x)<<9) 468*4882a593Smuzhiyun #define FRONT_FACE_ALL_BITS (1<<11) 469*4882a593Smuzhiyun #define FRONT_FACE_ADDR(x) ((x)<<12) 470*4882a593Smuzhiyun #define FOG_ADDR(x) ((x)<<17) 471*4882a593Smuzhiyun #define FIXED_PT_POSITION_ENA (1<<24) 472*4882a593Smuzhiyun #define FIXED_PT_POSITION_ADDR(x) ((x)<<25) 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun #define SQ_MS_FIFO_SIZES 0x8CF0 475*4882a593Smuzhiyun #define CACHE_FIFO_SIZE(x) ((x) << 0) 476*4882a593Smuzhiyun #define FETCH_FIFO_HIWATER(x) ((x) << 8) 477*4882a593Smuzhiyun #define DONE_FIFO_HIWATER(x) ((x) << 16) 478*4882a593Smuzhiyun #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 479*4882a593Smuzhiyun #define SQ_PGM_START_ES 0x28880 480*4882a593Smuzhiyun #define SQ_PGM_START_FS 0x28894 481*4882a593Smuzhiyun #define SQ_PGM_START_GS 0x2886C 482*4882a593Smuzhiyun #define SQ_PGM_START_PS 0x28840 483*4882a593Smuzhiyun #define SQ_PGM_RESOURCES_PS 0x28850 484*4882a593Smuzhiyun #define SQ_PGM_EXPORTS_PS 0x28854 485*4882a593Smuzhiyun #define SQ_PGM_CF_OFFSET_PS 0x288cc 486*4882a593Smuzhiyun #define SQ_PGM_START_VS 0x28858 487*4882a593Smuzhiyun #define SQ_PGM_RESOURCES_VS 0x28868 488*4882a593Smuzhiyun #define SQ_PGM_CF_OFFSET_VS 0x288d0 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD0_0 0x30000 491*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD1_0 0x30004 492*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD2_0 0x30008 493*4882a593Smuzhiyun # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0) 494*4882a593Smuzhiyun # define SQ_VTXC_STRIDE(x) ((x) << 8) 495*4882a593Smuzhiyun # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30) 496*4882a593Smuzhiyun # define SQ_ENDIAN_NONE 0 497*4882a593Smuzhiyun # define SQ_ENDIAN_8IN16 1 498*4882a593Smuzhiyun # define SQ_ENDIAN_8IN32 2 499*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD3_0 0x3000c 500*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD6_0 0x38018 501*4882a593Smuzhiyun #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30) 502*4882a593Smuzhiyun #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3) 503*4882a593Smuzhiyun #define SQ_TEX_VTX_INVALID_TEXTURE 0x0 504*4882a593Smuzhiyun #define SQ_TEX_VTX_INVALID_BUFFER 0x1 505*4882a593Smuzhiyun #define SQ_TEX_VTX_VALID_TEXTURE 0x2 506*4882a593Smuzhiyun #define SQ_TEX_VTX_VALID_BUFFER 0x3 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun #define SX_MISC 0x28350 510*4882a593Smuzhiyun #define SX_MEMORY_EXPORT_BASE 0x9010 511*4882a593Smuzhiyun #define SX_DEBUG_1 0x9054 512*4882a593Smuzhiyun #define SMX_EVENT_RELEASE (1 << 0) 513*4882a593Smuzhiyun #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun #define TA_CNTL_AUX 0x9508 516*4882a593Smuzhiyun #define DISABLE_CUBE_WRAP (1 << 0) 517*4882a593Smuzhiyun #define DISABLE_CUBE_ANISO (1 << 1) 518*4882a593Smuzhiyun #define SYNC_GRADIENT (1 << 24) 519*4882a593Smuzhiyun #define SYNC_WALKER (1 << 25) 520*4882a593Smuzhiyun #define SYNC_ALIGNER (1 << 26) 521*4882a593Smuzhiyun #define BILINEAR_PRECISION_6_BIT (0 << 31) 522*4882a593Smuzhiyun #define BILINEAR_PRECISION_8_BIT (1 << 31) 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun #define TC_CNTL 0x9608 525*4882a593Smuzhiyun #define TC_L2_SIZE(x) ((x)<<5) 526*4882a593Smuzhiyun #define L2_DISABLE_LATE_HIT (1<<9) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun #define VC_ENHANCE 0x9714 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define VGT_CACHE_INVALIDATION 0x88C4 531*4882a593Smuzhiyun #define CACHE_INVALIDATION(x) ((x)<<0) 532*4882a593Smuzhiyun #define VC_ONLY 0 533*4882a593Smuzhiyun #define TC_ONLY 1 534*4882a593Smuzhiyun #define VC_AND_TC 2 535*4882a593Smuzhiyun #define VGT_DMA_BASE 0x287E8 536*4882a593Smuzhiyun #define VGT_DMA_BASE_HI 0x287E4 537*4882a593Smuzhiyun #define VGT_ES_PER_GS 0x88CC 538*4882a593Smuzhiyun #define VGT_GS_PER_ES 0x88C8 539*4882a593Smuzhiyun #define VGT_GS_PER_VS 0x88E8 540*4882a593Smuzhiyun #define VGT_GS_VERTEX_REUSE 0x88D4 541*4882a593Smuzhiyun #define VGT_PRIMITIVE_TYPE 0x8958 542*4882a593Smuzhiyun #define VGT_NUM_INSTANCES 0x8974 543*4882a593Smuzhiyun #define VGT_OUT_DEALLOC_CNTL 0x28C5C 544*4882a593Smuzhiyun #define DEALLOC_DIST_MASK 0x0000007F 545*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10 546*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14 547*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18 548*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c 549*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44 550*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48 551*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c 552*4882a593Smuzhiyun #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50 553*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8 554*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8 555*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8 556*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08 557*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC 558*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC 559*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC 560*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C 561*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0 562*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0 563*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0 564*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun #define VGT_STRMOUT_EN 0x28AB0 567*4882a593Smuzhiyun #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 568*4882a593Smuzhiyun #define VTX_REUSE_DEPTH_MASK 0x000000FF 569*4882a593Smuzhiyun #define VGT_EVENT_INITIATOR 0x28a90 570*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0) 571*4882a593Smuzhiyun # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0) 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL 0x1410 574*4882a593Smuzhiyun #define ENABLE_CONTEXT (1 << 0) 575*4882a593Smuzhiyun #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 576*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 577*4882a593Smuzhiyun #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490 578*4882a593Smuzhiyun #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0 579*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574 580*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594 581*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4 582*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554 583*4882a593Smuzhiyun #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 584*4882a593Smuzhiyun #define REQUEST_TYPE(x) (((x) & 0xf) << 0) 585*4882a593Smuzhiyun #define RESPONSE_TYPE_MASK 0x000000F0 586*4882a593Smuzhiyun #define RESPONSE_TYPE_SHIFT 4 587*4882a593Smuzhiyun #define VM_L2_CNTL 0x1400 588*4882a593Smuzhiyun #define ENABLE_L2_CACHE (1 << 0) 589*4882a593Smuzhiyun #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 590*4882a593Smuzhiyun #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 591*4882a593Smuzhiyun #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13) 592*4882a593Smuzhiyun #define VM_L2_CNTL2 0x1404 593*4882a593Smuzhiyun #define INVALIDATE_ALL_L1_TLBS (1 << 0) 594*4882a593Smuzhiyun #define INVALIDATE_L2_CACHE (1 << 1) 595*4882a593Smuzhiyun #define VM_L2_CNTL3 0x1408 596*4882a593Smuzhiyun #define BANK_SELECT_0(x) (((x) & 0x1f) << 0) 597*4882a593Smuzhiyun #define BANK_SELECT_1(x) (((x) & 0x1f) << 5) 598*4882a593Smuzhiyun #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10) 599*4882a593Smuzhiyun #define VM_L2_STATUS 0x140C 600*4882a593Smuzhiyun #define L2_BUSY (1 << 0) 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun #define WAIT_UNTIL 0x8040 603*4882a593Smuzhiyun #define WAIT_CP_DMA_IDLE_bit (1 << 8) 604*4882a593Smuzhiyun #define WAIT_2D_IDLE_bit (1 << 14) 605*4882a593Smuzhiyun #define WAIT_3D_IDLE_bit (1 << 15) 606*4882a593Smuzhiyun #define WAIT_2D_IDLECLEAN_bit (1 << 16) 607*4882a593Smuzhiyun #define WAIT_3D_IDLECLEAN_bit (1 << 17) 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun /* async DMA */ 610*4882a593Smuzhiyun #define DMA_TILING_CONFIG 0x3ec4 611*4882a593Smuzhiyun #define DMA_CONFIG 0x3e4c 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun #define DMA_RB_CNTL 0xd000 614*4882a593Smuzhiyun # define DMA_RB_ENABLE (1 << 0) 615*4882a593Smuzhiyun # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 616*4882a593Smuzhiyun # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 617*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 618*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 619*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 620*4882a593Smuzhiyun #define DMA_RB_BASE 0xd004 621*4882a593Smuzhiyun #define DMA_RB_RPTR 0xd008 622*4882a593Smuzhiyun #define DMA_RB_WPTR 0xd00c 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_HI 0xd01c 625*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_LO 0xd020 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun #define DMA_IB_CNTL 0xd024 628*4882a593Smuzhiyun # define DMA_IB_ENABLE (1 << 0) 629*4882a593Smuzhiyun # define DMA_IB_SWAP_ENABLE (1 << 4) 630*4882a593Smuzhiyun #define DMA_IB_RPTR 0xd028 631*4882a593Smuzhiyun #define DMA_CNTL 0xd02c 632*4882a593Smuzhiyun # define TRAP_ENABLE (1 << 0) 633*4882a593Smuzhiyun # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 634*4882a593Smuzhiyun # define SEM_WAIT_INT_ENABLE (1 << 2) 635*4882a593Smuzhiyun # define DATA_SWAP_ENABLE (1 << 3) 636*4882a593Smuzhiyun # define FENCE_SWAP_ENABLE (1 << 4) 637*4882a593Smuzhiyun # define CTXEMPTY_INT_ENABLE (1 << 28) 638*4882a593Smuzhiyun #define DMA_STATUS_REG 0xd034 639*4882a593Smuzhiyun # define DMA_IDLE (1 << 0) 640*4882a593Smuzhiyun #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044 641*4882a593Smuzhiyun #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048 642*4882a593Smuzhiyun #define DMA_MODE 0xd0bc 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun /* async DMA packets */ 645*4882a593Smuzhiyun #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \ 646*4882a593Smuzhiyun (((t) & 0x1) << 23) | \ 647*4882a593Smuzhiyun (((s) & 0x1) << 22) | \ 648*4882a593Smuzhiyun (((n) & 0xFFFF) << 0)) 649*4882a593Smuzhiyun /* async DMA Packet types */ 650*4882a593Smuzhiyun #define DMA_PACKET_WRITE 0x2 651*4882a593Smuzhiyun #define DMA_PACKET_COPY 0x3 652*4882a593Smuzhiyun #define DMA_PACKET_INDIRECT_BUFFER 0x4 653*4882a593Smuzhiyun #define DMA_PACKET_SEMAPHORE 0x5 654*4882a593Smuzhiyun #define DMA_PACKET_FENCE 0x6 655*4882a593Smuzhiyun #define DMA_PACKET_TRAP 0x7 656*4882a593Smuzhiyun #define DMA_PACKET_CONSTANT_FILL 0xd /* 7xx only */ 657*4882a593Smuzhiyun #define DMA_PACKET_NOP 0xf 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun #define IH_RB_CNTL 0x3e00 660*4882a593Smuzhiyun # define IH_RB_ENABLE (1 << 0) 661*4882a593Smuzhiyun # define IH_RB_SIZE(x) ((x) << 1) /* log2 */ 662*4882a593Smuzhiyun # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 663*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 664*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 665*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 666*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 667*4882a593Smuzhiyun #define IH_RB_BASE 0x3e04 668*4882a593Smuzhiyun #define IH_RB_RPTR 0x3e08 669*4882a593Smuzhiyun #define IH_RB_WPTR 0x3e0c 670*4882a593Smuzhiyun # define RB_OVERFLOW (1 << 0) 671*4882a593Smuzhiyun # define WPTR_OFFSET_MASK 0x3fffc 672*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_HI 0x3e10 673*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_LO 0x3e14 674*4882a593Smuzhiyun #define IH_CNTL 0x3e18 675*4882a593Smuzhiyun # define ENABLE_INTR (1 << 0) 676*4882a593Smuzhiyun # define IH_MC_SWAP(x) ((x) << 1) 677*4882a593Smuzhiyun # define IH_MC_SWAP_NONE 0 678*4882a593Smuzhiyun # define IH_MC_SWAP_16BIT 1 679*4882a593Smuzhiyun # define IH_MC_SWAP_32BIT 2 680*4882a593Smuzhiyun # define IH_MC_SWAP_64BIT 3 681*4882a593Smuzhiyun # define RPTR_REARM (1 << 4) 682*4882a593Smuzhiyun # define MC_WRREQ_CREDIT(x) ((x) << 15) 683*4882a593Smuzhiyun # define MC_WR_CLEAN_CNT(x) ((x) << 20) 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #define RLC_CNTL 0x3f00 686*4882a593Smuzhiyun # define RLC_ENABLE (1 << 0) 687*4882a593Smuzhiyun #define RLC_HB_BASE 0x3f10 688*4882a593Smuzhiyun #define RLC_HB_CNTL 0x3f0c 689*4882a593Smuzhiyun #define RLC_HB_RPTR 0x3f20 690*4882a593Smuzhiyun #define RLC_HB_WPTR 0x3f1c 691*4882a593Smuzhiyun #define RLC_HB_WPTR_LSB_ADDR 0x3f14 692*4882a593Smuzhiyun #define RLC_HB_WPTR_MSB_ADDR 0x3f18 693*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_LSB 0x3f38 694*4882a593Smuzhiyun #define RLC_GPU_CLOCK_COUNT_MSB 0x3f3c 695*4882a593Smuzhiyun #define RLC_CAPTURE_GPU_CLOCK_COUNT 0x3f40 696*4882a593Smuzhiyun #define RLC_MC_CNTL 0x3f44 697*4882a593Smuzhiyun #define RLC_UCODE_CNTL 0x3f48 698*4882a593Smuzhiyun #define RLC_UCODE_ADDR 0x3f2c 699*4882a593Smuzhiyun #define RLC_UCODE_DATA 0x3f30 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun #define SRBM_SOFT_RESET 0xe60 702*4882a593Smuzhiyun # define SOFT_RESET_BIF (1 << 1) 703*4882a593Smuzhiyun # define SOFT_RESET_DMA (1 << 12) 704*4882a593Smuzhiyun # define SOFT_RESET_RLC (1 << 13) 705*4882a593Smuzhiyun # define SOFT_RESET_UVD (1 << 18) 706*4882a593Smuzhiyun # define RV770_SOFT_RESET_DMA (1 << 20) 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun #define BIF_SCRATCH0 0x5438 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun #define BUS_CNTL 0x5420 711*4882a593Smuzhiyun # define BIOS_ROM_DIS (1 << 1) 712*4882a593Smuzhiyun # define VGA_COHE_SPEC_TIMER_DIS (1 << 9) 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun #define CP_INT_CNTL 0xc124 715*4882a593Smuzhiyun # define CNTX_BUSY_INT_ENABLE (1 << 19) 716*4882a593Smuzhiyun # define CNTX_EMPTY_INT_ENABLE (1 << 20) 717*4882a593Smuzhiyun # define SCRATCH_INT_ENABLE (1 << 25) 718*4882a593Smuzhiyun # define TIME_STAMP_INT_ENABLE (1 << 26) 719*4882a593Smuzhiyun # define IB2_INT_ENABLE (1 << 29) 720*4882a593Smuzhiyun # define IB1_INT_ENABLE (1 << 30) 721*4882a593Smuzhiyun # define RB_INT_ENABLE (1 << 31) 722*4882a593Smuzhiyun #define CP_INT_STATUS 0xc128 723*4882a593Smuzhiyun # define SCRATCH_INT_STAT (1 << 25) 724*4882a593Smuzhiyun # define TIME_STAMP_INT_STAT (1 << 26) 725*4882a593Smuzhiyun # define IB2_INT_STAT (1 << 29) 726*4882a593Smuzhiyun # define IB1_INT_STAT (1 << 30) 727*4882a593Smuzhiyun # define RB_INT_STAT (1 << 31) 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun #define GRBM_INT_CNTL 0x8060 730*4882a593Smuzhiyun # define RDERR_INT_ENABLE (1 << 0) 731*4882a593Smuzhiyun # define WAIT_COUNT_TIMEOUT_INT_ENABLE (1 << 1) 732*4882a593Smuzhiyun # define GUI_IDLE_INT_ENABLE (1 << 19) 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun #define INTERRUPT_CNTL 0x5468 735*4882a593Smuzhiyun # define IH_DUMMY_RD_OVERRIDE (1 << 0) 736*4882a593Smuzhiyun # define IH_DUMMY_RD_EN (1 << 1) 737*4882a593Smuzhiyun # define IH_REQ_NONSNOOP_EN (1 << 3) 738*4882a593Smuzhiyun # define GEN_IH_INT_EN (1 << 8) 739*4882a593Smuzhiyun #define INTERRUPT_CNTL2 0x546c 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun #define D1MODE_VBLANK_STATUS 0x6534 742*4882a593Smuzhiyun #define D2MODE_VBLANK_STATUS 0x6d34 743*4882a593Smuzhiyun # define DxMODE_VBLANK_OCCURRED (1 << 0) 744*4882a593Smuzhiyun # define DxMODE_VBLANK_ACK (1 << 4) 745*4882a593Smuzhiyun # define DxMODE_VBLANK_STAT (1 << 12) 746*4882a593Smuzhiyun # define DxMODE_VBLANK_INTERRUPT (1 << 16) 747*4882a593Smuzhiyun # define DxMODE_VBLANK_INTERRUPT_TYPE (1 << 17) 748*4882a593Smuzhiyun #define D1MODE_VLINE_STATUS 0x653c 749*4882a593Smuzhiyun #define D2MODE_VLINE_STATUS 0x6d3c 750*4882a593Smuzhiyun # define DxMODE_VLINE_OCCURRED (1 << 0) 751*4882a593Smuzhiyun # define DxMODE_VLINE_ACK (1 << 4) 752*4882a593Smuzhiyun # define DxMODE_VLINE_STAT (1 << 12) 753*4882a593Smuzhiyun # define DxMODE_VLINE_INTERRUPT (1 << 16) 754*4882a593Smuzhiyun # define DxMODE_VLINE_INTERRUPT_TYPE (1 << 17) 755*4882a593Smuzhiyun #define DxMODE_INT_MASK 0x6540 756*4882a593Smuzhiyun # define D1MODE_VBLANK_INT_MASK (1 << 0) 757*4882a593Smuzhiyun # define D1MODE_VLINE_INT_MASK (1 << 4) 758*4882a593Smuzhiyun # define D2MODE_VBLANK_INT_MASK (1 << 8) 759*4882a593Smuzhiyun # define D2MODE_VLINE_INT_MASK (1 << 12) 760*4882a593Smuzhiyun #define DCE3_DISP_INTERRUPT_STATUS 0x7ddc 761*4882a593Smuzhiyun # define DC_HPD1_INTERRUPT (1 << 18) 762*4882a593Smuzhiyun # define DC_HPD2_INTERRUPT (1 << 19) 763*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS 0x7edc 764*4882a593Smuzhiyun # define LB_D1_VLINE_INTERRUPT (1 << 2) 765*4882a593Smuzhiyun # define LB_D2_VLINE_INTERRUPT (1 << 3) 766*4882a593Smuzhiyun # define LB_D1_VBLANK_INTERRUPT (1 << 4) 767*4882a593Smuzhiyun # define LB_D2_VBLANK_INTERRUPT (1 << 5) 768*4882a593Smuzhiyun # define DACA_AUTODETECT_INTERRUPT (1 << 16) 769*4882a593Smuzhiyun # define DACB_AUTODETECT_INTERRUPT (1 << 17) 770*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECT1_INTERRUPT (1 << 18) 771*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECT2_INTERRUPT (1 << 19) 772*4882a593Smuzhiyun # define DC_I2C_SW_DONE_INTERRUPT (1 << 20) 773*4882a593Smuzhiyun # define DC_I2C_HW_DONE_INTERRUPT (1 << 21) 774*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE 0x7ee8 775*4882a593Smuzhiyun #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE 0x7de8 776*4882a593Smuzhiyun # define DC_HPD4_INTERRUPT (1 << 14) 777*4882a593Smuzhiyun # define DC_HPD4_RX_INTERRUPT (1 << 15) 778*4882a593Smuzhiyun # define DC_HPD3_INTERRUPT (1 << 28) 779*4882a593Smuzhiyun # define DC_HPD1_RX_INTERRUPT (1 << 29) 780*4882a593Smuzhiyun # define DC_HPD2_RX_INTERRUPT (1 << 30) 781*4882a593Smuzhiyun #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE2 0x7dec 782*4882a593Smuzhiyun # define DC_HPD3_RX_INTERRUPT (1 << 0) 783*4882a593Smuzhiyun # define DIGA_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 1) 784*4882a593Smuzhiyun # define DIGA_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 2) 785*4882a593Smuzhiyun # define DIGB_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 3) 786*4882a593Smuzhiyun # define DIGB_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 4) 787*4882a593Smuzhiyun # define AUX1_SW_DONE_INTERRUPT (1 << 5) 788*4882a593Smuzhiyun # define AUX1_LS_DONE_INTERRUPT (1 << 6) 789*4882a593Smuzhiyun # define AUX2_SW_DONE_INTERRUPT (1 << 7) 790*4882a593Smuzhiyun # define AUX2_LS_DONE_INTERRUPT (1 << 8) 791*4882a593Smuzhiyun # define AUX3_SW_DONE_INTERRUPT (1 << 9) 792*4882a593Smuzhiyun # define AUX3_LS_DONE_INTERRUPT (1 << 10) 793*4882a593Smuzhiyun # define AUX4_SW_DONE_INTERRUPT (1 << 11) 794*4882a593Smuzhiyun # define AUX4_LS_DONE_INTERRUPT (1 << 12) 795*4882a593Smuzhiyun # define DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 13) 796*4882a593Smuzhiyun # define DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 14) 797*4882a593Smuzhiyun /* DCE 3.2 */ 798*4882a593Smuzhiyun # define AUX5_SW_DONE_INTERRUPT (1 << 15) 799*4882a593Smuzhiyun # define AUX5_LS_DONE_INTERRUPT (1 << 16) 800*4882a593Smuzhiyun # define AUX6_SW_DONE_INTERRUPT (1 << 17) 801*4882a593Smuzhiyun # define AUX6_LS_DONE_INTERRUPT (1 << 18) 802*4882a593Smuzhiyun # define DC_HPD5_INTERRUPT (1 << 19) 803*4882a593Smuzhiyun # define DC_HPD5_RX_INTERRUPT (1 << 20) 804*4882a593Smuzhiyun # define DC_HPD6_INTERRUPT (1 << 21) 805*4882a593Smuzhiyun # define DC_HPD6_RX_INTERRUPT (1 << 22) 806*4882a593Smuzhiyun 807*4882a593Smuzhiyun #define DACA_AUTO_DETECT_CONTROL 0x7828 808*4882a593Smuzhiyun #define DACB_AUTO_DETECT_CONTROL 0x7a28 809*4882a593Smuzhiyun #define DCE3_DACA_AUTO_DETECT_CONTROL 0x7028 810*4882a593Smuzhiyun #define DCE3_DACB_AUTO_DETECT_CONTROL 0x7128 811*4882a593Smuzhiyun # define DACx_AUTODETECT_MODE(x) ((x) << 0) 812*4882a593Smuzhiyun # define DACx_AUTODETECT_MODE_NONE 0 813*4882a593Smuzhiyun # define DACx_AUTODETECT_MODE_CONNECT 1 814*4882a593Smuzhiyun # define DACx_AUTODETECT_MODE_DISCONNECT 2 815*4882a593Smuzhiyun # define DACx_AUTODETECT_FRAME_TIME_COUNTER(x) ((x) << 8) 816*4882a593Smuzhiyun /* bit 18 = R/C, 17 = G/Y, 16 = B/Comp */ 817*4882a593Smuzhiyun # define DACx_AUTODETECT_CHECK_MASK(x) ((x) << 16) 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun #define DCE3_DACA_AUTODETECT_INT_CONTROL 0x7038 820*4882a593Smuzhiyun #define DCE3_DACB_AUTODETECT_INT_CONTROL 0x7138 821*4882a593Smuzhiyun #define DACA_AUTODETECT_INT_CONTROL 0x7838 822*4882a593Smuzhiyun #define DACB_AUTODETECT_INT_CONTROL 0x7a38 823*4882a593Smuzhiyun # define DACx_AUTODETECT_ACK (1 << 0) 824*4882a593Smuzhiyun # define DACx_AUTODETECT_INT_ENABLE (1 << 16) 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT1_CONTROL 0x7d00 827*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT2_CONTROL 0x7d10 828*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT3_CONTROL 0x7d24 829*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_EN (1 << 0) 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT1_INT_STATUS 0x7d04 832*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT2_INT_STATUS 0x7d14 833*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT3_INT_STATUS 0x7d28 834*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_INT_STATUS (1 << 0) 835*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_SENSE (1 << 1) 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun /* DCE 3.0 */ 838*4882a593Smuzhiyun #define DC_HPD1_INT_STATUS 0x7d00 839*4882a593Smuzhiyun #define DC_HPD2_INT_STATUS 0x7d0c 840*4882a593Smuzhiyun #define DC_HPD3_INT_STATUS 0x7d18 841*4882a593Smuzhiyun #define DC_HPD4_INT_STATUS 0x7d24 842*4882a593Smuzhiyun /* DCE 3.2 */ 843*4882a593Smuzhiyun #define DC_HPD5_INT_STATUS 0x7dc0 844*4882a593Smuzhiyun #define DC_HPD6_INT_STATUS 0x7df4 845*4882a593Smuzhiyun # define DC_HPDx_INT_STATUS (1 << 0) 846*4882a593Smuzhiyun # define DC_HPDx_SENSE (1 << 1) 847*4882a593Smuzhiyun # define DC_HPDx_RX_INT_STATUS (1 << 8) 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT1_INT_CONTROL 0x7d08 850*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT2_INT_CONTROL 0x7d18 851*4882a593Smuzhiyun #define DC_HOT_PLUG_DETECT3_INT_CONTROL 0x7d2c 852*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_INT_ACK (1 << 0) 853*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_INT_POLARITY (1 << 8) 854*4882a593Smuzhiyun # define DC_HOT_PLUG_DETECTx_INT_EN (1 << 16) 855*4882a593Smuzhiyun /* DCE 3.0 */ 856*4882a593Smuzhiyun #define DC_HPD1_INT_CONTROL 0x7d04 857*4882a593Smuzhiyun #define DC_HPD2_INT_CONTROL 0x7d10 858*4882a593Smuzhiyun #define DC_HPD3_INT_CONTROL 0x7d1c 859*4882a593Smuzhiyun #define DC_HPD4_INT_CONTROL 0x7d28 860*4882a593Smuzhiyun /* DCE 3.2 */ 861*4882a593Smuzhiyun #define DC_HPD5_INT_CONTROL 0x7dc4 862*4882a593Smuzhiyun #define DC_HPD6_INT_CONTROL 0x7df8 863*4882a593Smuzhiyun # define DC_HPDx_INT_ACK (1 << 0) 864*4882a593Smuzhiyun # define DC_HPDx_INT_POLARITY (1 << 8) 865*4882a593Smuzhiyun # define DC_HPDx_INT_EN (1 << 16) 866*4882a593Smuzhiyun # define DC_HPDx_RX_INT_ACK (1 << 20) 867*4882a593Smuzhiyun # define DC_HPDx_RX_INT_EN (1 << 24) 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun /* DCE 3.0 */ 870*4882a593Smuzhiyun #define DC_HPD1_CONTROL 0x7d08 871*4882a593Smuzhiyun #define DC_HPD2_CONTROL 0x7d14 872*4882a593Smuzhiyun #define DC_HPD3_CONTROL 0x7d20 873*4882a593Smuzhiyun #define DC_HPD4_CONTROL 0x7d2c 874*4882a593Smuzhiyun /* DCE 3.2 */ 875*4882a593Smuzhiyun #define DC_HPD5_CONTROL 0x7dc8 876*4882a593Smuzhiyun #define DC_HPD6_CONTROL 0x7dfc 877*4882a593Smuzhiyun # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 878*4882a593Smuzhiyun # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 879*4882a593Smuzhiyun /* DCE 3.2 */ 880*4882a593Smuzhiyun # define DC_HPDx_EN (1 << 28) 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun #define D1GRPH_INTERRUPT_STATUS 0x6158 883*4882a593Smuzhiyun #define D2GRPH_INTERRUPT_STATUS 0x6958 884*4882a593Smuzhiyun # define DxGRPH_PFLIP_INT_OCCURRED (1 << 0) 885*4882a593Smuzhiyun # define DxGRPH_PFLIP_INT_CLEAR (1 << 8) 886*4882a593Smuzhiyun #define D1GRPH_INTERRUPT_CONTROL 0x615c 887*4882a593Smuzhiyun #define D2GRPH_INTERRUPT_CONTROL 0x695c 888*4882a593Smuzhiyun # define DxGRPH_PFLIP_INT_MASK (1 << 0) 889*4882a593Smuzhiyun # define DxGRPH_PFLIP_INT_TYPE (1 << 8) 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun /* PCIE link stuff */ 892*4882a593Smuzhiyun #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ 893*4882a593Smuzhiyun # define LC_POINT_7_PLUS_EN (1 << 6) 894*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 895*4882a593Smuzhiyun # define LC_LINK_WIDTH_SHIFT 0 896*4882a593Smuzhiyun # define LC_LINK_WIDTH_MASK 0x7 897*4882a593Smuzhiyun # define LC_LINK_WIDTH_X0 0 898*4882a593Smuzhiyun # define LC_LINK_WIDTH_X1 1 899*4882a593Smuzhiyun # define LC_LINK_WIDTH_X2 2 900*4882a593Smuzhiyun # define LC_LINK_WIDTH_X4 3 901*4882a593Smuzhiyun # define LC_LINK_WIDTH_X8 4 902*4882a593Smuzhiyun # define LC_LINK_WIDTH_X16 6 903*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_SHIFT 4 904*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_MASK 0x70 905*4882a593Smuzhiyun # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 906*4882a593Smuzhiyun # define LC_RECONFIG_NOW (1 << 8) 907*4882a593Smuzhiyun # define LC_RENEGOTIATION_SUPPORT (1 << 9) 908*4882a593Smuzhiyun # define LC_RENEGOTIATE_EN (1 << 10) 909*4882a593Smuzhiyun # define LC_SHORT_RECONFIG_EN (1 << 11) 910*4882a593Smuzhiyun # define LC_UPCONFIGURE_SUPPORT (1 << 12) 911*4882a593Smuzhiyun # define LC_UPCONFIGURE_DIS (1 << 13) 912*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 913*4882a593Smuzhiyun # define LC_GEN2_EN_STRAP (1 << 0) 914*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 915*4882a593Smuzhiyun # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 916*4882a593Smuzhiyun # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 917*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 918*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 919*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE (1 << 11) 920*4882a593Smuzhiyun # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 921*4882a593Smuzhiyun # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 922*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 923*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 924*4882a593Smuzhiyun #define MM_CFGREGS_CNTL 0x544c 925*4882a593Smuzhiyun # define MM_WR_TO_CFG_EN (1 << 3) 926*4882a593Smuzhiyun #define LINK_CNTL2 0x88 /* F0 */ 927*4882a593Smuzhiyun # define TARGET_LINK_SPEED_MASK (0xf << 0) 928*4882a593Smuzhiyun # define SELECTABLE_DEEMPHASIS (1 << 6) 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun /* Audio */ 931*4882a593Smuzhiyun #define AZ_HOT_PLUG_CONTROL 0x7300 932*4882a593Smuzhiyun # define AZ_FORCE_CODEC_WAKE (1 << 0) 933*4882a593Smuzhiyun # define JACK_DETECTION_ENABLE (1 << 4) 934*4882a593Smuzhiyun # define UNSOLICITED_RESPONSE_ENABLE (1 << 8) 935*4882a593Smuzhiyun # define CODEC_HOT_PLUG_ENABLE (1 << 12) 936*4882a593Smuzhiyun # define AUDIO_ENABLED (1 << 31) 937*4882a593Smuzhiyun /* DCE3 adds */ 938*4882a593Smuzhiyun # define PIN0_JACK_DETECTION_ENABLE (1 << 4) 939*4882a593Smuzhiyun # define PIN1_JACK_DETECTION_ENABLE (1 << 5) 940*4882a593Smuzhiyun # define PIN2_JACK_DETECTION_ENABLE (1 << 6) 941*4882a593Smuzhiyun # define PIN3_JACK_DETECTION_ENABLE (1 << 7) 942*4882a593Smuzhiyun # define PIN0_AUDIO_ENABLED (1 << 24) 943*4882a593Smuzhiyun # define PIN1_AUDIO_ENABLED (1 << 25) 944*4882a593Smuzhiyun # define PIN2_AUDIO_ENABLED (1 << 26) 945*4882a593Smuzhiyun # define PIN3_AUDIO_ENABLED (1 << 27) 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun /* Audio clocks DCE 2.0/3.0 */ 948*4882a593Smuzhiyun #define AUDIO_DTO 0x7340 949*4882a593Smuzhiyun # define AUDIO_DTO_PHASE(x) (((x) & 0xffff) << 0) 950*4882a593Smuzhiyun # define AUDIO_DTO_MODULE(x) (((x) & 0xffff) << 16) 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun /* Audio clocks DCE 3.2 */ 953*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_PHASE 0x0514 954*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_MODULE 0x0518 955*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_LOAD 0x051c 956*4882a593Smuzhiyun # define DTO_LOAD (1 << 31) 957*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_CNTL 0x0520 958*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0) 959*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7 960*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0 961*4882a593Smuzhiyun 962*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_PHASE 0x0524 963*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_MODULE 0x0528 964*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_LOAD 0x052c 965*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_CNTL 0x0530 966*4882a593Smuzhiyun 967*4882a593Smuzhiyun #define DCCG_AUDIO_DTO_SELECT 0x0534 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun /* digital blocks */ 970*4882a593Smuzhiyun #define TMDSA_CNTL 0x7880 971*4882a593Smuzhiyun # define TMDSA_HDMI_EN (1 << 2) 972*4882a593Smuzhiyun #define LVTMA_CNTL 0x7a80 973*4882a593Smuzhiyun # define LVTMA_HDMI_EN (1 << 2) 974*4882a593Smuzhiyun #define DDIA_CNTL 0x7200 975*4882a593Smuzhiyun # define DDIA_HDMI_EN (1 << 2) 976*4882a593Smuzhiyun #define DIG0_CNTL 0x75a0 977*4882a593Smuzhiyun # define DIG_MODE(x) (((x) & 7) << 8) 978*4882a593Smuzhiyun # define DIG_MODE_DP 0 979*4882a593Smuzhiyun # define DIG_MODE_LVDS 1 980*4882a593Smuzhiyun # define DIG_MODE_TMDS_DVI 2 981*4882a593Smuzhiyun # define DIG_MODE_TMDS_HDMI 3 982*4882a593Smuzhiyun # define DIG_MODE_SDVO 4 983*4882a593Smuzhiyun #define DIG1_CNTL 0x79a0 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x71bc 986*4882a593Smuzhiyun #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 987*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 988*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_SHIFT 0 989*4882a593Smuzhiyun #define HDMI_CONNECTION (1 << 16) 990*4882a593Smuzhiyun #define DP_CONNECTION (1 << 17) 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */ 993*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */ 994*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */ 995*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */ 996*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */ 997*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */ 998*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */ 999*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */ 1000*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */ 1001*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */ 1002*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */ 1003*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */ 1004*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */ 1005*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */ 1006*4882a593Smuzhiyun # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 1007*4882a593Smuzhiyun /* max channels minus one. 7 = 8 channels */ 1008*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 1009*4882a593Smuzhiyun # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 1010*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 1011*4882a593Smuzhiyun /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 1012*4882a593Smuzhiyun * bit0 = 32 kHz 1013*4882a593Smuzhiyun * bit1 = 44.1 kHz 1014*4882a593Smuzhiyun * bit2 = 48 kHz 1015*4882a593Smuzhiyun * bit3 = 88.2 kHz 1016*4882a593Smuzhiyun * bit4 = 96 kHz 1017*4882a593Smuzhiyun * bit5 = 176.4 kHz 1018*4882a593Smuzhiyun * bit6 = 192 kHz 1019*4882a593Smuzhiyun */ 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun /* rs6xx/rs740 and r6xx share the same HDMI blocks, however, rs6xx has only one 1022*4882a593Smuzhiyun * instance of the blocks while r6xx has 2. DCE 3.0 cards are slightly 1023*4882a593Smuzhiyun * different due to the new DIG blocks, but also have 2 instances. 1024*4882a593Smuzhiyun * DCE 3.0 HDMI blocks are part of each DIG encoder. 1025*4882a593Smuzhiyun */ 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun /* rs6xx/rs740/r6xx/dce3 */ 1028*4882a593Smuzhiyun #define HDMI0_CONTROL 0x7400 1029*4882a593Smuzhiyun /* rs6xx/rs740/r6xx */ 1030*4882a593Smuzhiyun # define HDMI0_ENABLE (1 << 0) 1031*4882a593Smuzhiyun # define HDMI0_STREAM(x) (((x) & 3) << 2) 1032*4882a593Smuzhiyun # define HDMI0_STREAM_TMDSA 0 1033*4882a593Smuzhiyun # define HDMI0_STREAM_LVTMA 1 1034*4882a593Smuzhiyun # define HDMI0_STREAM_DVOA 2 1035*4882a593Smuzhiyun # define HDMI0_STREAM_DDIA 3 1036*4882a593Smuzhiyun /* rs6xx/r6xx/dce3 */ 1037*4882a593Smuzhiyun # define HDMI0_ERROR_ACK (1 << 8) 1038*4882a593Smuzhiyun # define HDMI0_ERROR_MASK (1 << 9) 1039*4882a593Smuzhiyun #define HDMI0_STATUS 0x7404 1040*4882a593Smuzhiyun # define HDMI0_ACTIVE_AVMUTE (1 << 0) 1041*4882a593Smuzhiyun # define HDMI0_AUDIO_ENABLE (1 << 4) 1042*4882a593Smuzhiyun # define HDMI0_AZ_FORMAT_WTRIG (1 << 28) 1043*4882a593Smuzhiyun # define HDMI0_AZ_FORMAT_WTRIG_INT (1 << 29) 1044*4882a593Smuzhiyun #define HDMI0_AUDIO_PACKET_CONTROL 0x7408 1045*4882a593Smuzhiyun # define HDMI0_AUDIO_SAMPLE_SEND (1 << 0) 1046*4882a593Smuzhiyun # define HDMI0_AUDIO_DELAY_EN(x) (((x) & 3) << 4) 1047*4882a593Smuzhiyun # define HDMI0_AUDIO_DELAY_EN_MASK (3 << 4) 1048*4882a593Smuzhiyun # define HDMI0_AUDIO_SEND_MAX_PACKETS (1 << 8) 1049*4882a593Smuzhiyun # define HDMI0_AUDIO_TEST_EN (1 << 12) 1050*4882a593Smuzhiyun # define HDMI0_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16) 1051*4882a593Smuzhiyun # define HDMI0_AUDIO_PACKETS_PER_LINE_MASK (0x1f << 16) 1052*4882a593Smuzhiyun # define HDMI0_AUDIO_CHANNEL_SWAP (1 << 24) 1053*4882a593Smuzhiyun # define HDMI0_60958_CS_UPDATE (1 << 26) 1054*4882a593Smuzhiyun # define HDMI0_AZ_FORMAT_WTRIG_MASK (1 << 28) 1055*4882a593Smuzhiyun # define HDMI0_AZ_FORMAT_WTRIG_ACK (1 << 29) 1056*4882a593Smuzhiyun #define HDMI0_AUDIO_CRC_CONTROL 0x740c 1057*4882a593Smuzhiyun # define HDMI0_AUDIO_CRC_EN (1 << 0) 1058*4882a593Smuzhiyun #define DCE3_HDMI0_ACR_PACKET_CONTROL 0x740c 1059*4882a593Smuzhiyun #define HDMI0_VBI_PACKET_CONTROL 0x7410 1060*4882a593Smuzhiyun # define HDMI0_NULL_SEND (1 << 0) 1061*4882a593Smuzhiyun # define HDMI0_GC_SEND (1 << 4) 1062*4882a593Smuzhiyun # define HDMI0_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */ 1063*4882a593Smuzhiyun #define HDMI0_INFOFRAME_CONTROL0 0x7414 1064*4882a593Smuzhiyun # define HDMI0_AVI_INFO_SEND (1 << 0) 1065*4882a593Smuzhiyun # define HDMI0_AVI_INFO_CONT (1 << 1) 1066*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_SEND (1 << 4) 1067*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_CONT (1 << 5) 1068*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hdmi regs */ 1069*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_UPDATE (1 << 7) 1070*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_SEND (1 << 8) 1071*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_CONT (1 << 9) 1072*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_UPDATE (1 << 10) 1073*4882a593Smuzhiyun #define HDMI0_INFOFRAME_CONTROL1 0x7418 1074*4882a593Smuzhiyun # define HDMI0_AVI_INFO_LINE(x) (((x) & 0x3f) << 0) 1075*4882a593Smuzhiyun # define HDMI0_AVI_INFO_LINE_MASK (0x3f << 0) 1076*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8) 1077*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_LINE_MASK (0x3f << 8) 1078*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16) 1079*4882a593Smuzhiyun #define HDMI0_GENERIC_PACKET_CONTROL 0x741c 1080*4882a593Smuzhiyun # define HDMI0_GENERIC0_SEND (1 << 0) 1081*4882a593Smuzhiyun # define HDMI0_GENERIC0_CONT (1 << 1) 1082*4882a593Smuzhiyun # define HDMI0_GENERIC0_UPDATE (1 << 2) 1083*4882a593Smuzhiyun # define HDMI0_GENERIC1_SEND (1 << 4) 1084*4882a593Smuzhiyun # define HDMI0_GENERIC1_CONT (1 << 5) 1085*4882a593Smuzhiyun # define HDMI0_GENERIC0_LINE(x) (((x) & 0x3f) << 16) 1086*4882a593Smuzhiyun # define HDMI0_GENERIC0_LINE_MASK (0x3f << 16) 1087*4882a593Smuzhiyun # define HDMI0_GENERIC1_LINE(x) (((x) & 0x3f) << 24) 1088*4882a593Smuzhiyun # define HDMI0_GENERIC1_LINE_MASK (0x3f << 24) 1089*4882a593Smuzhiyun #define HDMI0_GC 0x7428 1090*4882a593Smuzhiyun # define HDMI0_GC_AVMUTE (1 << 0) 1091*4882a593Smuzhiyun #define HDMI0_AVI_INFO0 0x7454 1092*4882a593Smuzhiyun # define HDMI0_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 1093*4882a593Smuzhiyun # define HDMI0_AVI_INFO_S(x) (((x) & 3) << 8) 1094*4882a593Smuzhiyun # define HDMI0_AVI_INFO_B(x) (((x) & 3) << 10) 1095*4882a593Smuzhiyun # define HDMI0_AVI_INFO_A(x) (((x) & 1) << 12) 1096*4882a593Smuzhiyun # define HDMI0_AVI_INFO_Y(x) (((x) & 3) << 13) 1097*4882a593Smuzhiyun # define HDMI0_AVI_INFO_Y_RGB 0 1098*4882a593Smuzhiyun # define HDMI0_AVI_INFO_Y_YCBCR422 1 1099*4882a593Smuzhiyun # define HDMI0_AVI_INFO_Y_YCBCR444 2 1100*4882a593Smuzhiyun # define HDMI0_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8) 1101*4882a593Smuzhiyun # define HDMI0_AVI_INFO_R(x) (((x) & 0xf) << 16) 1102*4882a593Smuzhiyun # define HDMI0_AVI_INFO_M(x) (((x) & 0x3) << 20) 1103*4882a593Smuzhiyun # define HDMI0_AVI_INFO_C(x) (((x) & 0x3) << 22) 1104*4882a593Smuzhiyun # define HDMI0_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16) 1105*4882a593Smuzhiyun # define HDMI0_AVI_INFO_SC(x) (((x) & 0x3) << 24) 1106*4882a593Smuzhiyun # define HDMI0_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24) 1107*4882a593Smuzhiyun #define HDMI0_AVI_INFO1 0x7458 1108*4882a593Smuzhiyun # define HDMI0_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */ 1109*4882a593Smuzhiyun # define HDMI0_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */ 1110*4882a593Smuzhiyun # define HDMI0_AVI_INFO_TOP(x) (((x) & 0xffff) << 16) 1111*4882a593Smuzhiyun #define HDMI0_AVI_INFO2 0x745c 1112*4882a593Smuzhiyun # define HDMI0_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0) 1113*4882a593Smuzhiyun # define HDMI0_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16) 1114*4882a593Smuzhiyun #define HDMI0_AVI_INFO3 0x7460 1115*4882a593Smuzhiyun # define HDMI0_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0) 1116*4882a593Smuzhiyun # define HDMI0_AVI_INFO_VERSION(x) (((x) & 3) << 24) 1117*4882a593Smuzhiyun #define HDMI0_MPEG_INFO0 0x7464 1118*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 1119*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_MB0(x) (((x) & 0xff) << 8) 1120*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_MB1(x) (((x) & 0xff) << 16) 1121*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_MB2(x) (((x) & 0xff) << 24) 1122*4882a593Smuzhiyun #define HDMI0_MPEG_INFO1 0x7468 1123*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_MB3(x) (((x) & 0xff) << 0) 1124*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_MF(x) (((x) & 3) << 8) 1125*4882a593Smuzhiyun # define HDMI0_MPEG_INFO_FR(x) (((x) & 1) << 12) 1126*4882a593Smuzhiyun #define HDMI0_GENERIC0_HDR 0x746c 1127*4882a593Smuzhiyun #define HDMI0_GENERIC0_0 0x7470 1128*4882a593Smuzhiyun #define HDMI0_GENERIC0_1 0x7474 1129*4882a593Smuzhiyun #define HDMI0_GENERIC0_2 0x7478 1130*4882a593Smuzhiyun #define HDMI0_GENERIC0_3 0x747c 1131*4882a593Smuzhiyun #define HDMI0_GENERIC0_4 0x7480 1132*4882a593Smuzhiyun #define HDMI0_GENERIC0_5 0x7484 1133*4882a593Smuzhiyun #define HDMI0_GENERIC0_6 0x7488 1134*4882a593Smuzhiyun #define HDMI0_GENERIC1_HDR 0x748c 1135*4882a593Smuzhiyun #define HDMI0_GENERIC1_0 0x7490 1136*4882a593Smuzhiyun #define HDMI0_GENERIC1_1 0x7494 1137*4882a593Smuzhiyun #define HDMI0_GENERIC1_2 0x7498 1138*4882a593Smuzhiyun #define HDMI0_GENERIC1_3 0x749c 1139*4882a593Smuzhiyun #define HDMI0_GENERIC1_4 0x74a0 1140*4882a593Smuzhiyun #define HDMI0_GENERIC1_5 0x74a4 1141*4882a593Smuzhiyun #define HDMI0_GENERIC1_6 0x74a8 1142*4882a593Smuzhiyun #define HDMI0_ACR_32_0 0x74ac 1143*4882a593Smuzhiyun # define HDMI0_ACR_CTS_32(x) (((x) & 0xfffff) << 12) 1144*4882a593Smuzhiyun # define HDMI0_ACR_CTS_32_MASK (0xfffff << 12) 1145*4882a593Smuzhiyun #define HDMI0_ACR_32_1 0x74b0 1146*4882a593Smuzhiyun # define HDMI0_ACR_N_32(x) (((x) & 0xfffff) << 0) 1147*4882a593Smuzhiyun # define HDMI0_ACR_N_32_MASK (0xfffff << 0) 1148*4882a593Smuzhiyun #define HDMI0_ACR_44_0 0x74b4 1149*4882a593Smuzhiyun # define HDMI0_ACR_CTS_44(x) (((x) & 0xfffff) << 12) 1150*4882a593Smuzhiyun # define HDMI0_ACR_CTS_44_MASK (0xfffff << 12) 1151*4882a593Smuzhiyun #define HDMI0_ACR_44_1 0x74b8 1152*4882a593Smuzhiyun # define HDMI0_ACR_N_44(x) (((x) & 0xfffff) << 0) 1153*4882a593Smuzhiyun # define HDMI0_ACR_N_44_MASK (0xfffff << 0) 1154*4882a593Smuzhiyun #define HDMI0_ACR_48_0 0x74bc 1155*4882a593Smuzhiyun # define HDMI0_ACR_CTS_48(x) (((x) & 0xfffff) << 12) 1156*4882a593Smuzhiyun # define HDMI0_ACR_CTS_48_MASK (0xfffff << 12) 1157*4882a593Smuzhiyun #define HDMI0_ACR_48_1 0x74c0 1158*4882a593Smuzhiyun # define HDMI0_ACR_N_48(x) (((x) & 0xfffff) << 0) 1159*4882a593Smuzhiyun # define HDMI0_ACR_N_48_MASK (0xfffff << 0) 1160*4882a593Smuzhiyun #define HDMI0_ACR_STATUS_0 0x74c4 1161*4882a593Smuzhiyun #define HDMI0_ACR_STATUS_1 0x74c8 1162*4882a593Smuzhiyun #define HDMI0_AUDIO_INFO0 0x74cc 1163*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 1164*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_CC(x) (((x) & 7) << 8) 1165*4882a593Smuzhiyun #define HDMI0_AUDIO_INFO1 0x74d0 1166*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_CA(x) (((x) & 0xff) << 0) 1167*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11) 1168*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15) 1169*4882a593Smuzhiyun # define HDMI0_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8) 1170*4882a593Smuzhiyun #define HDMI0_60958_0 0x74d4 1171*4882a593Smuzhiyun # define HDMI0_60958_CS_A(x) (((x) & 1) << 0) 1172*4882a593Smuzhiyun # define HDMI0_60958_CS_B(x) (((x) & 1) << 1) 1173*4882a593Smuzhiyun # define HDMI0_60958_CS_C(x) (((x) & 1) << 2) 1174*4882a593Smuzhiyun # define HDMI0_60958_CS_D(x) (((x) & 3) << 3) 1175*4882a593Smuzhiyun # define HDMI0_60958_CS_MODE(x) (((x) & 3) << 6) 1176*4882a593Smuzhiyun # define HDMI0_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8) 1177*4882a593Smuzhiyun # define HDMI0_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16) 1178*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20) 1179*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK (0xf << 20) 1180*4882a593Smuzhiyun # define HDMI0_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24) 1181*4882a593Smuzhiyun # define HDMI0_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28) 1182*4882a593Smuzhiyun # define HDMI0_60958_CS_CLOCK_ACCURACY_MASK (3 << 28) 1183*4882a593Smuzhiyun #define HDMI0_60958_1 0x74d8 1184*4882a593Smuzhiyun # define HDMI0_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0) 1185*4882a593Smuzhiyun # define HDMI0_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4) 1186*4882a593Smuzhiyun # define HDMI0_60958_CS_VALID_L(x) (((x) & 1) << 16) 1187*4882a593Smuzhiyun # define HDMI0_60958_CS_VALID_R(x) (((x) & 1) << 18) 1188*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20) 1189*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK (0xf << 20) 1190*4882a593Smuzhiyun #define HDMI0_ACR_PACKET_CONTROL 0x74dc 1191*4882a593Smuzhiyun # define HDMI0_ACR_SEND (1 << 0) 1192*4882a593Smuzhiyun # define HDMI0_ACR_CONT (1 << 1) 1193*4882a593Smuzhiyun # define HDMI0_ACR_SELECT(x) (((x) & 3) << 4) 1194*4882a593Smuzhiyun # define HDMI0_ACR_HW 0 1195*4882a593Smuzhiyun # define HDMI0_ACR_32 1 1196*4882a593Smuzhiyun # define HDMI0_ACR_44 2 1197*4882a593Smuzhiyun # define HDMI0_ACR_48 3 1198*4882a593Smuzhiyun # define HDMI0_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */ 1199*4882a593Smuzhiyun # define HDMI0_ACR_AUTO_SEND (1 << 12) 1200*4882a593Smuzhiyun #define DCE3_HDMI0_AUDIO_CRC_CONTROL 0x74dc 1201*4882a593Smuzhiyun #define HDMI0_RAMP_CONTROL0 0x74e0 1202*4882a593Smuzhiyun # define HDMI0_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0) 1203*4882a593Smuzhiyun #define HDMI0_RAMP_CONTROL1 0x74e4 1204*4882a593Smuzhiyun # define HDMI0_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0) 1205*4882a593Smuzhiyun #define HDMI0_RAMP_CONTROL2 0x74e8 1206*4882a593Smuzhiyun # define HDMI0_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0) 1207*4882a593Smuzhiyun #define HDMI0_RAMP_CONTROL3 0x74ec 1208*4882a593Smuzhiyun # define HDMI0_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0) 1209*4882a593Smuzhiyun /* HDMI0_60958_2 is r7xx only */ 1210*4882a593Smuzhiyun #define HDMI0_60958_2 0x74f0 1211*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0) 1212*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4) 1213*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8) 1214*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12) 1215*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16) 1216*4882a593Smuzhiyun # define HDMI0_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20) 1217*4882a593Smuzhiyun /* r6xx only; second instance starts at 0x7700 */ 1218*4882a593Smuzhiyun #define HDMI1_CONTROL 0x7700 1219*4882a593Smuzhiyun #define HDMI1_STATUS 0x7704 1220*4882a593Smuzhiyun #define HDMI1_AUDIO_PACKET_CONTROL 0x7708 1221*4882a593Smuzhiyun /* DCE3; second instance starts at 0x7800 NOT 0x7700 */ 1222*4882a593Smuzhiyun #define DCE3_HDMI1_CONTROL 0x7800 1223*4882a593Smuzhiyun #define DCE3_HDMI1_STATUS 0x7804 1224*4882a593Smuzhiyun #define DCE3_HDMI1_AUDIO_PACKET_CONTROL 0x7808 1225*4882a593Smuzhiyun /* DCE3.2 (for interrupts) */ 1226*4882a593Smuzhiyun #define AFMT_STATUS 0x7600 1227*4882a593Smuzhiyun # define AFMT_AUDIO_ENABLE (1 << 4) 1228*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG (1 << 28) 1229*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29) 1230*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30) 1231*4882a593Smuzhiyun #define AFMT_AUDIO_PACKET_CONTROL 0x7604 1232*4882a593Smuzhiyun # define AFMT_AUDIO_SAMPLE_SEND (1 << 0) 1233*4882a593Smuzhiyun # define AFMT_AUDIO_TEST_EN (1 << 12) 1234*4882a593Smuzhiyun # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24) 1235*4882a593Smuzhiyun # define AFMT_60958_CS_UPDATE (1 << 26) 1236*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27) 1237*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28) 1238*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29) 1239*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30) 1240*4882a593Smuzhiyun 1241*4882a593Smuzhiyun /* DCE3 FMT blocks */ 1242*4882a593Smuzhiyun #define FMT_CONTROL 0x6700 1243*4882a593Smuzhiyun # define FMT_PIXEL_ENCODING (1 << 16) 1244*4882a593Smuzhiyun /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */ 1245*4882a593Smuzhiyun #define FMT_BIT_DEPTH_CONTROL 0x6710 1246*4882a593Smuzhiyun # define FMT_TRUNCATE_EN (1 << 0) 1247*4882a593Smuzhiyun # define FMT_TRUNCATE_DEPTH (1 << 4) 1248*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_EN (1 << 8) 1249*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 1250*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 1251*4882a593Smuzhiyun # define FMT_FRAME_RANDOM_ENABLE (1 << 13) 1252*4882a593Smuzhiyun # define FMT_RGB_RANDOM_ENABLE (1 << 14) 1253*4882a593Smuzhiyun # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 1254*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_EN (1 << 16) 1255*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 1256*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 1257*4882a593Smuzhiyun # define FMT_TEMPORAL_LEVEL (1 << 24) 1258*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_RESET (1 << 25) 1259*4882a593Smuzhiyun # define FMT_25FRC_SEL(x) ((x) << 26) 1260*4882a593Smuzhiyun # define FMT_50FRC_SEL(x) ((x) << 28) 1261*4882a593Smuzhiyun # define FMT_75FRC_SEL(x) ((x) << 30) 1262*4882a593Smuzhiyun #define FMT_CLAMP_CONTROL 0x672c 1263*4882a593Smuzhiyun # define FMT_CLAMP_DATA_EN (1 << 0) 1264*4882a593Smuzhiyun # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16) 1265*4882a593Smuzhiyun # define FMT_CLAMP_6BPC 0 1266*4882a593Smuzhiyun # define FMT_CLAMP_8BPC 1 1267*4882a593Smuzhiyun # define FMT_CLAMP_10BPC 2 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun /* Power management */ 1270*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL 0x600 1271*4882a593Smuzhiyun # define SPLL_RESET (1 << 0) 1272*4882a593Smuzhiyun # define SPLL_SLEEP (1 << 1) 1273*4882a593Smuzhiyun # define SPLL_REF_DIV(x) ((x) << 2) 1274*4882a593Smuzhiyun # define SPLL_REF_DIV_MASK (7 << 2) 1275*4882a593Smuzhiyun # define SPLL_FB_DIV(x) ((x) << 5) 1276*4882a593Smuzhiyun # define SPLL_FB_DIV_MASK (0xff << 5) 1277*4882a593Smuzhiyun # define SPLL_PULSEEN (1 << 13) 1278*4882a593Smuzhiyun # define SPLL_PULSENUM(x) ((x) << 14) 1279*4882a593Smuzhiyun # define SPLL_PULSENUM_MASK (3 << 14) 1280*4882a593Smuzhiyun # define SPLL_SW_HILEN(x) ((x) << 16) 1281*4882a593Smuzhiyun # define SPLL_SW_HILEN_MASK (0xf << 16) 1282*4882a593Smuzhiyun # define SPLL_SW_LOLEN(x) ((x) << 20) 1283*4882a593Smuzhiyun # define SPLL_SW_LOLEN_MASK (0xf << 20) 1284*4882a593Smuzhiyun # define SPLL_DIVEN (1 << 24) 1285*4882a593Smuzhiyun # define SPLL_BYPASS_EN (1 << 25) 1286*4882a593Smuzhiyun # define SPLL_CHG_STATUS (1 << 29) 1287*4882a593Smuzhiyun # define SPLL_CTLREQ (1 << 30) 1288*4882a593Smuzhiyun # define SPLL_CTLACK (1 << 31) 1289*4882a593Smuzhiyun 1290*4882a593Smuzhiyun #define GENERAL_PWRMGT 0x618 1291*4882a593Smuzhiyun # define GLOBAL_PWRMGT_EN (1 << 0) 1292*4882a593Smuzhiyun # define STATIC_PM_EN (1 << 1) 1293*4882a593Smuzhiyun # define MOBILE_SU (1 << 2) 1294*4882a593Smuzhiyun # define THERMAL_PROTECTION_DIS (1 << 3) 1295*4882a593Smuzhiyun # define THERMAL_PROTECTION_TYPE (1 << 4) 1296*4882a593Smuzhiyun # define ENABLE_GEN2PCIE (1 << 5) 1297*4882a593Smuzhiyun # define SW_GPIO_INDEX(x) ((x) << 6) 1298*4882a593Smuzhiyun # define SW_GPIO_INDEX_MASK (3 << 6) 1299*4882a593Smuzhiyun # define LOW_VOLT_D2_ACPI (1 << 8) 1300*4882a593Smuzhiyun # define LOW_VOLT_D3_ACPI (1 << 9) 1301*4882a593Smuzhiyun # define VOLT_PWRMGT_EN (1 << 10) 1302*4882a593Smuzhiyun #define CG_TPC 0x61c 1303*4882a593Smuzhiyun # define TPCC(x) ((x) << 0) 1304*4882a593Smuzhiyun # define TPCC_MASK (0x7fffff << 0) 1305*4882a593Smuzhiyun # define TPU(x) ((x) << 23) 1306*4882a593Smuzhiyun # define TPU_MASK (0x1f << 23) 1307*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL 0x620 1308*4882a593Smuzhiyun # define SCLK_PWRMGT_OFF (1 << 0) 1309*4882a593Smuzhiyun # define SCLK_TURNOFF (1 << 1) 1310*4882a593Smuzhiyun # define SPLL_TURNOFF (1 << 2) 1311*4882a593Smuzhiyun # define SU_SCLK_USE_BCLK (1 << 3) 1312*4882a593Smuzhiyun # define DYNAMIC_GFX_ISLAND_PWR_DOWN (1 << 4) 1313*4882a593Smuzhiyun # define DYNAMIC_GFX_ISLAND_PWR_LP (1 << 5) 1314*4882a593Smuzhiyun # define CLK_TURN_ON_STAGGER (1 << 6) 1315*4882a593Smuzhiyun # define CLK_TURN_OFF_STAGGER (1 << 7) 1316*4882a593Smuzhiyun # define FIR_FORCE_TREND_SEL (1 << 8) 1317*4882a593Smuzhiyun # define FIR_TREND_MODE (1 << 9) 1318*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_EN (1 << 10) 1319*4882a593Smuzhiyun # define VDDC3D_TURNOFF_D1 (1 << 11) 1320*4882a593Smuzhiyun # define VDDC3D_TURNOFF_D2 (1 << 12) 1321*4882a593Smuzhiyun # define VDDC3D_TURNOFF_D3 (1 << 13) 1322*4882a593Smuzhiyun # define SPLL_TURNOFF_D2 (1 << 14) 1323*4882a593Smuzhiyun # define SCLK_LOW_D1 (1 << 15) 1324*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_MC_EN (1 << 16) 1325*4882a593Smuzhiyun #define MCLK_PWRMGT_CNTL 0x624 1326*4882a593Smuzhiyun # define MPLL_PWRMGT_OFF (1 << 0) 1327*4882a593Smuzhiyun # define YCLK_TURNOFF (1 << 1) 1328*4882a593Smuzhiyun # define MPLL_TURNOFF (1 << 2) 1329*4882a593Smuzhiyun # define SU_MCLK_USE_BCLK (1 << 3) 1330*4882a593Smuzhiyun # define DLL_READY (1 << 4) 1331*4882a593Smuzhiyun # define MC_BUSY (1 << 5) 1332*4882a593Smuzhiyun # define MC_INT_CNTL (1 << 7) 1333*4882a593Smuzhiyun # define MRDCKA_SLEEP (1 << 8) 1334*4882a593Smuzhiyun # define MRDCKB_SLEEP (1 << 9) 1335*4882a593Smuzhiyun # define MRDCKC_SLEEP (1 << 10) 1336*4882a593Smuzhiyun # define MRDCKD_SLEEP (1 << 11) 1337*4882a593Smuzhiyun # define MRDCKE_SLEEP (1 << 12) 1338*4882a593Smuzhiyun # define MRDCKF_SLEEP (1 << 13) 1339*4882a593Smuzhiyun # define MRDCKG_SLEEP (1 << 14) 1340*4882a593Smuzhiyun # define MRDCKH_SLEEP (1 << 15) 1341*4882a593Smuzhiyun # define MRDCKA_RESET (1 << 16) 1342*4882a593Smuzhiyun # define MRDCKB_RESET (1 << 17) 1343*4882a593Smuzhiyun # define MRDCKC_RESET (1 << 18) 1344*4882a593Smuzhiyun # define MRDCKD_RESET (1 << 19) 1345*4882a593Smuzhiyun # define MRDCKE_RESET (1 << 20) 1346*4882a593Smuzhiyun # define MRDCKF_RESET (1 << 21) 1347*4882a593Smuzhiyun # define MRDCKG_RESET (1 << 22) 1348*4882a593Smuzhiyun # define MRDCKH_RESET (1 << 23) 1349*4882a593Smuzhiyun # define DLL_READY_READ (1 << 24) 1350*4882a593Smuzhiyun # define USE_DISPLAY_GAP (1 << 25) 1351*4882a593Smuzhiyun # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 1352*4882a593Smuzhiyun # define USE_DISPLAY_GAP_CTXSW (1 << 27) 1353*4882a593Smuzhiyun # define MPLL_TURNOFF_D2 (1 << 28) 1354*4882a593Smuzhiyun # define USE_DISPLAY_URGENT_CTXSW (1 << 29) 1355*4882a593Smuzhiyun 1356*4882a593Smuzhiyun #define MPLL_TIME 0x634 1357*4882a593Smuzhiyun # define MPLL_LOCK_TIME(x) ((x) << 0) 1358*4882a593Smuzhiyun # define MPLL_LOCK_TIME_MASK (0xffff << 0) 1359*4882a593Smuzhiyun # define MPLL_RESET_TIME(x) ((x) << 16) 1360*4882a593Smuzhiyun # define MPLL_RESET_TIME_MASK (0xffff << 16) 1361*4882a593Smuzhiyun 1362*4882a593Smuzhiyun #define SCLK_FREQ_SETTING_STEP_0_PART1 0x648 1363*4882a593Smuzhiyun # define STEP_0_SPLL_POST_DIV(x) ((x) << 0) 1364*4882a593Smuzhiyun # define STEP_0_SPLL_POST_DIV_MASK (0xff << 0) 1365*4882a593Smuzhiyun # define STEP_0_SPLL_FB_DIV(x) ((x) << 8) 1366*4882a593Smuzhiyun # define STEP_0_SPLL_FB_DIV_MASK (0xff << 8) 1367*4882a593Smuzhiyun # define STEP_0_SPLL_REF_DIV(x) ((x) << 16) 1368*4882a593Smuzhiyun # define STEP_0_SPLL_REF_DIV_MASK (7 << 16) 1369*4882a593Smuzhiyun # define STEP_0_SPLL_STEP_TIME(x) ((x) << 19) 1370*4882a593Smuzhiyun # define STEP_0_SPLL_STEP_TIME_MASK (0x1fff << 19) 1371*4882a593Smuzhiyun #define SCLK_FREQ_SETTING_STEP_0_PART2 0x64c 1372*4882a593Smuzhiyun # define STEP_0_PULSE_HIGH_CNT(x) ((x) << 0) 1373*4882a593Smuzhiyun # define STEP_0_PULSE_HIGH_CNT_MASK (0x1ff << 0) 1374*4882a593Smuzhiyun # define STEP_0_POST_DIV_EN (1 << 9) 1375*4882a593Smuzhiyun # define STEP_0_SPLL_STEP_ENABLE (1 << 30) 1376*4882a593Smuzhiyun # define STEP_0_SPLL_ENTRY_VALID (1 << 31) 1377*4882a593Smuzhiyun 1378*4882a593Smuzhiyun #define VID_RT 0x6f8 1379*4882a593Smuzhiyun # define VID_CRT(x) ((x) << 0) 1380*4882a593Smuzhiyun # define VID_CRT_MASK (0x1fff << 0) 1381*4882a593Smuzhiyun # define VID_CRTU(x) ((x) << 13) 1382*4882a593Smuzhiyun # define VID_CRTU_MASK (7 << 13) 1383*4882a593Smuzhiyun # define SSTU(x) ((x) << 16) 1384*4882a593Smuzhiyun # define SSTU_MASK (7 << 16) 1385*4882a593Smuzhiyun #define CTXSW_PROFILE_INDEX 0x6fc 1386*4882a593Smuzhiyun # define CTXSW_FREQ_VIDS_CFG_INDEX(x) ((x) << 0) 1387*4882a593Smuzhiyun # define CTXSW_FREQ_VIDS_CFG_INDEX_MASK (3 << 0) 1388*4882a593Smuzhiyun # define CTXSW_FREQ_VIDS_CFG_INDEX_SHIFT 0 1389*4882a593Smuzhiyun # define CTXSW_FREQ_MCLK_CFG_INDEX(x) ((x) << 2) 1390*4882a593Smuzhiyun # define CTXSW_FREQ_MCLK_CFG_INDEX_MASK (3 << 2) 1391*4882a593Smuzhiyun # define CTXSW_FREQ_MCLK_CFG_INDEX_SHIFT 2 1392*4882a593Smuzhiyun # define CTXSW_FREQ_SCLK_CFG_INDEX(x) ((x) << 4) 1393*4882a593Smuzhiyun # define CTXSW_FREQ_SCLK_CFG_INDEX_MASK (0x1f << 4) 1394*4882a593Smuzhiyun # define CTXSW_FREQ_SCLK_CFG_INDEX_SHIFT 4 1395*4882a593Smuzhiyun # define CTXSW_FREQ_STATE_SPLL_RESET_EN (1 << 9) 1396*4882a593Smuzhiyun # define CTXSW_FREQ_STATE_ENABLE (1 << 10) 1397*4882a593Smuzhiyun # define CTXSW_FREQ_DISPLAY_WATERMARK (1 << 11) 1398*4882a593Smuzhiyun # define CTXSW_FREQ_GEN2PCIE_VOLT (1 << 12) 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun #define TARGET_AND_CURRENT_PROFILE_INDEX 0x70c 1401*4882a593Smuzhiyun # define TARGET_PROFILE_INDEX_MASK (3 << 0) 1402*4882a593Smuzhiyun # define TARGET_PROFILE_INDEX_SHIFT 0 1403*4882a593Smuzhiyun # define CURRENT_PROFILE_INDEX_MASK (3 << 2) 1404*4882a593Smuzhiyun # define CURRENT_PROFILE_INDEX_SHIFT 2 1405*4882a593Smuzhiyun # define DYN_PWR_ENTER_INDEX(x) ((x) << 4) 1406*4882a593Smuzhiyun # define DYN_PWR_ENTER_INDEX_MASK (3 << 4) 1407*4882a593Smuzhiyun # define DYN_PWR_ENTER_INDEX_SHIFT 4 1408*4882a593Smuzhiyun # define CURR_MCLK_INDEX_MASK (3 << 6) 1409*4882a593Smuzhiyun # define CURR_MCLK_INDEX_SHIFT 6 1410*4882a593Smuzhiyun # define CURR_SCLK_INDEX_MASK (0x1f << 8) 1411*4882a593Smuzhiyun # define CURR_SCLK_INDEX_SHIFT 8 1412*4882a593Smuzhiyun # define CURR_VID_INDEX_MASK (3 << 13) 1413*4882a593Smuzhiyun # define CURR_VID_INDEX_SHIFT 13 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun #define LOWER_GPIO_ENABLE 0x710 1416*4882a593Smuzhiyun #define UPPER_GPIO_ENABLE 0x714 1417*4882a593Smuzhiyun #define CTXSW_VID_LOWER_GPIO_CNTL 0x718 1418*4882a593Smuzhiyun 1419*4882a593Smuzhiyun #define VID_UPPER_GPIO_CNTL 0x740 1420*4882a593Smuzhiyun #define CG_CTX_CGTT3D_R 0x744 1421*4882a593Smuzhiyun # define PHC(x) ((x) << 0) 1422*4882a593Smuzhiyun # define PHC_MASK (0x1ff << 0) 1423*4882a593Smuzhiyun # define SDC(x) ((x) << 9) 1424*4882a593Smuzhiyun # define SDC_MASK (0x3fff << 9) 1425*4882a593Smuzhiyun #define CG_VDDC3D_OOR 0x748 1426*4882a593Smuzhiyun # define SU(x) ((x) << 23) 1427*4882a593Smuzhiyun # define SU_MASK (0xf << 23) 1428*4882a593Smuzhiyun #define CG_FTV 0x74c 1429*4882a593Smuzhiyun #define CG_FFCT_0 0x750 1430*4882a593Smuzhiyun # define UTC_0(x) ((x) << 0) 1431*4882a593Smuzhiyun # define UTC_0_MASK (0x3ff << 0) 1432*4882a593Smuzhiyun # define DTC_0(x) ((x) << 10) 1433*4882a593Smuzhiyun # define DTC_0_MASK (0x3ff << 10) 1434*4882a593Smuzhiyun 1435*4882a593Smuzhiyun #define CG_BSP 0x78c 1436*4882a593Smuzhiyun # define BSP(x) ((x) << 0) 1437*4882a593Smuzhiyun # define BSP_MASK (0xffff << 0) 1438*4882a593Smuzhiyun # define BSU(x) ((x) << 16) 1439*4882a593Smuzhiyun # define BSU_MASK (0xf << 16) 1440*4882a593Smuzhiyun #define CG_RT 0x790 1441*4882a593Smuzhiyun # define FLS(x) ((x) << 0) 1442*4882a593Smuzhiyun # define FLS_MASK (0xffff << 0) 1443*4882a593Smuzhiyun # define FMS(x) ((x) << 16) 1444*4882a593Smuzhiyun # define FMS_MASK (0xffff << 16) 1445*4882a593Smuzhiyun #define CG_LT 0x794 1446*4882a593Smuzhiyun # define FHS(x) ((x) << 0) 1447*4882a593Smuzhiyun # define FHS_MASK (0xffff << 0) 1448*4882a593Smuzhiyun #define CG_GIT 0x798 1449*4882a593Smuzhiyun # define CG_GICST(x) ((x) << 0) 1450*4882a593Smuzhiyun # define CG_GICST_MASK (0xffff << 0) 1451*4882a593Smuzhiyun # define CG_GIPOT(x) ((x) << 16) 1452*4882a593Smuzhiyun # define CG_GIPOT_MASK (0xffff << 16) 1453*4882a593Smuzhiyun 1454*4882a593Smuzhiyun #define CG_SSP 0x7a8 1455*4882a593Smuzhiyun # define CG_SST(x) ((x) << 0) 1456*4882a593Smuzhiyun # define CG_SST_MASK (0xffff << 0) 1457*4882a593Smuzhiyun # define CG_SSTU(x) ((x) << 16) 1458*4882a593Smuzhiyun # define CG_SSTU_MASK (0xf << 16) 1459*4882a593Smuzhiyun 1460*4882a593Smuzhiyun #define CG_RLC_REQ_AND_RSP 0x7c4 1461*4882a593Smuzhiyun # define RLC_CG_REQ_TYPE_MASK 0xf 1462*4882a593Smuzhiyun # define RLC_CG_REQ_TYPE_SHIFT 0 1463*4882a593Smuzhiyun # define CG_RLC_RSP_TYPE_MASK 0xf0 1464*4882a593Smuzhiyun # define CG_RLC_RSP_TYPE_SHIFT 4 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun #define CG_FC_T 0x7cc 1467*4882a593Smuzhiyun # define FC_T(x) ((x) << 0) 1468*4882a593Smuzhiyun # define FC_T_MASK (0xffff << 0) 1469*4882a593Smuzhiyun # define FC_TU(x) ((x) << 16) 1470*4882a593Smuzhiyun # define FC_TU_MASK (0x1f << 16) 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun #define GPIOPAD_MASK 0x1798 1473*4882a593Smuzhiyun #define GPIOPAD_A 0x179c 1474*4882a593Smuzhiyun #define GPIOPAD_EN 0x17a0 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun #define GRBM_PWR_CNTL 0x800c 1477*4882a593Smuzhiyun # define REQ_TYPE_MASK 0xf 1478*4882a593Smuzhiyun # define REQ_TYPE_SHIFT 0 1479*4882a593Smuzhiyun # define RSP_TYPE_MASK 0xf0 1480*4882a593Smuzhiyun # define RSP_TYPE_SHIFT 4 1481*4882a593Smuzhiyun 1482*4882a593Smuzhiyun /* 1483*4882a593Smuzhiyun * UVD 1484*4882a593Smuzhiyun */ 1485*4882a593Smuzhiyun #define UVD_SEMA_ADDR_LOW 0xef00 1486*4882a593Smuzhiyun #define UVD_SEMA_ADDR_HIGH 0xef04 1487*4882a593Smuzhiyun #define UVD_SEMA_CMD 0xef08 1488*4882a593Smuzhiyun 1489*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_CMD 0xef0c 1490*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_DATA0 0xef10 1491*4882a593Smuzhiyun #define UVD_GPCOM_VCPU_DATA1 0xef14 1492*4882a593Smuzhiyun #define UVD_ENGINE_CNTL 0xef18 1493*4882a593Smuzhiyun #define UVD_NO_OP 0xeffc 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun #define UVD_SEMA_CNTL 0xf400 1496*4882a593Smuzhiyun #define UVD_RB_ARB_CTRL 0xf480 1497*4882a593Smuzhiyun 1498*4882a593Smuzhiyun #define UVD_LMI_EXT40_ADDR 0xf498 1499*4882a593Smuzhiyun #define UVD_CGC_GATE 0xf4a8 1500*4882a593Smuzhiyun #define UVD_LMI_CTRL2 0xf4f4 1501*4882a593Smuzhiyun #define UVD_MASTINT_EN 0xf500 1502*4882a593Smuzhiyun #define UVD_FW_START 0xf51C 1503*4882a593Smuzhiyun #define UVD_LMI_ADDR_EXT 0xf594 1504*4882a593Smuzhiyun #define UVD_LMI_CTRL 0xf598 1505*4882a593Smuzhiyun #define UVD_LMI_SWAP_CNTL 0xf5b4 1506*4882a593Smuzhiyun #define UVD_MP_SWAP_CNTL 0xf5bC 1507*4882a593Smuzhiyun #define UVD_MPC_CNTL 0xf5dC 1508*4882a593Smuzhiyun #define UVD_MPC_SET_MUXA0 0xf5e4 1509*4882a593Smuzhiyun #define UVD_MPC_SET_MUXA1 0xf5e8 1510*4882a593Smuzhiyun #define UVD_MPC_SET_MUXB0 0xf5eC 1511*4882a593Smuzhiyun #define UVD_MPC_SET_MUXB1 0xf5f0 1512*4882a593Smuzhiyun #define UVD_MPC_SET_MUX 0xf5f4 1513*4882a593Smuzhiyun #define UVD_MPC_SET_ALU 0xf5f8 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET0 0xf608 1516*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE0 0xf60c 1517*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET1 0xf610 1518*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE1 0xf614 1519*4882a593Smuzhiyun #define UVD_VCPU_CACHE_OFFSET2 0xf618 1520*4882a593Smuzhiyun #define UVD_VCPU_CACHE_SIZE2 0xf61c 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun #define UVD_VCPU_CNTL 0xf660 1523*4882a593Smuzhiyun #define UVD_SOFT_RESET 0xf680 1524*4882a593Smuzhiyun #define RBC_SOFT_RESET (1<<0) 1525*4882a593Smuzhiyun #define LBSI_SOFT_RESET (1<<1) 1526*4882a593Smuzhiyun #define LMI_SOFT_RESET (1<<2) 1527*4882a593Smuzhiyun #define VCPU_SOFT_RESET (1<<3) 1528*4882a593Smuzhiyun #define CSM_SOFT_RESET (1<<5) 1529*4882a593Smuzhiyun #define CXW_SOFT_RESET (1<<6) 1530*4882a593Smuzhiyun #define TAP_SOFT_RESET (1<<7) 1531*4882a593Smuzhiyun #define LMI_UMC_SOFT_RESET (1<<13) 1532*4882a593Smuzhiyun #define UVD_RBC_IB_BASE 0xf684 1533*4882a593Smuzhiyun #define UVD_RBC_IB_SIZE 0xf688 1534*4882a593Smuzhiyun #define UVD_RBC_RB_BASE 0xf68c 1535*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR 0xf690 1536*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR 0xf694 1537*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR_CNTL 0xf698 1538*4882a593Smuzhiyun 1539*4882a593Smuzhiyun #define UVD_STATUS 0xf6bc 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun #define UVD_SEMA_TIMEOUT_STATUS 0xf6c0 1542*4882a593Smuzhiyun #define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL 0xf6c4 1543*4882a593Smuzhiyun #define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL 0xf6c8 1544*4882a593Smuzhiyun #define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL 0xf6cc 1545*4882a593Smuzhiyun 1546*4882a593Smuzhiyun #define UVD_RBC_RB_CNTL 0xf6a4 1547*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR_ADDR 0xf6a8 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun #define UVD_CONTEXT_ID 0xf6f4 1550*4882a593Smuzhiyun 1551*4882a593Smuzhiyun /* rs780 only */ 1552*4882a593Smuzhiyun #define GFX_MACRO_BYPASS_CNTL 0x30c0 1553*4882a593Smuzhiyun #define SPLL_BYPASS_CNTL (1 << 0) 1554*4882a593Smuzhiyun #define UPLL_BYPASS_CNTL (1 << 1) 1555*4882a593Smuzhiyun 1556*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL 0x7e0 1557*4882a593Smuzhiyun # define UPLL_RESET_MASK 0x00000001 1558*4882a593Smuzhiyun # define UPLL_SLEEP_MASK 0x00000002 1559*4882a593Smuzhiyun # define UPLL_BYPASS_EN_MASK 0x00000004 1560*4882a593Smuzhiyun # define UPLL_CTLREQ_MASK 0x00000008 1561*4882a593Smuzhiyun # define UPLL_FB_DIV(x) ((x) << 4) 1562*4882a593Smuzhiyun # define UPLL_FB_DIV_MASK 0x0000FFF0 1563*4882a593Smuzhiyun # define UPLL_REF_DIV(x) ((x) << 16) 1564*4882a593Smuzhiyun # define UPLL_REF_DIV_MASK 0x003F0000 1565*4882a593Smuzhiyun # define UPLL_REFCLK_SRC_SEL_MASK 0x20000000 1566*4882a593Smuzhiyun # define UPLL_CTLACK_MASK 0x40000000 1567*4882a593Smuzhiyun # define UPLL_CTLACK2_MASK 0x80000000 1568*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_2 0x7e4 1569*4882a593Smuzhiyun # define UPLL_SW_HILEN(x) ((x) << 0) 1570*4882a593Smuzhiyun # define UPLL_SW_LOLEN(x) ((x) << 4) 1571*4882a593Smuzhiyun # define UPLL_SW_HILEN2(x) ((x) << 8) 1572*4882a593Smuzhiyun # define UPLL_SW_LOLEN2(x) ((x) << 12) 1573*4882a593Smuzhiyun # define UPLL_DIVEN_MASK 0x00010000 1574*4882a593Smuzhiyun # define UPLL_DIVEN2_MASK 0x00020000 1575*4882a593Smuzhiyun # define UPLL_SW_MASK 0x0003FFFF 1576*4882a593Smuzhiyun # define VCLK_SRC_SEL(x) ((x) << 20) 1577*4882a593Smuzhiyun # define VCLK_SRC_SEL_MASK 0x01F00000 1578*4882a593Smuzhiyun # define DCLK_SRC_SEL(x) ((x) << 25) 1579*4882a593Smuzhiyun # define DCLK_SRC_SEL_MASK 0x3E000000 1580*4882a593Smuzhiyun 1581*4882a593Smuzhiyun /* 1582*4882a593Smuzhiyun * PM4 1583*4882a593Smuzhiyun */ 1584*4882a593Smuzhiyun #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 1585*4882a593Smuzhiyun (((reg) >> 2) & 0xFFFF) | \ 1586*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1587*4882a593Smuzhiyun #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1588*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 1589*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1590*4882a593Smuzhiyun 1591*4882a593Smuzhiyun /* Packet 3 types */ 1592*4882a593Smuzhiyun #define PACKET3_NOP 0x10 1593*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_END 0x17 1594*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 1595*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 1596*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 1597*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 1598*4882a593Smuzhiyun #define PACKET3_START_3D_CMDBUF 0x24 1599*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 1600*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 1601*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_IMMD_BE 0x29 1602*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 1603*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX 0x2B 1604*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 1605*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_IMMD 0x2E 1606*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 1607*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1608*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_MP 0x38 1609*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 1610*4882a593Smuzhiyun # define PACKET3_SEM_WAIT_ON_SIGNAL (0x1 << 12) 1611*4882a593Smuzhiyun # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 1612*4882a593Smuzhiyun # define PACKET3_SEM_SEL_WAIT (0x7 << 29) 1613*4882a593Smuzhiyun #define PACKET3_MPEG_INDEX 0x3A 1614*4882a593Smuzhiyun #define PACKET3_COPY_DW 0x3B 1615*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 1616*4882a593Smuzhiyun #define PACKET3_MEM_WRITE 0x3D 1617*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x32 1618*4882a593Smuzhiyun #define PACKET3_CP_DMA 0x41 1619*4882a593Smuzhiyun /* 1. header 1620*4882a593Smuzhiyun * 2. SRC_ADDR_LO [31:0] 1621*4882a593Smuzhiyun * 3. CP_SYNC [31] | SRC_ADDR_HI [7:0] 1622*4882a593Smuzhiyun * 4. DST_ADDR_LO [31:0] 1623*4882a593Smuzhiyun * 5. DST_ADDR_HI [7:0] 1624*4882a593Smuzhiyun * 6. COMMAND [29:22] | BYTE_COUNT [20:0] 1625*4882a593Smuzhiyun */ 1626*4882a593Smuzhiyun # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1627*4882a593Smuzhiyun /* COMMAND */ 1628*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1629*4882a593Smuzhiyun /* 0 - none 1630*4882a593Smuzhiyun * 1 - 8 in 16 1631*4882a593Smuzhiyun * 2 - 8 in 32 1632*4882a593Smuzhiyun * 3 - 8 in 64 1633*4882a593Smuzhiyun */ 1634*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1635*4882a593Smuzhiyun /* 0 - none 1636*4882a593Smuzhiyun * 1 - 8 in 16 1637*4882a593Smuzhiyun * 2 - 8 in 32 1638*4882a593Smuzhiyun * 3 - 8 in 64 1639*4882a593Smuzhiyun */ 1640*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1641*4882a593Smuzhiyun /* 0 - memory 1642*4882a593Smuzhiyun * 1 - register 1643*4882a593Smuzhiyun */ 1644*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1645*4882a593Smuzhiyun /* 0 - memory 1646*4882a593Smuzhiyun * 1 - register 1647*4882a593Smuzhiyun */ 1648*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1649*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1650*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 /* r7xx+ only */ 1651*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 1652*4882a593Smuzhiyun # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1653*4882a593Smuzhiyun # define PACKET3_FULL_CACHE_ENA (1 << 20) /* r7xx+ only */ 1654*4882a593Smuzhiyun # define PACKET3_TC_ACTION_ENA (1 << 23) 1655*4882a593Smuzhiyun # define PACKET3_VC_ACTION_ENA (1 << 24) 1656*4882a593Smuzhiyun # define PACKET3_CB_ACTION_ENA (1 << 25) 1657*4882a593Smuzhiyun # define PACKET3_DB_ACTION_ENA (1 << 26) 1658*4882a593Smuzhiyun # define PACKET3_SH_ACTION_ENA (1 << 27) 1659*4882a593Smuzhiyun # define PACKET3_SMX_ACTION_ENA (1 << 28) 1660*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE 0x44 1661*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1662*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 1663*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 1664*4882a593Smuzhiyun #define EVENT_TYPE(x) ((x) << 0) 1665*4882a593Smuzhiyun #define EVENT_INDEX(x) ((x) << 8) 1666*4882a593Smuzhiyun /* 0 - any non-TS event 1667*4882a593Smuzhiyun * 1 - ZPASS_DONE 1668*4882a593Smuzhiyun * 2 - SAMPLE_PIPELINESTAT 1669*4882a593Smuzhiyun * 3 - SAMPLE_STREAMOUTSTAT* 1670*4882a593Smuzhiyun * 4 - *S_PARTIAL_FLUSH 1671*4882a593Smuzhiyun * 5 - TS events 1672*4882a593Smuzhiyun */ 1673*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 1674*4882a593Smuzhiyun #define DATA_SEL(x) ((x) << 29) 1675*4882a593Smuzhiyun /* 0 - discard 1676*4882a593Smuzhiyun * 1 - send low 32bit data 1677*4882a593Smuzhiyun * 2 - send 64bit data 1678*4882a593Smuzhiyun * 3 - send 64bit counter value 1679*4882a593Smuzhiyun */ 1680*4882a593Smuzhiyun #define INT_SEL(x) ((x) << 24) 1681*4882a593Smuzhiyun /* 0 - none 1682*4882a593Smuzhiyun * 1 - interrupt only (DATA_SEL = 0) 1683*4882a593Smuzhiyun * 2 - interrupt when data write is confirmed 1684*4882a593Smuzhiyun */ 1685*4882a593Smuzhiyun #define PACKET3_ONE_REG_WRITE 0x57 1686*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 1687*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000 1688*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 1689*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 1690*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000 1691*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x00029000 1692*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST 0x6A 1693*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000 1694*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST_END 0x00032000 1695*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST 0x6B 1696*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380 1697*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST_END 0x00040000 1698*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST 0x6C 1699*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200 1700*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST_END 0x0003e380 1701*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE 0x6D 1702*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_OFFSET 0x00038000 1703*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_END 0x0003c000 1704*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER 0x6E 1705*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000 1706*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER_END 0x0003cff0 1707*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST 0x6F 1708*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0 1709*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST_END 0x0003e200 1710*4882a593Smuzhiyun #define PACKET3_STRMOUT_BASE_UPDATE 0x72 /* r7xx */ 1711*4882a593Smuzhiyun #define PACKET3_SURFACE_BASE_UPDATE 0x73 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun #define R_000011_K8_FB_LOCATION 0x11 1714*4882a593Smuzhiyun #define R_000012_MC_MISC_UMA_CNTL 0x12 1715*4882a593Smuzhiyun #define G_000012_K8_ADDR_EXT(x) (((x) >> 0) & 0xFF) 1716*4882a593Smuzhiyun #define R_0028F8_MC_INDEX 0x28F8 1717*4882a593Smuzhiyun #define S_0028F8_MC_IND_ADDR(x) (((x) & 0x1FF) << 0) 1718*4882a593Smuzhiyun #define C_0028F8_MC_IND_ADDR 0xFFFFFE00 1719*4882a593Smuzhiyun #define S_0028F8_MC_IND_WR_EN(x) (((x) & 0x1) << 9) 1720*4882a593Smuzhiyun #define R_0028FC_MC_DATA 0x28FC 1721*4882a593Smuzhiyun 1722*4882a593Smuzhiyun #define R_008020_GRBM_SOFT_RESET 0x8020 1723*4882a593Smuzhiyun #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0) 1724*4882a593Smuzhiyun #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1) 1725*4882a593Smuzhiyun #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2) 1726*4882a593Smuzhiyun #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3) 1727*4882a593Smuzhiyun #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5) 1728*4882a593Smuzhiyun #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6) 1729*4882a593Smuzhiyun #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7) 1730*4882a593Smuzhiyun #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8) 1731*4882a593Smuzhiyun #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9) 1732*4882a593Smuzhiyun #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10) 1733*4882a593Smuzhiyun #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11) 1734*4882a593Smuzhiyun #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12) 1735*4882a593Smuzhiyun #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13) 1736*4882a593Smuzhiyun #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14) 1737*4882a593Smuzhiyun #define R_008010_GRBM_STATUS 0x8010 1738*4882a593Smuzhiyun #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0) 1739*4882a593Smuzhiyun #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6) 1740*4882a593Smuzhiyun #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7) 1741*4882a593Smuzhiyun #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8) 1742*4882a593Smuzhiyun #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10) 1743*4882a593Smuzhiyun #define S_008010_VC_BUSY(x) (((x) & 1) << 11) 1744*4882a593Smuzhiyun #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12) 1745*4882a593Smuzhiyun #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13) 1746*4882a593Smuzhiyun #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16) 1747*4882a593Smuzhiyun #define S_008010_VGT_BUSY(x) (((x) & 1) << 17) 1748*4882a593Smuzhiyun #define S_008010_TA03_BUSY(x) (((x) & 1) << 18) 1749*4882a593Smuzhiyun #define S_008010_TC_BUSY(x) (((x) & 1) << 19) 1750*4882a593Smuzhiyun #define S_008010_SX_BUSY(x) (((x) & 1) << 20) 1751*4882a593Smuzhiyun #define S_008010_SH_BUSY(x) (((x) & 1) << 21) 1752*4882a593Smuzhiyun #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22) 1753*4882a593Smuzhiyun #define S_008010_SMX_BUSY(x) (((x) & 1) << 23) 1754*4882a593Smuzhiyun #define S_008010_SC_BUSY(x) (((x) & 1) << 24) 1755*4882a593Smuzhiyun #define S_008010_PA_BUSY(x) (((x) & 1) << 25) 1756*4882a593Smuzhiyun #define S_008010_DB03_BUSY(x) (((x) & 1) << 26) 1757*4882a593Smuzhiyun #define S_008010_CR_BUSY(x) (((x) & 1) << 27) 1758*4882a593Smuzhiyun #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28) 1759*4882a593Smuzhiyun #define S_008010_CP_BUSY(x) (((x) & 1) << 29) 1760*4882a593Smuzhiyun #define S_008010_CB03_BUSY(x) (((x) & 1) << 30) 1761*4882a593Smuzhiyun #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31) 1762*4882a593Smuzhiyun #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F) 1763*4882a593Smuzhiyun #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1) 1764*4882a593Smuzhiyun #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1) 1765*4882a593Smuzhiyun #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1) 1766*4882a593Smuzhiyun #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1) 1767*4882a593Smuzhiyun #define G_008010_VC_BUSY(x) (((x) >> 11) & 1) 1768*4882a593Smuzhiyun #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1) 1769*4882a593Smuzhiyun #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1) 1770*4882a593Smuzhiyun #define G_008010_TA_BUSY(x) (((x) >> 14) & 1) 1771*4882a593Smuzhiyun #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1) 1772*4882a593Smuzhiyun #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1) 1773*4882a593Smuzhiyun #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1) 1774*4882a593Smuzhiyun #define G_008010_TC_BUSY(x) (((x) >> 19) & 1) 1775*4882a593Smuzhiyun #define G_008010_SX_BUSY(x) (((x) >> 20) & 1) 1776*4882a593Smuzhiyun #define G_008010_SH_BUSY(x) (((x) >> 21) & 1) 1777*4882a593Smuzhiyun #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1) 1778*4882a593Smuzhiyun #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1) 1779*4882a593Smuzhiyun #define G_008010_SC_BUSY(x) (((x) >> 24) & 1) 1780*4882a593Smuzhiyun #define G_008010_PA_BUSY(x) (((x) >> 25) & 1) 1781*4882a593Smuzhiyun #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1) 1782*4882a593Smuzhiyun #define G_008010_CR_BUSY(x) (((x) >> 27) & 1) 1783*4882a593Smuzhiyun #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1) 1784*4882a593Smuzhiyun #define G_008010_CP_BUSY(x) (((x) >> 29) & 1) 1785*4882a593Smuzhiyun #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1) 1786*4882a593Smuzhiyun #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1) 1787*4882a593Smuzhiyun #define R_008014_GRBM_STATUS2 0x8014 1788*4882a593Smuzhiyun #define S_008014_CR_CLEAN(x) (((x) & 1) << 0) 1789*4882a593Smuzhiyun #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1) 1790*4882a593Smuzhiyun #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8) 1791*4882a593Smuzhiyun #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9) 1792*4882a593Smuzhiyun #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10) 1793*4882a593Smuzhiyun #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11) 1794*4882a593Smuzhiyun #define S_008014_TA0_BUSY(x) (((x) & 1) << 12) 1795*4882a593Smuzhiyun #define S_008014_TA1_BUSY(x) (((x) & 1) << 13) 1796*4882a593Smuzhiyun #define S_008014_TA2_BUSY(x) (((x) & 1) << 14) 1797*4882a593Smuzhiyun #define S_008014_TA3_BUSY(x) (((x) & 1) << 15) 1798*4882a593Smuzhiyun #define S_008014_DB0_BUSY(x) (((x) & 1) << 16) 1799*4882a593Smuzhiyun #define S_008014_DB1_BUSY(x) (((x) & 1) << 17) 1800*4882a593Smuzhiyun #define S_008014_DB2_BUSY(x) (((x) & 1) << 18) 1801*4882a593Smuzhiyun #define S_008014_DB3_BUSY(x) (((x) & 1) << 19) 1802*4882a593Smuzhiyun #define S_008014_CB0_BUSY(x) (((x) & 1) << 20) 1803*4882a593Smuzhiyun #define S_008014_CB1_BUSY(x) (((x) & 1) << 21) 1804*4882a593Smuzhiyun #define S_008014_CB2_BUSY(x) (((x) & 1) << 22) 1805*4882a593Smuzhiyun #define S_008014_CB3_BUSY(x) (((x) & 1) << 23) 1806*4882a593Smuzhiyun #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1) 1807*4882a593Smuzhiyun #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1) 1808*4882a593Smuzhiyun #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1) 1809*4882a593Smuzhiyun #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1) 1810*4882a593Smuzhiyun #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1) 1811*4882a593Smuzhiyun #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1) 1812*4882a593Smuzhiyun #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1) 1813*4882a593Smuzhiyun #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1) 1814*4882a593Smuzhiyun #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1) 1815*4882a593Smuzhiyun #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1) 1816*4882a593Smuzhiyun #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1) 1817*4882a593Smuzhiyun #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1) 1818*4882a593Smuzhiyun #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1) 1819*4882a593Smuzhiyun #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1) 1820*4882a593Smuzhiyun #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1) 1821*4882a593Smuzhiyun #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1) 1822*4882a593Smuzhiyun #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1) 1823*4882a593Smuzhiyun #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1) 1824*4882a593Smuzhiyun #define R_000E50_SRBM_STATUS 0x0E50 1825*4882a593Smuzhiyun #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1) 1826*4882a593Smuzhiyun #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1) 1827*4882a593Smuzhiyun #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1) 1828*4882a593Smuzhiyun #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1) 1829*4882a593Smuzhiyun #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1) 1830*4882a593Smuzhiyun #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1) 1831*4882a593Smuzhiyun #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1) 1832*4882a593Smuzhiyun #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1) 1833*4882a593Smuzhiyun #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1) 1834*4882a593Smuzhiyun #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1) 1835*4882a593Smuzhiyun #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1) 1836*4882a593Smuzhiyun #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1) 1837*4882a593Smuzhiyun #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1) 1838*4882a593Smuzhiyun #define G_000E50_IH_BUSY(x) (((x) >> 17) & 1) 1839*4882a593Smuzhiyun #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 1) 1840*4882a593Smuzhiyun #define R_000E60_SRBM_SOFT_RESET 0x0E60 1841*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1) 1842*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2) 1843*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3) 1844*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4) 1845*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5) 1846*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8) 1847*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9) 1848*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10) 1849*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11) 1850*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13) 1851*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14) 1852*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15) 1853*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16) 1854*4882a593Smuzhiyun #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17) 1855*4882a593Smuzhiyun 1856*4882a593Smuzhiyun #define R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 1857*4882a593Smuzhiyun 1858*4882a593Smuzhiyun #define R_028C04_PA_SC_AA_CONFIG 0x028C04 1859*4882a593Smuzhiyun #define S_028C04_MSAA_NUM_SAMPLES(x) (((x) & 0x3) << 0) 1860*4882a593Smuzhiyun #define G_028C04_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x3) 1861*4882a593Smuzhiyun #define C_028C04_MSAA_NUM_SAMPLES 0xFFFFFFFC 1862*4882a593Smuzhiyun #define S_028C04_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4) 1863*4882a593Smuzhiyun #define G_028C04_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1) 1864*4882a593Smuzhiyun #define C_028C04_AA_MASK_CENTROID_DTMN 0xFFFFFFEF 1865*4882a593Smuzhiyun #define S_028C04_MAX_SAMPLE_DIST(x) (((x) & 0xF) << 13) 1866*4882a593Smuzhiyun #define G_028C04_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0xF) 1867*4882a593Smuzhiyun #define C_028C04_MAX_SAMPLE_DIST 0xFFFE1FFF 1868*4882a593Smuzhiyun #define R_0280E0_CB_COLOR0_FRAG 0x0280E0 1869*4882a593Smuzhiyun #define S_0280E0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0) 1870*4882a593Smuzhiyun #define G_0280E0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF) 1871*4882a593Smuzhiyun #define C_0280E0_BASE_256B 0x00000000 1872*4882a593Smuzhiyun #define R_0280E4_CB_COLOR1_FRAG 0x0280E4 1873*4882a593Smuzhiyun #define R_0280E8_CB_COLOR2_FRAG 0x0280E8 1874*4882a593Smuzhiyun #define R_0280EC_CB_COLOR3_FRAG 0x0280EC 1875*4882a593Smuzhiyun #define R_0280F0_CB_COLOR4_FRAG 0x0280F0 1876*4882a593Smuzhiyun #define R_0280F4_CB_COLOR5_FRAG 0x0280F4 1877*4882a593Smuzhiyun #define R_0280F8_CB_COLOR6_FRAG 0x0280F8 1878*4882a593Smuzhiyun #define R_0280FC_CB_COLOR7_FRAG 0x0280FC 1879*4882a593Smuzhiyun #define R_0280C0_CB_COLOR0_TILE 0x0280C0 1880*4882a593Smuzhiyun #define S_0280C0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0) 1881*4882a593Smuzhiyun #define G_0280C0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF) 1882*4882a593Smuzhiyun #define C_0280C0_BASE_256B 0x00000000 1883*4882a593Smuzhiyun #define R_0280C4_CB_COLOR1_TILE 0x0280C4 1884*4882a593Smuzhiyun #define R_0280C8_CB_COLOR2_TILE 0x0280C8 1885*4882a593Smuzhiyun #define R_0280CC_CB_COLOR3_TILE 0x0280CC 1886*4882a593Smuzhiyun #define R_0280D0_CB_COLOR4_TILE 0x0280D0 1887*4882a593Smuzhiyun #define R_0280D4_CB_COLOR5_TILE 0x0280D4 1888*4882a593Smuzhiyun #define R_0280D8_CB_COLOR6_TILE 0x0280D8 1889*4882a593Smuzhiyun #define R_0280DC_CB_COLOR7_TILE 0x0280DC 1890*4882a593Smuzhiyun #define R_0280A0_CB_COLOR0_INFO 0x0280A0 1891*4882a593Smuzhiyun #define S_0280A0_ENDIAN(x) (((x) & 0x3) << 0) 1892*4882a593Smuzhiyun #define G_0280A0_ENDIAN(x) (((x) >> 0) & 0x3) 1893*4882a593Smuzhiyun #define C_0280A0_ENDIAN 0xFFFFFFFC 1894*4882a593Smuzhiyun #define S_0280A0_FORMAT(x) (((x) & 0x3F) << 2) 1895*4882a593Smuzhiyun #define G_0280A0_FORMAT(x) (((x) >> 2) & 0x3F) 1896*4882a593Smuzhiyun #define C_0280A0_FORMAT 0xFFFFFF03 1897*4882a593Smuzhiyun #define V_0280A0_COLOR_INVALID 0x00000000 1898*4882a593Smuzhiyun #define V_0280A0_COLOR_8 0x00000001 1899*4882a593Smuzhiyun #define V_0280A0_COLOR_4_4 0x00000002 1900*4882a593Smuzhiyun #define V_0280A0_COLOR_3_3_2 0x00000003 1901*4882a593Smuzhiyun #define V_0280A0_COLOR_16 0x00000005 1902*4882a593Smuzhiyun #define V_0280A0_COLOR_16_FLOAT 0x00000006 1903*4882a593Smuzhiyun #define V_0280A0_COLOR_8_8 0x00000007 1904*4882a593Smuzhiyun #define V_0280A0_COLOR_5_6_5 0x00000008 1905*4882a593Smuzhiyun #define V_0280A0_COLOR_6_5_5 0x00000009 1906*4882a593Smuzhiyun #define V_0280A0_COLOR_1_5_5_5 0x0000000A 1907*4882a593Smuzhiyun #define V_0280A0_COLOR_4_4_4_4 0x0000000B 1908*4882a593Smuzhiyun #define V_0280A0_COLOR_5_5_5_1 0x0000000C 1909*4882a593Smuzhiyun #define V_0280A0_COLOR_32 0x0000000D 1910*4882a593Smuzhiyun #define V_0280A0_COLOR_32_FLOAT 0x0000000E 1911*4882a593Smuzhiyun #define V_0280A0_COLOR_16_16 0x0000000F 1912*4882a593Smuzhiyun #define V_0280A0_COLOR_16_16_FLOAT 0x00000010 1913*4882a593Smuzhiyun #define V_0280A0_COLOR_8_24 0x00000011 1914*4882a593Smuzhiyun #define V_0280A0_COLOR_8_24_FLOAT 0x00000012 1915*4882a593Smuzhiyun #define V_0280A0_COLOR_24_8 0x00000013 1916*4882a593Smuzhiyun #define V_0280A0_COLOR_24_8_FLOAT 0x00000014 1917*4882a593Smuzhiyun #define V_0280A0_COLOR_10_11_11 0x00000015 1918*4882a593Smuzhiyun #define V_0280A0_COLOR_10_11_11_FLOAT 0x00000016 1919*4882a593Smuzhiyun #define V_0280A0_COLOR_11_11_10 0x00000017 1920*4882a593Smuzhiyun #define V_0280A0_COLOR_11_11_10_FLOAT 0x00000018 1921*4882a593Smuzhiyun #define V_0280A0_COLOR_2_10_10_10 0x00000019 1922*4882a593Smuzhiyun #define V_0280A0_COLOR_8_8_8_8 0x0000001A 1923*4882a593Smuzhiyun #define V_0280A0_COLOR_10_10_10_2 0x0000001B 1924*4882a593Smuzhiyun #define V_0280A0_COLOR_X24_8_32_FLOAT 0x0000001C 1925*4882a593Smuzhiyun #define V_0280A0_COLOR_32_32 0x0000001D 1926*4882a593Smuzhiyun #define V_0280A0_COLOR_32_32_FLOAT 0x0000001E 1927*4882a593Smuzhiyun #define V_0280A0_COLOR_16_16_16_16 0x0000001F 1928*4882a593Smuzhiyun #define V_0280A0_COLOR_16_16_16_16_FLOAT 0x00000020 1929*4882a593Smuzhiyun #define V_0280A0_COLOR_32_32_32_32 0x00000022 1930*4882a593Smuzhiyun #define V_0280A0_COLOR_32_32_32_32_FLOAT 0x00000023 1931*4882a593Smuzhiyun #define S_0280A0_ARRAY_MODE(x) (((x) & 0xF) << 8) 1932*4882a593Smuzhiyun #define G_0280A0_ARRAY_MODE(x) (((x) >> 8) & 0xF) 1933*4882a593Smuzhiyun #define C_0280A0_ARRAY_MODE 0xFFFFF0FF 1934*4882a593Smuzhiyun #define V_0280A0_ARRAY_LINEAR_GENERAL 0x00000000 1935*4882a593Smuzhiyun #define V_0280A0_ARRAY_LINEAR_ALIGNED 0x00000001 1936*4882a593Smuzhiyun #define V_0280A0_ARRAY_1D_TILED_THIN1 0x00000002 1937*4882a593Smuzhiyun #define V_0280A0_ARRAY_2D_TILED_THIN1 0x00000004 1938*4882a593Smuzhiyun #define S_0280A0_NUMBER_TYPE(x) (((x) & 0x7) << 12) 1939*4882a593Smuzhiyun #define G_0280A0_NUMBER_TYPE(x) (((x) >> 12) & 0x7) 1940*4882a593Smuzhiyun #define C_0280A0_NUMBER_TYPE 0xFFFF8FFF 1941*4882a593Smuzhiyun #define S_0280A0_READ_SIZE(x) (((x) & 0x1) << 15) 1942*4882a593Smuzhiyun #define G_0280A0_READ_SIZE(x) (((x) >> 15) & 0x1) 1943*4882a593Smuzhiyun #define C_0280A0_READ_SIZE 0xFFFF7FFF 1944*4882a593Smuzhiyun #define S_0280A0_COMP_SWAP(x) (((x) & 0x3) << 16) 1945*4882a593Smuzhiyun #define G_0280A0_COMP_SWAP(x) (((x) >> 16) & 0x3) 1946*4882a593Smuzhiyun #define C_0280A0_COMP_SWAP 0xFFFCFFFF 1947*4882a593Smuzhiyun #define S_0280A0_TILE_MODE(x) (((x) & 0x3) << 18) 1948*4882a593Smuzhiyun #define G_0280A0_TILE_MODE(x) (((x) >> 18) & 0x3) 1949*4882a593Smuzhiyun #define C_0280A0_TILE_MODE 0xFFF3FFFF 1950*4882a593Smuzhiyun #define V_0280A0_TILE_DISABLE 0 1951*4882a593Smuzhiyun #define V_0280A0_CLEAR_ENABLE 1 1952*4882a593Smuzhiyun #define V_0280A0_FRAG_ENABLE 2 1953*4882a593Smuzhiyun #define S_0280A0_BLEND_CLAMP(x) (((x) & 0x1) << 20) 1954*4882a593Smuzhiyun #define G_0280A0_BLEND_CLAMP(x) (((x) >> 20) & 0x1) 1955*4882a593Smuzhiyun #define C_0280A0_BLEND_CLAMP 0xFFEFFFFF 1956*4882a593Smuzhiyun #define S_0280A0_CLEAR_COLOR(x) (((x) & 0x1) << 21) 1957*4882a593Smuzhiyun #define G_0280A0_CLEAR_COLOR(x) (((x) >> 21) & 0x1) 1958*4882a593Smuzhiyun #define C_0280A0_CLEAR_COLOR 0xFFDFFFFF 1959*4882a593Smuzhiyun #define S_0280A0_BLEND_BYPASS(x) (((x) & 0x1) << 22) 1960*4882a593Smuzhiyun #define G_0280A0_BLEND_BYPASS(x) (((x) >> 22) & 0x1) 1961*4882a593Smuzhiyun #define C_0280A0_BLEND_BYPASS 0xFFBFFFFF 1962*4882a593Smuzhiyun #define S_0280A0_BLEND_FLOAT32(x) (((x) & 0x1) << 23) 1963*4882a593Smuzhiyun #define G_0280A0_BLEND_FLOAT32(x) (((x) >> 23) & 0x1) 1964*4882a593Smuzhiyun #define C_0280A0_BLEND_FLOAT32 0xFF7FFFFF 1965*4882a593Smuzhiyun #define S_0280A0_SIMPLE_FLOAT(x) (((x) & 0x1) << 24) 1966*4882a593Smuzhiyun #define G_0280A0_SIMPLE_FLOAT(x) (((x) >> 24) & 0x1) 1967*4882a593Smuzhiyun #define C_0280A0_SIMPLE_FLOAT 0xFEFFFFFF 1968*4882a593Smuzhiyun #define S_0280A0_ROUND_MODE(x) (((x) & 0x1) << 25) 1969*4882a593Smuzhiyun #define G_0280A0_ROUND_MODE(x) (((x) >> 25) & 0x1) 1970*4882a593Smuzhiyun #define C_0280A0_ROUND_MODE 0xFDFFFFFF 1971*4882a593Smuzhiyun #define S_0280A0_TILE_COMPACT(x) (((x) & 0x1) << 26) 1972*4882a593Smuzhiyun #define G_0280A0_TILE_COMPACT(x) (((x) >> 26) & 0x1) 1973*4882a593Smuzhiyun #define C_0280A0_TILE_COMPACT 0xFBFFFFFF 1974*4882a593Smuzhiyun #define S_0280A0_SOURCE_FORMAT(x) (((x) & 0x1) << 27) 1975*4882a593Smuzhiyun #define G_0280A0_SOURCE_FORMAT(x) (((x) >> 27) & 0x1) 1976*4882a593Smuzhiyun #define C_0280A0_SOURCE_FORMAT 0xF7FFFFFF 1977*4882a593Smuzhiyun #define R_0280A4_CB_COLOR1_INFO 0x0280A4 1978*4882a593Smuzhiyun #define R_0280A8_CB_COLOR2_INFO 0x0280A8 1979*4882a593Smuzhiyun #define R_0280AC_CB_COLOR3_INFO 0x0280AC 1980*4882a593Smuzhiyun #define R_0280B0_CB_COLOR4_INFO 0x0280B0 1981*4882a593Smuzhiyun #define R_0280B4_CB_COLOR5_INFO 0x0280B4 1982*4882a593Smuzhiyun #define R_0280B8_CB_COLOR6_INFO 0x0280B8 1983*4882a593Smuzhiyun #define R_0280BC_CB_COLOR7_INFO 0x0280BC 1984*4882a593Smuzhiyun #define R_028060_CB_COLOR0_SIZE 0x028060 1985*4882a593Smuzhiyun #define S_028060_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0) 1986*4882a593Smuzhiyun #define G_028060_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF) 1987*4882a593Smuzhiyun #define C_028060_PITCH_TILE_MAX 0xFFFFFC00 1988*4882a593Smuzhiyun #define S_028060_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10) 1989*4882a593Smuzhiyun #define G_028060_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF) 1990*4882a593Smuzhiyun #define C_028060_SLICE_TILE_MAX 0xC00003FF 1991*4882a593Smuzhiyun #define R_028064_CB_COLOR1_SIZE 0x028064 1992*4882a593Smuzhiyun #define R_028068_CB_COLOR2_SIZE 0x028068 1993*4882a593Smuzhiyun #define R_02806C_CB_COLOR3_SIZE 0x02806C 1994*4882a593Smuzhiyun #define R_028070_CB_COLOR4_SIZE 0x028070 1995*4882a593Smuzhiyun #define R_028074_CB_COLOR5_SIZE 0x028074 1996*4882a593Smuzhiyun #define R_028078_CB_COLOR6_SIZE 0x028078 1997*4882a593Smuzhiyun #define R_02807C_CB_COLOR7_SIZE 0x02807C 1998*4882a593Smuzhiyun #define R_028238_CB_TARGET_MASK 0x028238 1999*4882a593Smuzhiyun #define S_028238_TARGET0_ENABLE(x) (((x) & 0xF) << 0) 2000*4882a593Smuzhiyun #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0xF) 2001*4882a593Smuzhiyun #define C_028238_TARGET0_ENABLE 0xFFFFFFF0 2002*4882a593Smuzhiyun #define S_028238_TARGET1_ENABLE(x) (((x) & 0xF) << 4) 2003*4882a593Smuzhiyun #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0xF) 2004*4882a593Smuzhiyun #define C_028238_TARGET1_ENABLE 0xFFFFFF0F 2005*4882a593Smuzhiyun #define S_028238_TARGET2_ENABLE(x) (((x) & 0xF) << 8) 2006*4882a593Smuzhiyun #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0xF) 2007*4882a593Smuzhiyun #define C_028238_TARGET2_ENABLE 0xFFFFF0FF 2008*4882a593Smuzhiyun #define S_028238_TARGET3_ENABLE(x) (((x) & 0xF) << 12) 2009*4882a593Smuzhiyun #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0xF) 2010*4882a593Smuzhiyun #define C_028238_TARGET3_ENABLE 0xFFFF0FFF 2011*4882a593Smuzhiyun #define S_028238_TARGET4_ENABLE(x) (((x) & 0xF) << 16) 2012*4882a593Smuzhiyun #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0xF) 2013*4882a593Smuzhiyun #define C_028238_TARGET4_ENABLE 0xFFF0FFFF 2014*4882a593Smuzhiyun #define S_028238_TARGET5_ENABLE(x) (((x) & 0xF) << 20) 2015*4882a593Smuzhiyun #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0xF) 2016*4882a593Smuzhiyun #define C_028238_TARGET5_ENABLE 0xFF0FFFFF 2017*4882a593Smuzhiyun #define S_028238_TARGET6_ENABLE(x) (((x) & 0xF) << 24) 2018*4882a593Smuzhiyun #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0xF) 2019*4882a593Smuzhiyun #define C_028238_TARGET6_ENABLE 0xF0FFFFFF 2020*4882a593Smuzhiyun #define S_028238_TARGET7_ENABLE(x) (((x) & 0xF) << 28) 2021*4882a593Smuzhiyun #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0xF) 2022*4882a593Smuzhiyun #define C_028238_TARGET7_ENABLE 0x0FFFFFFF 2023*4882a593Smuzhiyun #define R_02823C_CB_SHADER_MASK 0x02823C 2024*4882a593Smuzhiyun #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0xF) << 0) 2025*4882a593Smuzhiyun #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0xF) 2026*4882a593Smuzhiyun #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0 2027*4882a593Smuzhiyun #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0xF) << 4) 2028*4882a593Smuzhiyun #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0xF) 2029*4882a593Smuzhiyun #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F 2030*4882a593Smuzhiyun #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0xF) << 8) 2031*4882a593Smuzhiyun #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0xF) 2032*4882a593Smuzhiyun #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF 2033*4882a593Smuzhiyun #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0xF) << 12) 2034*4882a593Smuzhiyun #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0xF) 2035*4882a593Smuzhiyun #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF 2036*4882a593Smuzhiyun #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0xF) << 16) 2037*4882a593Smuzhiyun #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0xF) 2038*4882a593Smuzhiyun #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF 2039*4882a593Smuzhiyun #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0xF) << 20) 2040*4882a593Smuzhiyun #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0xF) 2041*4882a593Smuzhiyun #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF 2042*4882a593Smuzhiyun #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0xF) << 24) 2043*4882a593Smuzhiyun #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0xF) 2044*4882a593Smuzhiyun #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF 2045*4882a593Smuzhiyun #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0xF) << 28) 2046*4882a593Smuzhiyun #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0xF) 2047*4882a593Smuzhiyun #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF 2048*4882a593Smuzhiyun #define R_028AB0_VGT_STRMOUT_EN 0x028AB0 2049*4882a593Smuzhiyun #define S_028AB0_STREAMOUT(x) (((x) & 0x1) << 0) 2050*4882a593Smuzhiyun #define G_028AB0_STREAMOUT(x) (((x) >> 0) & 0x1) 2051*4882a593Smuzhiyun #define C_028AB0_STREAMOUT 0xFFFFFFFE 2052*4882a593Smuzhiyun #define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B20 2053*4882a593Smuzhiyun #define S_028B20_BUFFER_0_EN(x) (((x) & 0x1) << 0) 2054*4882a593Smuzhiyun #define G_028B20_BUFFER_0_EN(x) (((x) >> 0) & 0x1) 2055*4882a593Smuzhiyun #define C_028B20_BUFFER_0_EN 0xFFFFFFFE 2056*4882a593Smuzhiyun #define S_028B20_BUFFER_1_EN(x) (((x) & 0x1) << 1) 2057*4882a593Smuzhiyun #define G_028B20_BUFFER_1_EN(x) (((x) >> 1) & 0x1) 2058*4882a593Smuzhiyun #define C_028B20_BUFFER_1_EN 0xFFFFFFFD 2059*4882a593Smuzhiyun #define S_028B20_BUFFER_2_EN(x) (((x) & 0x1) << 2) 2060*4882a593Smuzhiyun #define G_028B20_BUFFER_2_EN(x) (((x) >> 2) & 0x1) 2061*4882a593Smuzhiyun #define C_028B20_BUFFER_2_EN 0xFFFFFFFB 2062*4882a593Smuzhiyun #define S_028B20_BUFFER_3_EN(x) (((x) & 0x1) << 3) 2063*4882a593Smuzhiyun #define G_028B20_BUFFER_3_EN(x) (((x) >> 3) & 0x1) 2064*4882a593Smuzhiyun #define C_028B20_BUFFER_3_EN 0xFFFFFFF7 2065*4882a593Smuzhiyun #define S_028B20_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2066*4882a593Smuzhiyun #define G_028B20_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2067*4882a593Smuzhiyun #define C_028B20_SIZE 0x00000000 2068*4882a593Smuzhiyun #define R_038000_SQ_TEX_RESOURCE_WORD0_0 0x038000 2069*4882a593Smuzhiyun #define S_038000_DIM(x) (((x) & 0x7) << 0) 2070*4882a593Smuzhiyun #define G_038000_DIM(x) (((x) >> 0) & 0x7) 2071*4882a593Smuzhiyun #define C_038000_DIM 0xFFFFFFF8 2072*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_1D 0x00000000 2073*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_2D 0x00000001 2074*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_3D 0x00000002 2075*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_CUBEMAP 0x00000003 2076*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_1D_ARRAY 0x00000004 2077*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_2D_ARRAY 0x00000005 2078*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_2D_MSAA 0x00000006 2079*4882a593Smuzhiyun #define V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007 2080*4882a593Smuzhiyun #define S_038000_TILE_MODE(x) (((x) & 0xF) << 3) 2081*4882a593Smuzhiyun #define G_038000_TILE_MODE(x) (((x) >> 3) & 0xF) 2082*4882a593Smuzhiyun #define C_038000_TILE_MODE 0xFFFFFF87 2083*4882a593Smuzhiyun #define V_038000_ARRAY_LINEAR_GENERAL 0x00000000 2084*4882a593Smuzhiyun #define V_038000_ARRAY_LINEAR_ALIGNED 0x00000001 2085*4882a593Smuzhiyun #define V_038000_ARRAY_1D_TILED_THIN1 0x00000002 2086*4882a593Smuzhiyun #define V_038000_ARRAY_2D_TILED_THIN1 0x00000004 2087*4882a593Smuzhiyun #define S_038000_TILE_TYPE(x) (((x) & 0x1) << 7) 2088*4882a593Smuzhiyun #define G_038000_TILE_TYPE(x) (((x) >> 7) & 0x1) 2089*4882a593Smuzhiyun #define C_038000_TILE_TYPE 0xFFFFFF7F 2090*4882a593Smuzhiyun #define S_038000_PITCH(x) (((x) & 0x7FF) << 8) 2091*4882a593Smuzhiyun #define G_038000_PITCH(x) (((x) >> 8) & 0x7FF) 2092*4882a593Smuzhiyun #define C_038000_PITCH 0xFFF800FF 2093*4882a593Smuzhiyun #define S_038000_TEX_WIDTH(x) (((x) & 0x1FFF) << 19) 2094*4882a593Smuzhiyun #define G_038000_TEX_WIDTH(x) (((x) >> 19) & 0x1FFF) 2095*4882a593Smuzhiyun #define C_038000_TEX_WIDTH 0x0007FFFF 2096*4882a593Smuzhiyun #define R_038004_SQ_TEX_RESOURCE_WORD1_0 0x038004 2097*4882a593Smuzhiyun #define S_038004_TEX_HEIGHT(x) (((x) & 0x1FFF) << 0) 2098*4882a593Smuzhiyun #define G_038004_TEX_HEIGHT(x) (((x) >> 0) & 0x1FFF) 2099*4882a593Smuzhiyun #define C_038004_TEX_HEIGHT 0xFFFFE000 2100*4882a593Smuzhiyun #define S_038004_TEX_DEPTH(x) (((x) & 0x1FFF) << 13) 2101*4882a593Smuzhiyun #define G_038004_TEX_DEPTH(x) (((x) >> 13) & 0x1FFF) 2102*4882a593Smuzhiyun #define C_038004_TEX_DEPTH 0xFC001FFF 2103*4882a593Smuzhiyun #define S_038004_DATA_FORMAT(x) (((x) & 0x3F) << 26) 2104*4882a593Smuzhiyun #define G_038004_DATA_FORMAT(x) (((x) >> 26) & 0x3F) 2105*4882a593Smuzhiyun #define C_038004_DATA_FORMAT 0x03FFFFFF 2106*4882a593Smuzhiyun #define V_038004_COLOR_INVALID 0x00000000 2107*4882a593Smuzhiyun #define V_038004_COLOR_8 0x00000001 2108*4882a593Smuzhiyun #define V_038004_COLOR_4_4 0x00000002 2109*4882a593Smuzhiyun #define V_038004_COLOR_3_3_2 0x00000003 2110*4882a593Smuzhiyun #define V_038004_COLOR_16 0x00000005 2111*4882a593Smuzhiyun #define V_038004_COLOR_16_FLOAT 0x00000006 2112*4882a593Smuzhiyun #define V_038004_COLOR_8_8 0x00000007 2113*4882a593Smuzhiyun #define V_038004_COLOR_5_6_5 0x00000008 2114*4882a593Smuzhiyun #define V_038004_COLOR_6_5_5 0x00000009 2115*4882a593Smuzhiyun #define V_038004_COLOR_1_5_5_5 0x0000000A 2116*4882a593Smuzhiyun #define V_038004_COLOR_4_4_4_4 0x0000000B 2117*4882a593Smuzhiyun #define V_038004_COLOR_5_5_5_1 0x0000000C 2118*4882a593Smuzhiyun #define V_038004_COLOR_32 0x0000000D 2119*4882a593Smuzhiyun #define V_038004_COLOR_32_FLOAT 0x0000000E 2120*4882a593Smuzhiyun #define V_038004_COLOR_16_16 0x0000000F 2121*4882a593Smuzhiyun #define V_038004_COLOR_16_16_FLOAT 0x00000010 2122*4882a593Smuzhiyun #define V_038004_COLOR_8_24 0x00000011 2123*4882a593Smuzhiyun #define V_038004_COLOR_8_24_FLOAT 0x00000012 2124*4882a593Smuzhiyun #define V_038004_COLOR_24_8 0x00000013 2125*4882a593Smuzhiyun #define V_038004_COLOR_24_8_FLOAT 0x00000014 2126*4882a593Smuzhiyun #define V_038004_COLOR_10_11_11 0x00000015 2127*4882a593Smuzhiyun #define V_038004_COLOR_10_11_11_FLOAT 0x00000016 2128*4882a593Smuzhiyun #define V_038004_COLOR_11_11_10 0x00000017 2129*4882a593Smuzhiyun #define V_038004_COLOR_11_11_10_FLOAT 0x00000018 2130*4882a593Smuzhiyun #define V_038004_COLOR_2_10_10_10 0x00000019 2131*4882a593Smuzhiyun #define V_038004_COLOR_8_8_8_8 0x0000001A 2132*4882a593Smuzhiyun #define V_038004_COLOR_10_10_10_2 0x0000001B 2133*4882a593Smuzhiyun #define V_038004_COLOR_X24_8_32_FLOAT 0x0000001C 2134*4882a593Smuzhiyun #define V_038004_COLOR_32_32 0x0000001D 2135*4882a593Smuzhiyun #define V_038004_COLOR_32_32_FLOAT 0x0000001E 2136*4882a593Smuzhiyun #define V_038004_COLOR_16_16_16_16 0x0000001F 2137*4882a593Smuzhiyun #define V_038004_COLOR_16_16_16_16_FLOAT 0x00000020 2138*4882a593Smuzhiyun #define V_038004_COLOR_32_32_32_32 0x00000022 2139*4882a593Smuzhiyun #define V_038004_COLOR_32_32_32_32_FLOAT 0x00000023 2140*4882a593Smuzhiyun #define V_038004_FMT_1 0x00000025 2141*4882a593Smuzhiyun #define V_038004_FMT_GB_GR 0x00000027 2142*4882a593Smuzhiyun #define V_038004_FMT_BG_RG 0x00000028 2143*4882a593Smuzhiyun #define V_038004_FMT_32_AS_8 0x00000029 2144*4882a593Smuzhiyun #define V_038004_FMT_32_AS_8_8 0x0000002A 2145*4882a593Smuzhiyun #define V_038004_FMT_5_9_9_9_SHAREDEXP 0x0000002B 2146*4882a593Smuzhiyun #define V_038004_FMT_8_8_8 0x0000002C 2147*4882a593Smuzhiyun #define V_038004_FMT_16_16_16 0x0000002D 2148*4882a593Smuzhiyun #define V_038004_FMT_16_16_16_FLOAT 0x0000002E 2149*4882a593Smuzhiyun #define V_038004_FMT_32_32_32 0x0000002F 2150*4882a593Smuzhiyun #define V_038004_FMT_32_32_32_FLOAT 0x00000030 2151*4882a593Smuzhiyun #define V_038004_FMT_BC1 0x00000031 2152*4882a593Smuzhiyun #define V_038004_FMT_BC2 0x00000032 2153*4882a593Smuzhiyun #define V_038004_FMT_BC3 0x00000033 2154*4882a593Smuzhiyun #define V_038004_FMT_BC4 0x00000034 2155*4882a593Smuzhiyun #define V_038004_FMT_BC5 0x00000035 2156*4882a593Smuzhiyun #define V_038004_FMT_BC6 0x00000036 2157*4882a593Smuzhiyun #define V_038004_FMT_BC7 0x00000037 2158*4882a593Smuzhiyun #define V_038004_FMT_32_AS_32_32_32_32 0x00000038 2159*4882a593Smuzhiyun #define R_038010_SQ_TEX_RESOURCE_WORD4_0 0x038010 2160*4882a593Smuzhiyun #define S_038010_FORMAT_COMP_X(x) (((x) & 0x3) << 0) 2161*4882a593Smuzhiyun #define G_038010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3) 2162*4882a593Smuzhiyun #define C_038010_FORMAT_COMP_X 0xFFFFFFFC 2163*4882a593Smuzhiyun #define S_038010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2) 2164*4882a593Smuzhiyun #define G_038010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3) 2165*4882a593Smuzhiyun #define C_038010_FORMAT_COMP_Y 0xFFFFFFF3 2166*4882a593Smuzhiyun #define S_038010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4) 2167*4882a593Smuzhiyun #define G_038010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3) 2168*4882a593Smuzhiyun #define C_038010_FORMAT_COMP_Z 0xFFFFFFCF 2169*4882a593Smuzhiyun #define S_038010_FORMAT_COMP_W(x) (((x) & 0x3) << 6) 2170*4882a593Smuzhiyun #define G_038010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3) 2171*4882a593Smuzhiyun #define C_038010_FORMAT_COMP_W 0xFFFFFF3F 2172*4882a593Smuzhiyun #define S_038010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8) 2173*4882a593Smuzhiyun #define G_038010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3) 2174*4882a593Smuzhiyun #define C_038010_NUM_FORMAT_ALL 0xFFFFFCFF 2175*4882a593Smuzhiyun #define S_038010_SRF_MODE_ALL(x) (((x) & 0x1) << 10) 2176*4882a593Smuzhiyun #define G_038010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1) 2177*4882a593Smuzhiyun #define C_038010_SRF_MODE_ALL 0xFFFFFBFF 2178*4882a593Smuzhiyun #define S_038010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11) 2179*4882a593Smuzhiyun #define G_038010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1) 2180*4882a593Smuzhiyun #define C_038010_FORCE_DEGAMMA 0xFFFFF7FF 2181*4882a593Smuzhiyun #define S_038010_ENDIAN_SWAP(x) (((x) & 0x3) << 12) 2182*4882a593Smuzhiyun #define G_038010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3) 2183*4882a593Smuzhiyun #define C_038010_ENDIAN_SWAP 0xFFFFCFFF 2184*4882a593Smuzhiyun #define S_038010_REQUEST_SIZE(x) (((x) & 0x3) << 14) 2185*4882a593Smuzhiyun #define G_038010_REQUEST_SIZE(x) (((x) >> 14) & 0x3) 2186*4882a593Smuzhiyun #define C_038010_REQUEST_SIZE 0xFFFF3FFF 2187*4882a593Smuzhiyun #define S_038010_DST_SEL_X(x) (((x) & 0x7) << 16) 2188*4882a593Smuzhiyun #define G_038010_DST_SEL_X(x) (((x) >> 16) & 0x7) 2189*4882a593Smuzhiyun #define C_038010_DST_SEL_X 0xFFF8FFFF 2190*4882a593Smuzhiyun #define S_038010_DST_SEL_Y(x) (((x) & 0x7) << 19) 2191*4882a593Smuzhiyun #define G_038010_DST_SEL_Y(x) (((x) >> 19) & 0x7) 2192*4882a593Smuzhiyun #define C_038010_DST_SEL_Y 0xFFC7FFFF 2193*4882a593Smuzhiyun #define S_038010_DST_SEL_Z(x) (((x) & 0x7) << 22) 2194*4882a593Smuzhiyun #define G_038010_DST_SEL_Z(x) (((x) >> 22) & 0x7) 2195*4882a593Smuzhiyun #define C_038010_DST_SEL_Z 0xFE3FFFFF 2196*4882a593Smuzhiyun #define S_038010_DST_SEL_W(x) (((x) & 0x7) << 25) 2197*4882a593Smuzhiyun #define G_038010_DST_SEL_W(x) (((x) >> 25) & 0x7) 2198*4882a593Smuzhiyun #define C_038010_DST_SEL_W 0xF1FFFFFF 2199*4882a593Smuzhiyun # define SQ_SEL_X 0 2200*4882a593Smuzhiyun # define SQ_SEL_Y 1 2201*4882a593Smuzhiyun # define SQ_SEL_Z 2 2202*4882a593Smuzhiyun # define SQ_SEL_W 3 2203*4882a593Smuzhiyun # define SQ_SEL_0 4 2204*4882a593Smuzhiyun # define SQ_SEL_1 5 2205*4882a593Smuzhiyun #define S_038010_BASE_LEVEL(x) (((x) & 0xF) << 28) 2206*4882a593Smuzhiyun #define G_038010_BASE_LEVEL(x) (((x) >> 28) & 0xF) 2207*4882a593Smuzhiyun #define C_038010_BASE_LEVEL 0x0FFFFFFF 2208*4882a593Smuzhiyun #define R_038014_SQ_TEX_RESOURCE_WORD5_0 0x038014 2209*4882a593Smuzhiyun #define S_038014_LAST_LEVEL(x) (((x) & 0xF) << 0) 2210*4882a593Smuzhiyun #define G_038014_LAST_LEVEL(x) (((x) >> 0) & 0xF) 2211*4882a593Smuzhiyun #define C_038014_LAST_LEVEL 0xFFFFFFF0 2212*4882a593Smuzhiyun #define S_038014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4) 2213*4882a593Smuzhiyun #define G_038014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF) 2214*4882a593Smuzhiyun #define C_038014_BASE_ARRAY 0xFFFE000F 2215*4882a593Smuzhiyun #define S_038014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17) 2216*4882a593Smuzhiyun #define G_038014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF) 2217*4882a593Smuzhiyun #define C_038014_LAST_ARRAY 0xC001FFFF 2218*4882a593Smuzhiyun #define R_0288A8_SQ_ESGS_RING_ITEMSIZE 0x0288A8 2219*4882a593Smuzhiyun #define S_0288A8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2220*4882a593Smuzhiyun #define G_0288A8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2221*4882a593Smuzhiyun #define C_0288A8_ITEMSIZE 0xFFFF8000 2222*4882a593Smuzhiyun #define R_008C44_SQ_ESGS_RING_SIZE 0x008C44 2223*4882a593Smuzhiyun #define S_008C44_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2224*4882a593Smuzhiyun #define G_008C44_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2225*4882a593Smuzhiyun #define C_008C44_MEM_SIZE 0x00000000 2226*4882a593Smuzhiyun #define R_0288B0_SQ_ESTMP_RING_ITEMSIZE 0x0288B0 2227*4882a593Smuzhiyun #define S_0288B0_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2228*4882a593Smuzhiyun #define G_0288B0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2229*4882a593Smuzhiyun #define C_0288B0_ITEMSIZE 0xFFFF8000 2230*4882a593Smuzhiyun #define R_008C54_SQ_ESTMP_RING_SIZE 0x008C54 2231*4882a593Smuzhiyun #define S_008C54_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2232*4882a593Smuzhiyun #define G_008C54_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2233*4882a593Smuzhiyun #define C_008C54_MEM_SIZE 0x00000000 2234*4882a593Smuzhiyun #define R_0288C0_SQ_FBUF_RING_ITEMSIZE 0x0288C0 2235*4882a593Smuzhiyun #define S_0288C0_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2236*4882a593Smuzhiyun #define G_0288C0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2237*4882a593Smuzhiyun #define C_0288C0_ITEMSIZE 0xFFFF8000 2238*4882a593Smuzhiyun #define R_008C74_SQ_FBUF_RING_SIZE 0x008C74 2239*4882a593Smuzhiyun #define S_008C74_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2240*4882a593Smuzhiyun #define G_008C74_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2241*4882a593Smuzhiyun #define C_008C74_MEM_SIZE 0x00000000 2242*4882a593Smuzhiyun #define R_0288B4_SQ_GSTMP_RING_ITEMSIZE 0x0288B4 2243*4882a593Smuzhiyun #define S_0288B4_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2244*4882a593Smuzhiyun #define G_0288B4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2245*4882a593Smuzhiyun #define C_0288B4_ITEMSIZE 0xFFFF8000 2246*4882a593Smuzhiyun #define R_008C5C_SQ_GSTMP_RING_SIZE 0x008C5C 2247*4882a593Smuzhiyun #define S_008C5C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2248*4882a593Smuzhiyun #define G_008C5C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2249*4882a593Smuzhiyun #define C_008C5C_MEM_SIZE 0x00000000 2250*4882a593Smuzhiyun #define R_0288AC_SQ_GSVS_RING_ITEMSIZE 0x0288AC 2251*4882a593Smuzhiyun #define S_0288AC_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2252*4882a593Smuzhiyun #define G_0288AC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2253*4882a593Smuzhiyun #define C_0288AC_ITEMSIZE 0xFFFF8000 2254*4882a593Smuzhiyun #define R_008C4C_SQ_GSVS_RING_SIZE 0x008C4C 2255*4882a593Smuzhiyun #define S_008C4C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2256*4882a593Smuzhiyun #define G_008C4C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2257*4882a593Smuzhiyun #define C_008C4C_MEM_SIZE 0x00000000 2258*4882a593Smuzhiyun #define R_0288BC_SQ_PSTMP_RING_ITEMSIZE 0x0288BC 2259*4882a593Smuzhiyun #define S_0288BC_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2260*4882a593Smuzhiyun #define G_0288BC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2261*4882a593Smuzhiyun #define C_0288BC_ITEMSIZE 0xFFFF8000 2262*4882a593Smuzhiyun #define R_008C6C_SQ_PSTMP_RING_SIZE 0x008C6C 2263*4882a593Smuzhiyun #define S_008C6C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2264*4882a593Smuzhiyun #define G_008C6C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2265*4882a593Smuzhiyun #define C_008C6C_MEM_SIZE 0x00000000 2266*4882a593Smuzhiyun #define R_0288C4_SQ_REDUC_RING_ITEMSIZE 0x0288C4 2267*4882a593Smuzhiyun #define S_0288C4_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2268*4882a593Smuzhiyun #define G_0288C4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2269*4882a593Smuzhiyun #define C_0288C4_ITEMSIZE 0xFFFF8000 2270*4882a593Smuzhiyun #define R_008C7C_SQ_REDUC_RING_SIZE 0x008C7C 2271*4882a593Smuzhiyun #define S_008C7C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2272*4882a593Smuzhiyun #define G_008C7C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2273*4882a593Smuzhiyun #define C_008C7C_MEM_SIZE 0x00000000 2274*4882a593Smuzhiyun #define R_0288B8_SQ_VSTMP_RING_ITEMSIZE 0x0288B8 2275*4882a593Smuzhiyun #define S_0288B8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2276*4882a593Smuzhiyun #define G_0288B8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2277*4882a593Smuzhiyun #define C_0288B8_ITEMSIZE 0xFFFF8000 2278*4882a593Smuzhiyun #define R_008C64_SQ_VSTMP_RING_SIZE 0x008C64 2279*4882a593Smuzhiyun #define S_008C64_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0) 2280*4882a593Smuzhiyun #define G_008C64_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF) 2281*4882a593Smuzhiyun #define C_008C64_MEM_SIZE 0x00000000 2282*4882a593Smuzhiyun #define R_0288C8_SQ_GS_VERT_ITEMSIZE 0x0288C8 2283*4882a593Smuzhiyun #define S_0288C8_ITEMSIZE(x) (((x) & 0x7FFF) << 0) 2284*4882a593Smuzhiyun #define G_0288C8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF) 2285*4882a593Smuzhiyun #define C_0288C8_ITEMSIZE 0xFFFF8000 2286*4882a593Smuzhiyun #define R_028010_DB_DEPTH_INFO 0x028010 2287*4882a593Smuzhiyun #define S_028010_FORMAT(x) (((x) & 0x7) << 0) 2288*4882a593Smuzhiyun #define G_028010_FORMAT(x) (((x) >> 0) & 0x7) 2289*4882a593Smuzhiyun #define C_028010_FORMAT 0xFFFFFFF8 2290*4882a593Smuzhiyun #define V_028010_DEPTH_INVALID 0x00000000 2291*4882a593Smuzhiyun #define V_028010_DEPTH_16 0x00000001 2292*4882a593Smuzhiyun #define V_028010_DEPTH_X8_24 0x00000002 2293*4882a593Smuzhiyun #define V_028010_DEPTH_8_24 0x00000003 2294*4882a593Smuzhiyun #define V_028010_DEPTH_X8_24_FLOAT 0x00000004 2295*4882a593Smuzhiyun #define V_028010_DEPTH_8_24_FLOAT 0x00000005 2296*4882a593Smuzhiyun #define V_028010_DEPTH_32_FLOAT 0x00000006 2297*4882a593Smuzhiyun #define V_028010_DEPTH_X24_8_32_FLOAT 0x00000007 2298*4882a593Smuzhiyun #define S_028010_READ_SIZE(x) (((x) & 0x1) << 3) 2299*4882a593Smuzhiyun #define G_028010_READ_SIZE(x) (((x) >> 3) & 0x1) 2300*4882a593Smuzhiyun #define C_028010_READ_SIZE 0xFFFFFFF7 2301*4882a593Smuzhiyun #define S_028010_ARRAY_MODE(x) (((x) & 0xF) << 15) 2302*4882a593Smuzhiyun #define G_028010_ARRAY_MODE(x) (((x) >> 15) & 0xF) 2303*4882a593Smuzhiyun #define C_028010_ARRAY_MODE 0xFFF87FFF 2304*4882a593Smuzhiyun #define V_028010_ARRAY_1D_TILED_THIN1 0x00000002 2305*4882a593Smuzhiyun #define V_028010_ARRAY_2D_TILED_THIN1 0x00000004 2306*4882a593Smuzhiyun #define S_028010_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 25) 2307*4882a593Smuzhiyun #define G_028010_TILE_SURFACE_ENABLE(x) (((x) >> 25) & 0x1) 2308*4882a593Smuzhiyun #define C_028010_TILE_SURFACE_ENABLE 0xFDFFFFFF 2309*4882a593Smuzhiyun #define S_028010_TILE_COMPACT(x) (((x) & 0x1) << 26) 2310*4882a593Smuzhiyun #define G_028010_TILE_COMPACT(x) (((x) >> 26) & 0x1) 2311*4882a593Smuzhiyun #define C_028010_TILE_COMPACT 0xFBFFFFFF 2312*4882a593Smuzhiyun #define S_028010_ZRANGE_PRECISION(x) (((x) & 0x1) << 31) 2313*4882a593Smuzhiyun #define G_028010_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1) 2314*4882a593Smuzhiyun #define C_028010_ZRANGE_PRECISION 0x7FFFFFFF 2315*4882a593Smuzhiyun #define R_028000_DB_DEPTH_SIZE 0x028000 2316*4882a593Smuzhiyun #define S_028000_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0) 2317*4882a593Smuzhiyun #define G_028000_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF) 2318*4882a593Smuzhiyun #define C_028000_PITCH_TILE_MAX 0xFFFFFC00 2319*4882a593Smuzhiyun #define S_028000_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10) 2320*4882a593Smuzhiyun #define G_028000_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF) 2321*4882a593Smuzhiyun #define C_028000_SLICE_TILE_MAX 0xC00003FF 2322*4882a593Smuzhiyun #define R_028004_DB_DEPTH_VIEW 0x028004 2323*4882a593Smuzhiyun #define S_028004_SLICE_START(x) (((x) & 0x7FF) << 0) 2324*4882a593Smuzhiyun #define G_028004_SLICE_START(x) (((x) >> 0) & 0x7FF) 2325*4882a593Smuzhiyun #define C_028004_SLICE_START 0xFFFFF800 2326*4882a593Smuzhiyun #define S_028004_SLICE_MAX(x) (((x) & 0x7FF) << 13) 2327*4882a593Smuzhiyun #define G_028004_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 2328*4882a593Smuzhiyun #define C_028004_SLICE_MAX 0xFF001FFF 2329*4882a593Smuzhiyun #define R_028800_DB_DEPTH_CONTROL 0x028800 2330*4882a593Smuzhiyun #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0) 2331*4882a593Smuzhiyun #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1) 2332*4882a593Smuzhiyun #define C_028800_STENCIL_ENABLE 0xFFFFFFFE 2333*4882a593Smuzhiyun #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1) 2334*4882a593Smuzhiyun #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1) 2335*4882a593Smuzhiyun #define C_028800_Z_ENABLE 0xFFFFFFFD 2336*4882a593Smuzhiyun #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2) 2337*4882a593Smuzhiyun #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1) 2338*4882a593Smuzhiyun #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB 2339*4882a593Smuzhiyun #define S_028800_ZFUNC(x) (((x) & 0x7) << 4) 2340*4882a593Smuzhiyun #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7) 2341*4882a593Smuzhiyun #define C_028800_ZFUNC 0xFFFFFF8F 2342*4882a593Smuzhiyun #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7) 2343*4882a593Smuzhiyun #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1) 2344*4882a593Smuzhiyun #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F 2345*4882a593Smuzhiyun #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8) 2346*4882a593Smuzhiyun #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7) 2347*4882a593Smuzhiyun #define C_028800_STENCILFUNC 0xFFFFF8FF 2348*4882a593Smuzhiyun #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11) 2349*4882a593Smuzhiyun #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7) 2350*4882a593Smuzhiyun #define C_028800_STENCILFAIL 0xFFFFC7FF 2351*4882a593Smuzhiyun #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14) 2352*4882a593Smuzhiyun #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7) 2353*4882a593Smuzhiyun #define C_028800_STENCILZPASS 0xFFFE3FFF 2354*4882a593Smuzhiyun #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17) 2355*4882a593Smuzhiyun #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7) 2356*4882a593Smuzhiyun #define C_028800_STENCILZFAIL 0xFFF1FFFF 2357*4882a593Smuzhiyun #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20) 2358*4882a593Smuzhiyun #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7) 2359*4882a593Smuzhiyun #define C_028800_STENCILFUNC_BF 0xFF8FFFFF 2360*4882a593Smuzhiyun #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23) 2361*4882a593Smuzhiyun #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7) 2362*4882a593Smuzhiyun #define C_028800_STENCILFAIL_BF 0xFC7FFFFF 2363*4882a593Smuzhiyun #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26) 2364*4882a593Smuzhiyun #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7) 2365*4882a593Smuzhiyun #define C_028800_STENCILZPASS_BF 0xE3FFFFFF 2366*4882a593Smuzhiyun #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29) 2367*4882a593Smuzhiyun #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7) 2368*4882a593Smuzhiyun #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF 2369*4882a593Smuzhiyun 2370*4882a593Smuzhiyun #endif 2371