1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Christian König.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Christian König
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #include <linux/hdmi.h>
27*4882a593Smuzhiyun #include <linux/gcd.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <drm/radeon_drm.h>
30*4882a593Smuzhiyun #include "radeon.h"
31*4882a593Smuzhiyun #include "radeon_asic.h"
32*4882a593Smuzhiyun #include "radeon_audio.h"
33*4882a593Smuzhiyun #include "r600d.h"
34*4882a593Smuzhiyun #include "atom.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * HDMI color format
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun enum r600_hdmi_color_format {
40*4882a593Smuzhiyun RGB = 0,
41*4882a593Smuzhiyun YCC_422 = 1,
42*4882a593Smuzhiyun YCC_444 = 2
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * IEC60958 status bits
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun enum r600_hdmi_iec_status_bits {
49*4882a593Smuzhiyun AUDIO_STATUS_DIG_ENABLE = 0x01,
50*4882a593Smuzhiyun AUDIO_STATUS_V = 0x02,
51*4882a593Smuzhiyun AUDIO_STATUS_VCFG = 0x04,
52*4882a593Smuzhiyun AUDIO_STATUS_EMPHASIS = 0x08,
53*4882a593Smuzhiyun AUDIO_STATUS_COPYRIGHT = 0x10,
54*4882a593Smuzhiyun AUDIO_STATUS_NONAUDIO = 0x20,
55*4882a593Smuzhiyun AUDIO_STATUS_PROFESSIONAL = 0x40,
56*4882a593Smuzhiyun AUDIO_STATUS_LEVEL = 0x80
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
r600_audio_status(struct radeon_device * rdev)59*4882a593Smuzhiyun static struct r600_audio_pin r600_audio_status(struct radeon_device *rdev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct r600_audio_pin status = {};
62*4882a593Smuzhiyun uint32_t value;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun value = RREG32(R600_AUDIO_RATE_BPS_CHANNEL);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* number of channels */
67*4882a593Smuzhiyun status.channels = (value & 0x7) + 1;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* bits per sample */
70*4882a593Smuzhiyun switch ((value & 0xF0) >> 4) {
71*4882a593Smuzhiyun case 0x0:
72*4882a593Smuzhiyun status.bits_per_sample = 8;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun case 0x1:
75*4882a593Smuzhiyun status.bits_per_sample = 16;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun case 0x2:
78*4882a593Smuzhiyun status.bits_per_sample = 20;
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun case 0x3:
81*4882a593Smuzhiyun status.bits_per_sample = 24;
82*4882a593Smuzhiyun break;
83*4882a593Smuzhiyun case 0x4:
84*4882a593Smuzhiyun status.bits_per_sample = 32;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun default:
87*4882a593Smuzhiyun dev_err(rdev->dev, "Unknown bits per sample 0x%x, using 16\n",
88*4882a593Smuzhiyun (int)value);
89*4882a593Smuzhiyun status.bits_per_sample = 16;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* current sampling rate in HZ */
93*4882a593Smuzhiyun if (value & 0x4000)
94*4882a593Smuzhiyun status.rate = 44100;
95*4882a593Smuzhiyun else
96*4882a593Smuzhiyun status.rate = 48000;
97*4882a593Smuzhiyun status.rate *= ((value >> 11) & 0x7) + 1;
98*4882a593Smuzhiyun status.rate /= ((value >> 8) & 0x7) + 1;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun value = RREG32(R600_AUDIO_STATUS_BITS);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* iec 60958 status bits */
103*4882a593Smuzhiyun status.status_bits = value & 0xff;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* iec 60958 category code */
106*4882a593Smuzhiyun status.category_code = (value >> 8) & 0xff;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return status;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * update all hdmi interfaces with current audio parameters
113*4882a593Smuzhiyun */
r600_audio_update_hdmi(struct work_struct * work)114*4882a593Smuzhiyun void r600_audio_update_hdmi(struct work_struct *work)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct radeon_device *rdev = container_of(work, struct radeon_device,
117*4882a593Smuzhiyun audio_work);
118*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
119*4882a593Smuzhiyun struct r600_audio_pin audio_status = r600_audio_status(rdev);
120*4882a593Smuzhiyun struct drm_encoder *encoder;
121*4882a593Smuzhiyun bool changed = false;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (rdev->audio.pin[0].channels != audio_status.channels ||
124*4882a593Smuzhiyun rdev->audio.pin[0].rate != audio_status.rate ||
125*4882a593Smuzhiyun rdev->audio.pin[0].bits_per_sample != audio_status.bits_per_sample ||
126*4882a593Smuzhiyun rdev->audio.pin[0].status_bits != audio_status.status_bits ||
127*4882a593Smuzhiyun rdev->audio.pin[0].category_code != audio_status.category_code) {
128*4882a593Smuzhiyun rdev->audio.pin[0] = audio_status;
129*4882a593Smuzhiyun changed = true;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
133*4882a593Smuzhiyun if (!radeon_encoder_is_digital(encoder))
134*4882a593Smuzhiyun continue;
135*4882a593Smuzhiyun if (changed || r600_hdmi_buffer_status_changed(encoder))
136*4882a593Smuzhiyun r600_hdmi_update_audio_settings(encoder);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* enable the audio stream */
r600_audio_enable(struct radeon_device * rdev,struct r600_audio_pin * pin,u8 enable_mask)141*4882a593Smuzhiyun void r600_audio_enable(struct radeon_device *rdev,
142*4882a593Smuzhiyun struct r600_audio_pin *pin,
143*4882a593Smuzhiyun u8 enable_mask)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (!pin)
148*4882a593Smuzhiyun return;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (enable_mask) {
151*4882a593Smuzhiyun tmp |= AUDIO_ENABLED;
152*4882a593Smuzhiyun if (enable_mask & 1)
153*4882a593Smuzhiyun tmp |= PIN0_AUDIO_ENABLED;
154*4882a593Smuzhiyun if (enable_mask & 2)
155*4882a593Smuzhiyun tmp |= PIN1_AUDIO_ENABLED;
156*4882a593Smuzhiyun if (enable_mask & 4)
157*4882a593Smuzhiyun tmp |= PIN2_AUDIO_ENABLED;
158*4882a593Smuzhiyun if (enable_mask & 8)
159*4882a593Smuzhiyun tmp |= PIN3_AUDIO_ENABLED;
160*4882a593Smuzhiyun } else {
161*4882a593Smuzhiyun tmp &= ~(AUDIO_ENABLED |
162*4882a593Smuzhiyun PIN0_AUDIO_ENABLED |
163*4882a593Smuzhiyun PIN1_AUDIO_ENABLED |
164*4882a593Smuzhiyun PIN2_AUDIO_ENABLED |
165*4882a593Smuzhiyun PIN3_AUDIO_ENABLED);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun WREG32(AZ_HOT_PLUG_CONTROL, tmp);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
r600_audio_get_pin(struct radeon_device * rdev)171*4882a593Smuzhiyun struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun /* only one pin on 6xx-NI */
174*4882a593Smuzhiyun return &rdev->audio.pin[0];
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
r600_hdmi_update_acr(struct drm_encoder * encoder,long offset,const struct radeon_hdmi_acr * acr)177*4882a593Smuzhiyun void r600_hdmi_update_acr(struct drm_encoder *encoder, long offset,
178*4882a593Smuzhiyun const struct radeon_hdmi_acr *acr)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
181*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* DCE 3.0 uses register that's normally for CRC_CONTROL */
184*4882a593Smuzhiyun uint32_t acr_ctl = ASIC_IS_DCE3(rdev) ? DCE3_HDMI0_ACR_PACKET_CONTROL :
185*4882a593Smuzhiyun HDMI0_ACR_PACKET_CONTROL;
186*4882a593Smuzhiyun WREG32_P(acr_ctl + offset,
187*4882a593Smuzhiyun HDMI0_ACR_SOURCE | /* select SW CTS value */
188*4882a593Smuzhiyun HDMI0_ACR_AUTO_SEND, /* allow hw to sent ACR packets when required */
189*4882a593Smuzhiyun ~(HDMI0_ACR_SOURCE |
190*4882a593Smuzhiyun HDMI0_ACR_AUTO_SEND));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_32_0 + offset,
193*4882a593Smuzhiyun HDMI0_ACR_CTS_32(acr->cts_32khz),
194*4882a593Smuzhiyun ~HDMI0_ACR_CTS_32_MASK);
195*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_32_1 + offset,
196*4882a593Smuzhiyun HDMI0_ACR_N_32(acr->n_32khz),
197*4882a593Smuzhiyun ~HDMI0_ACR_N_32_MASK);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_44_0 + offset,
200*4882a593Smuzhiyun HDMI0_ACR_CTS_44(acr->cts_44_1khz),
201*4882a593Smuzhiyun ~HDMI0_ACR_CTS_44_MASK);
202*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_44_1 + offset,
203*4882a593Smuzhiyun HDMI0_ACR_N_44(acr->n_44_1khz),
204*4882a593Smuzhiyun ~HDMI0_ACR_N_44_MASK);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_48_0 + offset,
207*4882a593Smuzhiyun HDMI0_ACR_CTS_48(acr->cts_48khz),
208*4882a593Smuzhiyun ~HDMI0_ACR_CTS_48_MASK);
209*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_48_1 + offset,
210*4882a593Smuzhiyun HDMI0_ACR_N_48(acr->n_48khz),
211*4882a593Smuzhiyun ~HDMI0_ACR_N_48_MASK);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * build a HDMI Video Info Frame
216*4882a593Smuzhiyun */
r600_set_avi_packet(struct radeon_device * rdev,u32 offset,unsigned char * buffer,size_t size)217*4882a593Smuzhiyun void r600_set_avi_packet(struct radeon_device *rdev, u32 offset,
218*4882a593Smuzhiyun unsigned char *buffer, size_t size)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun uint8_t *frame = buffer + 3;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun WREG32(HDMI0_AVI_INFO0 + offset,
223*4882a593Smuzhiyun frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
224*4882a593Smuzhiyun WREG32(HDMI0_AVI_INFO1 + offset,
225*4882a593Smuzhiyun frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
226*4882a593Smuzhiyun WREG32(HDMI0_AVI_INFO2 + offset,
227*4882a593Smuzhiyun frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
228*4882a593Smuzhiyun WREG32(HDMI0_AVI_INFO3 + offset,
229*4882a593Smuzhiyun frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset,
232*4882a593Smuzhiyun HDMI0_AVI_INFO_LINE(2)); /* anything other than 0 */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
235*4882a593Smuzhiyun HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
236*4882a593Smuzhiyun HDMI0_AVI_INFO_CONT); /* send AVI info frames every frame/field */
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * build a Audio Info Frame
242*4882a593Smuzhiyun */
r600_hdmi_update_audio_infoframe(struct drm_encoder * encoder,const void * buffer,size_t size)243*4882a593Smuzhiyun static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
244*4882a593Smuzhiyun const void *buffer, size_t size)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
247*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
248*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
249*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
250*4882a593Smuzhiyun uint32_t offset = dig->afmt->offset;
251*4882a593Smuzhiyun const u8 *frame = buffer + 3;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun WREG32(HDMI0_AUDIO_INFO0 + offset,
254*4882a593Smuzhiyun frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
255*4882a593Smuzhiyun WREG32(HDMI0_AUDIO_INFO1 + offset,
256*4882a593Smuzhiyun frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun * test if audio buffer is filled enough to start playing
261*4882a593Smuzhiyun */
r600_hdmi_is_audio_buffer_filled(struct drm_encoder * encoder)262*4882a593Smuzhiyun static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
265*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
266*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
267*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
268*4882a593Smuzhiyun uint32_t offset = dig->afmt->offset;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * have buffer status changed since last call?
275*4882a593Smuzhiyun */
r600_hdmi_buffer_status_changed(struct drm_encoder * encoder)276*4882a593Smuzhiyun int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
279*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
280*4882a593Smuzhiyun int status, result;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (!dig->afmt || !dig->afmt->enabled)
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun status = r600_hdmi_is_audio_buffer_filled(encoder);
286*4882a593Smuzhiyun result = dig->afmt->last_buffer_filled_status != status;
287*4882a593Smuzhiyun dig->afmt->last_buffer_filled_status = status;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return result;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * write the audio workaround status to the hardware
294*4882a593Smuzhiyun */
r600_hdmi_audio_workaround(struct drm_encoder * encoder)295*4882a593Smuzhiyun void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
298*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
299*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
300*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
301*4882a593Smuzhiyun uint32_t offset = dig->afmt->offset;
302*4882a593Smuzhiyun bool hdmi_audio_workaround = false; /* FIXME */
303*4882a593Smuzhiyun u32 value;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (!hdmi_audio_workaround ||
306*4882a593Smuzhiyun r600_hdmi_is_audio_buffer_filled(encoder))
307*4882a593Smuzhiyun value = 0; /* disable workaround */
308*4882a593Smuzhiyun else
309*4882a593Smuzhiyun value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
310*4882a593Smuzhiyun WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
311*4882a593Smuzhiyun value, ~HDMI0_AUDIO_TEST_EN);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
r600_hdmi_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)314*4882a593Smuzhiyun void r600_hdmi_audio_set_dto(struct radeon_device *rdev,
315*4882a593Smuzhiyun struct radeon_crtc *crtc, unsigned int clock)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder;
318*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (!crtc)
321*4882a593Smuzhiyun return;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(crtc->encoder);
324*4882a593Smuzhiyun dig = radeon_encoder->enc_priv;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!dig)
327*4882a593Smuzhiyun return;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (dig->dig_encoder == 0) {
330*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_PHASE, 24000 * 100);
331*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
332*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
333*4882a593Smuzhiyun } else {
334*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_PHASE, 24000 * 100);
335*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_MODULE, clock * 100);
336*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
r600_set_vbi_packet(struct drm_encoder * encoder,u32 offset)340*4882a593Smuzhiyun void r600_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
343*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun WREG32_OR(HDMI0_VBI_PACKET_CONTROL + offset,
346*4882a593Smuzhiyun HDMI0_NULL_SEND | /* send null packets when required */
347*4882a593Smuzhiyun HDMI0_GC_SEND | /* send general control packets */
348*4882a593Smuzhiyun HDMI0_GC_CONT); /* send general control packets every frame */
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
r600_set_audio_packet(struct drm_encoder * encoder,u32 offset)351*4882a593Smuzhiyun void r600_set_audio_packet(struct drm_encoder *encoder, u32 offset)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
354*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
357*4882a593Smuzhiyun HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
358*4882a593Smuzhiyun HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
359*4882a593Smuzhiyun HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
360*4882a593Smuzhiyun HDMI0_60958_CS_UPDATE, /* allow 60958 channel status fields to be updated */
361*4882a593Smuzhiyun ~(HDMI0_AUDIO_SAMPLE_SEND |
362*4882a593Smuzhiyun HDMI0_AUDIO_DELAY_EN_MASK |
363*4882a593Smuzhiyun HDMI0_AUDIO_PACKETS_PER_LINE_MASK |
364*4882a593Smuzhiyun HDMI0_60958_CS_UPDATE));
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
367*4882a593Smuzhiyun HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
368*4882a593Smuzhiyun HDMI0_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun WREG32_P(HDMI0_INFOFRAME_CONTROL1 + offset,
371*4882a593Smuzhiyun HDMI0_AUDIO_INFO_LINE(2), /* anything other than 0 */
372*4882a593Smuzhiyun ~HDMI0_AUDIO_INFO_LINE_MASK);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun WREG32_AND(HDMI0_GENERIC_PACKET_CONTROL + offset,
375*4882a593Smuzhiyun ~(HDMI0_GENERIC0_SEND |
376*4882a593Smuzhiyun HDMI0_GENERIC0_CONT |
377*4882a593Smuzhiyun HDMI0_GENERIC0_UPDATE |
378*4882a593Smuzhiyun HDMI0_GENERIC1_SEND |
379*4882a593Smuzhiyun HDMI0_GENERIC1_CONT |
380*4882a593Smuzhiyun HDMI0_GENERIC0_LINE_MASK |
381*4882a593Smuzhiyun HDMI0_GENERIC1_LINE_MASK));
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun WREG32_P(HDMI0_60958_0 + offset,
384*4882a593Smuzhiyun HDMI0_60958_CS_CHANNEL_NUMBER_L(1),
385*4882a593Smuzhiyun ~(HDMI0_60958_CS_CHANNEL_NUMBER_L_MASK |
386*4882a593Smuzhiyun HDMI0_60958_CS_CLOCK_ACCURACY_MASK));
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun WREG32_P(HDMI0_60958_1 + offset,
389*4882a593Smuzhiyun HDMI0_60958_CS_CHANNEL_NUMBER_R(2),
390*4882a593Smuzhiyun ~HDMI0_60958_CS_CHANNEL_NUMBER_R_MASK);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
r600_set_mute(struct drm_encoder * encoder,u32 offset,bool mute)393*4882a593Smuzhiyun void r600_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
396*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (mute)
399*4882a593Smuzhiyun WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE);
400*4882a593Smuzhiyun else
401*4882a593Smuzhiyun WREG32_AND(HDMI0_GC + offset, ~HDMI0_GC_AVMUTE);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /**
405*4882a593Smuzhiyun * r600_hdmi_update_audio_settings - Update audio infoframe
406*4882a593Smuzhiyun *
407*4882a593Smuzhiyun * @encoder: drm encoder
408*4882a593Smuzhiyun *
409*4882a593Smuzhiyun * Gets info about current audio stream and updates audio infoframe.
410*4882a593Smuzhiyun */
r600_hdmi_update_audio_settings(struct drm_encoder * encoder)411*4882a593Smuzhiyun void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
414*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
415*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
416*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
417*4882a593Smuzhiyun struct r600_audio_pin audio = r600_audio_status(rdev);
418*4882a593Smuzhiyun uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
419*4882a593Smuzhiyun struct hdmi_audio_infoframe frame;
420*4882a593Smuzhiyun uint32_t offset;
421*4882a593Smuzhiyun uint32_t value;
422*4882a593Smuzhiyun ssize_t err;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun if (!dig->afmt || !dig->afmt->enabled)
425*4882a593Smuzhiyun return;
426*4882a593Smuzhiyun offset = dig->afmt->offset;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
429*4882a593Smuzhiyun r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
430*4882a593Smuzhiyun audio.channels, audio.rate, audio.bits_per_sample);
431*4882a593Smuzhiyun DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
432*4882a593Smuzhiyun (int)audio.status_bits, (int)audio.category_code);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun err = hdmi_audio_infoframe_init(&frame);
435*4882a593Smuzhiyun if (err < 0) {
436*4882a593Smuzhiyun DRM_ERROR("failed to setup audio infoframe\n");
437*4882a593Smuzhiyun return;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun frame.channels = audio.channels;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
443*4882a593Smuzhiyun if (err < 0) {
444*4882a593Smuzhiyun DRM_ERROR("failed to pack audio infoframe\n");
445*4882a593Smuzhiyun return;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun value = RREG32(HDMI0_AUDIO_PACKET_CONTROL + offset);
449*4882a593Smuzhiyun if (value & HDMI0_AUDIO_TEST_EN)
450*4882a593Smuzhiyun WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
451*4882a593Smuzhiyun value & ~HDMI0_AUDIO_TEST_EN);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun WREG32_OR(HDMI0_CONTROL + offset,
454*4882a593Smuzhiyun HDMI0_ERROR_ACK);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun WREG32_AND(HDMI0_INFOFRAME_CONTROL0 + offset,
457*4882a593Smuzhiyun ~HDMI0_AUDIO_INFO_SOURCE);
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
462*4882a593Smuzhiyun HDMI0_AUDIO_INFO_CONT |
463*4882a593Smuzhiyun HDMI0_AUDIO_INFO_UPDATE);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun * enable the HDMI engine
468*4882a593Smuzhiyun */
r600_hdmi_enable(struct drm_encoder * encoder,bool enable)469*4882a593Smuzhiyun void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
472*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
473*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
474*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
475*4882a593Smuzhiyun u32 hdmi = HDMI0_ERROR_ACK;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun if (!dig || !dig->afmt)
478*4882a593Smuzhiyun return;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* Older chipsets require setting HDMI and routing manually */
481*4882a593Smuzhiyun if (!ASIC_IS_DCE3(rdev)) {
482*4882a593Smuzhiyun if (enable)
483*4882a593Smuzhiyun hdmi |= HDMI0_ENABLE;
484*4882a593Smuzhiyun switch (radeon_encoder->encoder_id) {
485*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
486*4882a593Smuzhiyun if (enable) {
487*4882a593Smuzhiyun WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
488*4882a593Smuzhiyun hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
489*4882a593Smuzhiyun } else {
490*4882a593Smuzhiyun WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun break;
493*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
494*4882a593Smuzhiyun if (enable) {
495*4882a593Smuzhiyun WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
496*4882a593Smuzhiyun hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun break;
501*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_DDI:
502*4882a593Smuzhiyun if (enable) {
503*4882a593Smuzhiyun WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
504*4882a593Smuzhiyun hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
505*4882a593Smuzhiyun } else {
506*4882a593Smuzhiyun WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun break;
509*4882a593Smuzhiyun case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
510*4882a593Smuzhiyun if (enable)
511*4882a593Smuzhiyun hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
512*4882a593Smuzhiyun break;
513*4882a593Smuzhiyun default:
514*4882a593Smuzhiyun dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
515*4882a593Smuzhiyun radeon_encoder->encoder_id);
516*4882a593Smuzhiyun break;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (rdev->irq.installed) {
522*4882a593Smuzhiyun /* if irq is available use it */
523*4882a593Smuzhiyun /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
524*4882a593Smuzhiyun if (enable)
525*4882a593Smuzhiyun radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
526*4882a593Smuzhiyun else
527*4882a593Smuzhiyun radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun dig->afmt->enabled = enable;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
533*4882a593Smuzhiyun enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536