xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/r600_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "radeon_asic.h"
27*4882a593Smuzhiyun #include "r600d.h"
28*4882a593Smuzhiyun #include "r600_dpm.h"
29*4882a593Smuzhiyun #include "atom.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	R600_UTC_DFLT_00,
34*4882a593Smuzhiyun 	R600_UTC_DFLT_01,
35*4882a593Smuzhiyun 	R600_UTC_DFLT_02,
36*4882a593Smuzhiyun 	R600_UTC_DFLT_03,
37*4882a593Smuzhiyun 	R600_UTC_DFLT_04,
38*4882a593Smuzhiyun 	R600_UTC_DFLT_05,
39*4882a593Smuzhiyun 	R600_UTC_DFLT_06,
40*4882a593Smuzhiyun 	R600_UTC_DFLT_07,
41*4882a593Smuzhiyun 	R600_UTC_DFLT_08,
42*4882a593Smuzhiyun 	R600_UTC_DFLT_09,
43*4882a593Smuzhiyun 	R600_UTC_DFLT_10,
44*4882a593Smuzhiyun 	R600_UTC_DFLT_11,
45*4882a593Smuzhiyun 	R600_UTC_DFLT_12,
46*4882a593Smuzhiyun 	R600_UTC_DFLT_13,
47*4882a593Smuzhiyun 	R600_UTC_DFLT_14,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	R600_DTC_DFLT_00,
53*4882a593Smuzhiyun 	R600_DTC_DFLT_01,
54*4882a593Smuzhiyun 	R600_DTC_DFLT_02,
55*4882a593Smuzhiyun 	R600_DTC_DFLT_03,
56*4882a593Smuzhiyun 	R600_DTC_DFLT_04,
57*4882a593Smuzhiyun 	R600_DTC_DFLT_05,
58*4882a593Smuzhiyun 	R600_DTC_DFLT_06,
59*4882a593Smuzhiyun 	R600_DTC_DFLT_07,
60*4882a593Smuzhiyun 	R600_DTC_DFLT_08,
61*4882a593Smuzhiyun 	R600_DTC_DFLT_09,
62*4882a593Smuzhiyun 	R600_DTC_DFLT_10,
63*4882a593Smuzhiyun 	R600_DTC_DFLT_11,
64*4882a593Smuzhiyun 	R600_DTC_DFLT_12,
65*4882a593Smuzhiyun 	R600_DTC_DFLT_13,
66*4882a593Smuzhiyun 	R600_DTC_DFLT_14,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
r600_dpm_print_class_info(u32 class,u32 class2)69*4882a593Smuzhiyun void r600_dpm_print_class_info(u32 class, u32 class2)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	const char *s;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
74*4882a593Smuzhiyun 	case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
75*4882a593Smuzhiyun 	default:
76*4882a593Smuzhiyun 		s = "none";
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 	case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
79*4882a593Smuzhiyun 		s = "battery";
80*4882a593Smuzhiyun 		break;
81*4882a593Smuzhiyun 	case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
82*4882a593Smuzhiyun 		s = "balanced";
83*4882a593Smuzhiyun 		break;
84*4882a593Smuzhiyun 	case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
85*4882a593Smuzhiyun 		s = "performance";
86*4882a593Smuzhiyun 		break;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 	printk("\tui class: %s\n", s);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	printk("\tinternal class:");
91*4882a593Smuzhiyun 	if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
92*4882a593Smuzhiyun 	    (class2 == 0))
93*4882a593Smuzhiyun 		pr_cont(" none");
94*4882a593Smuzhiyun 	else {
95*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
96*4882a593Smuzhiyun 			pr_cont(" boot");
97*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
98*4882a593Smuzhiyun 			pr_cont(" thermal");
99*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
100*4882a593Smuzhiyun 			pr_cont(" limited_pwr");
101*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_REST)
102*4882a593Smuzhiyun 			pr_cont(" rest");
103*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
104*4882a593Smuzhiyun 			pr_cont(" forced");
105*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
106*4882a593Smuzhiyun 			pr_cont(" 3d_perf");
107*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
108*4882a593Smuzhiyun 			pr_cont(" ovrdrv");
109*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
110*4882a593Smuzhiyun 			pr_cont(" uvd");
111*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
112*4882a593Smuzhiyun 			pr_cont(" 3d_low");
113*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
114*4882a593Smuzhiyun 			pr_cont(" acpi");
115*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
116*4882a593Smuzhiyun 			pr_cont(" uvd_hd2");
117*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
118*4882a593Smuzhiyun 			pr_cont(" uvd_hd");
119*4882a593Smuzhiyun 		if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
120*4882a593Smuzhiyun 			pr_cont(" uvd_sd");
121*4882a593Smuzhiyun 		if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
122*4882a593Smuzhiyun 			pr_cont(" limited_pwr2");
123*4882a593Smuzhiyun 		if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
124*4882a593Smuzhiyun 			pr_cont(" ulv");
125*4882a593Smuzhiyun 		if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
126*4882a593Smuzhiyun 			pr_cont(" uvd_mvc");
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 	pr_cont("\n");
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
r600_dpm_print_cap_info(u32 caps)131*4882a593Smuzhiyun void r600_dpm_print_cap_info(u32 caps)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	printk("\tcaps:");
134*4882a593Smuzhiyun 	if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
135*4882a593Smuzhiyun 		pr_cont(" single_disp");
136*4882a593Smuzhiyun 	if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
137*4882a593Smuzhiyun 		pr_cont(" video");
138*4882a593Smuzhiyun 	if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
139*4882a593Smuzhiyun 		pr_cont(" no_dc");
140*4882a593Smuzhiyun 	pr_cont("\n");
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
r600_dpm_print_ps_status(struct radeon_device * rdev,struct radeon_ps * rps)143*4882a593Smuzhiyun void r600_dpm_print_ps_status(struct radeon_device *rdev,
144*4882a593Smuzhiyun 			      struct radeon_ps *rps)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	printk("\tstatus:");
147*4882a593Smuzhiyun 	if (rps == rdev->pm.dpm.current_ps)
148*4882a593Smuzhiyun 		pr_cont(" c");
149*4882a593Smuzhiyun 	if (rps == rdev->pm.dpm.requested_ps)
150*4882a593Smuzhiyun 		pr_cont(" r");
151*4882a593Smuzhiyun 	if (rps == rdev->pm.dpm.boot_ps)
152*4882a593Smuzhiyun 		pr_cont(" b");
153*4882a593Smuzhiyun 	pr_cont("\n");
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
r600_dpm_get_vblank_time(struct radeon_device * rdev)156*4882a593Smuzhiyun u32 r600_dpm_get_vblank_time(struct radeon_device *rdev)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct drm_device *dev = rdev->ddev;
159*4882a593Smuzhiyun 	struct drm_crtc *crtc;
160*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc;
161*4882a593Smuzhiyun 	u32 vblank_in_pixels;
162*4882a593Smuzhiyun 	u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
165*4882a593Smuzhiyun 		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
166*4882a593Smuzhiyun 			radeon_crtc = to_radeon_crtc(crtc);
167*4882a593Smuzhiyun 			if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
168*4882a593Smuzhiyun 				vblank_in_pixels =
169*4882a593Smuzhiyun 					radeon_crtc->hw_mode.crtc_htotal *
170*4882a593Smuzhiyun 					(radeon_crtc->hw_mode.crtc_vblank_end -
171*4882a593Smuzhiyun 					 radeon_crtc->hw_mode.crtc_vdisplay +
172*4882a593Smuzhiyun 					 (radeon_crtc->v_border * 2));
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 				vblank_time_us = vblank_in_pixels * 1000 / radeon_crtc->hw_mode.clock;
175*4882a593Smuzhiyun 				break;
176*4882a593Smuzhiyun 			}
177*4882a593Smuzhiyun 		}
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return vblank_time_us;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
r600_dpm_get_vrefresh(struct radeon_device * rdev)183*4882a593Smuzhiyun u32 r600_dpm_get_vrefresh(struct radeon_device *rdev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	struct drm_device *dev = rdev->ddev;
186*4882a593Smuzhiyun 	struct drm_crtc *crtc;
187*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc;
188*4882a593Smuzhiyun 	u32 vrefresh = 0;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
191*4882a593Smuzhiyun 		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
192*4882a593Smuzhiyun 			radeon_crtc = to_radeon_crtc(crtc);
193*4882a593Smuzhiyun 			if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
194*4882a593Smuzhiyun 				vrefresh = drm_mode_vrefresh(&radeon_crtc->hw_mode);
195*4882a593Smuzhiyun 				break;
196*4882a593Smuzhiyun 			}
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 	return vrefresh;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
r600_calculate_u_and_p(u32 i,u32 r_c,u32 p_b,u32 * p,u32 * u)202*4882a593Smuzhiyun void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
203*4882a593Smuzhiyun 			    u32 *p, u32 *u)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	u32 b_c = 0;
206*4882a593Smuzhiyun 	u32 i_c;
207*4882a593Smuzhiyun 	u32 tmp;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	i_c = (i * r_c) / 100;
210*4882a593Smuzhiyun 	tmp = i_c >> p_b;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	while (tmp) {
213*4882a593Smuzhiyun 		b_c++;
214*4882a593Smuzhiyun 		tmp >>= 1;
215*4882a593Smuzhiyun 	}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	*u = (b_c + 1) / 2;
218*4882a593Smuzhiyun 	*p = i_c / (1 << (2 * (*u)));
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
r600_calculate_at(u32 t,u32 h,u32 fh,u32 fl,u32 * tl,u32 * th)221*4882a593Smuzhiyun int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	u32 k, a, ah, al;
224*4882a593Smuzhiyun 	u32 t1;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if ((fl == 0) || (fh == 0) || (fl > fh))
227*4882a593Smuzhiyun 		return -EINVAL;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	k = (100 * fh) / fl;
230*4882a593Smuzhiyun 	t1 = (t * (k - 100));
231*4882a593Smuzhiyun 	a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
232*4882a593Smuzhiyun 	a = (a + 5) / 10;
233*4882a593Smuzhiyun 	ah = ((a * t) + 5000) / 10000;
234*4882a593Smuzhiyun 	al = a - ah;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	*th = t - ah;
237*4882a593Smuzhiyun 	*tl = t + al;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
r600_gfx_clockgating_enable(struct radeon_device * rdev,bool enable)242*4882a593Smuzhiyun void r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	int i;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if (enable) {
247*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
248*4882a593Smuzhiyun 	} else {
249*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		WREG32(CG_RLC_REQ_AND_RSP, 0x2);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		for (i = 0; i < rdev->usec_timeout; i++) {
254*4882a593Smuzhiyun 			if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
255*4882a593Smuzhiyun 				break;
256*4882a593Smuzhiyun 			udelay(1);
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		WREG32(CG_RLC_REQ_AND_RSP, 0x0);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		WREG32(GRBM_PWR_CNTL, 0x1);
262*4882a593Smuzhiyun 		RREG32(GRBM_PWR_CNTL);
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
r600_dynamicpm_enable(struct radeon_device * rdev,bool enable)266*4882a593Smuzhiyun void r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	if (enable)
269*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
270*4882a593Smuzhiyun 	else
271*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
r600_enable_thermal_protection(struct radeon_device * rdev,bool enable)274*4882a593Smuzhiyun void r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	if (enable)
277*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
278*4882a593Smuzhiyun 	else
279*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
r600_enable_acpi_pm(struct radeon_device * rdev)282*4882a593Smuzhiyun void r600_enable_acpi_pm(struct radeon_device *rdev)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
r600_enable_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)287*4882a593Smuzhiyun void r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	if (enable)
290*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
291*4882a593Smuzhiyun 	else
292*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
r600_dynamicpm_enabled(struct radeon_device * rdev)295*4882a593Smuzhiyun bool r600_dynamicpm_enabled(struct radeon_device *rdev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
298*4882a593Smuzhiyun 		return true;
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		return false;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
r600_enable_sclk_control(struct radeon_device * rdev,bool enable)303*4882a593Smuzhiyun void r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	if (enable)
306*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
307*4882a593Smuzhiyun 	else
308*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
r600_enable_mclk_control(struct radeon_device * rdev,bool enable)311*4882a593Smuzhiyun void r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	if (enable)
314*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
315*4882a593Smuzhiyun 	else
316*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
r600_enable_spll_bypass(struct radeon_device * rdev,bool enable)319*4882a593Smuzhiyun void r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	if (enable)
322*4882a593Smuzhiyun 		WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
323*4882a593Smuzhiyun 	else
324*4882a593Smuzhiyun 		WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
r600_wait_for_spll_change(struct radeon_device * rdev)327*4882a593Smuzhiyun void r600_wait_for_spll_change(struct radeon_device *rdev)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	int i;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
332*4882a593Smuzhiyun 		if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
333*4882a593Smuzhiyun 			break;
334*4882a593Smuzhiyun 		udelay(1);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun 
r600_set_bsp(struct radeon_device * rdev,u32 u,u32 p)338*4882a593Smuzhiyun void r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun 	WREG32(CG_BSP, BSP(p) | BSU(u));
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
r600_set_at(struct radeon_device * rdev,u32 l_to_m,u32 m_to_h,u32 h_to_m,u32 m_to_l)343*4882a593Smuzhiyun void r600_set_at(struct radeon_device *rdev,
344*4882a593Smuzhiyun 		 u32 l_to_m, u32 m_to_h,
345*4882a593Smuzhiyun 		 u32 h_to_m, u32 m_to_l)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
348*4882a593Smuzhiyun 	WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
r600_set_tc(struct radeon_device * rdev,u32 index,u32 u_t,u32 d_t)351*4882a593Smuzhiyun void r600_set_tc(struct radeon_device *rdev,
352*4882a593Smuzhiyun 		 u32 index, u32 u_t, u32 d_t)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
r600_select_td(struct radeon_device * rdev,enum r600_td td)357*4882a593Smuzhiyun void r600_select_td(struct radeon_device *rdev,
358*4882a593Smuzhiyun 		    enum r600_td td)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	if (td == R600_TD_AUTO)
361*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
362*4882a593Smuzhiyun 	else
363*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
364*4882a593Smuzhiyun 	if (td == R600_TD_UP)
365*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
366*4882a593Smuzhiyun 	if (td == R600_TD_DOWN)
367*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
r600_set_vrc(struct radeon_device * rdev,u32 vrv)370*4882a593Smuzhiyun void r600_set_vrc(struct radeon_device *rdev, u32 vrv)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	WREG32(CG_FTV, vrv);
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
r600_set_tpu(struct radeon_device * rdev,u32 u)375*4882a593Smuzhiyun void r600_set_tpu(struct radeon_device *rdev, u32 u)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun 
r600_set_tpc(struct radeon_device * rdev,u32 c)380*4882a593Smuzhiyun void r600_set_tpc(struct radeon_device *rdev, u32 c)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
r600_set_sstu(struct radeon_device * rdev,u32 u)385*4882a593Smuzhiyun void r600_set_sstu(struct radeon_device *rdev, u32 u)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
r600_set_sst(struct radeon_device * rdev,u32 t)390*4882a593Smuzhiyun void r600_set_sst(struct radeon_device *rdev, u32 t)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
r600_set_git(struct radeon_device * rdev,u32 t)395*4882a593Smuzhiyun void r600_set_git(struct radeon_device *rdev, u32 t)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
r600_set_fctu(struct radeon_device * rdev,u32 u)400*4882a593Smuzhiyun void r600_set_fctu(struct radeon_device *rdev, u32 u)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
r600_set_fct(struct radeon_device * rdev,u32 t)405*4882a593Smuzhiyun void r600_set_fct(struct radeon_device *rdev, u32 t)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
r600_set_ctxcgtt3d_rphc(struct radeon_device * rdev,u32 p)410*4882a593Smuzhiyun void r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
r600_set_ctxcgtt3d_rsdc(struct radeon_device * rdev,u32 s)415*4882a593Smuzhiyun void r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
r600_set_vddc3d_oorsu(struct radeon_device * rdev,u32 u)420*4882a593Smuzhiyun void r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
r600_set_vddc3d_oorphc(struct radeon_device * rdev,u32 p)425*4882a593Smuzhiyun void r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
r600_set_vddc3d_oorsdc(struct radeon_device * rdev,u32 s)430*4882a593Smuzhiyun void r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
r600_set_mpll_lock_time(struct radeon_device * rdev,u32 lock_time)435*4882a593Smuzhiyun void r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
r600_set_mpll_reset_time(struct radeon_device * rdev,u32 reset_time)440*4882a593Smuzhiyun void r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
r600_engine_clock_entry_enable(struct radeon_device * rdev,u32 index,bool enable)445*4882a593Smuzhiyun void r600_engine_clock_entry_enable(struct radeon_device *rdev,
446*4882a593Smuzhiyun 				    u32 index, bool enable)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	if (enable)
449*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
450*4882a593Smuzhiyun 			 STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
451*4882a593Smuzhiyun 	else
452*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
453*4882a593Smuzhiyun 			 0, ~STEP_0_SPLL_ENTRY_VALID);
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device * rdev,u32 index,bool enable)456*4882a593Smuzhiyun void r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
457*4882a593Smuzhiyun 						   u32 index, bool enable)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun 	if (enable)
460*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
461*4882a593Smuzhiyun 			 STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
464*4882a593Smuzhiyun 			 0, ~STEP_0_SPLL_STEP_ENABLE);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
r600_engine_clock_entry_enable_post_divider(struct radeon_device * rdev,u32 index,bool enable)467*4882a593Smuzhiyun void r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
468*4882a593Smuzhiyun 						 u32 index, bool enable)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	if (enable)
471*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
472*4882a593Smuzhiyun 			 STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
473*4882a593Smuzhiyun 	else
474*4882a593Smuzhiyun 		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
475*4882a593Smuzhiyun 			 0, ~STEP_0_POST_DIV_EN);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
r600_engine_clock_entry_set_post_divider(struct radeon_device * rdev,u32 index,u32 divider)478*4882a593Smuzhiyun void r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
479*4882a593Smuzhiyun 					      u32 index, u32 divider)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
482*4882a593Smuzhiyun 		 STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
r600_engine_clock_entry_set_reference_divider(struct radeon_device * rdev,u32 index,u32 divider)485*4882a593Smuzhiyun void r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
486*4882a593Smuzhiyun 						   u32 index, u32 divider)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
489*4882a593Smuzhiyun 		 STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
r600_engine_clock_entry_set_feedback_divider(struct radeon_device * rdev,u32 index,u32 divider)492*4882a593Smuzhiyun void r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
493*4882a593Smuzhiyun 						  u32 index, u32 divider)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
496*4882a593Smuzhiyun 		 STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun 
r600_engine_clock_entry_set_step_time(struct radeon_device * rdev,u32 index,u32 step_time)499*4882a593Smuzhiyun void r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
500*4882a593Smuzhiyun 					   u32 index, u32 step_time)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
503*4882a593Smuzhiyun 		 STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
r600_vid_rt_set_ssu(struct radeon_device * rdev,u32 u)506*4882a593Smuzhiyun void r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
r600_vid_rt_set_vru(struct radeon_device * rdev,u32 u)511*4882a593Smuzhiyun void r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
r600_vid_rt_set_vrt(struct radeon_device * rdev,u32 rt)516*4882a593Smuzhiyun void r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
r600_voltage_control_enable_pins(struct radeon_device * rdev,u64 mask)521*4882a593Smuzhiyun void r600_voltage_control_enable_pins(struct radeon_device *rdev,
522*4882a593Smuzhiyun 				      u64 mask)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
525*4882a593Smuzhiyun 	WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 
r600_voltage_control_program_voltages(struct radeon_device * rdev,enum r600_power_level index,u64 pins)529*4882a593Smuzhiyun void r600_voltage_control_program_voltages(struct radeon_device *rdev,
530*4882a593Smuzhiyun 					   enum r600_power_level index, u64 pins)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	u32 tmp, mask;
533*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	mask = 7 << (3 * ix);
538*4882a593Smuzhiyun 	tmp = RREG32(VID_UPPER_GPIO_CNTL);
539*4882a593Smuzhiyun 	tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
540*4882a593Smuzhiyun 	WREG32(VID_UPPER_GPIO_CNTL, tmp);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
r600_voltage_control_deactivate_static_control(struct radeon_device * rdev,u64 mask)543*4882a593Smuzhiyun void r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
544*4882a593Smuzhiyun 						    u64 mask)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	u32 gpio;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	gpio = RREG32(GPIOPAD_MASK);
549*4882a593Smuzhiyun 	gpio &= ~mask;
550*4882a593Smuzhiyun 	WREG32(GPIOPAD_MASK, gpio);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	gpio = RREG32(GPIOPAD_EN);
553*4882a593Smuzhiyun 	gpio &= ~mask;
554*4882a593Smuzhiyun 	WREG32(GPIOPAD_EN, gpio);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	gpio = RREG32(GPIOPAD_A);
557*4882a593Smuzhiyun 	gpio &= ~mask;
558*4882a593Smuzhiyun 	WREG32(GPIOPAD_A, gpio);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
r600_power_level_enable(struct radeon_device * rdev,enum r600_power_level index,bool enable)561*4882a593Smuzhiyun void r600_power_level_enable(struct radeon_device *rdev,
562*4882a593Smuzhiyun 			     enum r600_power_level index, bool enable)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (enable)
567*4882a593Smuzhiyun 		WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
568*4882a593Smuzhiyun 			 ~CTXSW_FREQ_STATE_ENABLE);
569*4882a593Smuzhiyun 	else
570*4882a593Smuzhiyun 		WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
571*4882a593Smuzhiyun 			 ~CTXSW_FREQ_STATE_ENABLE);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
r600_power_level_set_voltage_index(struct radeon_device * rdev,enum r600_power_level index,u32 voltage_index)574*4882a593Smuzhiyun void r600_power_level_set_voltage_index(struct radeon_device *rdev,
575*4882a593Smuzhiyun 					enum r600_power_level index, u32 voltage_index)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
580*4882a593Smuzhiyun 		 CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
r600_power_level_set_mem_clock_index(struct radeon_device * rdev,enum r600_power_level index,u32 mem_clock_index)583*4882a593Smuzhiyun void r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
584*4882a593Smuzhiyun 					  enum r600_power_level index, u32 mem_clock_index)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
589*4882a593Smuzhiyun 		 CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
r600_power_level_set_eng_clock_index(struct radeon_device * rdev,enum r600_power_level index,u32 eng_clock_index)592*4882a593Smuzhiyun void r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
593*4882a593Smuzhiyun 					  enum r600_power_level index, u32 eng_clock_index)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
598*4882a593Smuzhiyun 		 CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
r600_power_level_set_watermark_id(struct radeon_device * rdev,enum r600_power_level index,enum r600_display_watermark watermark_id)601*4882a593Smuzhiyun void r600_power_level_set_watermark_id(struct radeon_device *rdev,
602*4882a593Smuzhiyun 				       enum r600_power_level index,
603*4882a593Smuzhiyun 				       enum r600_display_watermark watermark_id)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
606*4882a593Smuzhiyun 	u32 tmp = 0;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
609*4882a593Smuzhiyun 		tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
610*4882a593Smuzhiyun 	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
r600_power_level_set_pcie_gen2(struct radeon_device * rdev,enum r600_power_level index,bool compatible)613*4882a593Smuzhiyun void r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
614*4882a593Smuzhiyun 				    enum r600_power_level index, bool compatible)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	u32 ix = 3 - (3 & index);
617*4882a593Smuzhiyun 	u32 tmp = 0;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (compatible)
620*4882a593Smuzhiyun 		tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
621*4882a593Smuzhiyun 	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
r600_power_level_get_current_index(struct radeon_device * rdev)624*4882a593Smuzhiyun enum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	u32 tmp;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
629*4882a593Smuzhiyun 	tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
630*4882a593Smuzhiyun 	return tmp;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
r600_power_level_get_target_index(struct radeon_device * rdev)633*4882a593Smuzhiyun enum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	u32 tmp;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
638*4882a593Smuzhiyun 	tmp >>= TARGET_PROFILE_INDEX_SHIFT;
639*4882a593Smuzhiyun 	return tmp;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
r600_power_level_set_enter_index(struct radeon_device * rdev,enum r600_power_level index)642*4882a593Smuzhiyun void r600_power_level_set_enter_index(struct radeon_device *rdev,
643*4882a593Smuzhiyun 				      enum r600_power_level index)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
646*4882a593Smuzhiyun 		 ~DYN_PWR_ENTER_INDEX_MASK);
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
r600_wait_for_power_level_unequal(struct radeon_device * rdev,enum r600_power_level index)649*4882a593Smuzhiyun void r600_wait_for_power_level_unequal(struct radeon_device *rdev,
650*4882a593Smuzhiyun 				       enum r600_power_level index)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	int i;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
655*4882a593Smuzhiyun 		if (r600_power_level_get_target_index(rdev) != index)
656*4882a593Smuzhiyun 			break;
657*4882a593Smuzhiyun 		udelay(1);
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
661*4882a593Smuzhiyun 		if (r600_power_level_get_current_index(rdev) != index)
662*4882a593Smuzhiyun 			break;
663*4882a593Smuzhiyun 		udelay(1);
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun 
r600_wait_for_power_level(struct radeon_device * rdev,enum r600_power_level index)667*4882a593Smuzhiyun void r600_wait_for_power_level(struct radeon_device *rdev,
668*4882a593Smuzhiyun 			       enum r600_power_level index)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	int i;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
673*4882a593Smuzhiyun 		if (r600_power_level_get_target_index(rdev) == index)
674*4882a593Smuzhiyun 			break;
675*4882a593Smuzhiyun 		udelay(1);
676*4882a593Smuzhiyun 	}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
679*4882a593Smuzhiyun 		if (r600_power_level_get_current_index(rdev) == index)
680*4882a593Smuzhiyun 			break;
681*4882a593Smuzhiyun 		udelay(1);
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
r600_start_dpm(struct radeon_device * rdev)685*4882a593Smuzhiyun void r600_start_dpm(struct radeon_device *rdev)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	r600_enable_sclk_control(rdev, false);
688*4882a593Smuzhiyun 	r600_enable_mclk_control(rdev, false);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	r600_dynamicpm_enable(rdev, true);
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	radeon_wait_for_vblank(rdev, 0);
693*4882a593Smuzhiyun 	radeon_wait_for_vblank(rdev, 1);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	r600_enable_spll_bypass(rdev, true);
696*4882a593Smuzhiyun 	r600_wait_for_spll_change(rdev);
697*4882a593Smuzhiyun 	r600_enable_spll_bypass(rdev, false);
698*4882a593Smuzhiyun 	r600_wait_for_spll_change(rdev);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	r600_enable_spll_bypass(rdev, true);
701*4882a593Smuzhiyun 	r600_wait_for_spll_change(rdev);
702*4882a593Smuzhiyun 	r600_enable_spll_bypass(rdev, false);
703*4882a593Smuzhiyun 	r600_wait_for_spll_change(rdev);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	r600_enable_sclk_control(rdev, true);
706*4882a593Smuzhiyun 	r600_enable_mclk_control(rdev, true);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
r600_stop_dpm(struct radeon_device * rdev)709*4882a593Smuzhiyun void r600_stop_dpm(struct radeon_device *rdev)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun 	r600_dynamicpm_enable(rdev, false);
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
r600_dpm_pre_set_power_state(struct radeon_device * rdev)714*4882a593Smuzhiyun int r600_dpm_pre_set_power_state(struct radeon_device *rdev)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun 	return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
r600_dpm_post_set_power_state(struct radeon_device * rdev)719*4882a593Smuzhiyun void r600_dpm_post_set_power_state(struct radeon_device *rdev)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
r600_is_uvd_state(u32 class,u32 class2)724*4882a593Smuzhiyun bool r600_is_uvd_state(u32 class, u32 class2)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
727*4882a593Smuzhiyun 		return true;
728*4882a593Smuzhiyun 	if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
729*4882a593Smuzhiyun 		return true;
730*4882a593Smuzhiyun 	if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
731*4882a593Smuzhiyun 		return true;
732*4882a593Smuzhiyun 	if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
733*4882a593Smuzhiyun 		return true;
734*4882a593Smuzhiyun 	if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
735*4882a593Smuzhiyun 		return true;
736*4882a593Smuzhiyun 	return false;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
r600_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)739*4882a593Smuzhiyun static int r600_set_thermal_temperature_range(struct radeon_device *rdev,
740*4882a593Smuzhiyun 					      int min_temp, int max_temp)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	int low_temp = 0 * 1000;
743*4882a593Smuzhiyun 	int high_temp = 255 * 1000;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (low_temp < min_temp)
746*4882a593Smuzhiyun 		low_temp = min_temp;
747*4882a593Smuzhiyun 	if (high_temp > max_temp)
748*4882a593Smuzhiyun 		high_temp = max_temp;
749*4882a593Smuzhiyun 	if (high_temp < low_temp) {
750*4882a593Smuzhiyun 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
751*4882a593Smuzhiyun 		return -EINVAL;
752*4882a593Smuzhiyun 	}
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
755*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
756*4882a593Smuzhiyun 	WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.min_temp = low_temp;
759*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.max_temp = high_temp;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	return 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)764*4882a593Smuzhiyun bool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	switch (sensor) {
767*4882a593Smuzhiyun 	case THERMAL_TYPE_RV6XX:
768*4882a593Smuzhiyun 	case THERMAL_TYPE_RV770:
769*4882a593Smuzhiyun 	case THERMAL_TYPE_EVERGREEN:
770*4882a593Smuzhiyun 	case THERMAL_TYPE_SUMO:
771*4882a593Smuzhiyun 	case THERMAL_TYPE_NI:
772*4882a593Smuzhiyun 	case THERMAL_TYPE_SI:
773*4882a593Smuzhiyun 	case THERMAL_TYPE_CI:
774*4882a593Smuzhiyun 	case THERMAL_TYPE_KV:
775*4882a593Smuzhiyun 		return true;
776*4882a593Smuzhiyun 	case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
777*4882a593Smuzhiyun 	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
778*4882a593Smuzhiyun 		return false; /* need special handling */
779*4882a593Smuzhiyun 	case THERMAL_TYPE_NONE:
780*4882a593Smuzhiyun 	case THERMAL_TYPE_EXTERNAL:
781*4882a593Smuzhiyun 	case THERMAL_TYPE_EXTERNAL_GPIO:
782*4882a593Smuzhiyun 	default:
783*4882a593Smuzhiyun 		return false;
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun 
r600_dpm_late_enable(struct radeon_device * rdev)787*4882a593Smuzhiyun int r600_dpm_late_enable(struct radeon_device *rdev)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun 	int ret;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	if (rdev->irq.installed &&
792*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
793*4882a593Smuzhiyun 		ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
794*4882a593Smuzhiyun 		if (ret)
795*4882a593Smuzhiyun 			return ret;
796*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = true;
797*4882a593Smuzhiyun 		radeon_irq_set(rdev);
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun union power_info {
804*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO info;
805*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
806*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
807*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
808*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
809*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
810*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
811*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun union fan_info {
815*4882a593Smuzhiyun 	struct _ATOM_PPLIB_FANTABLE fan;
816*4882a593Smuzhiyun 	struct _ATOM_PPLIB_FANTABLE2 fan2;
817*4882a593Smuzhiyun 	struct _ATOM_PPLIB_FANTABLE3 fan3;
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun 
r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table * radeon_table,ATOM_PPLIB_Clock_Voltage_Dependency_Table * atom_table)820*4882a593Smuzhiyun static int r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table *radeon_table,
821*4882a593Smuzhiyun 					    ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	u32 size = atom_table->ucNumEntries *
824*4882a593Smuzhiyun 		sizeof(struct radeon_clock_voltage_dependency_entry);
825*4882a593Smuzhiyun 	int i;
826*4882a593Smuzhiyun 	ATOM_PPLIB_Clock_Voltage_Dependency_Record *entry;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	radeon_table->entries = kzalloc(size, GFP_KERNEL);
829*4882a593Smuzhiyun 	if (!radeon_table->entries)
830*4882a593Smuzhiyun 		return -ENOMEM;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	entry = &atom_table->entries[0];
833*4882a593Smuzhiyun 	for (i = 0; i < atom_table->ucNumEntries; i++) {
834*4882a593Smuzhiyun 		radeon_table->entries[i].clk = le16_to_cpu(entry->usClockLow) |
835*4882a593Smuzhiyun 			(entry->ucClockHigh << 16);
836*4882a593Smuzhiyun 		radeon_table->entries[i].v = le16_to_cpu(entry->usVoltage);
837*4882a593Smuzhiyun 		entry = (ATOM_PPLIB_Clock_Voltage_Dependency_Record *)
838*4882a593Smuzhiyun 			((u8 *)entry + sizeof(ATOM_PPLIB_Clock_Voltage_Dependency_Record));
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 	radeon_table->count = atom_table->ucNumEntries;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	return 0;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun 
r600_get_platform_caps(struct radeon_device * rdev)845*4882a593Smuzhiyun int r600_get_platform_caps(struct radeon_device *rdev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
848*4882a593Smuzhiyun 	union power_info *power_info;
849*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
850*4882a593Smuzhiyun 	u16 data_offset;
851*4882a593Smuzhiyun 	u8 frev, crev;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
854*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
855*4882a593Smuzhiyun 		return -EINVAL;
856*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
859*4882a593Smuzhiyun 	rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
860*4882a593Smuzhiyun 	rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return 0;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
866*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
867*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
868*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
869*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
870*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
871*4882a593Smuzhiyun #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
872*4882a593Smuzhiyun 
r600_parse_extended_power_table(struct radeon_device * rdev)873*4882a593Smuzhiyun int r600_parse_extended_power_table(struct radeon_device *rdev)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
876*4882a593Smuzhiyun 	union power_info *power_info;
877*4882a593Smuzhiyun 	union fan_info *fan_info;
878*4882a593Smuzhiyun 	ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
879*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
880*4882a593Smuzhiyun 	u16 data_offset;
881*4882a593Smuzhiyun 	u8 frev, crev;
882*4882a593Smuzhiyun 	int ret, i;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
885*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
886*4882a593Smuzhiyun 		return -EINVAL;
887*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	/* fan table */
890*4882a593Smuzhiyun 	if (le16_to_cpu(power_info->pplib.usTableSize) >=
891*4882a593Smuzhiyun 	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
892*4882a593Smuzhiyun 		if (power_info->pplib3.usFanTableOffset) {
893*4882a593Smuzhiyun 			fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
894*4882a593Smuzhiyun 						      le16_to_cpu(power_info->pplib3.usFanTableOffset));
895*4882a593Smuzhiyun 			rdev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
896*4882a593Smuzhiyun 			rdev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
897*4882a593Smuzhiyun 			rdev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
898*4882a593Smuzhiyun 			rdev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
899*4882a593Smuzhiyun 			rdev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
900*4882a593Smuzhiyun 			rdev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
901*4882a593Smuzhiyun 			rdev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
902*4882a593Smuzhiyun 			if (fan_info->fan.ucFanTableFormat >= 2)
903*4882a593Smuzhiyun 				rdev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
904*4882a593Smuzhiyun 			else
905*4882a593Smuzhiyun 				rdev->pm.dpm.fan.t_max = 10900;
906*4882a593Smuzhiyun 			rdev->pm.dpm.fan.cycle_delay = 100000;
907*4882a593Smuzhiyun 			if (fan_info->fan.ucFanTableFormat >= 3) {
908*4882a593Smuzhiyun 				rdev->pm.dpm.fan.control_mode = fan_info->fan3.ucFanControlMode;
909*4882a593Smuzhiyun 				rdev->pm.dpm.fan.default_max_fan_pwm =
910*4882a593Smuzhiyun 					le16_to_cpu(fan_info->fan3.usFanPWMMax);
911*4882a593Smuzhiyun 				rdev->pm.dpm.fan.default_fan_output_sensitivity = 4836;
912*4882a593Smuzhiyun 				rdev->pm.dpm.fan.fan_output_sensitivity =
913*4882a593Smuzhiyun 					le16_to_cpu(fan_info->fan3.usFanOutputSensitivity);
914*4882a593Smuzhiyun 			}
915*4882a593Smuzhiyun 			rdev->pm.dpm.fan.ucode_fan_control = true;
916*4882a593Smuzhiyun 		}
917*4882a593Smuzhiyun 	}
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* clock dependancy tables, shedding tables */
920*4882a593Smuzhiyun 	if (le16_to_cpu(power_info->pplib.usTableSize) >=
921*4882a593Smuzhiyun 	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
922*4882a593Smuzhiyun 		if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
923*4882a593Smuzhiyun 			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
924*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
925*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
926*4882a593Smuzhiyun 			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
927*4882a593Smuzhiyun 							       dep_table);
928*4882a593Smuzhiyun 			if (ret)
929*4882a593Smuzhiyun 				return ret;
930*4882a593Smuzhiyun 		}
931*4882a593Smuzhiyun 		if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
932*4882a593Smuzhiyun 			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
933*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
934*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
935*4882a593Smuzhiyun 			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
936*4882a593Smuzhiyun 							       dep_table);
937*4882a593Smuzhiyun 			if (ret) {
938*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
939*4882a593Smuzhiyun 				return ret;
940*4882a593Smuzhiyun 			}
941*4882a593Smuzhiyun 		}
942*4882a593Smuzhiyun 		if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
943*4882a593Smuzhiyun 			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
944*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
945*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
946*4882a593Smuzhiyun 			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
947*4882a593Smuzhiyun 							       dep_table);
948*4882a593Smuzhiyun 			if (ret) {
949*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
950*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
951*4882a593Smuzhiyun 				return ret;
952*4882a593Smuzhiyun 			}
953*4882a593Smuzhiyun 		}
954*4882a593Smuzhiyun 		if (power_info->pplib4.usMvddDependencyOnMCLKOffset) {
955*4882a593Smuzhiyun 			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
956*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
957*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usMvddDependencyOnMCLKOffset));
958*4882a593Smuzhiyun 			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
959*4882a593Smuzhiyun 							       dep_table);
960*4882a593Smuzhiyun 			if (ret) {
961*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
962*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
963*4882a593Smuzhiyun 				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
964*4882a593Smuzhiyun 				return ret;
965*4882a593Smuzhiyun 			}
966*4882a593Smuzhiyun 		}
967*4882a593Smuzhiyun 		if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
968*4882a593Smuzhiyun 			ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
969*4882a593Smuzhiyun 				(ATOM_PPLIB_Clock_Voltage_Limit_Table *)
970*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
971*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
972*4882a593Smuzhiyun 			if (clk_v->ucNumEntries) {
973*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
974*4882a593Smuzhiyun 					le16_to_cpu(clk_v->entries[0].usSclkLow) |
975*4882a593Smuzhiyun 					(clk_v->entries[0].ucSclkHigh << 16);
976*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
977*4882a593Smuzhiyun 					le16_to_cpu(clk_v->entries[0].usMclkLow) |
978*4882a593Smuzhiyun 					(clk_v->entries[0].ucMclkHigh << 16);
979*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
980*4882a593Smuzhiyun 					le16_to_cpu(clk_v->entries[0].usVddc);
981*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
982*4882a593Smuzhiyun 					le16_to_cpu(clk_v->entries[0].usVddci);
983*4882a593Smuzhiyun 			}
984*4882a593Smuzhiyun 		}
985*4882a593Smuzhiyun 		if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
986*4882a593Smuzhiyun 			ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
987*4882a593Smuzhiyun 				(ATOM_PPLIB_PhaseSheddingLimits_Table *)
988*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
989*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
990*4882a593Smuzhiyun 			ATOM_PPLIB_PhaseSheddingLimits_Record *entry;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
993*4882a593Smuzhiyun 				kcalloc(psl->ucNumEntries,
994*4882a593Smuzhiyun 					sizeof(struct radeon_phase_shedding_limits_entry),
995*4882a593Smuzhiyun 					GFP_KERNEL);
996*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
997*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
998*4882a593Smuzhiyun 				return -ENOMEM;
999*4882a593Smuzhiyun 			}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 			entry = &psl->entries[0];
1002*4882a593Smuzhiyun 			for (i = 0; i < psl->ucNumEntries; i++) {
1003*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
1004*4882a593Smuzhiyun 					le16_to_cpu(entry->usSclkLow) | (entry->ucSclkHigh << 16);
1005*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
1006*4882a593Smuzhiyun 					le16_to_cpu(entry->usMclkLow) | (entry->ucMclkHigh << 16);
1007*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
1008*4882a593Smuzhiyun 					le16_to_cpu(entry->usVoltage);
1009*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_PhaseSheddingLimits_Record *)
1010*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_PhaseSheddingLimits_Record));
1011*4882a593Smuzhiyun 			}
1012*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
1013*4882a593Smuzhiyun 				psl->ucNumEntries;
1014*4882a593Smuzhiyun 		}
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	/* cac data */
1018*4882a593Smuzhiyun 	if (le16_to_cpu(power_info->pplib.usTableSize) >=
1019*4882a593Smuzhiyun 	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
1020*4882a593Smuzhiyun 		rdev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
1021*4882a593Smuzhiyun 		rdev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
1022*4882a593Smuzhiyun 		rdev->pm.dpm.near_tdp_limit_adjusted = rdev->pm.dpm.near_tdp_limit;
1023*4882a593Smuzhiyun 		rdev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
1024*4882a593Smuzhiyun 		if (rdev->pm.dpm.tdp_od_limit)
1025*4882a593Smuzhiyun 			rdev->pm.dpm.power_control = true;
1026*4882a593Smuzhiyun 		else
1027*4882a593Smuzhiyun 			rdev->pm.dpm.power_control = false;
1028*4882a593Smuzhiyun 		rdev->pm.dpm.tdp_adjustment = 0;
1029*4882a593Smuzhiyun 		rdev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
1030*4882a593Smuzhiyun 		rdev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
1031*4882a593Smuzhiyun 		rdev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
1032*4882a593Smuzhiyun 		if (power_info->pplib5.usCACLeakageTableOffset) {
1033*4882a593Smuzhiyun 			ATOM_PPLIB_CAC_Leakage_Table *cac_table =
1034*4882a593Smuzhiyun 				(ATOM_PPLIB_CAC_Leakage_Table *)
1035*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1036*4882a593Smuzhiyun 				 le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
1037*4882a593Smuzhiyun 			ATOM_PPLIB_CAC_Leakage_Record *entry;
1038*4882a593Smuzhiyun 			u32 size = cac_table->ucNumEntries * sizeof(struct radeon_cac_leakage_table);
1039*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
1040*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
1041*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1042*4882a593Smuzhiyun 				return -ENOMEM;
1043*4882a593Smuzhiyun 			}
1044*4882a593Smuzhiyun 			entry = &cac_table->entries[0];
1045*4882a593Smuzhiyun 			for (i = 0; i < cac_table->ucNumEntries; i++) {
1046*4882a593Smuzhiyun 				if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
1047*4882a593Smuzhiyun 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1 =
1048*4882a593Smuzhiyun 						le16_to_cpu(entry->usVddc1);
1049*4882a593Smuzhiyun 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2 =
1050*4882a593Smuzhiyun 						le16_to_cpu(entry->usVddc2);
1051*4882a593Smuzhiyun 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3 =
1052*4882a593Smuzhiyun 						le16_to_cpu(entry->usVddc3);
1053*4882a593Smuzhiyun 				} else {
1054*4882a593Smuzhiyun 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
1055*4882a593Smuzhiyun 						le16_to_cpu(entry->usVddc);
1056*4882a593Smuzhiyun 					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
1057*4882a593Smuzhiyun 						le32_to_cpu(entry->ulLeakageValue);
1058*4882a593Smuzhiyun 				}
1059*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_CAC_Leakage_Record *)
1060*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_CAC_Leakage_Record));
1061*4882a593Smuzhiyun 			}
1062*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
1063*4882a593Smuzhiyun 		}
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	/* ext tables */
1067*4882a593Smuzhiyun 	if (le16_to_cpu(power_info->pplib.usTableSize) >=
1068*4882a593Smuzhiyun 	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
1069*4882a593Smuzhiyun 		ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
1070*4882a593Smuzhiyun 			(mode_info->atom_context->bios + data_offset +
1071*4882a593Smuzhiyun 			 le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
1072*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2) &&
1073*4882a593Smuzhiyun 			ext_hdr->usVCETableOffset) {
1074*4882a593Smuzhiyun 			VCEClockInfoArray *array = (VCEClockInfoArray *)
1075*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1076*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1);
1077*4882a593Smuzhiyun 			ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *limits =
1078*4882a593Smuzhiyun 				(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *)
1079*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1080*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
1081*4882a593Smuzhiyun 				 1 + array->ucNumEntries * sizeof(VCEClockInfo));
1082*4882a593Smuzhiyun 			ATOM_PPLIB_VCE_State_Table *states =
1083*4882a593Smuzhiyun 				(ATOM_PPLIB_VCE_State_Table *)
1084*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1085*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
1086*4882a593Smuzhiyun 				 1 + (array->ucNumEntries * sizeof (VCEClockInfo)) +
1087*4882a593Smuzhiyun 				 1 + (limits->numEntries * sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record)));
1088*4882a593Smuzhiyun 			ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *entry;
1089*4882a593Smuzhiyun 			ATOM_PPLIB_VCE_State_Record *state_entry;
1090*4882a593Smuzhiyun 			VCEClockInfo *vce_clk;
1091*4882a593Smuzhiyun 			u32 size = limits->numEntries *
1092*4882a593Smuzhiyun 				sizeof(struct radeon_vce_clock_voltage_dependency_entry);
1093*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries =
1094*4882a593Smuzhiyun 				kzalloc(size, GFP_KERNEL);
1095*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries) {
1096*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1097*4882a593Smuzhiyun 				return -ENOMEM;
1098*4882a593Smuzhiyun 			}
1099*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count =
1100*4882a593Smuzhiyun 				limits->numEntries;
1101*4882a593Smuzhiyun 			entry = &limits->entries[0];
1102*4882a593Smuzhiyun 			state_entry = &states->entries[0];
1103*4882a593Smuzhiyun 			for (i = 0; i < limits->numEntries; i++) {
1104*4882a593Smuzhiyun 				vce_clk = (VCEClockInfo *)
1105*4882a593Smuzhiyun 					((u8 *)&array->entries[0] +
1106*4882a593Smuzhiyun 					 (entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
1107*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk =
1108*4882a593Smuzhiyun 					le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
1109*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].ecclk =
1110*4882a593Smuzhiyun 					le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
1111*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v =
1112*4882a593Smuzhiyun 					le16_to_cpu(entry->usVoltage);
1113*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *)
1114*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record));
1115*4882a593Smuzhiyun 			}
1116*4882a593Smuzhiyun 			for (i = 0; i < states->numEntries; i++) {
1117*4882a593Smuzhiyun 				if (i >= RADEON_MAX_VCE_LEVELS)
1118*4882a593Smuzhiyun 					break;
1119*4882a593Smuzhiyun 				vce_clk = (VCEClockInfo *)
1120*4882a593Smuzhiyun 					((u8 *)&array->entries[0] +
1121*4882a593Smuzhiyun 					 (state_entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
1122*4882a593Smuzhiyun 				rdev->pm.dpm.vce_states[i].evclk =
1123*4882a593Smuzhiyun 					le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
1124*4882a593Smuzhiyun 				rdev->pm.dpm.vce_states[i].ecclk =
1125*4882a593Smuzhiyun 					le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
1126*4882a593Smuzhiyun 				rdev->pm.dpm.vce_states[i].clk_idx =
1127*4882a593Smuzhiyun 					state_entry->ucClockInfoIndex & 0x3f;
1128*4882a593Smuzhiyun 				rdev->pm.dpm.vce_states[i].pstate =
1129*4882a593Smuzhiyun 					(state_entry->ucClockInfoIndex & 0xc0) >> 6;
1130*4882a593Smuzhiyun 				state_entry = (ATOM_PPLIB_VCE_State_Record *)
1131*4882a593Smuzhiyun 					((u8 *)state_entry + sizeof(ATOM_PPLIB_VCE_State_Record));
1132*4882a593Smuzhiyun 			}
1133*4882a593Smuzhiyun 		}
1134*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3) &&
1135*4882a593Smuzhiyun 			ext_hdr->usUVDTableOffset) {
1136*4882a593Smuzhiyun 			UVDClockInfoArray *array = (UVDClockInfoArray *)
1137*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1138*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usUVDTableOffset) + 1);
1139*4882a593Smuzhiyun 			ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *limits =
1140*4882a593Smuzhiyun 				(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *)
1141*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1142*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usUVDTableOffset) + 1 +
1143*4882a593Smuzhiyun 				 1 + (array->ucNumEntries * sizeof (UVDClockInfo)));
1144*4882a593Smuzhiyun 			ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *entry;
1145*4882a593Smuzhiyun 			u32 size = limits->numEntries *
1146*4882a593Smuzhiyun 				sizeof(struct radeon_uvd_clock_voltage_dependency_entry);
1147*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries =
1148*4882a593Smuzhiyun 				kzalloc(size, GFP_KERNEL);
1149*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries) {
1150*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1151*4882a593Smuzhiyun 				return -ENOMEM;
1152*4882a593Smuzhiyun 			}
1153*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count =
1154*4882a593Smuzhiyun 				limits->numEntries;
1155*4882a593Smuzhiyun 			entry = &limits->entries[0];
1156*4882a593Smuzhiyun 			for (i = 0; i < limits->numEntries; i++) {
1157*4882a593Smuzhiyun 				UVDClockInfo *uvd_clk = (UVDClockInfo *)
1158*4882a593Smuzhiyun 					((u8 *)&array->entries[0] +
1159*4882a593Smuzhiyun 					 (entry->ucUVDClockInfoIndex * sizeof(UVDClockInfo)));
1160*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].vclk =
1161*4882a593Smuzhiyun 					le16_to_cpu(uvd_clk->usVClkLow) | (uvd_clk->ucVClkHigh << 16);
1162*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].dclk =
1163*4882a593Smuzhiyun 					le16_to_cpu(uvd_clk->usDClkLow) | (uvd_clk->ucDClkHigh << 16);
1164*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v =
1165*4882a593Smuzhiyun 					le16_to_cpu(entry->usVoltage);
1166*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *)
1167*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record));
1168*4882a593Smuzhiyun 			}
1169*4882a593Smuzhiyun 		}
1170*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4) &&
1171*4882a593Smuzhiyun 			ext_hdr->usSAMUTableOffset) {
1172*4882a593Smuzhiyun 			ATOM_PPLIB_SAMClk_Voltage_Limit_Table *limits =
1173*4882a593Smuzhiyun 				(ATOM_PPLIB_SAMClk_Voltage_Limit_Table *)
1174*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1175*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usSAMUTableOffset) + 1);
1176*4882a593Smuzhiyun 			ATOM_PPLIB_SAMClk_Voltage_Limit_Record *entry;
1177*4882a593Smuzhiyun 			u32 size = limits->numEntries *
1178*4882a593Smuzhiyun 				sizeof(struct radeon_clock_voltage_dependency_entry);
1179*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries =
1180*4882a593Smuzhiyun 				kzalloc(size, GFP_KERNEL);
1181*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries) {
1182*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1183*4882a593Smuzhiyun 				return -ENOMEM;
1184*4882a593Smuzhiyun 			}
1185*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count =
1186*4882a593Smuzhiyun 				limits->numEntries;
1187*4882a593Smuzhiyun 			entry = &limits->entries[0];
1188*4882a593Smuzhiyun 			for (i = 0; i < limits->numEntries; i++) {
1189*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].clk =
1190*4882a593Smuzhiyun 					le16_to_cpu(entry->usSAMClockLow) | (entry->ucSAMClockHigh << 16);
1191*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v =
1192*4882a593Smuzhiyun 					le16_to_cpu(entry->usVoltage);
1193*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_SAMClk_Voltage_Limit_Record *)
1194*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_SAMClk_Voltage_Limit_Record));
1195*4882a593Smuzhiyun 			}
1196*4882a593Smuzhiyun 		}
1197*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
1198*4882a593Smuzhiyun 		    ext_hdr->usPPMTableOffset) {
1199*4882a593Smuzhiyun 			ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
1200*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1201*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usPPMTableOffset));
1202*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table =
1203*4882a593Smuzhiyun 				kzalloc(sizeof(struct radeon_ppm_table), GFP_KERNEL);
1204*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.ppm_table) {
1205*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1206*4882a593Smuzhiyun 				return -ENOMEM;
1207*4882a593Smuzhiyun 			}
1208*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
1209*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
1210*4882a593Smuzhiyun 				le16_to_cpu(ppm->usCpuCoreNumber);
1211*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->platform_tdp =
1212*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulPlatformTDP);
1213*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
1214*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulSmallACPlatformTDP);
1215*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->platform_tdc =
1216*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulPlatformTDC);
1217*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
1218*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulSmallACPlatformTDC);
1219*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->apu_tdp =
1220*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulApuTDP);
1221*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
1222*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulDGpuTDP);
1223*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
1224*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulDGpuUlvPower);
1225*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.ppm_table->tj_max =
1226*4882a593Smuzhiyun 				le32_to_cpu(ppm->ulTjmax);
1227*4882a593Smuzhiyun 		}
1228*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6) &&
1229*4882a593Smuzhiyun 			ext_hdr->usACPTableOffset) {
1230*4882a593Smuzhiyun 			ATOM_PPLIB_ACPClk_Voltage_Limit_Table *limits =
1231*4882a593Smuzhiyun 				(ATOM_PPLIB_ACPClk_Voltage_Limit_Table *)
1232*4882a593Smuzhiyun 				(mode_info->atom_context->bios + data_offset +
1233*4882a593Smuzhiyun 				 le16_to_cpu(ext_hdr->usACPTableOffset) + 1);
1234*4882a593Smuzhiyun 			ATOM_PPLIB_ACPClk_Voltage_Limit_Record *entry;
1235*4882a593Smuzhiyun 			u32 size = limits->numEntries *
1236*4882a593Smuzhiyun 				sizeof(struct radeon_clock_voltage_dependency_entry);
1237*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries =
1238*4882a593Smuzhiyun 				kzalloc(size, GFP_KERNEL);
1239*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries) {
1240*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1241*4882a593Smuzhiyun 				return -ENOMEM;
1242*4882a593Smuzhiyun 			}
1243*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count =
1244*4882a593Smuzhiyun 				limits->numEntries;
1245*4882a593Smuzhiyun 			entry = &limits->entries[0];
1246*4882a593Smuzhiyun 			for (i = 0; i < limits->numEntries; i++) {
1247*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].clk =
1248*4882a593Smuzhiyun 					le16_to_cpu(entry->usACPClockLow) | (entry->ucACPClockHigh << 16);
1249*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v =
1250*4882a593Smuzhiyun 					le16_to_cpu(entry->usVoltage);
1251*4882a593Smuzhiyun 				entry = (ATOM_PPLIB_ACPClk_Voltage_Limit_Record *)
1252*4882a593Smuzhiyun 					((u8 *)entry + sizeof(ATOM_PPLIB_ACPClk_Voltage_Limit_Record));
1253*4882a593Smuzhiyun 			}
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7) &&
1256*4882a593Smuzhiyun 			ext_hdr->usPowerTuneTableOffset) {
1257*4882a593Smuzhiyun 			u8 rev = *(u8 *)(mode_info->atom_context->bios + data_offset +
1258*4882a593Smuzhiyun 					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
1259*4882a593Smuzhiyun 			ATOM_PowerTune_Table *pt;
1260*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table =
1261*4882a593Smuzhiyun 				kzalloc(sizeof(struct radeon_cac_tdp_table), GFP_KERNEL);
1262*4882a593Smuzhiyun 			if (!rdev->pm.dpm.dyn_state.cac_tdp_table) {
1263*4882a593Smuzhiyun 				r600_free_extended_power_table(rdev);
1264*4882a593Smuzhiyun 				return -ENOMEM;
1265*4882a593Smuzhiyun 			}
1266*4882a593Smuzhiyun 			if (rev > 0) {
1267*4882a593Smuzhiyun 				ATOM_PPLIB_POWERTUNE_Table_V1 *ppt = (ATOM_PPLIB_POWERTUNE_Table_V1 *)
1268*4882a593Smuzhiyun 					(mode_info->atom_context->bios + data_offset +
1269*4882a593Smuzhiyun 					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
1270*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit =
1271*4882a593Smuzhiyun 					le16_to_cpu(ppt->usMaximumPowerDeliveryLimit);
1272*4882a593Smuzhiyun 				pt = &ppt->power_tune_table;
1273*4882a593Smuzhiyun 			} else {
1274*4882a593Smuzhiyun 				ATOM_PPLIB_POWERTUNE_Table *ppt = (ATOM_PPLIB_POWERTUNE_Table *)
1275*4882a593Smuzhiyun 					(mode_info->atom_context->bios + data_offset +
1276*4882a593Smuzhiyun 					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
1277*4882a593Smuzhiyun 				rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit = 255;
1278*4882a593Smuzhiyun 				pt = &ppt->power_tune_table;
1279*4882a593Smuzhiyun 			}
1280*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->tdp = le16_to_cpu(pt->usTDP);
1281*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->configurable_tdp =
1282*4882a593Smuzhiyun 				le16_to_cpu(pt->usConfigurableTDP);
1283*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->tdc = le16_to_cpu(pt->usTDC);
1284*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->battery_power_limit =
1285*4882a593Smuzhiyun 				le16_to_cpu(pt->usBatteryPowerLimit);
1286*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->small_power_limit =
1287*4882a593Smuzhiyun 				le16_to_cpu(pt->usSmallPowerLimit);
1288*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->low_cac_leakage =
1289*4882a593Smuzhiyun 				le16_to_cpu(pt->usLowCACLeakage);
1290*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.cac_tdp_table->high_cac_leakage =
1291*4882a593Smuzhiyun 				le16_to_cpu(pt->usHighCACLeakage);
1292*4882a593Smuzhiyun 		}
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	return 0;
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun 
r600_free_extended_power_table(struct radeon_device * rdev)1298*4882a593Smuzhiyun void r600_free_extended_power_table(struct radeon_device *rdev)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	struct radeon_dpm_dynamic_state *dyn_state = &rdev->pm.dpm.dyn_state;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	kfree(dyn_state->vddc_dependency_on_sclk.entries);
1303*4882a593Smuzhiyun 	kfree(dyn_state->vddci_dependency_on_mclk.entries);
1304*4882a593Smuzhiyun 	kfree(dyn_state->vddc_dependency_on_mclk.entries);
1305*4882a593Smuzhiyun 	kfree(dyn_state->mvdd_dependency_on_mclk.entries);
1306*4882a593Smuzhiyun 	kfree(dyn_state->cac_leakage_table.entries);
1307*4882a593Smuzhiyun 	kfree(dyn_state->phase_shedding_limits_table.entries);
1308*4882a593Smuzhiyun 	kfree(dyn_state->ppm_table);
1309*4882a593Smuzhiyun 	kfree(dyn_state->cac_tdp_table);
1310*4882a593Smuzhiyun 	kfree(dyn_state->vce_clock_voltage_dependency_table.entries);
1311*4882a593Smuzhiyun 	kfree(dyn_state->uvd_clock_voltage_dependency_table.entries);
1312*4882a593Smuzhiyun 	kfree(dyn_state->samu_clock_voltage_dependency_table.entries);
1313*4882a593Smuzhiyun 	kfree(dyn_state->acp_clock_voltage_dependency_table.entries);
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun 
r600_get_pcie_gen_support(struct radeon_device * rdev,u32 sys_mask,enum radeon_pcie_gen asic_gen,enum radeon_pcie_gen default_gen)1316*4882a593Smuzhiyun enum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
1317*4882a593Smuzhiyun 					       u32 sys_mask,
1318*4882a593Smuzhiyun 					       enum radeon_pcie_gen asic_gen,
1319*4882a593Smuzhiyun 					       enum radeon_pcie_gen default_gen)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun 	switch (asic_gen) {
1322*4882a593Smuzhiyun 	case RADEON_PCIE_GEN1:
1323*4882a593Smuzhiyun 		return RADEON_PCIE_GEN1;
1324*4882a593Smuzhiyun 	case RADEON_PCIE_GEN2:
1325*4882a593Smuzhiyun 		return RADEON_PCIE_GEN2;
1326*4882a593Smuzhiyun 	case RADEON_PCIE_GEN3:
1327*4882a593Smuzhiyun 		return RADEON_PCIE_GEN3;
1328*4882a593Smuzhiyun 	default:
1329*4882a593Smuzhiyun 		if ((sys_mask & RADEON_PCIE_SPEED_80) && (default_gen == RADEON_PCIE_GEN3))
1330*4882a593Smuzhiyun 			return RADEON_PCIE_GEN3;
1331*4882a593Smuzhiyun 		else if ((sys_mask & RADEON_PCIE_SPEED_50) && (default_gen == RADEON_PCIE_GEN2))
1332*4882a593Smuzhiyun 			return RADEON_PCIE_GEN2;
1333*4882a593Smuzhiyun 		else
1334*4882a593Smuzhiyun 			return RADEON_PCIE_GEN1;
1335*4882a593Smuzhiyun 	}
1336*4882a593Smuzhiyun 	return RADEON_PCIE_GEN1;
1337*4882a593Smuzhiyun }
1338*4882a593Smuzhiyun 
r600_get_pcie_lane_support(struct radeon_device * rdev,u16 asic_lanes,u16 default_lanes)1339*4882a593Smuzhiyun u16 r600_get_pcie_lane_support(struct radeon_device *rdev,
1340*4882a593Smuzhiyun 			       u16 asic_lanes,
1341*4882a593Smuzhiyun 			       u16 default_lanes)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	switch (asic_lanes) {
1344*4882a593Smuzhiyun 	case 0:
1345*4882a593Smuzhiyun 	default:
1346*4882a593Smuzhiyun 		return default_lanes;
1347*4882a593Smuzhiyun 	case 1:
1348*4882a593Smuzhiyun 		return 1;
1349*4882a593Smuzhiyun 	case 2:
1350*4882a593Smuzhiyun 		return 2;
1351*4882a593Smuzhiyun 	case 4:
1352*4882a593Smuzhiyun 		return 4;
1353*4882a593Smuzhiyun 	case 8:
1354*4882a593Smuzhiyun 		return 8;
1355*4882a593Smuzhiyun 	case 12:
1356*4882a593Smuzhiyun 		return 12;
1357*4882a593Smuzhiyun 	case 16:
1358*4882a593Smuzhiyun 		return 16;
1359*4882a593Smuzhiyun 	}
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun 
r600_encode_pci_lane_width(u32 lanes)1362*4882a593Smuzhiyun u8 r600_encode_pci_lane_width(u32 lanes)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun 	u8 encoded_lanes[] = { 0, 1, 2, 0, 3, 0, 0, 0, 4, 0, 0, 0, 5, 0, 0, 0, 6 };
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	if (lanes > 16)
1367*4882a593Smuzhiyun 		return 0;
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	return encoded_lanes[lanes];
1370*4882a593Smuzhiyun }
1371