1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun #include <linux/kernel.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "radeon.h"
31*4882a593Smuzhiyun #include "radeon_asic.h"
32*4882a593Smuzhiyun #include "r600d.h"
33*4882a593Smuzhiyun #include "r600_reg_safe.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static int r600_nomm;
36*4882a593Smuzhiyun extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun struct r600_cs_track {
40*4882a593Smuzhiyun /* configuration we miror so that we use same code btw kms/ums */
41*4882a593Smuzhiyun u32 group_size;
42*4882a593Smuzhiyun u32 nbanks;
43*4882a593Smuzhiyun u32 npipes;
44*4882a593Smuzhiyun /* value we track */
45*4882a593Smuzhiyun u32 sq_config;
46*4882a593Smuzhiyun u32 log_nsamples;
47*4882a593Smuzhiyun u32 nsamples;
48*4882a593Smuzhiyun u32 cb_color_base_last[8];
49*4882a593Smuzhiyun struct radeon_bo *cb_color_bo[8];
50*4882a593Smuzhiyun u64 cb_color_bo_mc[8];
51*4882a593Smuzhiyun u64 cb_color_bo_offset[8];
52*4882a593Smuzhiyun struct radeon_bo *cb_color_frag_bo[8];
53*4882a593Smuzhiyun u64 cb_color_frag_offset[8];
54*4882a593Smuzhiyun struct radeon_bo *cb_color_tile_bo[8];
55*4882a593Smuzhiyun u64 cb_color_tile_offset[8];
56*4882a593Smuzhiyun u32 cb_color_mask[8];
57*4882a593Smuzhiyun u32 cb_color_info[8];
58*4882a593Smuzhiyun u32 cb_color_view[8];
59*4882a593Smuzhiyun u32 cb_color_size_idx[8]; /* unused */
60*4882a593Smuzhiyun u32 cb_target_mask;
61*4882a593Smuzhiyun u32 cb_shader_mask; /* unused */
62*4882a593Smuzhiyun bool is_resolve;
63*4882a593Smuzhiyun u32 cb_color_size[8];
64*4882a593Smuzhiyun u32 vgt_strmout_en;
65*4882a593Smuzhiyun u32 vgt_strmout_buffer_en;
66*4882a593Smuzhiyun struct radeon_bo *vgt_strmout_bo[4];
67*4882a593Smuzhiyun u64 vgt_strmout_bo_mc[4]; /* unused */
68*4882a593Smuzhiyun u32 vgt_strmout_bo_offset[4];
69*4882a593Smuzhiyun u32 vgt_strmout_size[4];
70*4882a593Smuzhiyun u32 db_depth_control;
71*4882a593Smuzhiyun u32 db_depth_info;
72*4882a593Smuzhiyun u32 db_depth_size_idx;
73*4882a593Smuzhiyun u32 db_depth_view;
74*4882a593Smuzhiyun u32 db_depth_size;
75*4882a593Smuzhiyun u32 db_offset;
76*4882a593Smuzhiyun struct radeon_bo *db_bo;
77*4882a593Smuzhiyun u64 db_bo_mc;
78*4882a593Smuzhiyun bool sx_misc_kill_all_prims;
79*4882a593Smuzhiyun bool cb_dirty;
80*4882a593Smuzhiyun bool db_dirty;
81*4882a593Smuzhiyun bool streamout_dirty;
82*4882a593Smuzhiyun struct radeon_bo *htile_bo;
83*4882a593Smuzhiyun u64 htile_offset;
84*4882a593Smuzhiyun u32 htile_surface;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
88*4882a593Smuzhiyun #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
89*4882a593Smuzhiyun #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
90*4882a593Smuzhiyun #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
91*4882a593Smuzhiyun #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
92*4882a593Smuzhiyun #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
93*4882a593Smuzhiyun #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
94*4882a593Smuzhiyun #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct gpu_formats {
97*4882a593Smuzhiyun unsigned blockwidth;
98*4882a593Smuzhiyun unsigned blockheight;
99*4882a593Smuzhiyun unsigned blocksize;
100*4882a593Smuzhiyun unsigned valid_color;
101*4882a593Smuzhiyun enum radeon_family min_family;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static const struct gpu_formats color_formats_table[] = {
105*4882a593Smuzhiyun /* 8 bit */
106*4882a593Smuzhiyun FMT_8_BIT(V_038004_COLOR_8, 1),
107*4882a593Smuzhiyun FMT_8_BIT(V_038004_COLOR_4_4, 1),
108*4882a593Smuzhiyun FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
109*4882a593Smuzhiyun FMT_8_BIT(V_038004_FMT_1, 0),
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* 16-bit */
112*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_16, 1),
113*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
114*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_8_8, 1),
115*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
116*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
117*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
118*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
119*4882a593Smuzhiyun FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* 24-bit */
122*4882a593Smuzhiyun FMT_24_BIT(V_038004_FMT_8_8_8),
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* 32-bit */
125*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_32, 1),
126*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
127*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_16_16, 1),
128*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
129*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_8_24, 1),
130*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
131*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_24_8, 1),
132*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
133*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
134*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
135*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
136*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
137*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
138*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
139*4882a593Smuzhiyun FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
140*4882a593Smuzhiyun FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
141*4882a593Smuzhiyun FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
142*4882a593Smuzhiyun FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* 48-bit */
145*4882a593Smuzhiyun FMT_48_BIT(V_038004_FMT_16_16_16),
146*4882a593Smuzhiyun FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* 64-bit */
149*4882a593Smuzhiyun FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
150*4882a593Smuzhiyun FMT_64_BIT(V_038004_COLOR_32_32, 1),
151*4882a593Smuzhiyun FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
152*4882a593Smuzhiyun FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
153*4882a593Smuzhiyun FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun FMT_96_BIT(V_038004_FMT_32_32_32),
156*4882a593Smuzhiyun FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* 128-bit */
159*4882a593Smuzhiyun FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
160*4882a593Smuzhiyun FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
163*4882a593Smuzhiyun [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* block compressed formats */
166*4882a593Smuzhiyun [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
167*4882a593Smuzhiyun [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
168*4882a593Smuzhiyun [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
169*4882a593Smuzhiyun [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
170*4882a593Smuzhiyun [V_038004_FMT_BC5] = { 4, 4, 16, 0},
171*4882a593Smuzhiyun [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
172*4882a593Smuzhiyun [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* The other Evergreen formats */
175*4882a593Smuzhiyun [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
r600_fmt_is_valid_color(u32 format)178*4882a593Smuzhiyun bool r600_fmt_is_valid_color(u32 format)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun if (format >= ARRAY_SIZE(color_formats_table))
181*4882a593Smuzhiyun return false;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if (color_formats_table[format].valid_color)
184*4882a593Smuzhiyun return true;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return false;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
r600_fmt_is_valid_texture(u32 format,enum radeon_family family)189*4882a593Smuzhiyun bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun if (format >= ARRAY_SIZE(color_formats_table))
192*4882a593Smuzhiyun return false;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (family < color_formats_table[format].min_family)
195*4882a593Smuzhiyun return false;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (color_formats_table[format].blockwidth > 0)
198*4882a593Smuzhiyun return true;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return false;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
r600_fmt_get_blocksize(u32 format)203*4882a593Smuzhiyun int r600_fmt_get_blocksize(u32 format)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun if (format >= ARRAY_SIZE(color_formats_table))
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return color_formats_table[format].blocksize;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
r600_fmt_get_nblocksx(u32 format,u32 w)211*4882a593Smuzhiyun int r600_fmt_get_nblocksx(u32 format, u32 w)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun unsigned bw;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (format >= ARRAY_SIZE(color_formats_table))
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun bw = color_formats_table[format].blockwidth;
219*4882a593Smuzhiyun if (bw == 0)
220*4882a593Smuzhiyun return 0;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return (w + bw - 1) / bw;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
r600_fmt_get_nblocksy(u32 format,u32 h)225*4882a593Smuzhiyun int r600_fmt_get_nblocksy(u32 format, u32 h)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun unsigned bh;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (format >= ARRAY_SIZE(color_formats_table))
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun bh = color_formats_table[format].blockheight;
233*4882a593Smuzhiyun if (bh == 0)
234*4882a593Smuzhiyun return 0;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return (h + bh - 1) / bh;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun struct array_mode_checker {
240*4882a593Smuzhiyun int array_mode;
241*4882a593Smuzhiyun u32 group_size;
242*4882a593Smuzhiyun u32 nbanks;
243*4882a593Smuzhiyun u32 npipes;
244*4882a593Smuzhiyun u32 nsamples;
245*4882a593Smuzhiyun u32 blocksize;
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* returns alignment in pixels for pitch/height/depth and bytes for base */
r600_get_array_mode_alignment(struct array_mode_checker * values,u32 * pitch_align,u32 * height_align,u32 * depth_align,u64 * base_align)249*4882a593Smuzhiyun static int r600_get_array_mode_alignment(struct array_mode_checker *values,
250*4882a593Smuzhiyun u32 *pitch_align,
251*4882a593Smuzhiyun u32 *height_align,
252*4882a593Smuzhiyun u32 *depth_align,
253*4882a593Smuzhiyun u64 *base_align)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun u32 tile_width = 8;
256*4882a593Smuzhiyun u32 tile_height = 8;
257*4882a593Smuzhiyun u32 macro_tile_width = values->nbanks;
258*4882a593Smuzhiyun u32 macro_tile_height = values->npipes;
259*4882a593Smuzhiyun u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
260*4882a593Smuzhiyun u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun switch (values->array_mode) {
263*4882a593Smuzhiyun case ARRAY_LINEAR_GENERAL:
264*4882a593Smuzhiyun /* technically tile_width/_height for pitch/height */
265*4882a593Smuzhiyun *pitch_align = 1; /* tile_width */
266*4882a593Smuzhiyun *height_align = 1; /* tile_height */
267*4882a593Smuzhiyun *depth_align = 1;
268*4882a593Smuzhiyun *base_align = 1;
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun case ARRAY_LINEAR_ALIGNED:
271*4882a593Smuzhiyun *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
272*4882a593Smuzhiyun *height_align = 1;
273*4882a593Smuzhiyun *depth_align = 1;
274*4882a593Smuzhiyun *base_align = values->group_size;
275*4882a593Smuzhiyun break;
276*4882a593Smuzhiyun case ARRAY_1D_TILED_THIN1:
277*4882a593Smuzhiyun *pitch_align = max((u32)tile_width,
278*4882a593Smuzhiyun (u32)(values->group_size /
279*4882a593Smuzhiyun (tile_height * values->blocksize * values->nsamples)));
280*4882a593Smuzhiyun *height_align = tile_height;
281*4882a593Smuzhiyun *depth_align = 1;
282*4882a593Smuzhiyun *base_align = values->group_size;
283*4882a593Smuzhiyun break;
284*4882a593Smuzhiyun case ARRAY_2D_TILED_THIN1:
285*4882a593Smuzhiyun *pitch_align = max((u32)macro_tile_width * tile_width,
286*4882a593Smuzhiyun (u32)((values->group_size * values->nbanks) /
287*4882a593Smuzhiyun (values->blocksize * values->nsamples * tile_width)));
288*4882a593Smuzhiyun *height_align = macro_tile_height * tile_height;
289*4882a593Smuzhiyun *depth_align = 1;
290*4882a593Smuzhiyun *base_align = max(macro_tile_bytes,
291*4882a593Smuzhiyun (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun default:
294*4882a593Smuzhiyun return -EINVAL;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
r600_cs_track_init(struct r600_cs_track * track)300*4882a593Smuzhiyun static void r600_cs_track_init(struct r600_cs_track *track)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int i;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* assume DX9 mode */
305*4882a593Smuzhiyun track->sq_config = DX9_CONSTS;
306*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
307*4882a593Smuzhiyun track->cb_color_base_last[i] = 0;
308*4882a593Smuzhiyun track->cb_color_size[i] = 0;
309*4882a593Smuzhiyun track->cb_color_size_idx[i] = 0;
310*4882a593Smuzhiyun track->cb_color_info[i] = 0;
311*4882a593Smuzhiyun track->cb_color_view[i] = 0xFFFFFFFF;
312*4882a593Smuzhiyun track->cb_color_bo[i] = NULL;
313*4882a593Smuzhiyun track->cb_color_bo_offset[i] = 0xFFFFFFFF;
314*4882a593Smuzhiyun track->cb_color_bo_mc[i] = 0xFFFFFFFF;
315*4882a593Smuzhiyun track->cb_color_frag_bo[i] = NULL;
316*4882a593Smuzhiyun track->cb_color_frag_offset[i] = 0xFFFFFFFF;
317*4882a593Smuzhiyun track->cb_color_tile_bo[i] = NULL;
318*4882a593Smuzhiyun track->cb_color_tile_offset[i] = 0xFFFFFFFF;
319*4882a593Smuzhiyun track->cb_color_mask[i] = 0xFFFFFFFF;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun track->is_resolve = false;
322*4882a593Smuzhiyun track->nsamples = 16;
323*4882a593Smuzhiyun track->log_nsamples = 4;
324*4882a593Smuzhiyun track->cb_target_mask = 0xFFFFFFFF;
325*4882a593Smuzhiyun track->cb_shader_mask = 0xFFFFFFFF;
326*4882a593Smuzhiyun track->cb_dirty = true;
327*4882a593Smuzhiyun track->db_bo = NULL;
328*4882a593Smuzhiyun track->db_bo_mc = 0xFFFFFFFF;
329*4882a593Smuzhiyun /* assume the biggest format and that htile is enabled */
330*4882a593Smuzhiyun track->db_depth_info = 7 | (1 << 25);
331*4882a593Smuzhiyun track->db_depth_view = 0xFFFFC000;
332*4882a593Smuzhiyun track->db_depth_size = 0xFFFFFFFF;
333*4882a593Smuzhiyun track->db_depth_size_idx = 0;
334*4882a593Smuzhiyun track->db_depth_control = 0xFFFFFFFF;
335*4882a593Smuzhiyun track->db_dirty = true;
336*4882a593Smuzhiyun track->htile_bo = NULL;
337*4882a593Smuzhiyun track->htile_offset = 0xFFFFFFFF;
338*4882a593Smuzhiyun track->htile_surface = 0;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
341*4882a593Smuzhiyun track->vgt_strmout_size[i] = 0;
342*4882a593Smuzhiyun track->vgt_strmout_bo[i] = NULL;
343*4882a593Smuzhiyun track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
344*4882a593Smuzhiyun track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun track->streamout_dirty = true;
347*4882a593Smuzhiyun track->sx_misc_kill_all_prims = false;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
r600_cs_track_validate_cb(struct radeon_cs_parser * p,int i)350*4882a593Smuzhiyun static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct r600_cs_track *track = p->track;
353*4882a593Smuzhiyun u32 slice_tile_max, tmp;
354*4882a593Smuzhiyun u32 height, height_align, pitch, pitch_align, depth_align;
355*4882a593Smuzhiyun u64 base_offset, base_align;
356*4882a593Smuzhiyun struct array_mode_checker array_check;
357*4882a593Smuzhiyun volatile u32 *ib = p->ib.ptr;
358*4882a593Smuzhiyun unsigned array_mode;
359*4882a593Smuzhiyun u32 format;
360*4882a593Smuzhiyun /* When resolve is used, the second colorbuffer has always 1 sample. */
361*4882a593Smuzhiyun unsigned nsamples = track->is_resolve && i == 1 ? 1 : track->nsamples;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun format = G_0280A0_FORMAT(track->cb_color_info[i]);
364*4882a593Smuzhiyun if (!r600_fmt_is_valid_color(format)) {
365*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
366*4882a593Smuzhiyun __func__, __LINE__, format,
367*4882a593Smuzhiyun i, track->cb_color_info[i]);
368*4882a593Smuzhiyun return -EINVAL;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun /* pitch in pixels */
371*4882a593Smuzhiyun pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
372*4882a593Smuzhiyun slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
373*4882a593Smuzhiyun slice_tile_max *= 64;
374*4882a593Smuzhiyun height = slice_tile_max / pitch;
375*4882a593Smuzhiyun if (height > 8192)
376*4882a593Smuzhiyun height = 8192;
377*4882a593Smuzhiyun array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
380*4882a593Smuzhiyun array_check.array_mode = array_mode;
381*4882a593Smuzhiyun array_check.group_size = track->group_size;
382*4882a593Smuzhiyun array_check.nbanks = track->nbanks;
383*4882a593Smuzhiyun array_check.npipes = track->npipes;
384*4882a593Smuzhiyun array_check.nsamples = nsamples;
385*4882a593Smuzhiyun array_check.blocksize = r600_fmt_get_blocksize(format);
386*4882a593Smuzhiyun if (r600_get_array_mode_alignment(&array_check,
387*4882a593Smuzhiyun &pitch_align, &height_align, &depth_align, &base_align)) {
388*4882a593Smuzhiyun dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
389*4882a593Smuzhiyun G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
390*4882a593Smuzhiyun track->cb_color_info[i]);
391*4882a593Smuzhiyun return -EINVAL;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun switch (array_mode) {
394*4882a593Smuzhiyun case V_0280A0_ARRAY_LINEAR_GENERAL:
395*4882a593Smuzhiyun break;
396*4882a593Smuzhiyun case V_0280A0_ARRAY_LINEAR_ALIGNED:
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun case V_0280A0_ARRAY_1D_TILED_THIN1:
399*4882a593Smuzhiyun /* avoid breaking userspace */
400*4882a593Smuzhiyun if (height > 7)
401*4882a593Smuzhiyun height &= ~0x7;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun case V_0280A0_ARRAY_2D_TILED_THIN1:
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun default:
406*4882a593Smuzhiyun dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
407*4882a593Smuzhiyun G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
408*4882a593Smuzhiyun track->cb_color_info[i]);
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (!IS_ALIGNED(pitch, pitch_align)) {
413*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
414*4882a593Smuzhiyun __func__, __LINE__, pitch, pitch_align, array_mode);
415*4882a593Smuzhiyun return -EINVAL;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun if (!IS_ALIGNED(height, height_align)) {
418*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
419*4882a593Smuzhiyun __func__, __LINE__, height, height_align, array_mode);
420*4882a593Smuzhiyun return -EINVAL;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun if (!IS_ALIGNED(base_offset, base_align)) {
423*4882a593Smuzhiyun dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
424*4882a593Smuzhiyun base_offset, base_align, array_mode);
425*4882a593Smuzhiyun return -EINVAL;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun /* check offset */
429*4882a593Smuzhiyun tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) *
430*4882a593Smuzhiyun r600_fmt_get_blocksize(format) * nsamples;
431*4882a593Smuzhiyun switch (array_mode) {
432*4882a593Smuzhiyun default:
433*4882a593Smuzhiyun case V_0280A0_ARRAY_LINEAR_GENERAL:
434*4882a593Smuzhiyun case V_0280A0_ARRAY_LINEAR_ALIGNED:
435*4882a593Smuzhiyun tmp += track->cb_color_view[i] & 0xFF;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case V_0280A0_ARRAY_1D_TILED_THIN1:
438*4882a593Smuzhiyun case V_0280A0_ARRAY_2D_TILED_THIN1:
439*4882a593Smuzhiyun tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
440*4882a593Smuzhiyun break;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
443*4882a593Smuzhiyun if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
444*4882a593Smuzhiyun /* the initial DDX does bad things with the CB size occasionally */
445*4882a593Smuzhiyun /* it rounds up height too far for slice tile max but the BO is smaller */
446*4882a593Smuzhiyun /* r600c,g also seem to flush at bad times in some apps resulting in
447*4882a593Smuzhiyun * bogus values here. So for linear just allow anything to avoid breaking
448*4882a593Smuzhiyun * broken userspace.
449*4882a593Smuzhiyun */
450*4882a593Smuzhiyun } else {
451*4882a593Smuzhiyun dev_warn(p->dev, "%s offset[%d] %d %llu %d %lu too big (%d %d) (%d %d %d)\n",
452*4882a593Smuzhiyun __func__, i, array_mode,
453*4882a593Smuzhiyun track->cb_color_bo_offset[i], tmp,
454*4882a593Smuzhiyun radeon_bo_size(track->cb_color_bo[i]),
455*4882a593Smuzhiyun pitch, height, r600_fmt_get_nblocksx(format, pitch),
456*4882a593Smuzhiyun r600_fmt_get_nblocksy(format, height),
457*4882a593Smuzhiyun r600_fmt_get_blocksize(format));
458*4882a593Smuzhiyun return -EINVAL;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun /* limit max tile */
462*4882a593Smuzhiyun tmp = (height * pitch) >> 6;
463*4882a593Smuzhiyun if (tmp < slice_tile_max)
464*4882a593Smuzhiyun slice_tile_max = tmp;
465*4882a593Smuzhiyun tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
466*4882a593Smuzhiyun S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
467*4882a593Smuzhiyun ib[track->cb_color_size_idx[i]] = tmp;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* FMASK/CMASK */
470*4882a593Smuzhiyun switch (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
471*4882a593Smuzhiyun case V_0280A0_TILE_DISABLE:
472*4882a593Smuzhiyun break;
473*4882a593Smuzhiyun case V_0280A0_FRAG_ENABLE:
474*4882a593Smuzhiyun if (track->nsamples > 1) {
475*4882a593Smuzhiyun uint32_t tile_max = G_028100_FMASK_TILE_MAX(track->cb_color_mask[i]);
476*4882a593Smuzhiyun /* the tile size is 8x8, but the size is in units of bits.
477*4882a593Smuzhiyun * for bytes, do just * 8. */
478*4882a593Smuzhiyun uint32_t bytes = track->nsamples * track->log_nsamples * 8 * (tile_max + 1);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (bytes + track->cb_color_frag_offset[i] >
481*4882a593Smuzhiyun radeon_bo_size(track->cb_color_frag_bo[i])) {
482*4882a593Smuzhiyun dev_warn(p->dev, "%s FMASK_TILE_MAX too large "
483*4882a593Smuzhiyun "(tile_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
484*4882a593Smuzhiyun __func__, tile_max, bytes,
485*4882a593Smuzhiyun track->cb_color_frag_offset[i],
486*4882a593Smuzhiyun radeon_bo_size(track->cb_color_frag_bo[i]));
487*4882a593Smuzhiyun return -EINVAL;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun fallthrough;
491*4882a593Smuzhiyun case V_0280A0_CLEAR_ENABLE:
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun uint32_t block_max = G_028100_CMASK_BLOCK_MAX(track->cb_color_mask[i]);
494*4882a593Smuzhiyun /* One block = 128x128 pixels, one 8x8 tile has 4 bits..
495*4882a593Smuzhiyun * (128*128) / (8*8) / 2 = 128 bytes per block. */
496*4882a593Smuzhiyun uint32_t bytes = (block_max + 1) * 128;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (bytes + track->cb_color_tile_offset[i] >
499*4882a593Smuzhiyun radeon_bo_size(track->cb_color_tile_bo[i])) {
500*4882a593Smuzhiyun dev_warn(p->dev, "%s CMASK_BLOCK_MAX too large "
501*4882a593Smuzhiyun "(block_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
502*4882a593Smuzhiyun __func__, block_max, bytes,
503*4882a593Smuzhiyun track->cb_color_tile_offset[i],
504*4882a593Smuzhiyun radeon_bo_size(track->cb_color_tile_bo[i]));
505*4882a593Smuzhiyun return -EINVAL;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun break;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun default:
510*4882a593Smuzhiyun dev_warn(p->dev, "%s invalid tile mode\n", __func__);
511*4882a593Smuzhiyun return -EINVAL;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
r600_cs_track_validate_db(struct radeon_cs_parser * p)516*4882a593Smuzhiyun static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct r600_cs_track *track = p->track;
519*4882a593Smuzhiyun u32 nviews, bpe, ntiles, slice_tile_max, tmp;
520*4882a593Smuzhiyun u32 height_align, pitch_align, depth_align;
521*4882a593Smuzhiyun u32 pitch = 8192;
522*4882a593Smuzhiyun u32 height = 8192;
523*4882a593Smuzhiyun u64 base_offset, base_align;
524*4882a593Smuzhiyun struct array_mode_checker array_check;
525*4882a593Smuzhiyun int array_mode;
526*4882a593Smuzhiyun volatile u32 *ib = p->ib.ptr;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (track->db_bo == NULL) {
530*4882a593Smuzhiyun dev_warn(p->dev, "z/stencil with no depth buffer\n");
531*4882a593Smuzhiyun return -EINVAL;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun switch (G_028010_FORMAT(track->db_depth_info)) {
534*4882a593Smuzhiyun case V_028010_DEPTH_16:
535*4882a593Smuzhiyun bpe = 2;
536*4882a593Smuzhiyun break;
537*4882a593Smuzhiyun case V_028010_DEPTH_X8_24:
538*4882a593Smuzhiyun case V_028010_DEPTH_8_24:
539*4882a593Smuzhiyun case V_028010_DEPTH_X8_24_FLOAT:
540*4882a593Smuzhiyun case V_028010_DEPTH_8_24_FLOAT:
541*4882a593Smuzhiyun case V_028010_DEPTH_32_FLOAT:
542*4882a593Smuzhiyun bpe = 4;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case V_028010_DEPTH_X24_8_32_FLOAT:
545*4882a593Smuzhiyun bpe = 8;
546*4882a593Smuzhiyun break;
547*4882a593Smuzhiyun default:
548*4882a593Smuzhiyun dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
549*4882a593Smuzhiyun return -EINVAL;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
552*4882a593Smuzhiyun if (!track->db_depth_size_idx) {
553*4882a593Smuzhiyun dev_warn(p->dev, "z/stencil buffer size not set\n");
554*4882a593Smuzhiyun return -EINVAL;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun tmp = radeon_bo_size(track->db_bo) - track->db_offset;
557*4882a593Smuzhiyun tmp = (tmp / bpe) >> 6;
558*4882a593Smuzhiyun if (!tmp) {
559*4882a593Smuzhiyun dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
560*4882a593Smuzhiyun track->db_depth_size, bpe, track->db_offset,
561*4882a593Smuzhiyun radeon_bo_size(track->db_bo));
562*4882a593Smuzhiyun return -EINVAL;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
565*4882a593Smuzhiyun } else {
566*4882a593Smuzhiyun /* pitch in pixels */
567*4882a593Smuzhiyun pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
568*4882a593Smuzhiyun slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
569*4882a593Smuzhiyun slice_tile_max *= 64;
570*4882a593Smuzhiyun height = slice_tile_max / pitch;
571*4882a593Smuzhiyun if (height > 8192)
572*4882a593Smuzhiyun height = 8192;
573*4882a593Smuzhiyun base_offset = track->db_bo_mc + track->db_offset;
574*4882a593Smuzhiyun array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
575*4882a593Smuzhiyun array_check.array_mode = array_mode;
576*4882a593Smuzhiyun array_check.group_size = track->group_size;
577*4882a593Smuzhiyun array_check.nbanks = track->nbanks;
578*4882a593Smuzhiyun array_check.npipes = track->npipes;
579*4882a593Smuzhiyun array_check.nsamples = track->nsamples;
580*4882a593Smuzhiyun array_check.blocksize = bpe;
581*4882a593Smuzhiyun if (r600_get_array_mode_alignment(&array_check,
582*4882a593Smuzhiyun &pitch_align, &height_align, &depth_align, &base_align)) {
583*4882a593Smuzhiyun dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
584*4882a593Smuzhiyun G_028010_ARRAY_MODE(track->db_depth_info),
585*4882a593Smuzhiyun track->db_depth_info);
586*4882a593Smuzhiyun return -EINVAL;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun switch (array_mode) {
589*4882a593Smuzhiyun case V_028010_ARRAY_1D_TILED_THIN1:
590*4882a593Smuzhiyun /* don't break userspace */
591*4882a593Smuzhiyun height &= ~0x7;
592*4882a593Smuzhiyun break;
593*4882a593Smuzhiyun case V_028010_ARRAY_2D_TILED_THIN1:
594*4882a593Smuzhiyun break;
595*4882a593Smuzhiyun default:
596*4882a593Smuzhiyun dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
597*4882a593Smuzhiyun G_028010_ARRAY_MODE(track->db_depth_info),
598*4882a593Smuzhiyun track->db_depth_info);
599*4882a593Smuzhiyun return -EINVAL;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun if (!IS_ALIGNED(pitch, pitch_align)) {
603*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
604*4882a593Smuzhiyun __func__, __LINE__, pitch, pitch_align, array_mode);
605*4882a593Smuzhiyun return -EINVAL;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun if (!IS_ALIGNED(height, height_align)) {
608*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
609*4882a593Smuzhiyun __func__, __LINE__, height, height_align, array_mode);
610*4882a593Smuzhiyun return -EINVAL;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun if (!IS_ALIGNED(base_offset, base_align)) {
613*4882a593Smuzhiyun dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
614*4882a593Smuzhiyun base_offset, base_align, array_mode);
615*4882a593Smuzhiyun return -EINVAL;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
619*4882a593Smuzhiyun nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
620*4882a593Smuzhiyun tmp = ntiles * bpe * 64 * nviews * track->nsamples;
621*4882a593Smuzhiyun if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
622*4882a593Smuzhiyun dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
623*4882a593Smuzhiyun array_mode,
624*4882a593Smuzhiyun track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
625*4882a593Smuzhiyun radeon_bo_size(track->db_bo));
626*4882a593Smuzhiyun return -EINVAL;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* hyperz */
631*4882a593Smuzhiyun if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
632*4882a593Smuzhiyun unsigned long size;
633*4882a593Smuzhiyun unsigned nbx, nby;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (track->htile_bo == NULL) {
636*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
637*4882a593Smuzhiyun __func__, __LINE__, track->db_depth_info);
638*4882a593Smuzhiyun return -EINVAL;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
641*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
642*4882a593Smuzhiyun __func__, __LINE__, track->db_depth_size);
643*4882a593Smuzhiyun return -EINVAL;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun nbx = pitch;
647*4882a593Smuzhiyun nby = height;
648*4882a593Smuzhiyun if (G_028D24_LINEAR(track->htile_surface)) {
649*4882a593Smuzhiyun /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
650*4882a593Smuzhiyun nbx = round_up(nbx, 16 * 8);
651*4882a593Smuzhiyun /* nby is npipes htiles aligned == npipes * 8 pixel aligned */
652*4882a593Smuzhiyun nby = round_up(nby, track->npipes * 8);
653*4882a593Smuzhiyun } else {
654*4882a593Smuzhiyun /* always assume 8x8 htile */
655*4882a593Smuzhiyun /* align is htile align * 8, htile align vary according to
656*4882a593Smuzhiyun * number of pipe and tile width and nby
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun switch (track->npipes) {
659*4882a593Smuzhiyun case 8:
660*4882a593Smuzhiyun /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
661*4882a593Smuzhiyun nbx = round_up(nbx, 64 * 8);
662*4882a593Smuzhiyun nby = round_up(nby, 64 * 8);
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun case 4:
665*4882a593Smuzhiyun /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
666*4882a593Smuzhiyun nbx = round_up(nbx, 64 * 8);
667*4882a593Smuzhiyun nby = round_up(nby, 32 * 8);
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun case 2:
670*4882a593Smuzhiyun /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
671*4882a593Smuzhiyun nbx = round_up(nbx, 32 * 8);
672*4882a593Smuzhiyun nby = round_up(nby, 32 * 8);
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun case 1:
675*4882a593Smuzhiyun /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
676*4882a593Smuzhiyun nbx = round_up(nbx, 32 * 8);
677*4882a593Smuzhiyun nby = round_up(nby, 16 * 8);
678*4882a593Smuzhiyun break;
679*4882a593Smuzhiyun default:
680*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
681*4882a593Smuzhiyun __func__, __LINE__, track->npipes);
682*4882a593Smuzhiyun return -EINVAL;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun /* compute number of htile */
686*4882a593Smuzhiyun nbx = nbx >> 3;
687*4882a593Smuzhiyun nby = nby >> 3;
688*4882a593Smuzhiyun /* size must be aligned on npipes * 2K boundary */
689*4882a593Smuzhiyun size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
690*4882a593Smuzhiyun size += track->htile_offset;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (size > radeon_bo_size(track->htile_bo)) {
693*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
694*4882a593Smuzhiyun __func__, __LINE__, radeon_bo_size(track->htile_bo),
695*4882a593Smuzhiyun size, nbx, nby);
696*4882a593Smuzhiyun return -EINVAL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun track->db_dirty = false;
701*4882a593Smuzhiyun return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
r600_cs_track_check(struct radeon_cs_parser * p)704*4882a593Smuzhiyun static int r600_cs_track_check(struct radeon_cs_parser *p)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun struct r600_cs_track *track = p->track;
707*4882a593Smuzhiyun u32 tmp;
708*4882a593Smuzhiyun int r, i;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* on legacy kernel we don't perform advanced check */
711*4882a593Smuzhiyun if (p->rdev == NULL)
712*4882a593Smuzhiyun return 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* check streamout */
715*4882a593Smuzhiyun if (track->streamout_dirty && track->vgt_strmout_en) {
716*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
717*4882a593Smuzhiyun if (track->vgt_strmout_buffer_en & (1 << i)) {
718*4882a593Smuzhiyun if (track->vgt_strmout_bo[i]) {
719*4882a593Smuzhiyun u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
720*4882a593Smuzhiyun (u64)track->vgt_strmout_size[i];
721*4882a593Smuzhiyun if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
722*4882a593Smuzhiyun DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
723*4882a593Smuzhiyun i, offset,
724*4882a593Smuzhiyun radeon_bo_size(track->vgt_strmout_bo[i]));
725*4882a593Smuzhiyun return -EINVAL;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun } else {
728*4882a593Smuzhiyun dev_warn(p->dev, "No buffer for streamout %d\n", i);
729*4882a593Smuzhiyun return -EINVAL;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun track->streamout_dirty = false;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (track->sx_misc_kill_all_prims)
737*4882a593Smuzhiyun return 0;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun /* check that we have a cb for each enabled target, we don't check
740*4882a593Smuzhiyun * shader_mask because it seems mesa isn't always setting it :(
741*4882a593Smuzhiyun */
742*4882a593Smuzhiyun if (track->cb_dirty) {
743*4882a593Smuzhiyun tmp = track->cb_target_mask;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* We must check both colorbuffers for RESOLVE. */
746*4882a593Smuzhiyun if (track->is_resolve) {
747*4882a593Smuzhiyun tmp |= 0xff;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
751*4882a593Smuzhiyun u32 format = G_0280A0_FORMAT(track->cb_color_info[i]);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (format != V_0280A0_COLOR_INVALID &&
754*4882a593Smuzhiyun (tmp >> (i * 4)) & 0xF) {
755*4882a593Smuzhiyun /* at least one component is enabled */
756*4882a593Smuzhiyun if (track->cb_color_bo[i] == NULL) {
757*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
758*4882a593Smuzhiyun __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
759*4882a593Smuzhiyun return -EINVAL;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun /* perform rewrite of CB_COLOR[0-7]_SIZE */
762*4882a593Smuzhiyun r = r600_cs_track_validate_cb(p, i);
763*4882a593Smuzhiyun if (r)
764*4882a593Smuzhiyun return r;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun track->cb_dirty = false;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun /* Check depth buffer */
771*4882a593Smuzhiyun if (track->db_dirty &&
772*4882a593Smuzhiyun G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
773*4882a593Smuzhiyun (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
774*4882a593Smuzhiyun G_028800_Z_ENABLE(track->db_depth_control))) {
775*4882a593Smuzhiyun r = r600_cs_track_validate_db(p);
776*4882a593Smuzhiyun if (r)
777*4882a593Smuzhiyun return r;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /**
784*4882a593Smuzhiyun * r600_cs_packet_parse_vline() - parse userspace VLINE packet
785*4882a593Smuzhiyun * @parser: parser structure holding parsing context.
786*4882a593Smuzhiyun *
787*4882a593Smuzhiyun * This is an R600-specific function for parsing VLINE packets.
788*4882a593Smuzhiyun * Real work is done by r600_cs_common_vline_parse function.
789*4882a593Smuzhiyun * Here we just set up ASIC-specific register table and call
790*4882a593Smuzhiyun * the common implementation function.
791*4882a593Smuzhiyun */
r600_cs_packet_parse_vline(struct radeon_cs_parser * p)792*4882a593Smuzhiyun static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun static uint32_t vline_start_end[2] = {AVIVO_D1MODE_VLINE_START_END,
795*4882a593Smuzhiyun AVIVO_D2MODE_VLINE_START_END};
796*4882a593Smuzhiyun static uint32_t vline_status[2] = {AVIVO_D1MODE_VLINE_STATUS,
797*4882a593Smuzhiyun AVIVO_D2MODE_VLINE_STATUS};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun return r600_cs_common_vline_parse(p, vline_start_end, vline_status);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /**
803*4882a593Smuzhiyun * r600_cs_common_vline_parse() - common vline parser
804*4882a593Smuzhiyun * @parser: parser structure holding parsing context.
805*4882a593Smuzhiyun * @vline_start_end: table of vline_start_end registers
806*4882a593Smuzhiyun * @vline_status: table of vline_status registers
807*4882a593Smuzhiyun *
808*4882a593Smuzhiyun * Userspace sends a special sequence for VLINE waits.
809*4882a593Smuzhiyun * PACKET0 - VLINE_START_END + value
810*4882a593Smuzhiyun * PACKET3 - WAIT_REG_MEM poll vline status reg
811*4882a593Smuzhiyun * RELOC (P3) - crtc_id in reloc.
812*4882a593Smuzhiyun *
813*4882a593Smuzhiyun * This function parses this and relocates the VLINE START END
814*4882a593Smuzhiyun * and WAIT_REG_MEM packets to the correct crtc.
815*4882a593Smuzhiyun * It also detects a switched off crtc and nulls out the
816*4882a593Smuzhiyun * wait in that case. This function is common for all ASICs that
817*4882a593Smuzhiyun * are R600 and newer. The parsing algorithm is the same, and only
818*4882a593Smuzhiyun * differs in which registers are used.
819*4882a593Smuzhiyun *
820*4882a593Smuzhiyun * Caller is the ASIC-specific function which passes the parser
821*4882a593Smuzhiyun * context and ASIC-specific register table
822*4882a593Smuzhiyun */
r600_cs_common_vline_parse(struct radeon_cs_parser * p,uint32_t * vline_start_end,uint32_t * vline_status)823*4882a593Smuzhiyun int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
824*4882a593Smuzhiyun uint32_t *vline_start_end,
825*4882a593Smuzhiyun uint32_t *vline_status)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun struct drm_crtc *crtc;
828*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc;
829*4882a593Smuzhiyun struct radeon_cs_packet p3reloc, wait_reg_mem;
830*4882a593Smuzhiyun int crtc_id;
831*4882a593Smuzhiyun int r;
832*4882a593Smuzhiyun uint32_t header, h_idx, reg, wait_reg_mem_info;
833*4882a593Smuzhiyun volatile uint32_t *ib;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun ib = p->ib.ptr;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* parse the WAIT_REG_MEM */
838*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &wait_reg_mem, p->idx);
839*4882a593Smuzhiyun if (r)
840*4882a593Smuzhiyun return r;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /* check its a WAIT_REG_MEM */
843*4882a593Smuzhiyun if (wait_reg_mem.type != RADEON_PACKET_TYPE3 ||
844*4882a593Smuzhiyun wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
845*4882a593Smuzhiyun DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
846*4882a593Smuzhiyun return -EINVAL;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
850*4882a593Smuzhiyun /* bit 4 is reg (0) or mem (1) */
851*4882a593Smuzhiyun if (wait_reg_mem_info & 0x10) {
852*4882a593Smuzhiyun DRM_ERROR("vline WAIT_REG_MEM waiting on MEM instead of REG\n");
853*4882a593Smuzhiyun return -EINVAL;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun /* bit 8 is me (0) or pfp (1) */
856*4882a593Smuzhiyun if (wait_reg_mem_info & 0x100) {
857*4882a593Smuzhiyun DRM_ERROR("vline WAIT_REG_MEM waiting on PFP instead of ME\n");
858*4882a593Smuzhiyun return -EINVAL;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun /* waiting for value to be equal */
861*4882a593Smuzhiyun if ((wait_reg_mem_info & 0x7) != 0x3) {
862*4882a593Smuzhiyun DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
863*4882a593Smuzhiyun return -EINVAL;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != vline_status[0]) {
866*4882a593Smuzhiyun DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
867*4882a593Smuzhiyun return -EINVAL;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != RADEON_VLINE_STAT) {
871*4882a593Smuzhiyun DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
872*4882a593Smuzhiyun return -EINVAL;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /* jump over the NOP */
876*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
877*4882a593Smuzhiyun if (r)
878*4882a593Smuzhiyun return r;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun h_idx = p->idx - 2;
881*4882a593Smuzhiyun p->idx += wait_reg_mem.count + 2;
882*4882a593Smuzhiyun p->idx += p3reloc.count + 2;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun header = radeon_get_ib_value(p, h_idx);
885*4882a593Smuzhiyun crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
886*4882a593Smuzhiyun reg = R600_CP_PACKET0_GET_REG(header);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun crtc = drm_crtc_find(p->rdev->ddev, p->filp, crtc_id);
889*4882a593Smuzhiyun if (!crtc) {
890*4882a593Smuzhiyun DRM_ERROR("cannot find crtc %d\n", crtc_id);
891*4882a593Smuzhiyun return -ENOENT;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun radeon_crtc = to_radeon_crtc(crtc);
894*4882a593Smuzhiyun crtc_id = radeon_crtc->crtc_id;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun if (!crtc->enabled) {
897*4882a593Smuzhiyun /* CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
898*4882a593Smuzhiyun ib[h_idx + 2] = PACKET2(0);
899*4882a593Smuzhiyun ib[h_idx + 3] = PACKET2(0);
900*4882a593Smuzhiyun ib[h_idx + 4] = PACKET2(0);
901*4882a593Smuzhiyun ib[h_idx + 5] = PACKET2(0);
902*4882a593Smuzhiyun ib[h_idx + 6] = PACKET2(0);
903*4882a593Smuzhiyun ib[h_idx + 7] = PACKET2(0);
904*4882a593Smuzhiyun ib[h_idx + 8] = PACKET2(0);
905*4882a593Smuzhiyun } else if (reg == vline_start_end[0]) {
906*4882a593Smuzhiyun header &= ~R600_CP_PACKET0_REG_MASK;
907*4882a593Smuzhiyun header |= vline_start_end[crtc_id] >> 2;
908*4882a593Smuzhiyun ib[h_idx] = header;
909*4882a593Smuzhiyun ib[h_idx + 4] = vline_status[crtc_id] >> 2;
910*4882a593Smuzhiyun } else {
911*4882a593Smuzhiyun DRM_ERROR("unknown crtc reloc\n");
912*4882a593Smuzhiyun return -EINVAL;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
r600_packet0_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx,unsigned reg)917*4882a593Smuzhiyun static int r600_packet0_check(struct radeon_cs_parser *p,
918*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
919*4882a593Smuzhiyun unsigned idx, unsigned reg)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun int r;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun switch (reg) {
924*4882a593Smuzhiyun case AVIVO_D1MODE_VLINE_START_END:
925*4882a593Smuzhiyun r = r600_cs_packet_parse_vline(p);
926*4882a593Smuzhiyun if (r) {
927*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
928*4882a593Smuzhiyun idx, reg);
929*4882a593Smuzhiyun return r;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun break;
932*4882a593Smuzhiyun default:
933*4882a593Smuzhiyun pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
934*4882a593Smuzhiyun return -EINVAL;
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
r600_cs_parse_packet0(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)939*4882a593Smuzhiyun static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
940*4882a593Smuzhiyun struct radeon_cs_packet *pkt)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun unsigned reg, i;
943*4882a593Smuzhiyun unsigned idx;
944*4882a593Smuzhiyun int r;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun idx = pkt->idx + 1;
947*4882a593Smuzhiyun reg = pkt->reg;
948*4882a593Smuzhiyun for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
949*4882a593Smuzhiyun r = r600_packet0_check(p, pkt, idx, reg);
950*4882a593Smuzhiyun if (r) {
951*4882a593Smuzhiyun return r;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun return 0;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /**
958*4882a593Smuzhiyun * r600_cs_check_reg() - check if register is authorized or not
959*4882a593Smuzhiyun * @parser: parser structure holding parsing context
960*4882a593Smuzhiyun * @reg: register we are testing
961*4882a593Smuzhiyun * @idx: index into the cs buffer
962*4882a593Smuzhiyun *
963*4882a593Smuzhiyun * This function will test against r600_reg_safe_bm and return 0
964*4882a593Smuzhiyun * if register is safe. If register is not flag as safe this function
965*4882a593Smuzhiyun * will test it against a list of register needind special handling.
966*4882a593Smuzhiyun */
r600_cs_check_reg(struct radeon_cs_parser * p,u32 reg,u32 idx)967*4882a593Smuzhiyun static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct r600_cs_track *track = (struct r600_cs_track *)p->track;
970*4882a593Smuzhiyun struct radeon_bo_list *reloc;
971*4882a593Smuzhiyun u32 m, i, tmp, *ib;
972*4882a593Smuzhiyun int r;
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun i = (reg >> 7);
975*4882a593Smuzhiyun if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
976*4882a593Smuzhiyun dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
977*4882a593Smuzhiyun return -EINVAL;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun m = 1 << ((reg >> 2) & 31);
980*4882a593Smuzhiyun if (!(r600_reg_safe_bm[i] & m))
981*4882a593Smuzhiyun return 0;
982*4882a593Smuzhiyun ib = p->ib.ptr;
983*4882a593Smuzhiyun switch (reg) {
984*4882a593Smuzhiyun /* force following reg to 0 in an attempt to disable out buffer
985*4882a593Smuzhiyun * which will need us to better understand how it works to perform
986*4882a593Smuzhiyun * security check on it (Jerome)
987*4882a593Smuzhiyun */
988*4882a593Smuzhiyun case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
989*4882a593Smuzhiyun case R_008C44_SQ_ESGS_RING_SIZE:
990*4882a593Smuzhiyun case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
991*4882a593Smuzhiyun case R_008C54_SQ_ESTMP_RING_SIZE:
992*4882a593Smuzhiyun case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
993*4882a593Smuzhiyun case R_008C74_SQ_FBUF_RING_SIZE:
994*4882a593Smuzhiyun case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
995*4882a593Smuzhiyun case R_008C5C_SQ_GSTMP_RING_SIZE:
996*4882a593Smuzhiyun case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
997*4882a593Smuzhiyun case R_008C4C_SQ_GSVS_RING_SIZE:
998*4882a593Smuzhiyun case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
999*4882a593Smuzhiyun case R_008C6C_SQ_PSTMP_RING_SIZE:
1000*4882a593Smuzhiyun case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
1001*4882a593Smuzhiyun case R_008C7C_SQ_REDUC_RING_SIZE:
1002*4882a593Smuzhiyun case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
1003*4882a593Smuzhiyun case R_008C64_SQ_VSTMP_RING_SIZE:
1004*4882a593Smuzhiyun case R_0288C8_SQ_GS_VERT_ITEMSIZE:
1005*4882a593Smuzhiyun /* get value to populate the IB don't remove */
1006*4882a593Smuzhiyun /*tmp =radeon_get_ib_value(p, idx);
1007*4882a593Smuzhiyun ib[idx] = 0;*/
1008*4882a593Smuzhiyun break;
1009*4882a593Smuzhiyun case SQ_ESGS_RING_BASE:
1010*4882a593Smuzhiyun case SQ_GSVS_RING_BASE:
1011*4882a593Smuzhiyun case SQ_ESTMP_RING_BASE:
1012*4882a593Smuzhiyun case SQ_GSTMP_RING_BASE:
1013*4882a593Smuzhiyun case SQ_PSTMP_RING_BASE:
1014*4882a593Smuzhiyun case SQ_VSTMP_RING_BASE:
1015*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1016*4882a593Smuzhiyun if (r) {
1017*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1018*4882a593Smuzhiyun "0x%04X\n", reg);
1019*4882a593Smuzhiyun return -EINVAL;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1022*4882a593Smuzhiyun break;
1023*4882a593Smuzhiyun case SQ_CONFIG:
1024*4882a593Smuzhiyun track->sq_config = radeon_get_ib_value(p, idx);
1025*4882a593Smuzhiyun break;
1026*4882a593Smuzhiyun case R_028800_DB_DEPTH_CONTROL:
1027*4882a593Smuzhiyun track->db_depth_control = radeon_get_ib_value(p, idx);
1028*4882a593Smuzhiyun track->db_dirty = true;
1029*4882a593Smuzhiyun break;
1030*4882a593Smuzhiyun case R_028010_DB_DEPTH_INFO:
1031*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
1032*4882a593Smuzhiyun radeon_cs_packet_next_is_pkt3_nop(p)) {
1033*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1034*4882a593Smuzhiyun if (r) {
1035*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1036*4882a593Smuzhiyun "0x%04X\n", reg);
1037*4882a593Smuzhiyun return -EINVAL;
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun track->db_depth_info = radeon_get_ib_value(p, idx);
1040*4882a593Smuzhiyun ib[idx] &= C_028010_ARRAY_MODE;
1041*4882a593Smuzhiyun track->db_depth_info &= C_028010_ARRAY_MODE;
1042*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO) {
1043*4882a593Smuzhiyun ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1044*4882a593Smuzhiyun track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
1045*4882a593Smuzhiyun } else {
1046*4882a593Smuzhiyun ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1047*4882a593Smuzhiyun track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun } else {
1050*4882a593Smuzhiyun track->db_depth_info = radeon_get_ib_value(p, idx);
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun track->db_dirty = true;
1053*4882a593Smuzhiyun break;
1054*4882a593Smuzhiyun case R_028004_DB_DEPTH_VIEW:
1055*4882a593Smuzhiyun track->db_depth_view = radeon_get_ib_value(p, idx);
1056*4882a593Smuzhiyun track->db_dirty = true;
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case R_028000_DB_DEPTH_SIZE:
1059*4882a593Smuzhiyun track->db_depth_size = radeon_get_ib_value(p, idx);
1060*4882a593Smuzhiyun track->db_depth_size_idx = idx;
1061*4882a593Smuzhiyun track->db_dirty = true;
1062*4882a593Smuzhiyun break;
1063*4882a593Smuzhiyun case R_028AB0_VGT_STRMOUT_EN:
1064*4882a593Smuzhiyun track->vgt_strmout_en = radeon_get_ib_value(p, idx);
1065*4882a593Smuzhiyun track->streamout_dirty = true;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun case R_028B20_VGT_STRMOUT_BUFFER_EN:
1068*4882a593Smuzhiyun track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
1069*4882a593Smuzhiyun track->streamout_dirty = true;
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_BASE_0:
1072*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_BASE_1:
1073*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_BASE_2:
1074*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_BASE_3:
1075*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1076*4882a593Smuzhiyun if (r) {
1077*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1078*4882a593Smuzhiyun "0x%04X\n", reg);
1079*4882a593Smuzhiyun return -EINVAL;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1082*4882a593Smuzhiyun track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1083*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1084*4882a593Smuzhiyun track->vgt_strmout_bo[tmp] = reloc->robj;
1085*4882a593Smuzhiyun track->vgt_strmout_bo_mc[tmp] = reloc->gpu_offset;
1086*4882a593Smuzhiyun track->streamout_dirty = true;
1087*4882a593Smuzhiyun break;
1088*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_SIZE_0:
1089*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_SIZE_1:
1090*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_SIZE_2:
1091*4882a593Smuzhiyun case VGT_STRMOUT_BUFFER_SIZE_3:
1092*4882a593Smuzhiyun tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1093*4882a593Smuzhiyun /* size in register is DWs, convert to bytes */
1094*4882a593Smuzhiyun track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
1095*4882a593Smuzhiyun track->streamout_dirty = true;
1096*4882a593Smuzhiyun break;
1097*4882a593Smuzhiyun case CP_COHER_BASE:
1098*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1099*4882a593Smuzhiyun if (r) {
1100*4882a593Smuzhiyun dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1101*4882a593Smuzhiyun "0x%04X\n", reg);
1102*4882a593Smuzhiyun return -EINVAL;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1105*4882a593Smuzhiyun break;
1106*4882a593Smuzhiyun case R_028238_CB_TARGET_MASK:
1107*4882a593Smuzhiyun track->cb_target_mask = radeon_get_ib_value(p, idx);
1108*4882a593Smuzhiyun track->cb_dirty = true;
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun case R_02823C_CB_SHADER_MASK:
1111*4882a593Smuzhiyun track->cb_shader_mask = radeon_get_ib_value(p, idx);
1112*4882a593Smuzhiyun break;
1113*4882a593Smuzhiyun case R_028C04_PA_SC_AA_CONFIG:
1114*4882a593Smuzhiyun tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1115*4882a593Smuzhiyun track->log_nsamples = tmp;
1116*4882a593Smuzhiyun track->nsamples = 1 << tmp;
1117*4882a593Smuzhiyun track->cb_dirty = true;
1118*4882a593Smuzhiyun break;
1119*4882a593Smuzhiyun case R_028808_CB_COLOR_CONTROL:
1120*4882a593Smuzhiyun tmp = G_028808_SPECIAL_OP(radeon_get_ib_value(p, idx));
1121*4882a593Smuzhiyun track->is_resolve = tmp == V_028808_SPECIAL_RESOLVE_BOX;
1122*4882a593Smuzhiyun track->cb_dirty = true;
1123*4882a593Smuzhiyun break;
1124*4882a593Smuzhiyun case R_0280A0_CB_COLOR0_INFO:
1125*4882a593Smuzhiyun case R_0280A4_CB_COLOR1_INFO:
1126*4882a593Smuzhiyun case R_0280A8_CB_COLOR2_INFO:
1127*4882a593Smuzhiyun case R_0280AC_CB_COLOR3_INFO:
1128*4882a593Smuzhiyun case R_0280B0_CB_COLOR4_INFO:
1129*4882a593Smuzhiyun case R_0280B4_CB_COLOR5_INFO:
1130*4882a593Smuzhiyun case R_0280B8_CB_COLOR6_INFO:
1131*4882a593Smuzhiyun case R_0280BC_CB_COLOR7_INFO:
1132*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
1133*4882a593Smuzhiyun radeon_cs_packet_next_is_pkt3_nop(p)) {
1134*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1135*4882a593Smuzhiyun if (r) {
1136*4882a593Smuzhiyun dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1137*4882a593Smuzhiyun return -EINVAL;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1140*4882a593Smuzhiyun track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1141*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO) {
1142*4882a593Smuzhiyun ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1143*4882a593Smuzhiyun track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1144*4882a593Smuzhiyun } else if (reloc->tiling_flags & RADEON_TILING_MICRO) {
1145*4882a593Smuzhiyun ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1146*4882a593Smuzhiyun track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
1147*4882a593Smuzhiyun }
1148*4882a593Smuzhiyun } else {
1149*4882a593Smuzhiyun tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1150*4882a593Smuzhiyun track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun track->cb_dirty = true;
1153*4882a593Smuzhiyun break;
1154*4882a593Smuzhiyun case R_028080_CB_COLOR0_VIEW:
1155*4882a593Smuzhiyun case R_028084_CB_COLOR1_VIEW:
1156*4882a593Smuzhiyun case R_028088_CB_COLOR2_VIEW:
1157*4882a593Smuzhiyun case R_02808C_CB_COLOR3_VIEW:
1158*4882a593Smuzhiyun case R_028090_CB_COLOR4_VIEW:
1159*4882a593Smuzhiyun case R_028094_CB_COLOR5_VIEW:
1160*4882a593Smuzhiyun case R_028098_CB_COLOR6_VIEW:
1161*4882a593Smuzhiyun case R_02809C_CB_COLOR7_VIEW:
1162*4882a593Smuzhiyun tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
1163*4882a593Smuzhiyun track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
1164*4882a593Smuzhiyun track->cb_dirty = true;
1165*4882a593Smuzhiyun break;
1166*4882a593Smuzhiyun case R_028060_CB_COLOR0_SIZE:
1167*4882a593Smuzhiyun case R_028064_CB_COLOR1_SIZE:
1168*4882a593Smuzhiyun case R_028068_CB_COLOR2_SIZE:
1169*4882a593Smuzhiyun case R_02806C_CB_COLOR3_SIZE:
1170*4882a593Smuzhiyun case R_028070_CB_COLOR4_SIZE:
1171*4882a593Smuzhiyun case R_028074_CB_COLOR5_SIZE:
1172*4882a593Smuzhiyun case R_028078_CB_COLOR6_SIZE:
1173*4882a593Smuzhiyun case R_02807C_CB_COLOR7_SIZE:
1174*4882a593Smuzhiyun tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1175*4882a593Smuzhiyun track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1176*4882a593Smuzhiyun track->cb_color_size_idx[tmp] = idx;
1177*4882a593Smuzhiyun track->cb_dirty = true;
1178*4882a593Smuzhiyun break;
1179*4882a593Smuzhiyun /* This register were added late, there is userspace
1180*4882a593Smuzhiyun * which does provide relocation for those but set
1181*4882a593Smuzhiyun * 0 offset. In order to avoid breaking old userspace
1182*4882a593Smuzhiyun * we detect this and set address to point to last
1183*4882a593Smuzhiyun * CB_COLOR0_BASE, note that if userspace doesn't set
1184*4882a593Smuzhiyun * CB_COLOR0_BASE before this register we will report
1185*4882a593Smuzhiyun * error. Old userspace always set CB_COLOR0_BASE
1186*4882a593Smuzhiyun * before any of this.
1187*4882a593Smuzhiyun */
1188*4882a593Smuzhiyun case R_0280E0_CB_COLOR0_FRAG:
1189*4882a593Smuzhiyun case R_0280E4_CB_COLOR1_FRAG:
1190*4882a593Smuzhiyun case R_0280E8_CB_COLOR2_FRAG:
1191*4882a593Smuzhiyun case R_0280EC_CB_COLOR3_FRAG:
1192*4882a593Smuzhiyun case R_0280F0_CB_COLOR4_FRAG:
1193*4882a593Smuzhiyun case R_0280F4_CB_COLOR5_FRAG:
1194*4882a593Smuzhiyun case R_0280F8_CB_COLOR6_FRAG:
1195*4882a593Smuzhiyun case R_0280FC_CB_COLOR7_FRAG:
1196*4882a593Smuzhiyun tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
1197*4882a593Smuzhiyun if (!radeon_cs_packet_next_is_pkt3_nop(p)) {
1198*4882a593Smuzhiyun if (!track->cb_color_base_last[tmp]) {
1199*4882a593Smuzhiyun dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1200*4882a593Smuzhiyun return -EINVAL;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1203*4882a593Smuzhiyun track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp];
1204*4882a593Smuzhiyun ib[idx] = track->cb_color_base_last[tmp];
1205*4882a593Smuzhiyun } else {
1206*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1207*4882a593Smuzhiyun if (r) {
1208*4882a593Smuzhiyun dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1209*4882a593Smuzhiyun return -EINVAL;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun track->cb_color_frag_bo[tmp] = reloc->robj;
1212*4882a593Smuzhiyun track->cb_color_frag_offset[tmp] = (u64)ib[idx] << 8;
1213*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1216*4882a593Smuzhiyun track->cb_dirty = true;
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun case R_0280C0_CB_COLOR0_TILE:
1220*4882a593Smuzhiyun case R_0280C4_CB_COLOR1_TILE:
1221*4882a593Smuzhiyun case R_0280C8_CB_COLOR2_TILE:
1222*4882a593Smuzhiyun case R_0280CC_CB_COLOR3_TILE:
1223*4882a593Smuzhiyun case R_0280D0_CB_COLOR4_TILE:
1224*4882a593Smuzhiyun case R_0280D4_CB_COLOR5_TILE:
1225*4882a593Smuzhiyun case R_0280D8_CB_COLOR6_TILE:
1226*4882a593Smuzhiyun case R_0280DC_CB_COLOR7_TILE:
1227*4882a593Smuzhiyun tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
1228*4882a593Smuzhiyun if (!radeon_cs_packet_next_is_pkt3_nop(p)) {
1229*4882a593Smuzhiyun if (!track->cb_color_base_last[tmp]) {
1230*4882a593Smuzhiyun dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1231*4882a593Smuzhiyun return -EINVAL;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1234*4882a593Smuzhiyun track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp];
1235*4882a593Smuzhiyun ib[idx] = track->cb_color_base_last[tmp];
1236*4882a593Smuzhiyun } else {
1237*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1238*4882a593Smuzhiyun if (r) {
1239*4882a593Smuzhiyun dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1240*4882a593Smuzhiyun return -EINVAL;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun track->cb_color_tile_bo[tmp] = reloc->robj;
1243*4882a593Smuzhiyun track->cb_color_tile_offset[tmp] = (u64)ib[idx] << 8;
1244*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1245*4882a593Smuzhiyun }
1246*4882a593Smuzhiyun if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1247*4882a593Smuzhiyun track->cb_dirty = true;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun break;
1250*4882a593Smuzhiyun case R_028100_CB_COLOR0_MASK:
1251*4882a593Smuzhiyun case R_028104_CB_COLOR1_MASK:
1252*4882a593Smuzhiyun case R_028108_CB_COLOR2_MASK:
1253*4882a593Smuzhiyun case R_02810C_CB_COLOR3_MASK:
1254*4882a593Smuzhiyun case R_028110_CB_COLOR4_MASK:
1255*4882a593Smuzhiyun case R_028114_CB_COLOR5_MASK:
1256*4882a593Smuzhiyun case R_028118_CB_COLOR6_MASK:
1257*4882a593Smuzhiyun case R_02811C_CB_COLOR7_MASK:
1258*4882a593Smuzhiyun tmp = (reg - R_028100_CB_COLOR0_MASK) / 4;
1259*4882a593Smuzhiyun track->cb_color_mask[tmp] = radeon_get_ib_value(p, idx);
1260*4882a593Smuzhiyun if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1261*4882a593Smuzhiyun track->cb_dirty = true;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun break;
1264*4882a593Smuzhiyun case CB_COLOR0_BASE:
1265*4882a593Smuzhiyun case CB_COLOR1_BASE:
1266*4882a593Smuzhiyun case CB_COLOR2_BASE:
1267*4882a593Smuzhiyun case CB_COLOR3_BASE:
1268*4882a593Smuzhiyun case CB_COLOR4_BASE:
1269*4882a593Smuzhiyun case CB_COLOR5_BASE:
1270*4882a593Smuzhiyun case CB_COLOR6_BASE:
1271*4882a593Smuzhiyun case CB_COLOR7_BASE:
1272*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1273*4882a593Smuzhiyun if (r) {
1274*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1275*4882a593Smuzhiyun "0x%04X\n", reg);
1276*4882a593Smuzhiyun return -EINVAL;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun tmp = (reg - CB_COLOR0_BASE) / 4;
1279*4882a593Smuzhiyun track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1280*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1281*4882a593Smuzhiyun track->cb_color_base_last[tmp] = ib[idx];
1282*4882a593Smuzhiyun track->cb_color_bo[tmp] = reloc->robj;
1283*4882a593Smuzhiyun track->cb_color_bo_mc[tmp] = reloc->gpu_offset;
1284*4882a593Smuzhiyun track->cb_dirty = true;
1285*4882a593Smuzhiyun break;
1286*4882a593Smuzhiyun case DB_DEPTH_BASE:
1287*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1288*4882a593Smuzhiyun if (r) {
1289*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1290*4882a593Smuzhiyun "0x%04X\n", reg);
1291*4882a593Smuzhiyun return -EINVAL;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun track->db_offset = radeon_get_ib_value(p, idx) << 8;
1294*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1295*4882a593Smuzhiyun track->db_bo = reloc->robj;
1296*4882a593Smuzhiyun track->db_bo_mc = reloc->gpu_offset;
1297*4882a593Smuzhiyun track->db_dirty = true;
1298*4882a593Smuzhiyun break;
1299*4882a593Smuzhiyun case DB_HTILE_DATA_BASE:
1300*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1301*4882a593Smuzhiyun if (r) {
1302*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1303*4882a593Smuzhiyun "0x%04X\n", reg);
1304*4882a593Smuzhiyun return -EINVAL;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun track->htile_offset = radeon_get_ib_value(p, idx) << 8;
1307*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1308*4882a593Smuzhiyun track->htile_bo = reloc->robj;
1309*4882a593Smuzhiyun track->db_dirty = true;
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun case DB_HTILE_SURFACE:
1312*4882a593Smuzhiyun track->htile_surface = radeon_get_ib_value(p, idx);
1313*4882a593Smuzhiyun /* force 8x8 htile width and height */
1314*4882a593Smuzhiyun ib[idx] |= 3;
1315*4882a593Smuzhiyun track->db_dirty = true;
1316*4882a593Smuzhiyun break;
1317*4882a593Smuzhiyun case SQ_PGM_START_FS:
1318*4882a593Smuzhiyun case SQ_PGM_START_ES:
1319*4882a593Smuzhiyun case SQ_PGM_START_VS:
1320*4882a593Smuzhiyun case SQ_PGM_START_GS:
1321*4882a593Smuzhiyun case SQ_PGM_START_PS:
1322*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_0:
1323*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_1:
1324*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_2:
1325*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_3:
1326*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_4:
1327*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_5:
1328*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_6:
1329*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_7:
1330*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_8:
1331*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_9:
1332*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_10:
1333*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_11:
1334*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_12:
1335*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_13:
1336*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_14:
1337*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_GS_15:
1338*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_0:
1339*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_1:
1340*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_2:
1341*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_3:
1342*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_4:
1343*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_5:
1344*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_6:
1345*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_7:
1346*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_8:
1347*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_9:
1348*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_10:
1349*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_11:
1350*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_12:
1351*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_13:
1352*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_14:
1353*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_PS_15:
1354*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_0:
1355*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_1:
1356*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_2:
1357*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_3:
1358*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_4:
1359*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_5:
1360*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_6:
1361*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_7:
1362*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_8:
1363*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_9:
1364*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_10:
1365*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_11:
1366*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_12:
1367*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_13:
1368*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_14:
1369*4882a593Smuzhiyun case SQ_ALU_CONST_CACHE_VS_15:
1370*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1371*4882a593Smuzhiyun if (r) {
1372*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONTEXT_REG "
1373*4882a593Smuzhiyun "0x%04X\n", reg);
1374*4882a593Smuzhiyun return -EINVAL;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1377*4882a593Smuzhiyun break;
1378*4882a593Smuzhiyun case SX_MEMORY_EXPORT_BASE:
1379*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1380*4882a593Smuzhiyun if (r) {
1381*4882a593Smuzhiyun dev_warn(p->dev, "bad SET_CONFIG_REG "
1382*4882a593Smuzhiyun "0x%04X\n", reg);
1383*4882a593Smuzhiyun return -EINVAL;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1386*4882a593Smuzhiyun break;
1387*4882a593Smuzhiyun case SX_MISC:
1388*4882a593Smuzhiyun track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1389*4882a593Smuzhiyun break;
1390*4882a593Smuzhiyun default:
1391*4882a593Smuzhiyun dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1392*4882a593Smuzhiyun return -EINVAL;
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
r600_mip_minify(unsigned size,unsigned level)1397*4882a593Smuzhiyun unsigned r600_mip_minify(unsigned size, unsigned level)
1398*4882a593Smuzhiyun {
1399*4882a593Smuzhiyun unsigned val;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun val = max(1U, size >> level);
1402*4882a593Smuzhiyun if (level > 0)
1403*4882a593Smuzhiyun val = roundup_pow_of_two(val);
1404*4882a593Smuzhiyun return val;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
r600_texture_size(unsigned nfaces,unsigned blevel,unsigned llevel,unsigned w0,unsigned h0,unsigned d0,unsigned nsamples,unsigned format,unsigned block_align,unsigned height_align,unsigned base_align,unsigned * l0_size,unsigned * mipmap_size)1407*4882a593Smuzhiyun static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1408*4882a593Smuzhiyun unsigned w0, unsigned h0, unsigned d0, unsigned nsamples, unsigned format,
1409*4882a593Smuzhiyun unsigned block_align, unsigned height_align, unsigned base_align,
1410*4882a593Smuzhiyun unsigned *l0_size, unsigned *mipmap_size)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun unsigned offset, i, level;
1413*4882a593Smuzhiyun unsigned width, height, depth, size;
1414*4882a593Smuzhiyun unsigned blocksize;
1415*4882a593Smuzhiyun unsigned nbx, nby;
1416*4882a593Smuzhiyun unsigned nlevels = llevel - blevel + 1;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun *l0_size = -1;
1419*4882a593Smuzhiyun blocksize = r600_fmt_get_blocksize(format);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun w0 = r600_mip_minify(w0, 0);
1422*4882a593Smuzhiyun h0 = r600_mip_minify(h0, 0);
1423*4882a593Smuzhiyun d0 = r600_mip_minify(d0, 0);
1424*4882a593Smuzhiyun for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
1425*4882a593Smuzhiyun width = r600_mip_minify(w0, i);
1426*4882a593Smuzhiyun nbx = r600_fmt_get_nblocksx(format, width);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun nbx = round_up(nbx, block_align);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun height = r600_mip_minify(h0, i);
1431*4882a593Smuzhiyun nby = r600_fmt_get_nblocksy(format, height);
1432*4882a593Smuzhiyun nby = round_up(nby, height_align);
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun depth = r600_mip_minify(d0, i);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun size = nbx * nby * blocksize * nsamples;
1437*4882a593Smuzhiyun if (nfaces)
1438*4882a593Smuzhiyun size *= nfaces;
1439*4882a593Smuzhiyun else
1440*4882a593Smuzhiyun size *= depth;
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (i == 0)
1443*4882a593Smuzhiyun *l0_size = size;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (i == 0 || i == 1)
1446*4882a593Smuzhiyun offset = round_up(offset, base_align);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun offset += size;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun *mipmap_size = offset;
1451*4882a593Smuzhiyun if (llevel == 0)
1452*4882a593Smuzhiyun *mipmap_size = *l0_size;
1453*4882a593Smuzhiyun if (!blevel)
1454*4882a593Smuzhiyun *mipmap_size -= *l0_size;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun /**
1458*4882a593Smuzhiyun * r600_check_texture_resource() - check if register is authorized or not
1459*4882a593Smuzhiyun * @p: parser structure holding parsing context
1460*4882a593Smuzhiyun * @idx: index into the cs buffer
1461*4882a593Smuzhiyun * @texture: texture's bo structure
1462*4882a593Smuzhiyun * @mipmap: mipmap's bo structure
1463*4882a593Smuzhiyun *
1464*4882a593Smuzhiyun * This function will check that the resource has valid field and that
1465*4882a593Smuzhiyun * the texture and mipmap bo object are big enough to cover this resource.
1466*4882a593Smuzhiyun */
r600_check_texture_resource(struct radeon_cs_parser * p,u32 idx,struct radeon_bo * texture,struct radeon_bo * mipmap,u64 base_offset,u64 mip_offset,u32 tiling_flags)1467*4882a593Smuzhiyun static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
1468*4882a593Smuzhiyun struct radeon_bo *texture,
1469*4882a593Smuzhiyun struct radeon_bo *mipmap,
1470*4882a593Smuzhiyun u64 base_offset,
1471*4882a593Smuzhiyun u64 mip_offset,
1472*4882a593Smuzhiyun u32 tiling_flags)
1473*4882a593Smuzhiyun {
1474*4882a593Smuzhiyun struct r600_cs_track *track = p->track;
1475*4882a593Smuzhiyun u32 dim, nfaces, llevel, blevel, w0, h0, d0;
1476*4882a593Smuzhiyun u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5;
1477*4882a593Smuzhiyun u32 height_align, pitch, pitch_align, depth_align;
1478*4882a593Smuzhiyun u32 barray, larray;
1479*4882a593Smuzhiyun u64 base_align;
1480*4882a593Smuzhiyun struct array_mode_checker array_check;
1481*4882a593Smuzhiyun u32 format;
1482*4882a593Smuzhiyun bool is_array;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* on legacy kernel we don't perform advanced check */
1485*4882a593Smuzhiyun if (p->rdev == NULL)
1486*4882a593Smuzhiyun return 0;
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun /* convert to bytes */
1489*4882a593Smuzhiyun base_offset <<= 8;
1490*4882a593Smuzhiyun mip_offset <<= 8;
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun word0 = radeon_get_ib_value(p, idx + 0);
1493*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1494*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_MACRO)
1495*4882a593Smuzhiyun word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1496*4882a593Smuzhiyun else if (tiling_flags & RADEON_TILING_MICRO)
1497*4882a593Smuzhiyun word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun word1 = radeon_get_ib_value(p, idx + 1);
1500*4882a593Smuzhiyun word2 = radeon_get_ib_value(p, idx + 2) << 8;
1501*4882a593Smuzhiyun word3 = radeon_get_ib_value(p, idx + 3) << 8;
1502*4882a593Smuzhiyun word4 = radeon_get_ib_value(p, idx + 4);
1503*4882a593Smuzhiyun word5 = radeon_get_ib_value(p, idx + 5);
1504*4882a593Smuzhiyun dim = G_038000_DIM(word0);
1505*4882a593Smuzhiyun w0 = G_038000_TEX_WIDTH(word0) + 1;
1506*4882a593Smuzhiyun pitch = (G_038000_PITCH(word0) + 1) * 8;
1507*4882a593Smuzhiyun h0 = G_038004_TEX_HEIGHT(word1) + 1;
1508*4882a593Smuzhiyun d0 = G_038004_TEX_DEPTH(word1);
1509*4882a593Smuzhiyun format = G_038004_DATA_FORMAT(word1);
1510*4882a593Smuzhiyun blevel = G_038010_BASE_LEVEL(word4);
1511*4882a593Smuzhiyun llevel = G_038014_LAST_LEVEL(word5);
1512*4882a593Smuzhiyun /* pitch in texels */
1513*4882a593Smuzhiyun array_check.array_mode = G_038000_TILE_MODE(word0);
1514*4882a593Smuzhiyun array_check.group_size = track->group_size;
1515*4882a593Smuzhiyun array_check.nbanks = track->nbanks;
1516*4882a593Smuzhiyun array_check.npipes = track->npipes;
1517*4882a593Smuzhiyun array_check.nsamples = 1;
1518*4882a593Smuzhiyun array_check.blocksize = r600_fmt_get_blocksize(format);
1519*4882a593Smuzhiyun nfaces = 1;
1520*4882a593Smuzhiyun is_array = false;
1521*4882a593Smuzhiyun switch (dim) {
1522*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_1D:
1523*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_2D:
1524*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_3D:
1525*4882a593Smuzhiyun break;
1526*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_CUBEMAP:
1527*4882a593Smuzhiyun if (p->family >= CHIP_RV770)
1528*4882a593Smuzhiyun nfaces = 8;
1529*4882a593Smuzhiyun else
1530*4882a593Smuzhiyun nfaces = 6;
1531*4882a593Smuzhiyun break;
1532*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_1D_ARRAY:
1533*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_2D_ARRAY:
1534*4882a593Smuzhiyun is_array = true;
1535*4882a593Smuzhiyun break;
1536*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1537*4882a593Smuzhiyun is_array = true;
1538*4882a593Smuzhiyun fallthrough;
1539*4882a593Smuzhiyun case V_038000_SQ_TEX_DIM_2D_MSAA:
1540*4882a593Smuzhiyun array_check.nsamples = 1 << llevel;
1541*4882a593Smuzhiyun llevel = 0;
1542*4882a593Smuzhiyun break;
1543*4882a593Smuzhiyun default:
1544*4882a593Smuzhiyun dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1545*4882a593Smuzhiyun return -EINVAL;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun if (!r600_fmt_is_valid_texture(format, p->family)) {
1548*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d texture invalid format %d\n",
1549*4882a593Smuzhiyun __func__, __LINE__, format);
1550*4882a593Smuzhiyun return -EINVAL;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun if (r600_get_array_mode_alignment(&array_check,
1554*4882a593Smuzhiyun &pitch_align, &height_align, &depth_align, &base_align)) {
1555*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
1556*4882a593Smuzhiyun __func__, __LINE__, G_038000_TILE_MODE(word0));
1557*4882a593Smuzhiyun return -EINVAL;
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /* XXX check height as well... */
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun if (!IS_ALIGNED(pitch, pitch_align)) {
1563*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1564*4882a593Smuzhiyun __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
1565*4882a593Smuzhiyun return -EINVAL;
1566*4882a593Smuzhiyun }
1567*4882a593Smuzhiyun if (!IS_ALIGNED(base_offset, base_align)) {
1568*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1569*4882a593Smuzhiyun __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
1570*4882a593Smuzhiyun return -EINVAL;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun if (!IS_ALIGNED(mip_offset, base_align)) {
1573*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1574*4882a593Smuzhiyun __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
1575*4882a593Smuzhiyun return -EINVAL;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun if (blevel > llevel) {
1579*4882a593Smuzhiyun dev_warn(p->dev, "texture blevel %d > llevel %d\n",
1580*4882a593Smuzhiyun blevel, llevel);
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun if (is_array) {
1583*4882a593Smuzhiyun barray = G_038014_BASE_ARRAY(word5);
1584*4882a593Smuzhiyun larray = G_038014_LAST_ARRAY(word5);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun nfaces = larray - barray + 1;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, array_check.nsamples, format,
1589*4882a593Smuzhiyun pitch_align, height_align, base_align,
1590*4882a593Smuzhiyun &l0_size, &mipmap_size);
1591*4882a593Smuzhiyun /* using get ib will give us the offset into the texture bo */
1592*4882a593Smuzhiyun if ((l0_size + word2) > radeon_bo_size(texture)) {
1593*4882a593Smuzhiyun dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
1594*4882a593Smuzhiyun w0, h0, pitch_align, height_align,
1595*4882a593Smuzhiyun array_check.array_mode, format, word2,
1596*4882a593Smuzhiyun l0_size, radeon_bo_size(texture));
1597*4882a593Smuzhiyun dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
1598*4882a593Smuzhiyun return -EINVAL;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun /* using get ib will give us the offset into the mipmap bo */
1601*4882a593Smuzhiyun if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
1602*4882a593Smuzhiyun /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
1603*4882a593Smuzhiyun w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun return 0;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
r600_is_safe_reg(struct radeon_cs_parser * p,u32 reg,u32 idx)1608*4882a593Smuzhiyun static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1609*4882a593Smuzhiyun {
1610*4882a593Smuzhiyun u32 m, i;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun i = (reg >> 7);
1613*4882a593Smuzhiyun if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1614*4882a593Smuzhiyun dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1615*4882a593Smuzhiyun return false;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun m = 1 << ((reg >> 2) & 31);
1618*4882a593Smuzhiyun if (!(r600_reg_safe_bm[i] & m))
1619*4882a593Smuzhiyun return true;
1620*4882a593Smuzhiyun dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1621*4882a593Smuzhiyun return false;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
r600_packet3_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)1624*4882a593Smuzhiyun static int r600_packet3_check(struct radeon_cs_parser *p,
1625*4882a593Smuzhiyun struct radeon_cs_packet *pkt)
1626*4882a593Smuzhiyun {
1627*4882a593Smuzhiyun struct radeon_bo_list *reloc;
1628*4882a593Smuzhiyun struct r600_cs_track *track;
1629*4882a593Smuzhiyun volatile u32 *ib;
1630*4882a593Smuzhiyun unsigned idx;
1631*4882a593Smuzhiyun unsigned i;
1632*4882a593Smuzhiyun unsigned start_reg, end_reg, reg;
1633*4882a593Smuzhiyun int r;
1634*4882a593Smuzhiyun u32 idx_value;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun track = (struct r600_cs_track *)p->track;
1637*4882a593Smuzhiyun ib = p->ib.ptr;
1638*4882a593Smuzhiyun idx = pkt->idx + 1;
1639*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun switch (pkt->opcode) {
1642*4882a593Smuzhiyun case PACKET3_SET_PREDICATION:
1643*4882a593Smuzhiyun {
1644*4882a593Smuzhiyun int pred_op;
1645*4882a593Smuzhiyun int tmp;
1646*4882a593Smuzhiyun uint64_t offset;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun if (pkt->count != 1) {
1649*4882a593Smuzhiyun DRM_ERROR("bad SET PREDICATION\n");
1650*4882a593Smuzhiyun return -EINVAL;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun tmp = radeon_get_ib_value(p, idx + 1);
1654*4882a593Smuzhiyun pred_op = (tmp >> 16) & 0x7;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /* for the clear predicate operation */
1657*4882a593Smuzhiyun if (pred_op == 0)
1658*4882a593Smuzhiyun return 0;
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun if (pred_op > 2) {
1661*4882a593Smuzhiyun DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
1662*4882a593Smuzhiyun return -EINVAL;
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1666*4882a593Smuzhiyun if (r) {
1667*4882a593Smuzhiyun DRM_ERROR("bad SET PREDICATION\n");
1668*4882a593Smuzhiyun return -EINVAL;
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun offset = reloc->gpu_offset +
1672*4882a593Smuzhiyun (idx_value & 0xfffffff0) +
1673*4882a593Smuzhiyun ((u64)(tmp & 0xff) << 32);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun ib[idx + 0] = offset;
1676*4882a593Smuzhiyun ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun break;
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun case PACKET3_START_3D_CMDBUF:
1681*4882a593Smuzhiyun if (p->family >= CHIP_RV770 || pkt->count) {
1682*4882a593Smuzhiyun DRM_ERROR("bad START_3D\n");
1683*4882a593Smuzhiyun return -EINVAL;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun break;
1686*4882a593Smuzhiyun case PACKET3_CONTEXT_CONTROL:
1687*4882a593Smuzhiyun if (pkt->count != 1) {
1688*4882a593Smuzhiyun DRM_ERROR("bad CONTEXT_CONTROL\n");
1689*4882a593Smuzhiyun return -EINVAL;
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun case PACKET3_INDEX_TYPE:
1693*4882a593Smuzhiyun case PACKET3_NUM_INSTANCES:
1694*4882a593Smuzhiyun if (pkt->count) {
1695*4882a593Smuzhiyun DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
1696*4882a593Smuzhiyun return -EINVAL;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun break;
1699*4882a593Smuzhiyun case PACKET3_DRAW_INDEX:
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun uint64_t offset;
1702*4882a593Smuzhiyun if (pkt->count != 3) {
1703*4882a593Smuzhiyun DRM_ERROR("bad DRAW_INDEX\n");
1704*4882a593Smuzhiyun return -EINVAL;
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1707*4882a593Smuzhiyun if (r) {
1708*4882a593Smuzhiyun DRM_ERROR("bad DRAW_INDEX\n");
1709*4882a593Smuzhiyun return -EINVAL;
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun offset = reloc->gpu_offset +
1713*4882a593Smuzhiyun idx_value +
1714*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun ib[idx+0] = offset;
1717*4882a593Smuzhiyun ib[idx+1] = upper_32_bits(offset) & 0xff;
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun r = r600_cs_track_check(p);
1720*4882a593Smuzhiyun if (r) {
1721*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1722*4882a593Smuzhiyun return r;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun break;
1725*4882a593Smuzhiyun }
1726*4882a593Smuzhiyun case PACKET3_DRAW_INDEX_AUTO:
1727*4882a593Smuzhiyun if (pkt->count != 1) {
1728*4882a593Smuzhiyun DRM_ERROR("bad DRAW_INDEX_AUTO\n");
1729*4882a593Smuzhiyun return -EINVAL;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun r = r600_cs_track_check(p);
1732*4882a593Smuzhiyun if (r) {
1733*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1734*4882a593Smuzhiyun return r;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun break;
1737*4882a593Smuzhiyun case PACKET3_DRAW_INDEX_IMMD_BE:
1738*4882a593Smuzhiyun case PACKET3_DRAW_INDEX_IMMD:
1739*4882a593Smuzhiyun if (pkt->count < 2) {
1740*4882a593Smuzhiyun DRM_ERROR("bad DRAW_INDEX_IMMD\n");
1741*4882a593Smuzhiyun return -EINVAL;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun r = r600_cs_track_check(p);
1744*4882a593Smuzhiyun if (r) {
1745*4882a593Smuzhiyun dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1746*4882a593Smuzhiyun return r;
1747*4882a593Smuzhiyun }
1748*4882a593Smuzhiyun break;
1749*4882a593Smuzhiyun case PACKET3_WAIT_REG_MEM:
1750*4882a593Smuzhiyun if (pkt->count != 5) {
1751*4882a593Smuzhiyun DRM_ERROR("bad WAIT_REG_MEM\n");
1752*4882a593Smuzhiyun return -EINVAL;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun /* bit 4 is reg (0) or mem (1) */
1755*4882a593Smuzhiyun if (idx_value & 0x10) {
1756*4882a593Smuzhiyun uint64_t offset;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1759*4882a593Smuzhiyun if (r) {
1760*4882a593Smuzhiyun DRM_ERROR("bad WAIT_REG_MEM\n");
1761*4882a593Smuzhiyun return -EINVAL;
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun offset = reloc->gpu_offset +
1765*4882a593Smuzhiyun (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
1766*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
1769*4882a593Smuzhiyun ib[idx+2] = upper_32_bits(offset) & 0xff;
1770*4882a593Smuzhiyun } else if (idx_value & 0x100) {
1771*4882a593Smuzhiyun DRM_ERROR("cannot use PFP on REG wait\n");
1772*4882a593Smuzhiyun return -EINVAL;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun break;
1775*4882a593Smuzhiyun case PACKET3_CP_DMA:
1776*4882a593Smuzhiyun {
1777*4882a593Smuzhiyun u32 command, size;
1778*4882a593Smuzhiyun u64 offset, tmp;
1779*4882a593Smuzhiyun if (pkt->count != 4) {
1780*4882a593Smuzhiyun DRM_ERROR("bad CP DMA\n");
1781*4882a593Smuzhiyun return -EINVAL;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun command = radeon_get_ib_value(p, idx+4);
1784*4882a593Smuzhiyun size = command & 0x1fffff;
1785*4882a593Smuzhiyun if (command & PACKET3_CP_DMA_CMD_SAS) {
1786*4882a593Smuzhiyun /* src address space is register */
1787*4882a593Smuzhiyun DRM_ERROR("CP DMA SAS not supported\n");
1788*4882a593Smuzhiyun return -EINVAL;
1789*4882a593Smuzhiyun } else {
1790*4882a593Smuzhiyun if (command & PACKET3_CP_DMA_CMD_SAIC) {
1791*4882a593Smuzhiyun DRM_ERROR("CP DMA SAIC only supported for registers\n");
1792*4882a593Smuzhiyun return -EINVAL;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun /* src address space is memory */
1795*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1796*4882a593Smuzhiyun if (r) {
1797*4882a593Smuzhiyun DRM_ERROR("bad CP DMA SRC\n");
1798*4882a593Smuzhiyun return -EINVAL;
1799*4882a593Smuzhiyun }
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun tmp = radeon_get_ib_value(p, idx) +
1802*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun offset = reloc->gpu_offset + tmp;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if ((tmp + size) > radeon_bo_size(reloc->robj)) {
1807*4882a593Smuzhiyun dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
1808*4882a593Smuzhiyun tmp + size, radeon_bo_size(reloc->robj));
1809*4882a593Smuzhiyun return -EINVAL;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun ib[idx] = offset;
1813*4882a593Smuzhiyun ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1814*4882a593Smuzhiyun }
1815*4882a593Smuzhiyun if (command & PACKET3_CP_DMA_CMD_DAS) {
1816*4882a593Smuzhiyun /* dst address space is register */
1817*4882a593Smuzhiyun DRM_ERROR("CP DMA DAS not supported\n");
1818*4882a593Smuzhiyun return -EINVAL;
1819*4882a593Smuzhiyun } else {
1820*4882a593Smuzhiyun /* dst address space is memory */
1821*4882a593Smuzhiyun if (command & PACKET3_CP_DMA_CMD_DAIC) {
1822*4882a593Smuzhiyun DRM_ERROR("CP DMA DAIC only supported for registers\n");
1823*4882a593Smuzhiyun return -EINVAL;
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1826*4882a593Smuzhiyun if (r) {
1827*4882a593Smuzhiyun DRM_ERROR("bad CP DMA DST\n");
1828*4882a593Smuzhiyun return -EINVAL;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun tmp = radeon_get_ib_value(p, idx+2) +
1832*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun offset = reloc->gpu_offset + tmp;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if ((tmp + size) > radeon_bo_size(reloc->robj)) {
1837*4882a593Smuzhiyun dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
1838*4882a593Smuzhiyun tmp + size, radeon_bo_size(reloc->robj));
1839*4882a593Smuzhiyun return -EINVAL;
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun ib[idx+2] = offset;
1843*4882a593Smuzhiyun ib[idx+3] = upper_32_bits(offset) & 0xff;
1844*4882a593Smuzhiyun }
1845*4882a593Smuzhiyun break;
1846*4882a593Smuzhiyun }
1847*4882a593Smuzhiyun case PACKET3_SURFACE_SYNC:
1848*4882a593Smuzhiyun if (pkt->count != 3) {
1849*4882a593Smuzhiyun DRM_ERROR("bad SURFACE_SYNC\n");
1850*4882a593Smuzhiyun return -EINVAL;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun /* 0xffffffff/0x0 is flush all cache flag */
1853*4882a593Smuzhiyun if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1854*4882a593Smuzhiyun radeon_get_ib_value(p, idx + 2) != 0) {
1855*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1856*4882a593Smuzhiyun if (r) {
1857*4882a593Smuzhiyun DRM_ERROR("bad SURFACE_SYNC\n");
1858*4882a593Smuzhiyun return -EINVAL;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun break;
1863*4882a593Smuzhiyun case PACKET3_EVENT_WRITE:
1864*4882a593Smuzhiyun if (pkt->count != 2 && pkt->count != 0) {
1865*4882a593Smuzhiyun DRM_ERROR("bad EVENT_WRITE\n");
1866*4882a593Smuzhiyun return -EINVAL;
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun if (pkt->count) {
1869*4882a593Smuzhiyun uint64_t offset;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1872*4882a593Smuzhiyun if (r) {
1873*4882a593Smuzhiyun DRM_ERROR("bad EVENT_WRITE\n");
1874*4882a593Smuzhiyun return -EINVAL;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun offset = reloc->gpu_offset +
1877*4882a593Smuzhiyun (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
1878*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun ib[idx+1] = offset & 0xfffffff8;
1881*4882a593Smuzhiyun ib[idx+2] = upper_32_bits(offset) & 0xff;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun break;
1884*4882a593Smuzhiyun case PACKET3_EVENT_WRITE_EOP:
1885*4882a593Smuzhiyun {
1886*4882a593Smuzhiyun uint64_t offset;
1887*4882a593Smuzhiyun
1888*4882a593Smuzhiyun if (pkt->count != 4) {
1889*4882a593Smuzhiyun DRM_ERROR("bad EVENT_WRITE_EOP\n");
1890*4882a593Smuzhiyun return -EINVAL;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1893*4882a593Smuzhiyun if (r) {
1894*4882a593Smuzhiyun DRM_ERROR("bad EVENT_WRITE\n");
1895*4882a593Smuzhiyun return -EINVAL;
1896*4882a593Smuzhiyun }
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun offset = reloc->gpu_offset +
1899*4882a593Smuzhiyun (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
1900*4882a593Smuzhiyun ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun ib[idx+1] = offset & 0xfffffffc;
1903*4882a593Smuzhiyun ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
1904*4882a593Smuzhiyun break;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun case PACKET3_SET_CONFIG_REG:
1907*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
1908*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
1909*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
1910*4882a593Smuzhiyun (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
1911*4882a593Smuzhiyun (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
1912*4882a593Smuzhiyun DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
1913*4882a593Smuzhiyun return -EINVAL;
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun for (i = 0; i < pkt->count; i++) {
1916*4882a593Smuzhiyun reg = start_reg + (4 * i);
1917*4882a593Smuzhiyun r = r600_cs_check_reg(p, reg, idx+1+i);
1918*4882a593Smuzhiyun if (r)
1919*4882a593Smuzhiyun return r;
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun break;
1922*4882a593Smuzhiyun case PACKET3_SET_CONTEXT_REG:
1923*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
1924*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
1925*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
1926*4882a593Smuzhiyun (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
1927*4882a593Smuzhiyun (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
1928*4882a593Smuzhiyun DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
1929*4882a593Smuzhiyun return -EINVAL;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun for (i = 0; i < pkt->count; i++) {
1932*4882a593Smuzhiyun reg = start_reg + (4 * i);
1933*4882a593Smuzhiyun r = r600_cs_check_reg(p, reg, idx+1+i);
1934*4882a593Smuzhiyun if (r)
1935*4882a593Smuzhiyun return r;
1936*4882a593Smuzhiyun }
1937*4882a593Smuzhiyun break;
1938*4882a593Smuzhiyun case PACKET3_SET_RESOURCE:
1939*4882a593Smuzhiyun if (pkt->count % 7) {
1940*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
1941*4882a593Smuzhiyun return -EINVAL;
1942*4882a593Smuzhiyun }
1943*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
1944*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
1945*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
1946*4882a593Smuzhiyun (start_reg >= PACKET3_SET_RESOURCE_END) ||
1947*4882a593Smuzhiyun (end_reg >= PACKET3_SET_RESOURCE_END)) {
1948*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
1949*4882a593Smuzhiyun return -EINVAL;
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun for (i = 0; i < (pkt->count / 7); i++) {
1952*4882a593Smuzhiyun struct radeon_bo *texture, *mipmap;
1953*4882a593Smuzhiyun u32 size, offset, base_offset, mip_offset;
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
1956*4882a593Smuzhiyun case SQ_TEX_VTX_VALID_TEXTURE:
1957*4882a593Smuzhiyun /* tex base */
1958*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1959*4882a593Smuzhiyun if (r) {
1960*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
1961*4882a593Smuzhiyun return -EINVAL;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun base_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1964*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1965*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
1966*4882a593Smuzhiyun ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1967*4882a593Smuzhiyun else if (reloc->tiling_flags & RADEON_TILING_MICRO)
1968*4882a593Smuzhiyun ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun texture = reloc->robj;
1971*4882a593Smuzhiyun /* tex mip base */
1972*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1973*4882a593Smuzhiyun if (r) {
1974*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
1975*4882a593Smuzhiyun return -EINVAL;
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun mip_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1978*4882a593Smuzhiyun mipmap = reloc->robj;
1979*4882a593Smuzhiyun r = r600_check_texture_resource(p, idx+(i*7)+1,
1980*4882a593Smuzhiyun texture, mipmap,
1981*4882a593Smuzhiyun base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
1982*4882a593Smuzhiyun mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1983*4882a593Smuzhiyun reloc->tiling_flags);
1984*4882a593Smuzhiyun if (r)
1985*4882a593Smuzhiyun return r;
1986*4882a593Smuzhiyun ib[idx+1+(i*7)+2] += base_offset;
1987*4882a593Smuzhiyun ib[idx+1+(i*7)+3] += mip_offset;
1988*4882a593Smuzhiyun break;
1989*4882a593Smuzhiyun case SQ_TEX_VTX_VALID_BUFFER:
1990*4882a593Smuzhiyun {
1991*4882a593Smuzhiyun uint64_t offset64;
1992*4882a593Smuzhiyun /* vtx base */
1993*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1994*4882a593Smuzhiyun if (r) {
1995*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
1996*4882a593Smuzhiyun return -EINVAL;
1997*4882a593Smuzhiyun }
1998*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
1999*4882a593Smuzhiyun size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
2000*4882a593Smuzhiyun if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2001*4882a593Smuzhiyun /* force size to size of the buffer */
2002*4882a593Smuzhiyun dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
2003*4882a593Smuzhiyun size + offset, radeon_bo_size(reloc->robj));
2004*4882a593Smuzhiyun ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun offset64 = reloc->gpu_offset + offset;
2008*4882a593Smuzhiyun ib[idx+1+(i*8)+0] = offset64;
2009*4882a593Smuzhiyun ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
2010*4882a593Smuzhiyun (upper_32_bits(offset64) & 0xff);
2011*4882a593Smuzhiyun break;
2012*4882a593Smuzhiyun }
2013*4882a593Smuzhiyun case SQ_TEX_VTX_INVALID_TEXTURE:
2014*4882a593Smuzhiyun case SQ_TEX_VTX_INVALID_BUFFER:
2015*4882a593Smuzhiyun default:
2016*4882a593Smuzhiyun DRM_ERROR("bad SET_RESOURCE\n");
2017*4882a593Smuzhiyun return -EINVAL;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun break;
2021*4882a593Smuzhiyun case PACKET3_SET_ALU_CONST:
2022*4882a593Smuzhiyun if (track->sq_config & DX9_CONSTS) {
2023*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
2024*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
2025*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
2026*4882a593Smuzhiyun (start_reg >= PACKET3_SET_ALU_CONST_END) ||
2027*4882a593Smuzhiyun (end_reg >= PACKET3_SET_ALU_CONST_END)) {
2028*4882a593Smuzhiyun DRM_ERROR("bad SET_ALU_CONST\n");
2029*4882a593Smuzhiyun return -EINVAL;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun break;
2033*4882a593Smuzhiyun case PACKET3_SET_BOOL_CONST:
2034*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
2035*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
2036*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
2037*4882a593Smuzhiyun (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
2038*4882a593Smuzhiyun (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
2039*4882a593Smuzhiyun DRM_ERROR("bad SET_BOOL_CONST\n");
2040*4882a593Smuzhiyun return -EINVAL;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun break;
2043*4882a593Smuzhiyun case PACKET3_SET_LOOP_CONST:
2044*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
2045*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
2046*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
2047*4882a593Smuzhiyun (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
2048*4882a593Smuzhiyun (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
2049*4882a593Smuzhiyun DRM_ERROR("bad SET_LOOP_CONST\n");
2050*4882a593Smuzhiyun return -EINVAL;
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun break;
2053*4882a593Smuzhiyun case PACKET3_SET_CTL_CONST:
2054*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
2055*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
2056*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
2057*4882a593Smuzhiyun (start_reg >= PACKET3_SET_CTL_CONST_END) ||
2058*4882a593Smuzhiyun (end_reg >= PACKET3_SET_CTL_CONST_END)) {
2059*4882a593Smuzhiyun DRM_ERROR("bad SET_CTL_CONST\n");
2060*4882a593Smuzhiyun return -EINVAL;
2061*4882a593Smuzhiyun }
2062*4882a593Smuzhiyun break;
2063*4882a593Smuzhiyun case PACKET3_SET_SAMPLER:
2064*4882a593Smuzhiyun if (pkt->count % 3) {
2065*4882a593Smuzhiyun DRM_ERROR("bad SET_SAMPLER\n");
2066*4882a593Smuzhiyun return -EINVAL;
2067*4882a593Smuzhiyun }
2068*4882a593Smuzhiyun start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
2069*4882a593Smuzhiyun end_reg = 4 * pkt->count + start_reg - 4;
2070*4882a593Smuzhiyun if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
2071*4882a593Smuzhiyun (start_reg >= PACKET3_SET_SAMPLER_END) ||
2072*4882a593Smuzhiyun (end_reg >= PACKET3_SET_SAMPLER_END)) {
2073*4882a593Smuzhiyun DRM_ERROR("bad SET_SAMPLER\n");
2074*4882a593Smuzhiyun return -EINVAL;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun break;
2077*4882a593Smuzhiyun case PACKET3_STRMOUT_BASE_UPDATE:
2078*4882a593Smuzhiyun /* RS780 and RS880 also need this */
2079*4882a593Smuzhiyun if (p->family < CHIP_RS780) {
2080*4882a593Smuzhiyun DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
2081*4882a593Smuzhiyun return -EINVAL;
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun if (pkt->count != 1) {
2084*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
2085*4882a593Smuzhiyun return -EINVAL;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun if (idx_value > 3) {
2088*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
2089*4882a593Smuzhiyun return -EINVAL;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun u64 offset;
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2095*4882a593Smuzhiyun if (r) {
2096*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
2097*4882a593Smuzhiyun return -EINVAL;
2098*4882a593Smuzhiyun }
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
2101*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
2102*4882a593Smuzhiyun return -EINVAL;
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+1) << 8;
2106*4882a593Smuzhiyun if (offset != track->vgt_strmout_bo_offset[idx_value]) {
2107*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
2108*4882a593Smuzhiyun offset, track->vgt_strmout_bo_offset[idx_value]);
2109*4882a593Smuzhiyun return -EINVAL;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun
2112*4882a593Smuzhiyun if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2113*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
2114*4882a593Smuzhiyun offset + 4, radeon_bo_size(reloc->robj));
2115*4882a593Smuzhiyun return -EINVAL;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun ib[idx+1] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun break;
2120*4882a593Smuzhiyun case PACKET3_SURFACE_BASE_UPDATE:
2121*4882a593Smuzhiyun if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
2122*4882a593Smuzhiyun DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
2123*4882a593Smuzhiyun return -EINVAL;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun if (pkt->count) {
2126*4882a593Smuzhiyun DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
2127*4882a593Smuzhiyun return -EINVAL;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun break;
2130*4882a593Smuzhiyun case PACKET3_STRMOUT_BUFFER_UPDATE:
2131*4882a593Smuzhiyun if (pkt->count != 4) {
2132*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2133*4882a593Smuzhiyun return -EINVAL;
2134*4882a593Smuzhiyun }
2135*4882a593Smuzhiyun /* Updating memory at DST_ADDRESS. */
2136*4882a593Smuzhiyun if (idx_value & 0x1) {
2137*4882a593Smuzhiyun u64 offset;
2138*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2139*4882a593Smuzhiyun if (r) {
2140*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2141*4882a593Smuzhiyun return -EINVAL;
2142*4882a593Smuzhiyun }
2143*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+1);
2144*4882a593Smuzhiyun offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2145*4882a593Smuzhiyun if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2146*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2147*4882a593Smuzhiyun offset + 4, radeon_bo_size(reloc->robj));
2148*4882a593Smuzhiyun return -EINVAL;
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun offset += reloc->gpu_offset;
2151*4882a593Smuzhiyun ib[idx+1] = offset;
2152*4882a593Smuzhiyun ib[idx+2] = upper_32_bits(offset) & 0xff;
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun /* Reading data from SRC_ADDRESS. */
2155*4882a593Smuzhiyun if (((idx_value >> 1) & 0x3) == 2) {
2156*4882a593Smuzhiyun u64 offset;
2157*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2158*4882a593Smuzhiyun if (r) {
2159*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2160*4882a593Smuzhiyun return -EINVAL;
2161*4882a593Smuzhiyun }
2162*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+3);
2163*4882a593Smuzhiyun offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2164*4882a593Smuzhiyun if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2165*4882a593Smuzhiyun DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2166*4882a593Smuzhiyun offset + 4, radeon_bo_size(reloc->robj));
2167*4882a593Smuzhiyun return -EINVAL;
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun offset += reloc->gpu_offset;
2170*4882a593Smuzhiyun ib[idx+3] = offset;
2171*4882a593Smuzhiyun ib[idx+4] = upper_32_bits(offset) & 0xff;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun break;
2174*4882a593Smuzhiyun case PACKET3_MEM_WRITE:
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun u64 offset;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun if (pkt->count != 3) {
2179*4882a593Smuzhiyun DRM_ERROR("bad MEM_WRITE (invalid count)\n");
2180*4882a593Smuzhiyun return -EINVAL;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2183*4882a593Smuzhiyun if (r) {
2184*4882a593Smuzhiyun DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
2185*4882a593Smuzhiyun return -EINVAL;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+0);
2188*4882a593Smuzhiyun offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
2189*4882a593Smuzhiyun if (offset & 0x7) {
2190*4882a593Smuzhiyun DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
2191*4882a593Smuzhiyun return -EINVAL;
2192*4882a593Smuzhiyun }
2193*4882a593Smuzhiyun if ((offset + 8) > radeon_bo_size(reloc->robj)) {
2194*4882a593Smuzhiyun DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
2195*4882a593Smuzhiyun offset + 8, radeon_bo_size(reloc->robj));
2196*4882a593Smuzhiyun return -EINVAL;
2197*4882a593Smuzhiyun }
2198*4882a593Smuzhiyun offset += reloc->gpu_offset;
2199*4882a593Smuzhiyun ib[idx+0] = offset;
2200*4882a593Smuzhiyun ib[idx+1] = upper_32_bits(offset) & 0xff;
2201*4882a593Smuzhiyun break;
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun case PACKET3_COPY_DW:
2204*4882a593Smuzhiyun if (pkt->count != 4) {
2205*4882a593Smuzhiyun DRM_ERROR("bad COPY_DW (invalid count)\n");
2206*4882a593Smuzhiyun return -EINVAL;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun if (idx_value & 0x1) {
2209*4882a593Smuzhiyun u64 offset;
2210*4882a593Smuzhiyun /* SRC is memory. */
2211*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2212*4882a593Smuzhiyun if (r) {
2213*4882a593Smuzhiyun DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2214*4882a593Smuzhiyun return -EINVAL;
2215*4882a593Smuzhiyun }
2216*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+1);
2217*4882a593Smuzhiyun offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2218*4882a593Smuzhiyun if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2219*4882a593Smuzhiyun DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2220*4882a593Smuzhiyun offset + 4, radeon_bo_size(reloc->robj));
2221*4882a593Smuzhiyun return -EINVAL;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun offset += reloc->gpu_offset;
2224*4882a593Smuzhiyun ib[idx+1] = offset;
2225*4882a593Smuzhiyun ib[idx+2] = upper_32_bits(offset) & 0xff;
2226*4882a593Smuzhiyun } else {
2227*4882a593Smuzhiyun /* SRC is a reg. */
2228*4882a593Smuzhiyun reg = radeon_get_ib_value(p, idx+1) << 2;
2229*4882a593Smuzhiyun if (!r600_is_safe_reg(p, reg, idx+1))
2230*4882a593Smuzhiyun return -EINVAL;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun if (idx_value & 0x2) {
2233*4882a593Smuzhiyun u64 offset;
2234*4882a593Smuzhiyun /* DST is memory. */
2235*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2236*4882a593Smuzhiyun if (r) {
2237*4882a593Smuzhiyun DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2238*4882a593Smuzhiyun return -EINVAL;
2239*4882a593Smuzhiyun }
2240*4882a593Smuzhiyun offset = radeon_get_ib_value(p, idx+3);
2241*4882a593Smuzhiyun offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2242*4882a593Smuzhiyun if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2243*4882a593Smuzhiyun DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2244*4882a593Smuzhiyun offset + 4, radeon_bo_size(reloc->robj));
2245*4882a593Smuzhiyun return -EINVAL;
2246*4882a593Smuzhiyun }
2247*4882a593Smuzhiyun offset += reloc->gpu_offset;
2248*4882a593Smuzhiyun ib[idx+3] = offset;
2249*4882a593Smuzhiyun ib[idx+4] = upper_32_bits(offset) & 0xff;
2250*4882a593Smuzhiyun } else {
2251*4882a593Smuzhiyun /* DST is a reg. */
2252*4882a593Smuzhiyun reg = radeon_get_ib_value(p, idx+3) << 2;
2253*4882a593Smuzhiyun if (!r600_is_safe_reg(p, reg, idx+3))
2254*4882a593Smuzhiyun return -EINVAL;
2255*4882a593Smuzhiyun }
2256*4882a593Smuzhiyun break;
2257*4882a593Smuzhiyun case PACKET3_NOP:
2258*4882a593Smuzhiyun break;
2259*4882a593Smuzhiyun default:
2260*4882a593Smuzhiyun DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2261*4882a593Smuzhiyun return -EINVAL;
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun return 0;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
r600_cs_parse(struct radeon_cs_parser * p)2266*4882a593Smuzhiyun int r600_cs_parse(struct radeon_cs_parser *p)
2267*4882a593Smuzhiyun {
2268*4882a593Smuzhiyun struct radeon_cs_packet pkt;
2269*4882a593Smuzhiyun struct r600_cs_track *track;
2270*4882a593Smuzhiyun int r;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun if (p->track == NULL) {
2273*4882a593Smuzhiyun /* initialize tracker, we are in kms */
2274*4882a593Smuzhiyun track = kzalloc(sizeof(*track), GFP_KERNEL);
2275*4882a593Smuzhiyun if (track == NULL)
2276*4882a593Smuzhiyun return -ENOMEM;
2277*4882a593Smuzhiyun r600_cs_track_init(track);
2278*4882a593Smuzhiyun if (p->rdev->family < CHIP_RV770) {
2279*4882a593Smuzhiyun track->npipes = p->rdev->config.r600.tiling_npipes;
2280*4882a593Smuzhiyun track->nbanks = p->rdev->config.r600.tiling_nbanks;
2281*4882a593Smuzhiyun track->group_size = p->rdev->config.r600.tiling_group_size;
2282*4882a593Smuzhiyun } else if (p->rdev->family <= CHIP_RV740) {
2283*4882a593Smuzhiyun track->npipes = p->rdev->config.rv770.tiling_npipes;
2284*4882a593Smuzhiyun track->nbanks = p->rdev->config.rv770.tiling_nbanks;
2285*4882a593Smuzhiyun track->group_size = p->rdev->config.rv770.tiling_group_size;
2286*4882a593Smuzhiyun }
2287*4882a593Smuzhiyun p->track = track;
2288*4882a593Smuzhiyun }
2289*4882a593Smuzhiyun do {
2290*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &pkt, p->idx);
2291*4882a593Smuzhiyun if (r) {
2292*4882a593Smuzhiyun kfree(p->track);
2293*4882a593Smuzhiyun p->track = NULL;
2294*4882a593Smuzhiyun return r;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun p->idx += pkt.count + 2;
2297*4882a593Smuzhiyun switch (pkt.type) {
2298*4882a593Smuzhiyun case RADEON_PACKET_TYPE0:
2299*4882a593Smuzhiyun r = r600_cs_parse_packet0(p, &pkt);
2300*4882a593Smuzhiyun break;
2301*4882a593Smuzhiyun case RADEON_PACKET_TYPE2:
2302*4882a593Smuzhiyun break;
2303*4882a593Smuzhiyun case RADEON_PACKET_TYPE3:
2304*4882a593Smuzhiyun r = r600_packet3_check(p, &pkt);
2305*4882a593Smuzhiyun break;
2306*4882a593Smuzhiyun default:
2307*4882a593Smuzhiyun DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2308*4882a593Smuzhiyun kfree(p->track);
2309*4882a593Smuzhiyun p->track = NULL;
2310*4882a593Smuzhiyun return -EINVAL;
2311*4882a593Smuzhiyun }
2312*4882a593Smuzhiyun if (r) {
2313*4882a593Smuzhiyun kfree(p->track);
2314*4882a593Smuzhiyun p->track = NULL;
2315*4882a593Smuzhiyun return r;
2316*4882a593Smuzhiyun }
2317*4882a593Smuzhiyun } while (p->idx < p->chunk_ib->length_dw);
2318*4882a593Smuzhiyun #if 0
2319*4882a593Smuzhiyun for (r = 0; r < p->ib.length_dw; r++) {
2320*4882a593Smuzhiyun pr_info("%05d 0x%08X\n", r, p->ib.ptr[r]);
2321*4882a593Smuzhiyun mdelay(1);
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun #endif
2324*4882a593Smuzhiyun kfree(p->track);
2325*4882a593Smuzhiyun p->track = NULL;
2326*4882a593Smuzhiyun return 0;
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun /*
2330*4882a593Smuzhiyun * DMA
2331*4882a593Smuzhiyun */
2332*4882a593Smuzhiyun /**
2333*4882a593Smuzhiyun * r600_dma_cs_next_reloc() - parse next reloc
2334*4882a593Smuzhiyun * @p: parser structure holding parsing context.
2335*4882a593Smuzhiyun * @cs_reloc: reloc informations
2336*4882a593Smuzhiyun *
2337*4882a593Smuzhiyun * Return the next reloc, do bo validation and compute
2338*4882a593Smuzhiyun * GPU offset using the provided start.
2339*4882a593Smuzhiyun **/
r600_dma_cs_next_reloc(struct radeon_cs_parser * p,struct radeon_bo_list ** cs_reloc)2340*4882a593Smuzhiyun int r600_dma_cs_next_reloc(struct radeon_cs_parser *p,
2341*4882a593Smuzhiyun struct radeon_bo_list **cs_reloc)
2342*4882a593Smuzhiyun {
2343*4882a593Smuzhiyun unsigned idx;
2344*4882a593Smuzhiyun
2345*4882a593Smuzhiyun *cs_reloc = NULL;
2346*4882a593Smuzhiyun if (p->chunk_relocs == NULL) {
2347*4882a593Smuzhiyun DRM_ERROR("No relocation chunk !\n");
2348*4882a593Smuzhiyun return -EINVAL;
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun idx = p->dma_reloc_idx;
2351*4882a593Smuzhiyun if (idx >= p->nrelocs) {
2352*4882a593Smuzhiyun DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
2353*4882a593Smuzhiyun idx, p->nrelocs);
2354*4882a593Smuzhiyun return -EINVAL;
2355*4882a593Smuzhiyun }
2356*4882a593Smuzhiyun *cs_reloc = &p->relocs[idx];
2357*4882a593Smuzhiyun p->dma_reloc_idx++;
2358*4882a593Smuzhiyun return 0;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
2362*4882a593Smuzhiyun #define GET_DMA_COUNT(h) ((h) & 0x0000ffff)
2363*4882a593Smuzhiyun #define GET_DMA_T(h) (((h) & 0x00800000) >> 23)
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun /**
2366*4882a593Smuzhiyun * r600_dma_cs_parse() - parse the DMA IB
2367*4882a593Smuzhiyun * @p: parser structure holding parsing context.
2368*4882a593Smuzhiyun *
2369*4882a593Smuzhiyun * Parses the DMA IB from the CS ioctl and updates
2370*4882a593Smuzhiyun * the GPU addresses based on the reloc information and
2371*4882a593Smuzhiyun * checks for errors. (R6xx-R7xx)
2372*4882a593Smuzhiyun * Returns 0 for success and an error on failure.
2373*4882a593Smuzhiyun **/
r600_dma_cs_parse(struct radeon_cs_parser * p)2374*4882a593Smuzhiyun int r600_dma_cs_parse(struct radeon_cs_parser *p)
2375*4882a593Smuzhiyun {
2376*4882a593Smuzhiyun struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
2377*4882a593Smuzhiyun struct radeon_bo_list *src_reloc, *dst_reloc;
2378*4882a593Smuzhiyun u32 header, cmd, count, tiled;
2379*4882a593Smuzhiyun volatile u32 *ib = p->ib.ptr;
2380*4882a593Smuzhiyun u32 idx, idx_value;
2381*4882a593Smuzhiyun u64 src_offset, dst_offset;
2382*4882a593Smuzhiyun int r;
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun do {
2385*4882a593Smuzhiyun if (p->idx >= ib_chunk->length_dw) {
2386*4882a593Smuzhiyun DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
2387*4882a593Smuzhiyun p->idx, ib_chunk->length_dw);
2388*4882a593Smuzhiyun return -EINVAL;
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun idx = p->idx;
2391*4882a593Smuzhiyun header = radeon_get_ib_value(p, idx);
2392*4882a593Smuzhiyun cmd = GET_DMA_CMD(header);
2393*4882a593Smuzhiyun count = GET_DMA_COUNT(header);
2394*4882a593Smuzhiyun tiled = GET_DMA_T(header);
2395*4882a593Smuzhiyun
2396*4882a593Smuzhiyun switch (cmd) {
2397*4882a593Smuzhiyun case DMA_PACKET_WRITE:
2398*4882a593Smuzhiyun r = r600_dma_cs_next_reloc(p, &dst_reloc);
2399*4882a593Smuzhiyun if (r) {
2400*4882a593Smuzhiyun DRM_ERROR("bad DMA_PACKET_WRITE\n");
2401*4882a593Smuzhiyun return -EINVAL;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun if (tiled) {
2404*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2405*4882a593Smuzhiyun dst_offset <<= 8;
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2408*4882a593Smuzhiyun p->idx += count + 5;
2409*4882a593Smuzhiyun } else {
2410*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2411*4882a593Smuzhiyun dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2412*4882a593Smuzhiyun
2413*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2414*4882a593Smuzhiyun ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2415*4882a593Smuzhiyun p->idx += count + 3;
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2418*4882a593Smuzhiyun dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
2419*4882a593Smuzhiyun dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2420*4882a593Smuzhiyun return -EINVAL;
2421*4882a593Smuzhiyun }
2422*4882a593Smuzhiyun break;
2423*4882a593Smuzhiyun case DMA_PACKET_COPY:
2424*4882a593Smuzhiyun r = r600_dma_cs_next_reloc(p, &src_reloc);
2425*4882a593Smuzhiyun if (r) {
2426*4882a593Smuzhiyun DRM_ERROR("bad DMA_PACKET_COPY\n");
2427*4882a593Smuzhiyun return -EINVAL;
2428*4882a593Smuzhiyun }
2429*4882a593Smuzhiyun r = r600_dma_cs_next_reloc(p, &dst_reloc);
2430*4882a593Smuzhiyun if (r) {
2431*4882a593Smuzhiyun DRM_ERROR("bad DMA_PACKET_COPY\n");
2432*4882a593Smuzhiyun return -EINVAL;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun if (tiled) {
2435*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx + 2);
2436*4882a593Smuzhiyun /* detile bit */
2437*4882a593Smuzhiyun if (idx_value & (1 << 31)) {
2438*4882a593Smuzhiyun /* tiled src, linear dst */
2439*4882a593Smuzhiyun src_offset = radeon_get_ib_value(p, idx+1);
2440*4882a593Smuzhiyun src_offset <<= 8;
2441*4882a593Smuzhiyun ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
2442*4882a593Smuzhiyun
2443*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+5);
2444*4882a593Smuzhiyun dst_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
2445*4882a593Smuzhiyun ib[idx+5] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2446*4882a593Smuzhiyun ib[idx+6] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2447*4882a593Smuzhiyun } else {
2448*4882a593Smuzhiyun /* linear src, tiled dst */
2449*4882a593Smuzhiyun src_offset = radeon_get_ib_value(p, idx+5);
2450*4882a593Smuzhiyun src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
2451*4882a593Smuzhiyun ib[idx+5] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2452*4882a593Smuzhiyun ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2455*4882a593Smuzhiyun dst_offset <<= 8;
2456*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2457*4882a593Smuzhiyun }
2458*4882a593Smuzhiyun p->idx += 7;
2459*4882a593Smuzhiyun } else {
2460*4882a593Smuzhiyun if (p->family >= CHIP_RV770) {
2461*4882a593Smuzhiyun src_offset = radeon_get_ib_value(p, idx+2);
2462*4882a593Smuzhiyun src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2463*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2464*4882a593Smuzhiyun dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2467*4882a593Smuzhiyun ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2468*4882a593Smuzhiyun ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2469*4882a593Smuzhiyun ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2470*4882a593Smuzhiyun p->idx += 5;
2471*4882a593Smuzhiyun } else {
2472*4882a593Smuzhiyun src_offset = radeon_get_ib_value(p, idx+2);
2473*4882a593Smuzhiyun src_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2474*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2475*4882a593Smuzhiyun dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff0000)) << 16;
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2478*4882a593Smuzhiyun ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2479*4882a593Smuzhiyun ib[idx+3] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2480*4882a593Smuzhiyun ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) & 0xff) << 16;
2481*4882a593Smuzhiyun p->idx += 4;
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
2485*4882a593Smuzhiyun dev_warn(p->dev, "DMA copy src buffer too small (%llu %lu)\n",
2486*4882a593Smuzhiyun src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
2487*4882a593Smuzhiyun return -EINVAL;
2488*4882a593Smuzhiyun }
2489*4882a593Smuzhiyun if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2490*4882a593Smuzhiyun dev_warn(p->dev, "DMA write dst buffer too small (%llu %lu)\n",
2491*4882a593Smuzhiyun dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2492*4882a593Smuzhiyun return -EINVAL;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun break;
2495*4882a593Smuzhiyun case DMA_PACKET_CONSTANT_FILL:
2496*4882a593Smuzhiyun if (p->family < CHIP_RV770) {
2497*4882a593Smuzhiyun DRM_ERROR("Constant Fill is 7xx only !\n");
2498*4882a593Smuzhiyun return -EINVAL;
2499*4882a593Smuzhiyun }
2500*4882a593Smuzhiyun r = r600_dma_cs_next_reloc(p, &dst_reloc);
2501*4882a593Smuzhiyun if (r) {
2502*4882a593Smuzhiyun DRM_ERROR("bad DMA_PACKET_WRITE\n");
2503*4882a593Smuzhiyun return -EINVAL;
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun dst_offset = radeon_get_ib_value(p, idx+1);
2506*4882a593Smuzhiyun dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16;
2507*4882a593Smuzhiyun if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2508*4882a593Smuzhiyun dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
2509*4882a593Smuzhiyun dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2510*4882a593Smuzhiyun return -EINVAL;
2511*4882a593Smuzhiyun }
2512*4882a593Smuzhiyun ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2513*4882a593Smuzhiyun ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000;
2514*4882a593Smuzhiyun p->idx += 4;
2515*4882a593Smuzhiyun break;
2516*4882a593Smuzhiyun case DMA_PACKET_NOP:
2517*4882a593Smuzhiyun p->idx += 1;
2518*4882a593Smuzhiyun break;
2519*4882a593Smuzhiyun default:
2520*4882a593Smuzhiyun DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
2521*4882a593Smuzhiyun return -EINVAL;
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun } while (p->idx < p->chunk_ib->length_dw);
2524*4882a593Smuzhiyun #if 0
2525*4882a593Smuzhiyun for (r = 0; r < p->ib->length_dw; r++) {
2526*4882a593Smuzhiyun pr_info("%05d 0x%08X\n", r, p->ib.ptr[r]);
2527*4882a593Smuzhiyun mdelay(1);
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun #endif
2530*4882a593Smuzhiyun return 0;
2531*4882a593Smuzhiyun }
2532