1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc. 4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 14*4882a593Smuzhiyun * all copies or substantial portions of the Software. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Authors: Dave Airlie 25*4882a593Smuzhiyun * Alex Deucher 26*4882a593Smuzhiyun * Jerome Glisse 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #ifndef __R500_REG_H__ 29*4882a593Smuzhiyun #define __R500_REG_H__ 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* pipe config regs */ 32*4882a593Smuzhiyun #define R300_GA_POLY_MODE 0x4288 33*4882a593Smuzhiyun # define R300_FRONT_PTYPE_POINT (0 << 4) 34*4882a593Smuzhiyun # define R300_FRONT_PTYPE_LINE (1 << 4) 35*4882a593Smuzhiyun # define R300_FRONT_PTYPE_TRIANGE (2 << 4) 36*4882a593Smuzhiyun # define R300_BACK_PTYPE_POINT (0 << 7) 37*4882a593Smuzhiyun # define R300_BACK_PTYPE_LINE (1 << 7) 38*4882a593Smuzhiyun # define R300_BACK_PTYPE_TRIANGE (2 << 7) 39*4882a593Smuzhiyun #define R300_GA_ROUND_MODE 0x428c 40*4882a593Smuzhiyun # define R300_GEOMETRY_ROUND_TRUNC (0 << 0) 41*4882a593Smuzhiyun # define R300_GEOMETRY_ROUND_NEAREST (1 << 0) 42*4882a593Smuzhiyun # define R300_COLOR_ROUND_TRUNC (0 << 2) 43*4882a593Smuzhiyun # define R300_COLOR_ROUND_NEAREST (1 << 2) 44*4882a593Smuzhiyun #define R300_GB_MSPOS0 0x4010 45*4882a593Smuzhiyun # define R300_MS_X0_SHIFT 0 46*4882a593Smuzhiyun # define R300_MS_Y0_SHIFT 4 47*4882a593Smuzhiyun # define R300_MS_X1_SHIFT 8 48*4882a593Smuzhiyun # define R300_MS_Y1_SHIFT 12 49*4882a593Smuzhiyun # define R300_MS_X2_SHIFT 16 50*4882a593Smuzhiyun # define R300_MS_Y2_SHIFT 20 51*4882a593Smuzhiyun # define R300_MSBD0_Y_SHIFT 24 52*4882a593Smuzhiyun # define R300_MSBD0_X_SHIFT 28 53*4882a593Smuzhiyun #define R300_GB_MSPOS1 0x4014 54*4882a593Smuzhiyun # define R300_MS_X3_SHIFT 0 55*4882a593Smuzhiyun # define R300_MS_Y3_SHIFT 4 56*4882a593Smuzhiyun # define R300_MS_X4_SHIFT 8 57*4882a593Smuzhiyun # define R300_MS_Y4_SHIFT 12 58*4882a593Smuzhiyun # define R300_MS_X5_SHIFT 16 59*4882a593Smuzhiyun # define R300_MS_Y5_SHIFT 20 60*4882a593Smuzhiyun # define R300_MSBD1_SHIFT 24 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define R300_GA_ENHANCE 0x4274 63*4882a593Smuzhiyun # define R300_GA_DEADLOCK_CNTL (1 << 0) 64*4882a593Smuzhiyun # define R300_GA_FASTSYNC_CNTL (1 << 1) 65*4882a593Smuzhiyun #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c 66*4882a593Smuzhiyun # define R300_RB3D_DC_FLUSH (2 << 0) 67*4882a593Smuzhiyun # define R300_RB3D_DC_FREE (2 << 2) 68*4882a593Smuzhiyun # define R300_RB3D_DC_FINISH (1 << 4) 69*4882a593Smuzhiyun #define R300_RB3D_ZCACHE_CTLSTAT 0x4f18 70*4882a593Smuzhiyun # define R300_ZC_FLUSH (1 << 0) 71*4882a593Smuzhiyun # define R300_ZC_FREE (1 << 1) 72*4882a593Smuzhiyun # define R300_ZC_FLUSH_ALL 0x3 73*4882a593Smuzhiyun #define R400_GB_PIPE_SELECT 0x402c 74*4882a593Smuzhiyun #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */ 75*4882a593Smuzhiyun #define R500_SU_REG_DEST 0x42c8 76*4882a593Smuzhiyun #define R300_GB_TILE_CONFIG 0x4018 77*4882a593Smuzhiyun # define R300_ENABLE_TILING (1 << 0) 78*4882a593Smuzhiyun # define R300_PIPE_COUNT_RV350 (0 << 1) 79*4882a593Smuzhiyun # define R300_PIPE_COUNT_R300 (3 << 1) 80*4882a593Smuzhiyun # define R300_PIPE_COUNT_R420_3P (6 << 1) 81*4882a593Smuzhiyun # define R300_PIPE_COUNT_R420 (7 << 1) 82*4882a593Smuzhiyun # define R300_TILE_SIZE_8 (0 << 4) 83*4882a593Smuzhiyun # define R300_TILE_SIZE_16 (1 << 4) 84*4882a593Smuzhiyun # define R300_TILE_SIZE_32 (2 << 4) 85*4882a593Smuzhiyun # define R300_SUBPIXEL_1_12 (0 << 16) 86*4882a593Smuzhiyun # define R300_SUBPIXEL_1_16 (1 << 16) 87*4882a593Smuzhiyun #define R300_DST_PIPE_CONFIG 0x170c 88*4882a593Smuzhiyun # define R300_PIPE_AUTO_CONFIG (1 << 31) 89*4882a593Smuzhiyun #define R300_RB2D_DSTCACHE_MODE 0x3428 90*4882a593Smuzhiyun # define R300_DC_AUTOFLUSH_ENABLE (1 << 8) 91*4882a593Smuzhiyun # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define RADEON_CP_STAT 0x7C0 94*4882a593Smuzhiyun #define RADEON_RBBM_CMDFIFO_ADDR 0xE70 95*4882a593Smuzhiyun #define RADEON_RBBM_CMDFIFO_DATA 0xE74 96*4882a593Smuzhiyun #define RADEON_ISYNC_CNTL 0x1724 97*4882a593Smuzhiyun # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0) 98*4882a593Smuzhiyun # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1) 99*4882a593Smuzhiyun # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2) 100*4882a593Smuzhiyun # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3) 101*4882a593Smuzhiyun # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4) 102*4882a593Smuzhiyun # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5) 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #define RS480_NB_MC_INDEX 0x168 105*4882a593Smuzhiyun # define RS480_NB_MC_IND_WR_EN (1 << 8) 106*4882a593Smuzhiyun #define RS480_NB_MC_DATA 0x16c 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* 109*4882a593Smuzhiyun * RS690 110*4882a593Smuzhiyun */ 111*4882a593Smuzhiyun #define RS690_MCCFG_FB_LOCATION 0x100 112*4882a593Smuzhiyun #define RS690_MC_FB_START_MASK 0x0000FFFF 113*4882a593Smuzhiyun #define RS690_MC_FB_START_SHIFT 0 114*4882a593Smuzhiyun #define RS690_MC_FB_TOP_MASK 0xFFFF0000 115*4882a593Smuzhiyun #define RS690_MC_FB_TOP_SHIFT 16 116*4882a593Smuzhiyun #define RS690_MCCFG_AGP_LOCATION 0x101 117*4882a593Smuzhiyun #define RS690_MC_AGP_START_MASK 0x0000FFFF 118*4882a593Smuzhiyun #define RS690_MC_AGP_START_SHIFT 0 119*4882a593Smuzhiyun #define RS690_MC_AGP_TOP_MASK 0xFFFF0000 120*4882a593Smuzhiyun #define RS690_MC_AGP_TOP_SHIFT 16 121*4882a593Smuzhiyun #define RS690_MCCFG_AGP_BASE 0x102 122*4882a593Smuzhiyun #define RS690_MCCFG_AGP_BASE_2 0x103 123*4882a593Smuzhiyun #define RS690_MC_INIT_MISC_LAT_TIMER 0x104 124*4882a593Smuzhiyun #define RS690_HDP_FB_LOCATION 0x0134 125*4882a593Smuzhiyun #define RS690_MC_INDEX 0x78 126*4882a593Smuzhiyun # define RS690_MC_INDEX_MASK 0x1ff 127*4882a593Smuzhiyun # define RS690_MC_INDEX_WR_EN (1 << 9) 128*4882a593Smuzhiyun # define RS690_MC_INDEX_WR_ACK 0x7f 129*4882a593Smuzhiyun #define RS690_MC_DATA 0x7c 130*4882a593Smuzhiyun #define RS690_MC_STATUS 0x90 131*4882a593Smuzhiyun #define RS690_MC_STATUS_IDLE (1 << 0) 132*4882a593Smuzhiyun #define RS480_AGP_BASE_2 0x0164 133*4882a593Smuzhiyun #define RS480_MC_MISC_CNTL 0x18 134*4882a593Smuzhiyun # define RS480_DISABLE_GTW (1 << 1) 135*4882a593Smuzhiyun # define RS480_GART_INDEX_REG_EN (1 << 12) 136*4882a593Smuzhiyun # define RS690_BLOCK_GFX_D3_EN (1 << 14) 137*4882a593Smuzhiyun #define RS480_GART_FEATURE_ID 0x2b 138*4882a593Smuzhiyun # define RS480_HANG_EN (1 << 11) 139*4882a593Smuzhiyun # define RS480_TLB_ENABLE (1 << 18) 140*4882a593Smuzhiyun # define RS480_P2P_ENABLE (1 << 19) 141*4882a593Smuzhiyun # define RS480_GTW_LAC_EN (1 << 25) 142*4882a593Smuzhiyun # define RS480_2LEVEL_GART (0 << 30) 143*4882a593Smuzhiyun # define RS480_1LEVEL_GART (1 << 30) 144*4882a593Smuzhiyun # define RS480_PDC_EN (1 << 31) 145*4882a593Smuzhiyun #define RS480_GART_BASE 0x2c 146*4882a593Smuzhiyun #define RS480_GART_CACHE_CNTRL 0x2e 147*4882a593Smuzhiyun # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */ 148*4882a593Smuzhiyun #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38 149*4882a593Smuzhiyun # define RS480_GART_EN (1 << 0) 150*4882a593Smuzhiyun # define RS480_VA_SIZE_32MB (0 << 1) 151*4882a593Smuzhiyun # define RS480_VA_SIZE_64MB (1 << 1) 152*4882a593Smuzhiyun # define RS480_VA_SIZE_128MB (2 << 1) 153*4882a593Smuzhiyun # define RS480_VA_SIZE_256MB (3 << 1) 154*4882a593Smuzhiyun # define RS480_VA_SIZE_512MB (4 << 1) 155*4882a593Smuzhiyun # define RS480_VA_SIZE_1GB (5 << 1) 156*4882a593Smuzhiyun # define RS480_VA_SIZE_2GB (6 << 1) 157*4882a593Smuzhiyun #define RS480_AGP_MODE_CNTL 0x39 158*4882a593Smuzhiyun # define RS480_POST_GART_Q_SIZE (1 << 18) 159*4882a593Smuzhiyun # define RS480_NONGART_SNOOP (1 << 19) 160*4882a593Smuzhiyun # define RS480_AGP_RD_BUF_SIZE (1 << 20) 161*4882a593Smuzhiyun # define RS480_REQ_TYPE_SNOOP_SHIFT 22 162*4882a593Smuzhiyun # define RS480_REQ_TYPE_SNOOP_MASK 0x3 163*4882a593Smuzhiyun # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define RS690_AIC_CTRL_SCRATCH 0x3A 166*4882a593Smuzhiyun # define RS690_DIS_OUT_OF_PCI_GART_ACCESS (1 << 1) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun /* 169*4882a593Smuzhiyun * RS600 170*4882a593Smuzhiyun */ 171*4882a593Smuzhiyun #define RS600_MC_STATUS 0x0 172*4882a593Smuzhiyun #define RS600_MC_STATUS_IDLE (1 << 0) 173*4882a593Smuzhiyun #define RS600_MC_INDEX 0x70 174*4882a593Smuzhiyun # define RS600_MC_ADDR_MASK 0xffff 175*4882a593Smuzhiyun # define RS600_MC_IND_SEQ_RBS_0 (1 << 16) 176*4882a593Smuzhiyun # define RS600_MC_IND_SEQ_RBS_1 (1 << 17) 177*4882a593Smuzhiyun # define RS600_MC_IND_SEQ_RBS_2 (1 << 18) 178*4882a593Smuzhiyun # define RS600_MC_IND_SEQ_RBS_3 (1 << 19) 179*4882a593Smuzhiyun # define RS600_MC_IND_AIC_RBS (1 << 20) 180*4882a593Smuzhiyun # define RS600_MC_IND_CITF_ARB0 (1 << 21) 181*4882a593Smuzhiyun # define RS600_MC_IND_CITF_ARB1 (1 << 22) 182*4882a593Smuzhiyun # define RS600_MC_IND_WR_EN (1 << 23) 183*4882a593Smuzhiyun #define RS600_MC_DATA 0x74 184*4882a593Smuzhiyun #define RS600_MC_STATUS 0x0 185*4882a593Smuzhiyun # define RS600_MC_IDLE (1 << 1) 186*4882a593Smuzhiyun #define RS600_MC_FB_LOCATION 0x4 187*4882a593Smuzhiyun #define RS600_MC_FB_START_MASK 0x0000FFFF 188*4882a593Smuzhiyun #define RS600_MC_FB_START_SHIFT 0 189*4882a593Smuzhiyun #define RS600_MC_FB_TOP_MASK 0xFFFF0000 190*4882a593Smuzhiyun #define RS600_MC_FB_TOP_SHIFT 16 191*4882a593Smuzhiyun #define RS600_MC_AGP_LOCATION 0x5 192*4882a593Smuzhiyun #define RS600_MC_AGP_START_MASK 0x0000FFFF 193*4882a593Smuzhiyun #define RS600_MC_AGP_START_SHIFT 0 194*4882a593Smuzhiyun #define RS600_MC_AGP_TOP_MASK 0xFFFF0000 195*4882a593Smuzhiyun #define RS600_MC_AGP_TOP_SHIFT 16 196*4882a593Smuzhiyun #define RS600_MC_AGP_BASE 0x6 197*4882a593Smuzhiyun #define RS600_MC_AGP_BASE_2 0x7 198*4882a593Smuzhiyun #define RS600_MC_CNTL1 0x9 199*4882a593Smuzhiyun # define RS600_ENABLE_PAGE_TABLES (1 << 26) 200*4882a593Smuzhiyun #define RS600_MC_PT0_CNTL 0x100 201*4882a593Smuzhiyun # define RS600_ENABLE_PT (1 << 0) 202*4882a593Smuzhiyun # define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15) 203*4882a593Smuzhiyun # define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21) 204*4882a593Smuzhiyun # define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28) 205*4882a593Smuzhiyun # define RS600_INVALIDATE_L2_CACHE (1 << 29) 206*4882a593Smuzhiyun #define RS600_MC_PT0_CONTEXT0_CNTL 0x102 207*4882a593Smuzhiyun # define RS600_ENABLE_PAGE_TABLE (1 << 0) 208*4882a593Smuzhiyun # define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1) 209*4882a593Smuzhiyun #define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112 210*4882a593Smuzhiyun #define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114 211*4882a593Smuzhiyun #define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c 212*4882a593Smuzhiyun #define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c 213*4882a593Smuzhiyun #define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c 214*4882a593Smuzhiyun #define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c 215*4882a593Smuzhiyun #define RS600_MC_PT0_CLIENT0_CNTL 0x16c 216*4882a593Smuzhiyun # define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0) 217*4882a593Smuzhiyun # define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1) 218*4882a593Smuzhiyun # define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8) 219*4882a593Smuzhiyun # define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8) 220*4882a593Smuzhiyun # define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8) 221*4882a593Smuzhiyun # define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8) 222*4882a593Smuzhiyun # define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8) 223*4882a593Smuzhiyun # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10) 224*4882a593Smuzhiyun # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10) 225*4882a593Smuzhiyun # define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11) 226*4882a593Smuzhiyun # define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14) 227*4882a593Smuzhiyun # define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15) 228*4882a593Smuzhiyun # define RS600_INVALIDATE_L1_TLB (1 << 20) 229*4882a593Smuzhiyun /* rs600/rs690/rs740 */ 230*4882a593Smuzhiyun # define RS600_BUS_MASTER_DIS (1 << 14) 231*4882a593Smuzhiyun # define RS600_MSI_REARM (1 << 20) 232*4882a593Smuzhiyun /* see RS400_MSI_REARM in AIC_CNTL for rs480 */ 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define RV515_MC_FB_LOCATION 0x01 237*4882a593Smuzhiyun #define RV515_MC_FB_START_MASK 0x0000FFFF 238*4882a593Smuzhiyun #define RV515_MC_FB_START_SHIFT 0 239*4882a593Smuzhiyun #define RV515_MC_FB_TOP_MASK 0xFFFF0000 240*4882a593Smuzhiyun #define RV515_MC_FB_TOP_SHIFT 16 241*4882a593Smuzhiyun #define RV515_MC_AGP_LOCATION 0x02 242*4882a593Smuzhiyun #define RV515_MC_AGP_START_MASK 0x0000FFFF 243*4882a593Smuzhiyun #define RV515_MC_AGP_START_SHIFT 0 244*4882a593Smuzhiyun #define RV515_MC_AGP_TOP_MASK 0xFFFF0000 245*4882a593Smuzhiyun #define RV515_MC_AGP_TOP_SHIFT 16 246*4882a593Smuzhiyun #define RV515_MC_AGP_BASE 0x03 247*4882a593Smuzhiyun #define RV515_MC_AGP_BASE_2 0x04 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define R520_MC_FB_LOCATION 0x04 250*4882a593Smuzhiyun #define R520_MC_FB_START_MASK 0x0000FFFF 251*4882a593Smuzhiyun #define R520_MC_FB_START_SHIFT 0 252*4882a593Smuzhiyun #define R520_MC_FB_TOP_MASK 0xFFFF0000 253*4882a593Smuzhiyun #define R520_MC_FB_TOP_SHIFT 16 254*4882a593Smuzhiyun #define R520_MC_AGP_LOCATION 0x05 255*4882a593Smuzhiyun #define R520_MC_AGP_START_MASK 0x0000FFFF 256*4882a593Smuzhiyun #define R520_MC_AGP_START_SHIFT 0 257*4882a593Smuzhiyun #define R520_MC_AGP_TOP_MASK 0xFFFF0000 258*4882a593Smuzhiyun #define R520_MC_AGP_TOP_SHIFT 16 259*4882a593Smuzhiyun #define R520_MC_AGP_BASE 0x06 260*4882a593Smuzhiyun #define R520_MC_AGP_BASE_2 0x07 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define AVIVO_MC_INDEX 0x0070 264*4882a593Smuzhiyun #define R520_MC_STATUS 0x00 265*4882a593Smuzhiyun #define R520_MC_STATUS_IDLE (1<<1) 266*4882a593Smuzhiyun #define RV515_MC_STATUS 0x08 267*4882a593Smuzhiyun #define RV515_MC_STATUS_IDLE (1<<4) 268*4882a593Smuzhiyun #define RV515_MC_INIT_MISC_LAT_TIMER 0x09 269*4882a593Smuzhiyun #define AVIVO_MC_DATA 0x0074 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define R520_MC_IND_INDEX 0x70 272*4882a593Smuzhiyun #define R520_MC_IND_WR_EN (1 << 24) 273*4882a593Smuzhiyun #define R520_MC_IND_DATA 0x74 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun #define RV515_MC_CNTL 0x5 276*4882a593Smuzhiyun # define RV515_MEM_NUM_CHANNELS_MASK 0x3 277*4882a593Smuzhiyun #define R520_MC_CNTL0 0x8 278*4882a593Smuzhiyun # define R520_MEM_NUM_CHANNELS_MASK (0x3 << 24) 279*4882a593Smuzhiyun # define R520_MEM_NUM_CHANNELS_SHIFT 24 280*4882a593Smuzhiyun # define R520_MC_CHANNEL_SIZE (1 << 23) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define AVIVO_CP_DYN_CNTL 0x000f /* PLL */ 283*4882a593Smuzhiyun # define AVIVO_CP_FORCEON (1 << 0) 284*4882a593Smuzhiyun #define AVIVO_E2_DYN_CNTL 0x0011 /* PLL */ 285*4882a593Smuzhiyun # define AVIVO_E2_FORCEON (1 << 0) 286*4882a593Smuzhiyun #define AVIVO_IDCT_DYN_CNTL 0x0013 /* PLL */ 287*4882a593Smuzhiyun # define AVIVO_IDCT_FORCEON (1 << 0) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun #define AVIVO_HDP_FB_LOCATION 0x134 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define AVIVO_VGA_RENDER_CONTROL 0x0300 292*4882a593Smuzhiyun # define AVIVO_VGA_VSTATUS_CNTL_MASK (3 << 16) 293*4882a593Smuzhiyun #define AVIVO_D1VGA_CONTROL 0x0330 294*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_MODE_ENABLE (1<<0) 295*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_TIMING_SELECT (1<<8) 296*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1<<9) 297*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1<<10) 298*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1<<16) 299*4882a593Smuzhiyun # define AVIVO_DVGA_CONTROL_ROTATE (1<<24) 300*4882a593Smuzhiyun #define AVIVO_D2VGA_CONTROL 0x0338 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_REF_DIV_SRC 0x400 303*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_REF_DIV 0x404 304*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_UPDATE_LOCK 0x408 305*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_UPDATE_CNTL 0x40c 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_REF_DIV_SRC 0x410 308*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_REF_DIV 0x414 309*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_UPDATE_LOCK 0x418 310*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_UPDATE_CNTL 0x41c 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_FB_DIV 0x430 313*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_FB_DIV 0x434 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_POST_DIV_SRC 0x438 316*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_POST_DIV 0x43c 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_POST_DIV_SRC 0x440 319*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_POST_DIV 0x444 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define AVIVO_EXT1_PPLL_CNTL 0x448 322*4882a593Smuzhiyun #define AVIVO_EXT2_PPLL_CNTL 0x44c 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define AVIVO_P1PLL_CNTL 0x450 325*4882a593Smuzhiyun #define AVIVO_P2PLL_CNTL 0x454 326*4882a593Smuzhiyun #define AVIVO_P1PLL_INT_SS_CNTL 0x458 327*4882a593Smuzhiyun #define AVIVO_P2PLL_INT_SS_CNTL 0x45c 328*4882a593Smuzhiyun #define AVIVO_P1PLL_TMDSA_CNTL 0x460 329*4882a593Smuzhiyun #define AVIVO_P2PLL_LVTMA_CNTL 0x464 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define AVIVO_PCLK_CRTC1_CNTL 0x480 332*4882a593Smuzhiyun #define AVIVO_PCLK_CRTC2_CNTL 0x484 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_TOTAL 0x6000 335*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_BLANK_START_END 0x6004 336*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_SYNC_A 0x6008 337*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_SYNC_A_CNTL 0x600c 338*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_SYNC_B 0x6010 339*4882a593Smuzhiyun #define AVIVO_D1CRTC_H_SYNC_B_CNTL 0x6014 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_TOTAL 0x6020 342*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_BLANK_START_END 0x6024 343*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_SYNC_A 0x6028 344*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_SYNC_A_CNTL 0x602c 345*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_SYNC_B 0x6030 346*4882a593Smuzhiyun #define AVIVO_D1CRTC_V_SYNC_B_CNTL 0x6034 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun #define AVIVO_D1CRTC_CONTROL 0x6080 349*4882a593Smuzhiyun # define AVIVO_CRTC_EN (1 << 0) 350*4882a593Smuzhiyun # define AVIVO_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24) 351*4882a593Smuzhiyun #define AVIVO_D1CRTC_BLANK_CONTROL 0x6084 352*4882a593Smuzhiyun #define AVIVO_D1CRTC_INTERLACE_CONTROL 0x6088 353*4882a593Smuzhiyun #define AVIVO_D1CRTC_INTERLACE_STATUS 0x608c 354*4882a593Smuzhiyun #define AVIVO_D1CRTC_STATUS 0x609c 355*4882a593Smuzhiyun # define AVIVO_D1CRTC_V_BLANK (1 << 0) 356*4882a593Smuzhiyun #define AVIVO_D1CRTC_STATUS_POSITION 0x60a0 357*4882a593Smuzhiyun #define AVIVO_D1CRTC_FRAME_COUNT 0x60a4 358*4882a593Smuzhiyun #define AVIVO_D1CRTC_STATUS_HV_COUNT 0x60ac 359*4882a593Smuzhiyun #define AVIVO_D1CRTC_STEREO_CONTROL 0x60c4 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define AVIVO_D1MODE_MASTER_UPDATE_LOCK 0x60e0 362*4882a593Smuzhiyun #define AVIVO_D1MODE_MASTER_UPDATE_MODE 0x60e4 363*4882a593Smuzhiyun #define AVIVO_D1CRTC_UPDATE_LOCK 0x60e8 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun /* master controls */ 366*4882a593Smuzhiyun #define AVIVO_DC_CRTC_MASTER_EN 0x60f8 367*4882a593Smuzhiyun #define AVIVO_DC_CRTC_TV_CONTROL 0x60fc 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define AVIVO_D1GRPH_ENABLE 0x6100 370*4882a593Smuzhiyun #define AVIVO_D1GRPH_CONTROL 0x6104 371*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_DEPTH_8BPP (0 << 0) 372*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_DEPTH_16BPP (1 << 0) 373*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_DEPTH_32BPP (2 << 0) 374*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_DEPTH_64BPP (3 << 0) 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_8BPP_INDEXED (0 << 8) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555 (0 << 8) 379*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_16BPP_RGB565 (1 << 8) 380*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444 (2 << 8) 381*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_16BPP_AI88 (3 << 8) 382*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_16BPP_MONO16 (4 << 8) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888 (0 << 8) 385*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010 (1 << 8) 386*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_32BPP_DIGITAL (2 << 8) 387*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_32BPP_8B_ARGB2101010 (3 << 8) 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun # define AVIVO_D1GRPH_CONTROL_64BPP_ARGB16161616 (0 << 8) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun # define AVIVO_D1GRPH_SWAP_RB (1 << 16) 393*4882a593Smuzhiyun # define AVIVO_D1GRPH_TILED (1 << 20) 394*4882a593Smuzhiyun # define AVIVO_D1GRPH_MACRO_ADDRESS_MODE (1 << 21) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun # define R600_D1GRPH_ARRAY_MODE_LINEAR_GENERAL (0 << 20) 397*4882a593Smuzhiyun # define R600_D1GRPH_ARRAY_MODE_LINEAR_ALIGNED (1 << 20) 398*4882a593Smuzhiyun # define R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1 (2 << 20) 399*4882a593Smuzhiyun # define R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1 (4 << 20) 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* The R7xx *_HIGH surface regs are backwards; the D1 regs are in the D2 402*4882a593Smuzhiyun * block and vice versa. This applies to GRPH, CUR, etc. 403*4882a593Smuzhiyun */ 404*4882a593Smuzhiyun #define AVIVO_D1GRPH_LUT_SEL 0x6108 405*4882a593Smuzhiyun # define AVIVO_LUT_10BIT_BYPASS_EN (1 << 8) 406*4882a593Smuzhiyun #define AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110 407*4882a593Smuzhiyun #define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914 408*4882a593Smuzhiyun #define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114 409*4882a593Smuzhiyun #define AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118 410*4882a593Smuzhiyun #define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c 411*4882a593Smuzhiyun #define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c 412*4882a593Smuzhiyun #define AVIVO_D1GRPH_PITCH 0x6120 413*4882a593Smuzhiyun #define AVIVO_D1GRPH_SURFACE_OFFSET_X 0x6124 414*4882a593Smuzhiyun #define AVIVO_D1GRPH_SURFACE_OFFSET_Y 0x6128 415*4882a593Smuzhiyun #define AVIVO_D1GRPH_X_START 0x612c 416*4882a593Smuzhiyun #define AVIVO_D1GRPH_Y_START 0x6130 417*4882a593Smuzhiyun #define AVIVO_D1GRPH_X_END 0x6134 418*4882a593Smuzhiyun #define AVIVO_D1GRPH_Y_END 0x6138 419*4882a593Smuzhiyun #define AVIVO_D1GRPH_UPDATE 0x6144 420*4882a593Smuzhiyun # define AVIVO_D1GRPH_SURFACE_UPDATE_PENDING (1 << 2) 421*4882a593Smuzhiyun # define AVIVO_D1GRPH_UPDATE_LOCK (1 << 16) 422*4882a593Smuzhiyun #define AVIVO_D1GRPH_FLIP_CONTROL 0x6148 423*4882a593Smuzhiyun # define AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN (1 << 0) 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun #define AVIVO_D1CUR_CONTROL 0x6400 426*4882a593Smuzhiyun # define AVIVO_D1CURSOR_EN (1 << 0) 427*4882a593Smuzhiyun # define AVIVO_D1CURSOR_MODE_SHIFT 8 428*4882a593Smuzhiyun # define AVIVO_D1CURSOR_MODE_MASK (3 << 8) 429*4882a593Smuzhiyun # define AVIVO_D1CURSOR_MODE_24BPP 2 430*4882a593Smuzhiyun #define AVIVO_D1CUR_SURFACE_ADDRESS 0x6408 431*4882a593Smuzhiyun #define R700_D1CUR_SURFACE_ADDRESS_HIGH 0x6c0c 432*4882a593Smuzhiyun #define R700_D2CUR_SURFACE_ADDRESS_HIGH 0x640c 433*4882a593Smuzhiyun #define AVIVO_D1CUR_SIZE 0x6410 434*4882a593Smuzhiyun #define AVIVO_D1CUR_POSITION 0x6414 435*4882a593Smuzhiyun #define AVIVO_D1CUR_HOT_SPOT 0x6418 436*4882a593Smuzhiyun #define AVIVO_D1CUR_UPDATE 0x6424 437*4882a593Smuzhiyun # define AVIVO_D1CURSOR_UPDATE_LOCK (1 << 16) 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun #define AVIVO_DC_LUT_RW_SELECT 0x6480 440*4882a593Smuzhiyun #define AVIVO_DC_LUT_RW_MODE 0x6484 441*4882a593Smuzhiyun #define AVIVO_DC_LUT_RW_INDEX 0x6488 442*4882a593Smuzhiyun #define AVIVO_DC_LUT_SEQ_COLOR 0x648c 443*4882a593Smuzhiyun #define AVIVO_DC_LUT_PWL_DATA 0x6490 444*4882a593Smuzhiyun #define AVIVO_DC_LUT_30_COLOR 0x6494 445*4882a593Smuzhiyun #define AVIVO_DC_LUT_READ_PIPE_SELECT 0x6498 446*4882a593Smuzhiyun #define AVIVO_DC_LUT_WRITE_EN_MASK 0x649c 447*4882a593Smuzhiyun #define AVIVO_DC_LUT_AUTOFILL 0x64a0 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun #define AVIVO_DC_LUTA_CONTROL 0x64c0 450*4882a593Smuzhiyun #define AVIVO_DC_LUTA_BLACK_OFFSET_BLUE 0x64c4 451*4882a593Smuzhiyun #define AVIVO_DC_LUTA_BLACK_OFFSET_GREEN 0x64c8 452*4882a593Smuzhiyun #define AVIVO_DC_LUTA_BLACK_OFFSET_RED 0x64cc 453*4882a593Smuzhiyun #define AVIVO_DC_LUTA_WHITE_OFFSET_BLUE 0x64d0 454*4882a593Smuzhiyun #define AVIVO_DC_LUTA_WHITE_OFFSET_GREEN 0x64d4 455*4882a593Smuzhiyun #define AVIVO_DC_LUTA_WHITE_OFFSET_RED 0x64d8 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define AVIVO_DC_LB_MEMORY_SPLIT 0x6520 458*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_MASK 0x3 459*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT 0 460*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0 461*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1 462*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_D1_ONLY 2 463*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3 464*4882a593Smuzhiyun # define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2) 465*4882a593Smuzhiyun # define AVIVO_DC_LB_DISP1_END_ADR_SHIFT 4 466*4882a593Smuzhiyun # define AVIVO_DC_LB_DISP1_END_ADR_MASK 0x7ff 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun #define AVIVO_D1MODE_DATA_FORMAT 0x6528 469*4882a593Smuzhiyun # define AVIVO_D1MODE_INTERLEAVE_EN (1 << 0) 470*4882a593Smuzhiyun #define AVIVO_D1MODE_DESKTOP_HEIGHT 0x652C 471*4882a593Smuzhiyun #define AVIVO_D1MODE_VBLANK_STATUS 0x6534 472*4882a593Smuzhiyun # define AVIVO_VBLANK_ACK (1 << 4) 473*4882a593Smuzhiyun #define AVIVO_D1MODE_VLINE_START_END 0x6538 474*4882a593Smuzhiyun #define AVIVO_D1MODE_VLINE_STATUS 0x653c 475*4882a593Smuzhiyun # define AVIVO_D1MODE_VLINE_STAT (1 << 12) 476*4882a593Smuzhiyun #define AVIVO_DxMODE_INT_MASK 0x6540 477*4882a593Smuzhiyun # define AVIVO_D1MODE_INT_MASK (1 << 0) 478*4882a593Smuzhiyun # define AVIVO_D2MODE_INT_MASK (1 << 8) 479*4882a593Smuzhiyun #define AVIVO_D1MODE_VIEWPORT_START 0x6580 480*4882a593Smuzhiyun #define AVIVO_D1MODE_VIEWPORT_SIZE 0x6584 481*4882a593Smuzhiyun #define AVIVO_D1MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6588 482*4882a593Smuzhiyun #define AVIVO_D1MODE_EXT_OVERSCAN_TOP_BOTTOM 0x658c 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun #define AVIVO_D1SCL_SCALER_ENABLE 0x6590 485*4882a593Smuzhiyun #define AVIVO_D1SCL_SCALER_TAP_CONTROL 0x6594 486*4882a593Smuzhiyun #define AVIVO_D1SCL_UPDATE 0x65cc 487*4882a593Smuzhiyun # define AVIVO_D1SCL_UPDATE_LOCK (1 << 16) 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun /* second crtc */ 490*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_TOTAL 0x6800 491*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_BLANK_START_END 0x6804 492*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_SYNC_A 0x6808 493*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_SYNC_A_CNTL 0x680c 494*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_SYNC_B 0x6810 495*4882a593Smuzhiyun #define AVIVO_D2CRTC_H_SYNC_B_CNTL 0x6814 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_TOTAL 0x6820 498*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_BLANK_START_END 0x6824 499*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_SYNC_A 0x6828 500*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_SYNC_A_CNTL 0x682c 501*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_SYNC_B 0x6830 502*4882a593Smuzhiyun #define AVIVO_D2CRTC_V_SYNC_B_CNTL 0x6834 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun #define AVIVO_D2CRTC_CONTROL 0x6880 505*4882a593Smuzhiyun #define AVIVO_D2CRTC_BLANK_CONTROL 0x6884 506*4882a593Smuzhiyun #define AVIVO_D2CRTC_INTERLACE_CONTROL 0x6888 507*4882a593Smuzhiyun #define AVIVO_D2CRTC_INTERLACE_STATUS 0x688c 508*4882a593Smuzhiyun #define AVIVO_D2CRTC_STATUS_POSITION 0x68a0 509*4882a593Smuzhiyun #define AVIVO_D2CRTC_FRAME_COUNT 0x68a4 510*4882a593Smuzhiyun #define AVIVO_D2CRTC_STEREO_CONTROL 0x68c4 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun #define AVIVO_D2GRPH_ENABLE 0x6900 513*4882a593Smuzhiyun #define AVIVO_D2GRPH_CONTROL 0x6904 514*4882a593Smuzhiyun #define AVIVO_D2GRPH_LUT_SEL 0x6908 515*4882a593Smuzhiyun #define AVIVO_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x6910 516*4882a593Smuzhiyun #define AVIVO_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x6918 517*4882a593Smuzhiyun #define AVIVO_D2GRPH_PITCH 0x6920 518*4882a593Smuzhiyun #define AVIVO_D2GRPH_SURFACE_OFFSET_X 0x6924 519*4882a593Smuzhiyun #define AVIVO_D2GRPH_SURFACE_OFFSET_Y 0x6928 520*4882a593Smuzhiyun #define AVIVO_D2GRPH_X_START 0x692c 521*4882a593Smuzhiyun #define AVIVO_D2GRPH_Y_START 0x6930 522*4882a593Smuzhiyun #define AVIVO_D2GRPH_X_END 0x6934 523*4882a593Smuzhiyun #define AVIVO_D2GRPH_Y_END 0x6938 524*4882a593Smuzhiyun #define AVIVO_D2GRPH_UPDATE 0x6944 525*4882a593Smuzhiyun #define AVIVO_D2GRPH_FLIP_CONTROL 0x6948 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define AVIVO_D2CUR_CONTROL 0x6c00 528*4882a593Smuzhiyun #define AVIVO_D2CUR_SURFACE_ADDRESS 0x6c08 529*4882a593Smuzhiyun #define AVIVO_D2CUR_SIZE 0x6c10 530*4882a593Smuzhiyun #define AVIVO_D2CUR_POSITION 0x6c14 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun #define AVIVO_D2MODE_VBLANK_STATUS 0x6d34 533*4882a593Smuzhiyun #define AVIVO_D2MODE_VLINE_START_END 0x6d38 534*4882a593Smuzhiyun #define AVIVO_D2MODE_VLINE_STATUS 0x6d3c 535*4882a593Smuzhiyun #define AVIVO_D2MODE_VIEWPORT_START 0x6d80 536*4882a593Smuzhiyun #define AVIVO_D2MODE_VIEWPORT_SIZE 0x6d84 537*4882a593Smuzhiyun #define AVIVO_D2MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6d88 538*4882a593Smuzhiyun #define AVIVO_D2MODE_EXT_OVERSCAN_TOP_BOTTOM 0x6d8c 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun #define AVIVO_D2SCL_SCALER_ENABLE 0x6d90 541*4882a593Smuzhiyun #define AVIVO_D2SCL_SCALER_TAP_CONTROL 0x6d94 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun #define AVIVO_DDIA_BIT_DEPTH_CONTROL 0x7214 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun #define AVIVO_DACA_ENABLE 0x7800 546*4882a593Smuzhiyun # define AVIVO_DAC_ENABLE (1 << 0) 547*4882a593Smuzhiyun #define AVIVO_DACA_SOURCE_SELECT 0x7804 548*4882a593Smuzhiyun # define AVIVO_DAC_SOURCE_CRTC1 (0 << 0) 549*4882a593Smuzhiyun # define AVIVO_DAC_SOURCE_CRTC2 (1 << 0) 550*4882a593Smuzhiyun # define AVIVO_DAC_SOURCE_TV (2 << 0) 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun #define AVIVO_DACA_FORCE_OUTPUT_CNTL 0x783c 553*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0) 554*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8) 555*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0) 556*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1) 557*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2) 558*4882a593Smuzhiyun # define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24) 559*4882a593Smuzhiyun #define AVIVO_DACA_POWERDOWN 0x7850 560*4882a593Smuzhiyun # define AVIVO_DACA_POWERDOWN_POWERDOWN (1 << 0) 561*4882a593Smuzhiyun # define AVIVO_DACA_POWERDOWN_BLUE (1 << 8) 562*4882a593Smuzhiyun # define AVIVO_DACA_POWERDOWN_GREEN (1 << 16) 563*4882a593Smuzhiyun # define AVIVO_DACA_POWERDOWN_RED (1 << 24) 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun #define AVIVO_DACB_ENABLE 0x7a00 566*4882a593Smuzhiyun #define AVIVO_DACB_SOURCE_SELECT 0x7a04 567*4882a593Smuzhiyun #define AVIVO_DACB_FORCE_OUTPUT_CNTL 0x7a3c 568*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0) 569*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8) 570*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0) 571*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1) 572*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2) 573*4882a593Smuzhiyun # define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24) 574*4882a593Smuzhiyun #define AVIVO_DACB_POWERDOWN 0x7a50 575*4882a593Smuzhiyun # define AVIVO_DACB_POWERDOWN_POWERDOWN (1 << 0) 576*4882a593Smuzhiyun # define AVIVO_DACB_POWERDOWN_BLUE (1 << 8) 577*4882a593Smuzhiyun # define AVIVO_DACB_POWERDOWN_GREEN (1 << 16) 578*4882a593Smuzhiyun # define AVIVO_DACB_POWERDOWN_RED 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun #define AVIVO_TMDSA_CNTL 0x7880 581*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_ENABLE (1 << 0) 582*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_HDMI_EN (1 << 2) 583*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_HPD_MASK (1 << 4) 584*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_HPD_SELECT (1 << 8) 585*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_SYNC_PHASE (1 << 12) 586*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_PIXEL_ENCODING (1 << 16) 587*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_DUAL_LINK_ENABLE (1 << 24) 588*4882a593Smuzhiyun # define AVIVO_TMDSA_CNTL_SWAP (1 << 28) 589*4882a593Smuzhiyun #define AVIVO_TMDSA_SOURCE_SELECT 0x7884 590*4882a593Smuzhiyun /* 78a8 appears to be some kind of (reasonably tolerant) clock? 591*4882a593Smuzhiyun * 78d0 definitely hits the transmitter, definitely clock. */ 592*4882a593Smuzhiyun /* MYSTERY1 This appears to control dithering? */ 593*4882a593Smuzhiyun #define AVIVO_TMDSA_BIT_DEPTH_CONTROL 0x7894 594*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0) 595*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4) 596*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8) 597*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12) 598*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16) 599*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20) 600*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24) 601*4882a593Smuzhiyun # define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26) 602*4882a593Smuzhiyun #define AVIVO_TMDSA_DCBALANCER_CONTROL 0x78d0 603*4882a593Smuzhiyun # define AVIVO_TMDSA_DCBALANCER_CONTROL_EN (1 << 0) 604*4882a593Smuzhiyun # define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_EN (1 << 8) 605*4882a593Smuzhiyun # define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16) 606*4882a593Smuzhiyun # define AVIVO_TMDSA_DCBALANCER_CONTROL_FORCE (1 << 24) 607*4882a593Smuzhiyun #define AVIVO_TMDSA_DATA_SYNCHRONIZATION 0x78d8 608*4882a593Smuzhiyun # define AVIVO_TMDSA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0) 609*4882a593Smuzhiyun # define AVIVO_TMDSA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8) 610*4882a593Smuzhiyun #define AVIVO_TMDSA_CLOCK_ENABLE 0x7900 611*4882a593Smuzhiyun #define AVIVO_TMDSA_TRANSMITTER_ENABLE 0x7904 612*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX0_ENABLE (1 << 0) 613*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1) 614*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2) 615*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3) 616*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4) 617*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX1_ENABLE (1 << 8) 618*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10) 619*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11) 620*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12) 621*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX_ENABLE_HPD_MASK (1 << 16) 622*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17) 623*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18) 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun #define AVIVO_TMDSA_TRANSMITTER_CONTROL 0x7910 626*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0) 627*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1) 628*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2) 629*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4) 630*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5) 631*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6) 632*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK (1 << 8) 633*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13) 634*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK (1 << 14) 635*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15) 636*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16) 637*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28) 638*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29) 639*4882a593Smuzhiyun # define AVIVO_TMDSA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31) 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun #define AVIVO_LVTMA_CNTL 0x7a80 642*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_ENABLE (1 << 0) 643*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_HDMI_EN (1 << 2) 644*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_HPD_MASK (1 << 4) 645*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_HPD_SELECT (1 << 8) 646*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_SYNC_PHASE (1 << 12) 647*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_PIXEL_ENCODING (1 << 16) 648*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_DUAL_LINK_ENABLE (1 << 24) 649*4882a593Smuzhiyun # define AVIVO_LVTMA_CNTL_SWAP (1 << 28) 650*4882a593Smuzhiyun #define AVIVO_LVTMA_SOURCE_SELECT 0x7a84 651*4882a593Smuzhiyun #define AVIVO_LVTMA_COLOR_FORMAT 0x7a88 652*4882a593Smuzhiyun #define AVIVO_LVTMA_BIT_DEPTH_CONTROL 0x7a94 653*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0) 654*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4) 655*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8) 656*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12) 657*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16) 658*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20) 659*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24) 660*4882a593Smuzhiyun # define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26) 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun #define AVIVO_LVTMA_DCBALANCER_CONTROL 0x7ad0 665*4882a593Smuzhiyun # define AVIVO_LVTMA_DCBALANCER_CONTROL_EN (1 << 0) 666*4882a593Smuzhiyun # define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_EN (1 << 8) 667*4882a593Smuzhiyun # define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16) 668*4882a593Smuzhiyun # define AVIVO_LVTMA_DCBALANCER_CONTROL_FORCE (1 << 24) 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun #define AVIVO_LVTMA_DATA_SYNCHRONIZATION 0x78d8 671*4882a593Smuzhiyun # define AVIVO_LVTMA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0) 672*4882a593Smuzhiyun # define AVIVO_LVTMA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8) 673*4882a593Smuzhiyun #define R500_LVTMA_CLOCK_ENABLE 0x7b00 674*4882a593Smuzhiyun #define R600_LVTMA_CLOCK_ENABLE 0x7b04 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun #define R500_LVTMA_TRANSMITTER_ENABLE 0x7b04 677*4882a593Smuzhiyun #define R600_LVTMA_TRANSMITTER_ENABLE 0x7b08 678*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1) 679*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2) 680*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3) 681*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4) 682*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD03EN (1 << 5) 683*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC1EN (1 << 9) 684*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10) 685*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11) 686*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12) 687*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17) 688*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18) 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun #define R500_LVTMA_TRANSMITTER_CONTROL 0x7b10 691*4882a593Smuzhiyun #define R600_LVTMA_TRANSMITTER_CONTROL 0x7b14 692*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0) 693*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1) 694*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2) 695*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4) 696*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5) 697*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6) 698*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK (1 << 8) 699*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13) 700*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK (1 << 14) 701*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15) 702*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16) 703*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28) 704*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29) 705*4882a593Smuzhiyun # define AVIVO_LVTMA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31) 706*4882a593Smuzhiyun 707*4882a593Smuzhiyun #define R500_LVTMA_PWRSEQ_CNTL 0x7af0 708*4882a593Smuzhiyun #define R600_LVTMA_PWRSEQ_CNTL 0x7af4 709*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_EN (1 << 0) 710*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_PLL_ENABLE_MASK (1 << 2) 711*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_PLL_RESET_MASK (1 << 3) 712*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_TARGET_STATE (1 << 4) 713*4882a593Smuzhiyun # define AVIVO_LVTMA_SYNCEN (1 << 8) 714*4882a593Smuzhiyun # define AVIVO_LVTMA_SYNCEN_OVRD (1 << 9) 715*4882a593Smuzhiyun # define AVIVO_LVTMA_SYNCEN_POL (1 << 10) 716*4882a593Smuzhiyun # define AVIVO_LVTMA_DIGON (1 << 16) 717*4882a593Smuzhiyun # define AVIVO_LVTMA_DIGON_OVRD (1 << 17) 718*4882a593Smuzhiyun # define AVIVO_LVTMA_DIGON_POL (1 << 18) 719*4882a593Smuzhiyun # define AVIVO_LVTMA_BLON (1 << 24) 720*4882a593Smuzhiyun # define AVIVO_LVTMA_BLON_OVRD (1 << 25) 721*4882a593Smuzhiyun # define AVIVO_LVTMA_BLON_POL (1 << 26) 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun #define R500_LVTMA_PWRSEQ_STATE 0x7af4 724*4882a593Smuzhiyun #define R600_LVTMA_PWRSEQ_STATE 0x7af8 725*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_TARGET_STATE_R (1 << 0) 726*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_DIGON (1 << 1) 727*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_SYNCEN (1 << 2) 728*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_BLON (1 << 3) 729*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_DONE (1 << 4) 730*4882a593Smuzhiyun # define AVIVO_LVTMA_PWRSEQ_STATE_STATUS_SHIFT (8) 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun #define AVIVO_LVDS_BACKLIGHT_CNTL 0x7af8 733*4882a593Smuzhiyun # define AVIVO_LVDS_BACKLIGHT_CNTL_EN (1 << 0) 734*4882a593Smuzhiyun # define AVIVO_LVDS_BACKLIGHT_LEVEL_MASK 0x0000ff00 735*4882a593Smuzhiyun # define AVIVO_LVDS_BACKLIGHT_LEVEL_SHIFT 8 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun #define AVIVO_DVOA_BIT_DEPTH_CONTROL 0x7988 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun #define AVIVO_DC_GPIO_HPD_A 0x7e94 740*4882a593Smuzhiyun #define AVIVO_DC_GPIO_HPD_Y 0x7e9c 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun #define AVIVO_DC_I2C_STATUS1 0x7d30 743*4882a593Smuzhiyun # define AVIVO_DC_I2C_DONE (1 << 0) 744*4882a593Smuzhiyun # define AVIVO_DC_I2C_NACK (1 << 1) 745*4882a593Smuzhiyun # define AVIVO_DC_I2C_HALT (1 << 2) 746*4882a593Smuzhiyun # define AVIVO_DC_I2C_GO (1 << 3) 747*4882a593Smuzhiyun #define AVIVO_DC_I2C_RESET 0x7d34 748*4882a593Smuzhiyun # define AVIVO_DC_I2C_SOFT_RESET (1 << 0) 749*4882a593Smuzhiyun # define AVIVO_DC_I2C_ABORT (1 << 8) 750*4882a593Smuzhiyun #define AVIVO_DC_I2C_CONTROL1 0x7d38 751*4882a593Smuzhiyun # define AVIVO_DC_I2C_START (1 << 0) 752*4882a593Smuzhiyun # define AVIVO_DC_I2C_STOP (1 << 1) 753*4882a593Smuzhiyun # define AVIVO_DC_I2C_RECEIVE (1 << 2) 754*4882a593Smuzhiyun # define AVIVO_DC_I2C_EN (1 << 8) 755*4882a593Smuzhiyun # define AVIVO_DC_I2C_PIN_SELECT(x) ((x) << 16) 756*4882a593Smuzhiyun # define AVIVO_SEL_DDC1 0 757*4882a593Smuzhiyun # define AVIVO_SEL_DDC2 1 758*4882a593Smuzhiyun # define AVIVO_SEL_DDC3 2 759*4882a593Smuzhiyun #define AVIVO_DC_I2C_CONTROL2 0x7d3c 760*4882a593Smuzhiyun # define AVIVO_DC_I2C_ADDR_COUNT(x) ((x) << 0) 761*4882a593Smuzhiyun # define AVIVO_DC_I2C_DATA_COUNT(x) ((x) << 8) 762*4882a593Smuzhiyun #define AVIVO_DC_I2C_CONTROL3 0x7d40 763*4882a593Smuzhiyun # define AVIVO_DC_I2C_DATA_DRIVE_EN (1 << 0) 764*4882a593Smuzhiyun # define AVIVO_DC_I2C_DATA_DRIVE_SEL (1 << 1) 765*4882a593Smuzhiyun # define AVIVO_DC_I2C_CLK_DRIVE_EN (1 << 7) 766*4882a593Smuzhiyun # define AVIVO_DC_I2C_RD_INTRA_BYTE_DELAY(x) ((x) << 8) 767*4882a593Smuzhiyun # define AVIVO_DC_I2C_WR_INTRA_BYTE_DELAY(x) ((x) << 16) 768*4882a593Smuzhiyun # define AVIVO_DC_I2C_TIME_LIMIT(x) ((x) << 24) 769*4882a593Smuzhiyun #define AVIVO_DC_I2C_DATA 0x7d44 770*4882a593Smuzhiyun #define AVIVO_DC_I2C_INTERRUPT_CONTROL 0x7d48 771*4882a593Smuzhiyun # define AVIVO_DC_I2C_INTERRUPT_STATUS (1 << 0) 772*4882a593Smuzhiyun # define AVIVO_DC_I2C_INTERRUPT_AK (1 << 8) 773*4882a593Smuzhiyun # define AVIVO_DC_I2C_INTERRUPT_ENABLE (1 << 16) 774*4882a593Smuzhiyun #define AVIVO_DC_I2C_ARBITRATION 0x7d50 775*4882a593Smuzhiyun # define AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C (1 << 0) 776*4882a593Smuzhiyun # define AVIVO_DC_I2C_SW_CAN_USE_I2C (1 << 1) 777*4882a593Smuzhiyun # define AVIVO_DC_I2C_SW_DONE_USING_I2C (1 << 8) 778*4882a593Smuzhiyun # define AVIVO_DC_I2C_HW_NEEDS_I2C (1 << 9) 779*4882a593Smuzhiyun # define AVIVO_DC_I2C_ABORT_HDCP_I2C (1 << 16) 780*4882a593Smuzhiyun # define AVIVO_DC_I2C_HW_USING_I2C (1 << 17) 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC1_MASK 0x7e40 783*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC1_A 0x7e44 784*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC1_EN 0x7e48 785*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC1_Y 0x7e4c 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC2_MASK 0x7e50 788*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC2_A 0x7e54 789*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC2_EN 0x7e58 790*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC2_Y 0x7e5c 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC3_MASK 0x7e60 793*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC3_A 0x7e64 794*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC3_EN 0x7e68 795*4882a593Smuzhiyun #define AVIVO_DC_GPIO_DDC3_Y 0x7e6c 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun #define AVIVO_DISP_INTERRUPT_STATUS 0x7edc 798*4882a593Smuzhiyun # define AVIVO_D1_VBLANK_INTERRUPT (1 << 4) 799*4882a593Smuzhiyun # define AVIVO_D2_VBLANK_INTERRUPT (1 << 5) 800*4882a593Smuzhiyun 801*4882a593Smuzhiyun #endif 802