1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun #include <linux/seq_file.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
34*4882a593Smuzhiyun #include <drm/drm_device.h>
35*4882a593Smuzhiyun #include <drm/drm_file.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "atom.h"
38*4882a593Smuzhiyun #include "r100d.h"
39*4882a593Smuzhiyun #include "r420_reg_safe.h"
40*4882a593Smuzhiyun #include "r420d.h"
41*4882a593Smuzhiyun #include "radeon.h"
42*4882a593Smuzhiyun #include "radeon_asic.h"
43*4882a593Smuzhiyun #include "radeon_reg.h"
44*4882a593Smuzhiyun
r420_pm_init_profile(struct radeon_device * rdev)45*4882a593Smuzhiyun void r420_pm_init_profile(struct radeon_device *rdev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun /* default */
48*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
49*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
50*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
51*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
52*4882a593Smuzhiyun /* low sh */
53*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
54*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
55*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
56*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
57*4882a593Smuzhiyun /* mid sh */
58*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
59*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
60*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
61*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
62*4882a593Smuzhiyun /* high sh */
63*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
64*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
65*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
66*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
67*4882a593Smuzhiyun /* low mh */
68*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
69*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
70*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
71*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
72*4882a593Smuzhiyun /* mid mh */
73*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
74*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
75*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
76*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
77*4882a593Smuzhiyun /* high mh */
78*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
79*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
80*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
81*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
r420_set_reg_safe(struct radeon_device * rdev)84*4882a593Smuzhiyun static void r420_set_reg_safe(struct radeon_device *rdev)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun rdev->config.r300.reg_safe_bm = r420_reg_safe_bm;
87*4882a593Smuzhiyun rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
r420_pipes_init(struct radeon_device * rdev)90*4882a593Smuzhiyun void r420_pipes_init(struct radeon_device *rdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned tmp;
93*4882a593Smuzhiyun unsigned gb_pipe_select;
94*4882a593Smuzhiyun unsigned num_pipes;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* GA_ENHANCE workaround TCL deadlock issue */
97*4882a593Smuzhiyun WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL |
98*4882a593Smuzhiyun (1 << 2) | (1 << 3));
99*4882a593Smuzhiyun /* add idle wait as per freedesktop.org bug 24041 */
100*4882a593Smuzhiyun if (r100_gui_wait_for_idle(rdev)) {
101*4882a593Smuzhiyun pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun /* get max number of pipes */
104*4882a593Smuzhiyun gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
105*4882a593Smuzhiyun num_pipes = ((gb_pipe_select >> 12) & 3) + 1;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* SE chips have 1 pipe */
108*4882a593Smuzhiyun if ((rdev->pdev->device == 0x5e4c) ||
109*4882a593Smuzhiyun (rdev->pdev->device == 0x5e4f))
110*4882a593Smuzhiyun num_pipes = 1;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun rdev->num_gb_pipes = num_pipes;
113*4882a593Smuzhiyun tmp = 0;
114*4882a593Smuzhiyun switch (num_pipes) {
115*4882a593Smuzhiyun default:
116*4882a593Smuzhiyun /* force to 1 pipe */
117*4882a593Smuzhiyun num_pipes = 1;
118*4882a593Smuzhiyun fallthrough;
119*4882a593Smuzhiyun case 1:
120*4882a593Smuzhiyun tmp = (0 << 1);
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case 2:
123*4882a593Smuzhiyun tmp = (3 << 1);
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case 3:
126*4882a593Smuzhiyun tmp = (6 << 1);
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case 4:
129*4882a593Smuzhiyun tmp = (7 << 1);
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1);
133*4882a593Smuzhiyun /* Sub pixel 1/12 so we can have 4K rendering according to doc */
134*4882a593Smuzhiyun tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING;
135*4882a593Smuzhiyun WREG32(R300_GB_TILE_CONFIG, tmp);
136*4882a593Smuzhiyun if (r100_gui_wait_for_idle(rdev)) {
137*4882a593Smuzhiyun pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun tmp = RREG32(R300_DST_PIPE_CONFIG);
141*4882a593Smuzhiyun WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun WREG32(R300_RB2D_DSTCACHE_MODE,
144*4882a593Smuzhiyun RREG32(R300_RB2D_DSTCACHE_MODE) |
145*4882a593Smuzhiyun R300_DC_AUTOFLUSH_ENABLE |
146*4882a593Smuzhiyun R300_DC_DC_DISABLE_IGNORE_PE);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (r100_gui_wait_for_idle(rdev)) {
149*4882a593Smuzhiyun pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (rdev->family == CHIP_RV530) {
153*4882a593Smuzhiyun tmp = RREG32(RV530_GB_PIPE_SELECT2);
154*4882a593Smuzhiyun if ((tmp & 3) == 3)
155*4882a593Smuzhiyun rdev->num_z_pipes = 2;
156*4882a593Smuzhiyun else
157*4882a593Smuzhiyun rdev->num_z_pipes = 1;
158*4882a593Smuzhiyun } else
159*4882a593Smuzhiyun rdev->num_z_pipes = 1;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n",
162*4882a593Smuzhiyun rdev->num_gb_pipes, rdev->num_z_pipes);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
r420_mc_rreg(struct radeon_device * rdev,u32 reg)165*4882a593Smuzhiyun u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun unsigned long flags;
168*4882a593Smuzhiyun u32 r;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mc_idx_lock, flags);
171*4882a593Smuzhiyun WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg));
172*4882a593Smuzhiyun r = RREG32(R_0001FC_MC_IND_DATA);
173*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
174*4882a593Smuzhiyun return r;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
r420_mc_wreg(struct radeon_device * rdev,u32 reg,u32 v)177*4882a593Smuzhiyun void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun unsigned long flags;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mc_idx_lock, flags);
182*4882a593Smuzhiyun WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) |
183*4882a593Smuzhiyun S_0001F8_MC_IND_WR_EN(1));
184*4882a593Smuzhiyun WREG32(R_0001FC_MC_IND_DATA, v);
185*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
r420_debugfs(struct radeon_device * rdev)188*4882a593Smuzhiyun static void r420_debugfs(struct radeon_device *rdev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun if (r100_debugfs_rbbm_init(rdev)) {
191*4882a593Smuzhiyun DRM_ERROR("Failed to register debugfs file for RBBM !\n");
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun if (r420_debugfs_pipes_info_init(rdev)) {
194*4882a593Smuzhiyun DRM_ERROR("Failed to register debugfs file for pipes !\n");
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
r420_clock_resume(struct radeon_device * rdev)198*4882a593Smuzhiyun static void r420_clock_resume(struct radeon_device *rdev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u32 sclk_cntl;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (radeon_dynclks != -1 && radeon_dynclks)
203*4882a593Smuzhiyun radeon_atom_set_clock_gating(rdev, 1);
204*4882a593Smuzhiyun sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL);
205*4882a593Smuzhiyun sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
206*4882a593Smuzhiyun if (rdev->family == CHIP_R420)
207*4882a593Smuzhiyun sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1);
208*4882a593Smuzhiyun WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
r420_cp_errata_init(struct radeon_device * rdev)211*4882a593Smuzhiyun static void r420_cp_errata_init(struct radeon_device *rdev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun int r;
214*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* RV410 and R420 can lock up if CP DMA to host memory happens
217*4882a593Smuzhiyun * while the 2D engine is busy.
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun * The proper workaround is to queue a RESYNC at the beginning
220*4882a593Smuzhiyun * of the CP init, apparently.
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch);
223*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 8);
224*4882a593Smuzhiyun WARN_ON(r);
225*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1));
226*4882a593Smuzhiyun radeon_ring_write(ring, rdev->config.r300.resync_scratch);
227*4882a593Smuzhiyun radeon_ring_write(ring, 0xDEADBEEF);
228*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
r420_cp_errata_fini(struct radeon_device * rdev)231*4882a593Smuzhiyun static void r420_cp_errata_fini(struct radeon_device *rdev)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun int r;
234*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Catch the RESYNC we dispatched all the way back,
237*4882a593Smuzhiyun * at the very beginning of the CP init.
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 8);
240*4882a593Smuzhiyun WARN_ON(r);
241*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
242*4882a593Smuzhiyun radeon_ring_write(ring, R300_RB3D_DC_FINISH);
243*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
244*4882a593Smuzhiyun radeon_scratch_free(rdev, rdev->config.r300.resync_scratch);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
r420_startup(struct radeon_device * rdev)247*4882a593Smuzhiyun static int r420_startup(struct radeon_device *rdev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun int r;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* set common regs */
252*4882a593Smuzhiyun r100_set_common_regs(rdev);
253*4882a593Smuzhiyun /* program mc */
254*4882a593Smuzhiyun r300_mc_program(rdev);
255*4882a593Smuzhiyun /* Resume clock */
256*4882a593Smuzhiyun r420_clock_resume(rdev);
257*4882a593Smuzhiyun /* Initialize GART (initialize after TTM so we can allocate
258*4882a593Smuzhiyun * memory through TTM but finalize after TTM) */
259*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE) {
260*4882a593Smuzhiyun r = rv370_pcie_gart_enable(rdev);
261*4882a593Smuzhiyun if (r)
262*4882a593Smuzhiyun return r;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI) {
265*4882a593Smuzhiyun r = r100_pci_gart_enable(rdev);
266*4882a593Smuzhiyun if (r)
267*4882a593Smuzhiyun return r;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun r420_pipes_init(rdev);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* allocate wb buffer */
272*4882a593Smuzhiyun r = radeon_wb_init(rdev);
273*4882a593Smuzhiyun if (r)
274*4882a593Smuzhiyun return r;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
277*4882a593Smuzhiyun if (r) {
278*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
279*4882a593Smuzhiyun return r;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun /* Enable IRQ */
283*4882a593Smuzhiyun if (!rdev->irq.installed) {
284*4882a593Smuzhiyun r = radeon_irq_kms_init(rdev);
285*4882a593Smuzhiyun if (r)
286*4882a593Smuzhiyun return r;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun r100_irq_set(rdev);
290*4882a593Smuzhiyun rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
291*4882a593Smuzhiyun /* 1M ring buffer */
292*4882a593Smuzhiyun r = r100_cp_init(rdev, 1024 * 1024);
293*4882a593Smuzhiyun if (r) {
294*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
295*4882a593Smuzhiyun return r;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun r420_cp_errata_init(rdev);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun r = radeon_ib_pool_init(rdev);
300*4882a593Smuzhiyun if (r) {
301*4882a593Smuzhiyun dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
302*4882a593Smuzhiyun return r;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
r420_resume(struct radeon_device * rdev)308*4882a593Smuzhiyun int r420_resume(struct radeon_device *rdev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun int r;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Make sur GART are not working */
313*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE)
314*4882a593Smuzhiyun rv370_pcie_gart_disable(rdev);
315*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
316*4882a593Smuzhiyun r100_pci_gart_disable(rdev);
317*4882a593Smuzhiyun /* Resume clock before doing reset */
318*4882a593Smuzhiyun r420_clock_resume(rdev);
319*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
320*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
321*4882a593Smuzhiyun dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
322*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
323*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun /* check if cards are posted or not */
326*4882a593Smuzhiyun if (rdev->is_atom_bios) {
327*4882a593Smuzhiyun atom_asic_init(rdev->mode_info.atom_context);
328*4882a593Smuzhiyun } else {
329*4882a593Smuzhiyun radeon_combios_asic_init(rdev->ddev);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun /* Resume clock after posting */
332*4882a593Smuzhiyun r420_clock_resume(rdev);
333*4882a593Smuzhiyun /* Initialize surface registers */
334*4882a593Smuzhiyun radeon_surface_init(rdev);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun rdev->accel_working = true;
337*4882a593Smuzhiyun r = r420_startup(rdev);
338*4882a593Smuzhiyun if (r) {
339*4882a593Smuzhiyun rdev->accel_working = false;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun return r;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
r420_suspend(struct radeon_device * rdev)344*4882a593Smuzhiyun int r420_suspend(struct radeon_device *rdev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun radeon_pm_suspend(rdev);
347*4882a593Smuzhiyun r420_cp_errata_fini(rdev);
348*4882a593Smuzhiyun r100_cp_disable(rdev);
349*4882a593Smuzhiyun radeon_wb_disable(rdev);
350*4882a593Smuzhiyun r100_irq_disable(rdev);
351*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE)
352*4882a593Smuzhiyun rv370_pcie_gart_disable(rdev);
353*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
354*4882a593Smuzhiyun r100_pci_gart_disable(rdev);
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
r420_fini(struct radeon_device * rdev)358*4882a593Smuzhiyun void r420_fini(struct radeon_device *rdev)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun radeon_pm_fini(rdev);
361*4882a593Smuzhiyun r100_cp_fini(rdev);
362*4882a593Smuzhiyun radeon_wb_fini(rdev);
363*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
364*4882a593Smuzhiyun radeon_gem_fini(rdev);
365*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE)
366*4882a593Smuzhiyun rv370_pcie_gart_fini(rdev);
367*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
368*4882a593Smuzhiyun r100_pci_gart_fini(rdev);
369*4882a593Smuzhiyun radeon_agp_fini(rdev);
370*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
371*4882a593Smuzhiyun radeon_fence_driver_fini(rdev);
372*4882a593Smuzhiyun radeon_bo_fini(rdev);
373*4882a593Smuzhiyun if (rdev->is_atom_bios) {
374*4882a593Smuzhiyun radeon_atombios_fini(rdev);
375*4882a593Smuzhiyun } else {
376*4882a593Smuzhiyun radeon_combios_fini(rdev);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun kfree(rdev->bios);
379*4882a593Smuzhiyun rdev->bios = NULL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
r420_init(struct radeon_device * rdev)382*4882a593Smuzhiyun int r420_init(struct radeon_device *rdev)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun int r;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun /* Initialize scratch registers */
387*4882a593Smuzhiyun radeon_scratch_init(rdev);
388*4882a593Smuzhiyun /* Initialize surface registers */
389*4882a593Smuzhiyun radeon_surface_init(rdev);
390*4882a593Smuzhiyun /* TODO: disable VGA need to use VGA request */
391*4882a593Smuzhiyun /* restore some register to sane defaults */
392*4882a593Smuzhiyun r100_restore_sanity(rdev);
393*4882a593Smuzhiyun /* BIOS*/
394*4882a593Smuzhiyun if (!radeon_get_bios(rdev)) {
395*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun if (rdev->is_atom_bios) {
399*4882a593Smuzhiyun r = radeon_atombios_init(rdev);
400*4882a593Smuzhiyun if (r) {
401*4882a593Smuzhiyun return r;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun } else {
404*4882a593Smuzhiyun r = radeon_combios_init(rdev);
405*4882a593Smuzhiyun if (r) {
406*4882a593Smuzhiyun return r;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
410*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
411*4882a593Smuzhiyun dev_warn(rdev->dev,
412*4882a593Smuzhiyun "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
413*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
414*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun /* check if cards are posted or not */
417*4882a593Smuzhiyun if (radeon_boot_test_post_card(rdev) == false)
418*4882a593Smuzhiyun return -EINVAL;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* Initialize clocks */
421*4882a593Smuzhiyun radeon_get_clock_info(rdev->ddev);
422*4882a593Smuzhiyun /* initialize AGP */
423*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_AGP) {
424*4882a593Smuzhiyun r = radeon_agp_init(rdev);
425*4882a593Smuzhiyun if (r) {
426*4882a593Smuzhiyun radeon_agp_disable(rdev);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun /* initialize memory controller */
430*4882a593Smuzhiyun r300_mc_init(rdev);
431*4882a593Smuzhiyun r420_debugfs(rdev);
432*4882a593Smuzhiyun /* Fence driver */
433*4882a593Smuzhiyun r = radeon_fence_driver_init(rdev);
434*4882a593Smuzhiyun if (r) {
435*4882a593Smuzhiyun return r;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun /* Memory manager */
438*4882a593Smuzhiyun r = radeon_bo_init(rdev);
439*4882a593Smuzhiyun if (r) {
440*4882a593Smuzhiyun return r;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun if (rdev->family == CHIP_R420)
443*4882a593Smuzhiyun r100_enable_bm(rdev);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE) {
446*4882a593Smuzhiyun r = rv370_pcie_gart_init(rdev);
447*4882a593Smuzhiyun if (r)
448*4882a593Smuzhiyun return r;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI) {
451*4882a593Smuzhiyun r = r100_pci_gart_init(rdev);
452*4882a593Smuzhiyun if (r)
453*4882a593Smuzhiyun return r;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun r420_set_reg_safe(rdev);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /* Initialize power management */
458*4882a593Smuzhiyun radeon_pm_init(rdev);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun rdev->accel_working = true;
461*4882a593Smuzhiyun r = r420_startup(rdev);
462*4882a593Smuzhiyun if (r) {
463*4882a593Smuzhiyun /* Somethings want wront with the accel init stop accel */
464*4882a593Smuzhiyun dev_err(rdev->dev, "Disabling GPU acceleration\n");
465*4882a593Smuzhiyun r100_cp_fini(rdev);
466*4882a593Smuzhiyun radeon_wb_fini(rdev);
467*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
468*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
469*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCIE)
470*4882a593Smuzhiyun rv370_pcie_gart_fini(rdev);
471*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
472*4882a593Smuzhiyun r100_pci_gart_fini(rdev);
473*4882a593Smuzhiyun radeon_agp_fini(rdev);
474*4882a593Smuzhiyun rdev->accel_working = false;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun * Debugfs info
481*4882a593Smuzhiyun */
482*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
r420_debugfs_pipes_info(struct seq_file * m,void * data)483*4882a593Smuzhiyun static int r420_debugfs_pipes_info(struct seq_file *m, void *data)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *) m->private;
486*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
487*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
488*4882a593Smuzhiyun uint32_t tmp;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun tmp = RREG32(R400_GB_PIPE_SELECT);
491*4882a593Smuzhiyun seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
492*4882a593Smuzhiyun tmp = RREG32(R300_GB_TILE_CONFIG);
493*4882a593Smuzhiyun seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
494*4882a593Smuzhiyun tmp = RREG32(R300_DST_PIPE_CONFIG);
495*4882a593Smuzhiyun seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun static struct drm_info_list r420_pipes_info_list[] = {
500*4882a593Smuzhiyun {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL},
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun #endif
503*4882a593Smuzhiyun
r420_debugfs_pipes_info_init(struct radeon_device * rdev)504*4882a593Smuzhiyun int r420_debugfs_pipes_info_init(struct radeon_device *rdev)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
507*4882a593Smuzhiyun return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1);
508*4882a593Smuzhiyun #else
509*4882a593Smuzhiyun return 0;
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun }
512