1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <drm/radeon_drm.h>
30*4882a593Smuzhiyun #include "radeon_reg.h"
31*4882a593Smuzhiyun #include "radeon.h"
32*4882a593Smuzhiyun #include "radeon_asic.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "r100d.h"
35*4882a593Smuzhiyun #include "r200_reg_safe.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include "r100_track.h"
38*4882a593Smuzhiyun
r200_get_vtx_size_0(uint32_t vtx_fmt_0)39*4882a593Smuzhiyun static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun int vtx_size, i;
42*4882a593Smuzhiyun vtx_size = 2;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_Z0)
45*4882a593Smuzhiyun vtx_size++;
46*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_W0)
47*4882a593Smuzhiyun vtx_size++;
48*4882a593Smuzhiyun /* blend weight */
49*4882a593Smuzhiyun if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
50*4882a593Smuzhiyun vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
51*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
52*4882a593Smuzhiyun vtx_size++;
53*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_N0)
54*4882a593Smuzhiyun vtx_size += 3;
55*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
56*4882a593Smuzhiyun vtx_size++;
57*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
58*4882a593Smuzhiyun vtx_size++;
59*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_SHININESS_0)
60*4882a593Smuzhiyun vtx_size++;
61*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_SHININESS_1)
62*4882a593Smuzhiyun vtx_size++;
63*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
64*4882a593Smuzhiyun int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
65*4882a593Smuzhiyun switch (color_size) {
66*4882a593Smuzhiyun case 0: break;
67*4882a593Smuzhiyun case 1: vtx_size++; break;
68*4882a593Smuzhiyun case 2: vtx_size += 3; break;
69*4882a593Smuzhiyun case 3: vtx_size += 4; break;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_XY1)
73*4882a593Smuzhiyun vtx_size += 2;
74*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_Z1)
75*4882a593Smuzhiyun vtx_size++;
76*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_W1)
77*4882a593Smuzhiyun vtx_size++;
78*4882a593Smuzhiyun if (vtx_fmt_0 & R200_VTX_N1)
79*4882a593Smuzhiyun vtx_size += 3;
80*4882a593Smuzhiyun return vtx_size;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
r200_copy_dma(struct radeon_device * rdev,uint64_t src_offset,uint64_t dst_offset,unsigned num_gpu_pages,struct dma_resv * resv)83*4882a593Smuzhiyun struct radeon_fence *r200_copy_dma(struct radeon_device *rdev,
84*4882a593Smuzhiyun uint64_t src_offset,
85*4882a593Smuzhiyun uint64_t dst_offset,
86*4882a593Smuzhiyun unsigned num_gpu_pages,
87*4882a593Smuzhiyun struct dma_resv *resv)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
90*4882a593Smuzhiyun struct radeon_fence *fence;
91*4882a593Smuzhiyun uint32_t size;
92*4882a593Smuzhiyun uint32_t cur_size;
93*4882a593Smuzhiyun int i, num_loops;
94*4882a593Smuzhiyun int r = 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* radeon pitch is /64 */
97*4882a593Smuzhiyun size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
98*4882a593Smuzhiyun num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
99*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64);
100*4882a593Smuzhiyun if (r) {
101*4882a593Smuzhiyun DRM_ERROR("radeon: moving bo (%d).\n", r);
102*4882a593Smuzhiyun return ERR_PTR(r);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun /* Must wait for 2D idle & clean before DMA or hangs might happen */
105*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
106*4882a593Smuzhiyun radeon_ring_write(ring, (1 << 16));
107*4882a593Smuzhiyun for (i = 0; i < num_loops; i++) {
108*4882a593Smuzhiyun cur_size = size;
109*4882a593Smuzhiyun if (cur_size > 0x1FFFFF) {
110*4882a593Smuzhiyun cur_size = 0x1FFFFF;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun size -= cur_size;
113*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(0x720, 2));
114*4882a593Smuzhiyun radeon_ring_write(ring, src_offset);
115*4882a593Smuzhiyun radeon_ring_write(ring, dst_offset);
116*4882a593Smuzhiyun radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30));
117*4882a593Smuzhiyun src_offset += cur_size;
118*4882a593Smuzhiyun dst_offset += cur_size;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
121*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE);
122*4882a593Smuzhiyun r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
123*4882a593Smuzhiyun if (r) {
124*4882a593Smuzhiyun radeon_ring_unlock_undo(rdev, ring);
125*4882a593Smuzhiyun return ERR_PTR(r);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
128*4882a593Smuzhiyun return fence;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun
r200_get_vtx_size_1(uint32_t vtx_fmt_1)132*4882a593Smuzhiyun static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun int vtx_size, i, tex_size;
135*4882a593Smuzhiyun vtx_size = 0;
136*4882a593Smuzhiyun for (i = 0; i < 6; i++) {
137*4882a593Smuzhiyun tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
138*4882a593Smuzhiyun if (tex_size > 4)
139*4882a593Smuzhiyun continue;
140*4882a593Smuzhiyun vtx_size += tex_size;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun return vtx_size;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
r200_packet0_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx,unsigned reg)145*4882a593Smuzhiyun int r200_packet0_check(struct radeon_cs_parser *p,
146*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
147*4882a593Smuzhiyun unsigned idx, unsigned reg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct radeon_bo_list *reloc;
150*4882a593Smuzhiyun struct r100_cs_track *track;
151*4882a593Smuzhiyun volatile uint32_t *ib;
152*4882a593Smuzhiyun uint32_t tmp;
153*4882a593Smuzhiyun int r;
154*4882a593Smuzhiyun int i;
155*4882a593Smuzhiyun int face;
156*4882a593Smuzhiyun u32 tile_flags = 0;
157*4882a593Smuzhiyun u32 idx_value;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ib = p->ib.ptr;
160*4882a593Smuzhiyun track = (struct r100_cs_track *)p->track;
161*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx);
162*4882a593Smuzhiyun switch (reg) {
163*4882a593Smuzhiyun case RADEON_CRTC_GUI_TRIG_VLINE:
164*4882a593Smuzhiyun r = r100_cs_packet_parse_vline(p);
165*4882a593Smuzhiyun if (r) {
166*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
167*4882a593Smuzhiyun idx, reg);
168*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
169*4882a593Smuzhiyun return r;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun /* FIXME: only allow PACKET3 blit? easier to check for out of
173*4882a593Smuzhiyun * range access */
174*4882a593Smuzhiyun case RADEON_DST_PITCH_OFFSET:
175*4882a593Smuzhiyun case RADEON_SRC_PITCH_OFFSET:
176*4882a593Smuzhiyun r = r100_reloc_pitch_offset(p, pkt, idx, reg);
177*4882a593Smuzhiyun if (r)
178*4882a593Smuzhiyun return r;
179*4882a593Smuzhiyun break;
180*4882a593Smuzhiyun case RADEON_RB3D_DEPTHOFFSET:
181*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
182*4882a593Smuzhiyun if (r) {
183*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
184*4882a593Smuzhiyun idx, reg);
185*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
186*4882a593Smuzhiyun return r;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun track->zb.robj = reloc->robj;
189*4882a593Smuzhiyun track->zb.offset = idx_value;
190*4882a593Smuzhiyun track->zb_dirty = true;
191*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case RADEON_RB3D_COLOROFFSET:
194*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
195*4882a593Smuzhiyun if (r) {
196*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
197*4882a593Smuzhiyun idx, reg);
198*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
199*4882a593Smuzhiyun return r;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun track->cb[0].robj = reloc->robj;
202*4882a593Smuzhiyun track->cb[0].offset = idx_value;
203*4882a593Smuzhiyun track->cb_dirty = true;
204*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
205*4882a593Smuzhiyun break;
206*4882a593Smuzhiyun case R200_PP_TXOFFSET_0:
207*4882a593Smuzhiyun case R200_PP_TXOFFSET_1:
208*4882a593Smuzhiyun case R200_PP_TXOFFSET_2:
209*4882a593Smuzhiyun case R200_PP_TXOFFSET_3:
210*4882a593Smuzhiyun case R200_PP_TXOFFSET_4:
211*4882a593Smuzhiyun case R200_PP_TXOFFSET_5:
212*4882a593Smuzhiyun i = (reg - R200_PP_TXOFFSET_0) / 24;
213*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
214*4882a593Smuzhiyun if (r) {
215*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
216*4882a593Smuzhiyun idx, reg);
217*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
218*4882a593Smuzhiyun return r;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
221*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
222*4882a593Smuzhiyun tile_flags |= R200_TXO_MACRO_TILE;
223*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MICRO)
224*4882a593Smuzhiyun tile_flags |= R200_TXO_MICRO_TILE;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun tmp = idx_value & ~(0x7 << 2);
227*4882a593Smuzhiyun tmp |= tile_flags;
228*4882a593Smuzhiyun ib[idx] = tmp + ((u32)reloc->gpu_offset);
229*4882a593Smuzhiyun } else
230*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
231*4882a593Smuzhiyun track->textures[i].robj = reloc->robj;
232*4882a593Smuzhiyun track->tex_dirty = true;
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_0:
235*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_0:
236*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_0:
237*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_0:
238*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_0:
239*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_1:
240*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_1:
241*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_1:
242*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_1:
243*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_1:
244*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_2:
245*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_2:
246*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_2:
247*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_2:
248*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_2:
249*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_3:
250*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_3:
251*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_3:
252*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_3:
253*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_3:
254*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_4:
255*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_4:
256*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_4:
257*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_4:
258*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_4:
259*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F1_5:
260*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F2_5:
261*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F3_5:
262*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F4_5:
263*4882a593Smuzhiyun case R200_PP_CUBIC_OFFSET_F5_5:
264*4882a593Smuzhiyun i = (reg - R200_PP_TXOFFSET_0) / 24;
265*4882a593Smuzhiyun face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
266*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
267*4882a593Smuzhiyun if (r) {
268*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
269*4882a593Smuzhiyun idx, reg);
270*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
271*4882a593Smuzhiyun return r;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun track->textures[i].cube_info[face - 1].offset = idx_value;
274*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
275*4882a593Smuzhiyun track->textures[i].cube_info[face - 1].robj = reloc->robj;
276*4882a593Smuzhiyun track->tex_dirty = true;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun case RADEON_RE_WIDTH_HEIGHT:
279*4882a593Smuzhiyun track->maxy = ((idx_value >> 16) & 0x7FF);
280*4882a593Smuzhiyun track->cb_dirty = true;
281*4882a593Smuzhiyun track->zb_dirty = true;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case RADEON_RB3D_COLORPITCH:
284*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
285*4882a593Smuzhiyun if (r) {
286*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
287*4882a593Smuzhiyun idx, reg);
288*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
289*4882a593Smuzhiyun return r;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
293*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
294*4882a593Smuzhiyun tile_flags |= RADEON_COLOR_TILE_ENABLE;
295*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MICRO)
296*4882a593Smuzhiyun tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun tmp = idx_value & ~(0x7 << 16);
299*4882a593Smuzhiyun tmp |= tile_flags;
300*4882a593Smuzhiyun ib[idx] = tmp;
301*4882a593Smuzhiyun } else
302*4882a593Smuzhiyun ib[idx] = idx_value;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
305*4882a593Smuzhiyun track->cb_dirty = true;
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case RADEON_RB3D_DEPTHPITCH:
308*4882a593Smuzhiyun track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
309*4882a593Smuzhiyun track->zb_dirty = true;
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun case RADEON_RB3D_CNTL:
312*4882a593Smuzhiyun switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
313*4882a593Smuzhiyun case 7:
314*4882a593Smuzhiyun case 8:
315*4882a593Smuzhiyun case 9:
316*4882a593Smuzhiyun case 11:
317*4882a593Smuzhiyun case 12:
318*4882a593Smuzhiyun track->cb[0].cpp = 1;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case 3:
321*4882a593Smuzhiyun case 4:
322*4882a593Smuzhiyun case 15:
323*4882a593Smuzhiyun track->cb[0].cpp = 2;
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun case 6:
326*4882a593Smuzhiyun track->cb[0].cpp = 4;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun default:
329*4882a593Smuzhiyun DRM_ERROR("Invalid color buffer format (%d) !\n",
330*4882a593Smuzhiyun ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
334*4882a593Smuzhiyun DRM_ERROR("No support for depth xy offset in kms\n");
335*4882a593Smuzhiyun return -EINVAL;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
339*4882a593Smuzhiyun track->cb_dirty = true;
340*4882a593Smuzhiyun track->zb_dirty = true;
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case RADEON_RB3D_ZSTENCILCNTL:
343*4882a593Smuzhiyun switch (idx_value & 0xf) {
344*4882a593Smuzhiyun case 0:
345*4882a593Smuzhiyun track->zb.cpp = 2;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun case 2:
348*4882a593Smuzhiyun case 3:
349*4882a593Smuzhiyun case 4:
350*4882a593Smuzhiyun case 5:
351*4882a593Smuzhiyun case 9:
352*4882a593Smuzhiyun case 11:
353*4882a593Smuzhiyun track->zb.cpp = 4;
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun default:
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun track->zb_dirty = true;
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun case RADEON_RB3D_ZPASS_ADDR:
361*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
362*4882a593Smuzhiyun if (r) {
363*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
364*4882a593Smuzhiyun idx, reg);
365*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
366*4882a593Smuzhiyun return r;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun case RADEON_PP_CNTL:
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun uint32_t temp = idx_value >> 4;
373*4882a593Smuzhiyun for (i = 0; i < track->num_texture; i++)
374*4882a593Smuzhiyun track->textures[i].enabled = !!(temp & (1 << i));
375*4882a593Smuzhiyun track->tex_dirty = true;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun case RADEON_SE_VF_CNTL:
379*4882a593Smuzhiyun track->vap_vf_cntl = idx_value;
380*4882a593Smuzhiyun break;
381*4882a593Smuzhiyun case 0x210c:
382*4882a593Smuzhiyun /* VAP_VF_MAX_VTX_INDX */
383*4882a593Smuzhiyun track->max_indx = idx_value & 0x00FFFFFFUL;
384*4882a593Smuzhiyun break;
385*4882a593Smuzhiyun case R200_SE_VTX_FMT_0:
386*4882a593Smuzhiyun track->vtx_size = r200_get_vtx_size_0(idx_value);
387*4882a593Smuzhiyun break;
388*4882a593Smuzhiyun case R200_SE_VTX_FMT_1:
389*4882a593Smuzhiyun track->vtx_size += r200_get_vtx_size_1(idx_value);
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun case R200_PP_TXSIZE_0:
392*4882a593Smuzhiyun case R200_PP_TXSIZE_1:
393*4882a593Smuzhiyun case R200_PP_TXSIZE_2:
394*4882a593Smuzhiyun case R200_PP_TXSIZE_3:
395*4882a593Smuzhiyun case R200_PP_TXSIZE_4:
396*4882a593Smuzhiyun case R200_PP_TXSIZE_5:
397*4882a593Smuzhiyun i = (reg - R200_PP_TXSIZE_0) / 32;
398*4882a593Smuzhiyun track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
399*4882a593Smuzhiyun track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
400*4882a593Smuzhiyun track->tex_dirty = true;
401*4882a593Smuzhiyun break;
402*4882a593Smuzhiyun case R200_PP_TXPITCH_0:
403*4882a593Smuzhiyun case R200_PP_TXPITCH_1:
404*4882a593Smuzhiyun case R200_PP_TXPITCH_2:
405*4882a593Smuzhiyun case R200_PP_TXPITCH_3:
406*4882a593Smuzhiyun case R200_PP_TXPITCH_4:
407*4882a593Smuzhiyun case R200_PP_TXPITCH_5:
408*4882a593Smuzhiyun i = (reg - R200_PP_TXPITCH_0) / 32;
409*4882a593Smuzhiyun track->textures[i].pitch = idx_value + 32;
410*4882a593Smuzhiyun track->tex_dirty = true;
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun case R200_PP_TXFILTER_0:
413*4882a593Smuzhiyun case R200_PP_TXFILTER_1:
414*4882a593Smuzhiyun case R200_PP_TXFILTER_2:
415*4882a593Smuzhiyun case R200_PP_TXFILTER_3:
416*4882a593Smuzhiyun case R200_PP_TXFILTER_4:
417*4882a593Smuzhiyun case R200_PP_TXFILTER_5:
418*4882a593Smuzhiyun i = (reg - R200_PP_TXFILTER_0) / 32;
419*4882a593Smuzhiyun track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
420*4882a593Smuzhiyun >> R200_MAX_MIP_LEVEL_SHIFT);
421*4882a593Smuzhiyun tmp = (idx_value >> 23) & 0x7;
422*4882a593Smuzhiyun if (tmp == 2 || tmp == 6)
423*4882a593Smuzhiyun track->textures[i].roundup_w = false;
424*4882a593Smuzhiyun tmp = (idx_value >> 27) & 0x7;
425*4882a593Smuzhiyun if (tmp == 2 || tmp == 6)
426*4882a593Smuzhiyun track->textures[i].roundup_h = false;
427*4882a593Smuzhiyun track->tex_dirty = true;
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_0:
430*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_1:
431*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_2:
432*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_3:
433*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_4:
434*4882a593Smuzhiyun case R200_PP_TXMULTI_CTL_5:
435*4882a593Smuzhiyun i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_0:
438*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_1:
439*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_2:
440*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_3:
441*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_4:
442*4882a593Smuzhiyun case R200_PP_TXFORMAT_X_5:
443*4882a593Smuzhiyun i = (reg - R200_PP_TXFORMAT_X_0) / 32;
444*4882a593Smuzhiyun track->textures[i].txdepth = idx_value & 0x7;
445*4882a593Smuzhiyun tmp = (idx_value >> 16) & 0x3;
446*4882a593Smuzhiyun /* 2D, 3D, CUBE */
447*4882a593Smuzhiyun switch (tmp) {
448*4882a593Smuzhiyun case 0:
449*4882a593Smuzhiyun case 3:
450*4882a593Smuzhiyun case 4:
451*4882a593Smuzhiyun case 5:
452*4882a593Smuzhiyun case 6:
453*4882a593Smuzhiyun case 7:
454*4882a593Smuzhiyun /* 1D/2D */
455*4882a593Smuzhiyun track->textures[i].tex_coord_type = 0;
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun case 1:
458*4882a593Smuzhiyun /* CUBE */
459*4882a593Smuzhiyun track->textures[i].tex_coord_type = 2;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case 2:
462*4882a593Smuzhiyun /* 3D */
463*4882a593Smuzhiyun track->textures[i].tex_coord_type = 1;
464*4882a593Smuzhiyun break;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun track->tex_dirty = true;
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun case R200_PP_TXFORMAT_0:
469*4882a593Smuzhiyun case R200_PP_TXFORMAT_1:
470*4882a593Smuzhiyun case R200_PP_TXFORMAT_2:
471*4882a593Smuzhiyun case R200_PP_TXFORMAT_3:
472*4882a593Smuzhiyun case R200_PP_TXFORMAT_4:
473*4882a593Smuzhiyun case R200_PP_TXFORMAT_5:
474*4882a593Smuzhiyun i = (reg - R200_PP_TXFORMAT_0) / 32;
475*4882a593Smuzhiyun if (idx_value & R200_TXFORMAT_NON_POWER2) {
476*4882a593Smuzhiyun track->textures[i].use_pitch = 1;
477*4882a593Smuzhiyun } else {
478*4882a593Smuzhiyun track->textures[i].use_pitch = 0;
479*4882a593Smuzhiyun track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT);
480*4882a593Smuzhiyun track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT);
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
483*4882a593Smuzhiyun track->textures[i].lookup_disable = true;
484*4882a593Smuzhiyun switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
485*4882a593Smuzhiyun case R200_TXFORMAT_I8:
486*4882a593Smuzhiyun case R200_TXFORMAT_RGB332:
487*4882a593Smuzhiyun case R200_TXFORMAT_Y8:
488*4882a593Smuzhiyun track->textures[i].cpp = 1;
489*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case R200_TXFORMAT_AI88:
492*4882a593Smuzhiyun case R200_TXFORMAT_ARGB1555:
493*4882a593Smuzhiyun case R200_TXFORMAT_RGB565:
494*4882a593Smuzhiyun case R200_TXFORMAT_ARGB4444:
495*4882a593Smuzhiyun case R200_TXFORMAT_VYUY422:
496*4882a593Smuzhiyun case R200_TXFORMAT_YVYU422:
497*4882a593Smuzhiyun case R200_TXFORMAT_LDVDU655:
498*4882a593Smuzhiyun case R200_TXFORMAT_DVDU88:
499*4882a593Smuzhiyun case R200_TXFORMAT_AVYU4444:
500*4882a593Smuzhiyun track->textures[i].cpp = 2;
501*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun case R200_TXFORMAT_ARGB8888:
504*4882a593Smuzhiyun case R200_TXFORMAT_RGBA8888:
505*4882a593Smuzhiyun case R200_TXFORMAT_ABGR8888:
506*4882a593Smuzhiyun case R200_TXFORMAT_BGR111110:
507*4882a593Smuzhiyun case R200_TXFORMAT_LDVDU8888:
508*4882a593Smuzhiyun track->textures[i].cpp = 4;
509*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun case R200_TXFORMAT_DXT1:
512*4882a593Smuzhiyun track->textures[i].cpp = 1;
513*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
514*4882a593Smuzhiyun break;
515*4882a593Smuzhiyun case R200_TXFORMAT_DXT23:
516*4882a593Smuzhiyun case R200_TXFORMAT_DXT45:
517*4882a593Smuzhiyun track->textures[i].cpp = 1;
518*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
519*4882a593Smuzhiyun break;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
522*4882a593Smuzhiyun track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
523*4882a593Smuzhiyun track->tex_dirty = true;
524*4882a593Smuzhiyun break;
525*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_0:
526*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_1:
527*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_2:
528*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_3:
529*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_4:
530*4882a593Smuzhiyun case R200_PP_CUBIC_FACES_5:
531*4882a593Smuzhiyun tmp = idx_value;
532*4882a593Smuzhiyun i = (reg - R200_PP_CUBIC_FACES_0) / 32;
533*4882a593Smuzhiyun for (face = 0; face < 4; face++) {
534*4882a593Smuzhiyun track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
535*4882a593Smuzhiyun track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun track->tex_dirty = true;
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun default:
540*4882a593Smuzhiyun pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
541*4882a593Smuzhiyun return -EINVAL;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
r200_set_safe_registers(struct radeon_device * rdev)546*4882a593Smuzhiyun void r200_set_safe_registers(struct radeon_device *rdev)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
549*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
550*4882a593Smuzhiyun }
551