1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun * Copyright 2009 Jerome Glisse.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Authors: Dave Airlie
25*4882a593Smuzhiyun * Alex Deucher
26*4882a593Smuzhiyun * Jerome Glisse
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/firmware.h>
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include <linux/seq_file.h>
33*4882a593Smuzhiyun #include <linux/slab.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
36*4882a593Smuzhiyun #include <drm/drm_device.h>
37*4882a593Smuzhiyun #include <drm/drm_file.h>
38*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
39*4882a593Smuzhiyun #include <drm/drm_vblank.h>
40*4882a593Smuzhiyun #include <drm/radeon_drm.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include "atom.h"
43*4882a593Smuzhiyun #include "r100_reg_safe.h"
44*4882a593Smuzhiyun #include "r100d.h"
45*4882a593Smuzhiyun #include "radeon.h"
46*4882a593Smuzhiyun #include "radeon_asic.h"
47*4882a593Smuzhiyun #include "radeon_reg.h"
48*4882a593Smuzhiyun #include "rn50_reg_safe.h"
49*4882a593Smuzhiyun #include "rs100d.h"
50*4882a593Smuzhiyun #include "rv200d.h"
51*4882a593Smuzhiyun #include "rv250d.h"
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Firmware Names */
54*4882a593Smuzhiyun #define FIRMWARE_R100 "radeon/R100_cp.bin"
55*4882a593Smuzhiyun #define FIRMWARE_R200 "radeon/R200_cp.bin"
56*4882a593Smuzhiyun #define FIRMWARE_R300 "radeon/R300_cp.bin"
57*4882a593Smuzhiyun #define FIRMWARE_R420 "radeon/R420_cp.bin"
58*4882a593Smuzhiyun #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
59*4882a593Smuzhiyun #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
60*4882a593Smuzhiyun #define FIRMWARE_R520 "radeon/R520_cp.bin"
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_R100);
63*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_R200);
64*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_R300);
65*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_R420);
66*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_RS690);
67*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_RS600);
68*4882a593Smuzhiyun MODULE_FIRMWARE(FIRMWARE_R520);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #include "r100_track.h"
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* This files gather functions specifics to:
73*4882a593Smuzhiyun * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
74*4882a593Smuzhiyun * and others in some cases.
75*4882a593Smuzhiyun */
76*4882a593Smuzhiyun
r100_is_in_vblank(struct radeon_device * rdev,int crtc)77*4882a593Smuzhiyun static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun if (crtc == 0) {
80*4882a593Smuzhiyun if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
81*4882a593Smuzhiyun return true;
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun return false;
84*4882a593Smuzhiyun } else {
85*4882a593Smuzhiyun if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
86*4882a593Smuzhiyun return true;
87*4882a593Smuzhiyun else
88*4882a593Smuzhiyun return false;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
r100_is_counter_moving(struct radeon_device * rdev,int crtc)92*4882a593Smuzhiyun static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 vline1, vline2;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (crtc == 0) {
97*4882a593Smuzhiyun vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
98*4882a593Smuzhiyun vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
99*4882a593Smuzhiyun } else {
100*4882a593Smuzhiyun vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
101*4882a593Smuzhiyun vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun if (vline1 != vline2)
104*4882a593Smuzhiyun return true;
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun return false;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /**
110*4882a593Smuzhiyun * r100_wait_for_vblank - vblank wait asic callback.
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * @rdev: radeon_device pointer
113*4882a593Smuzhiyun * @crtc: crtc to wait for vblank on
114*4882a593Smuzhiyun *
115*4882a593Smuzhiyun * Wait for vblank on the requested crtc (r1xx-r4xx).
116*4882a593Smuzhiyun */
r100_wait_for_vblank(struct radeon_device * rdev,int crtc)117*4882a593Smuzhiyun void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun unsigned i = 0;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (crtc >= rdev->num_crtc)
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (crtc == 0) {
125*4882a593Smuzhiyun if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
126*4882a593Smuzhiyun return;
127*4882a593Smuzhiyun } else {
128*4882a593Smuzhiyun if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
129*4882a593Smuzhiyun return;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* depending on when we hit vblank, we may be close to active; if so,
133*4882a593Smuzhiyun * wait for another frame.
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun while (r100_is_in_vblank(rdev, crtc)) {
136*4882a593Smuzhiyun if (i++ % 100 == 0) {
137*4882a593Smuzhiyun if (!r100_is_counter_moving(rdev, crtc))
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun while (!r100_is_in_vblank(rdev, crtc)) {
143*4882a593Smuzhiyun if (i++ % 100 == 0) {
144*4882a593Smuzhiyun if (!r100_is_counter_moving(rdev, crtc))
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /**
151*4882a593Smuzhiyun * r100_page_flip - pageflip callback.
152*4882a593Smuzhiyun *
153*4882a593Smuzhiyun * @rdev: radeon_device pointer
154*4882a593Smuzhiyun * @crtc_id: crtc to cleanup pageflip on
155*4882a593Smuzhiyun * @crtc_base: new address of the crtc (GPU MC address)
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun * Does the actual pageflip (r1xx-r4xx).
158*4882a593Smuzhiyun * During vblank we take the crtc lock and wait for the update_pending
159*4882a593Smuzhiyun * bit to go high, when it does, we release the lock, and allow the
160*4882a593Smuzhiyun * double buffered update to take place.
161*4882a593Smuzhiyun */
r100_page_flip(struct radeon_device * rdev,int crtc_id,u64 crtc_base,bool async)162*4882a593Smuzhiyun void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
165*4882a593Smuzhiyun u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
166*4882a593Smuzhiyun int i;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Lock the graphics update lock */
169*4882a593Smuzhiyun /* update the scanout addresses */
170*4882a593Smuzhiyun WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Wait for update_pending to go high. */
173*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
174*4882a593Smuzhiyun if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun udelay(1);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Unlock the lock, so double-buffering can take place inside vblank */
181*4882a593Smuzhiyun tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
182*4882a593Smuzhiyun WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * r100_page_flip_pending - check if page flip is still pending
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * @rdev: radeon_device pointer
190*4882a593Smuzhiyun * @crtc_id: crtc to check
191*4882a593Smuzhiyun *
192*4882a593Smuzhiyun * Check if the last pagefilp is still pending (r1xx-r4xx).
193*4882a593Smuzhiyun * Returns the current update pending status.
194*4882a593Smuzhiyun */
r100_page_flip_pending(struct radeon_device * rdev,int crtc_id)195*4882a593Smuzhiyun bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Return current update_pending status: */
200*4882a593Smuzhiyun return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
201*4882a593Smuzhiyun RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /**
205*4882a593Smuzhiyun * r100_pm_get_dynpm_state - look up dynpm power state callback.
206*4882a593Smuzhiyun *
207*4882a593Smuzhiyun * @rdev: radeon_device pointer
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * Look up the optimal power state based on the
210*4882a593Smuzhiyun * current state of the GPU (r1xx-r5xx).
211*4882a593Smuzhiyun * Used for dynpm only.
212*4882a593Smuzhiyun */
r100_pm_get_dynpm_state(struct radeon_device * rdev)213*4882a593Smuzhiyun void r100_pm_get_dynpm_state(struct radeon_device *rdev)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun int i;
216*4882a593Smuzhiyun rdev->pm.dynpm_can_upclock = true;
217*4882a593Smuzhiyun rdev->pm.dynpm_can_downclock = true;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun switch (rdev->pm.dynpm_planned_action) {
220*4882a593Smuzhiyun case DYNPM_ACTION_MINIMUM:
221*4882a593Smuzhiyun rdev->pm.requested_power_state_index = 0;
222*4882a593Smuzhiyun rdev->pm.dynpm_can_downclock = false;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case DYNPM_ACTION_DOWNCLOCK:
225*4882a593Smuzhiyun if (rdev->pm.current_power_state_index == 0) {
226*4882a593Smuzhiyun rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
227*4882a593Smuzhiyun rdev->pm.dynpm_can_downclock = false;
228*4882a593Smuzhiyun } else {
229*4882a593Smuzhiyun if (rdev->pm.active_crtc_count > 1) {
230*4882a593Smuzhiyun for (i = 0; i < rdev->pm.num_power_states; i++) {
231*4882a593Smuzhiyun if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
232*4882a593Smuzhiyun continue;
233*4882a593Smuzhiyun else if (i >= rdev->pm.current_power_state_index) {
234*4882a593Smuzhiyun rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun } else {
237*4882a593Smuzhiyun rdev->pm.requested_power_state_index = i;
238*4882a593Smuzhiyun break;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun } else
242*4882a593Smuzhiyun rdev->pm.requested_power_state_index =
243*4882a593Smuzhiyun rdev->pm.current_power_state_index - 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun /* don't use the power state if crtcs are active and no display flag is set */
246*4882a593Smuzhiyun if ((rdev->pm.active_crtc_count > 0) &&
247*4882a593Smuzhiyun (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
248*4882a593Smuzhiyun RADEON_PM_MODE_NO_DISPLAY)) {
249*4882a593Smuzhiyun rdev->pm.requested_power_state_index++;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun case DYNPM_ACTION_UPCLOCK:
253*4882a593Smuzhiyun if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
254*4882a593Smuzhiyun rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
255*4882a593Smuzhiyun rdev->pm.dynpm_can_upclock = false;
256*4882a593Smuzhiyun } else {
257*4882a593Smuzhiyun if (rdev->pm.active_crtc_count > 1) {
258*4882a593Smuzhiyun for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
259*4882a593Smuzhiyun if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
260*4882a593Smuzhiyun continue;
261*4882a593Smuzhiyun else if (i <= rdev->pm.current_power_state_index) {
262*4882a593Smuzhiyun rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun } else {
265*4882a593Smuzhiyun rdev->pm.requested_power_state_index = i;
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun } else
270*4882a593Smuzhiyun rdev->pm.requested_power_state_index =
271*4882a593Smuzhiyun rdev->pm.current_power_state_index + 1;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun case DYNPM_ACTION_DEFAULT:
275*4882a593Smuzhiyun rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
276*4882a593Smuzhiyun rdev->pm.dynpm_can_upclock = false;
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun case DYNPM_ACTION_NONE:
279*4882a593Smuzhiyun default:
280*4882a593Smuzhiyun DRM_ERROR("Requested mode for not defined action\n");
281*4882a593Smuzhiyun return;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun /* only one clock mode per power state */
284*4882a593Smuzhiyun rdev->pm.requested_clock_mode_index = 0;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
287*4882a593Smuzhiyun rdev->pm.power_state[rdev->pm.requested_power_state_index].
288*4882a593Smuzhiyun clock_info[rdev->pm.requested_clock_mode_index].sclk,
289*4882a593Smuzhiyun rdev->pm.power_state[rdev->pm.requested_power_state_index].
290*4882a593Smuzhiyun clock_info[rdev->pm.requested_clock_mode_index].mclk,
291*4882a593Smuzhiyun rdev->pm.power_state[rdev->pm.requested_power_state_index].
292*4882a593Smuzhiyun pcie_lanes);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /**
296*4882a593Smuzhiyun * r100_pm_init_profile - Initialize power profiles callback.
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * @rdev: radeon_device pointer
299*4882a593Smuzhiyun *
300*4882a593Smuzhiyun * Initialize the power states used in profile mode
301*4882a593Smuzhiyun * (r1xx-r3xx).
302*4882a593Smuzhiyun * Used for profile mode only.
303*4882a593Smuzhiyun */
r100_pm_init_profile(struct radeon_device * rdev)304*4882a593Smuzhiyun void r100_pm_init_profile(struct radeon_device *rdev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun /* default */
307*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
308*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
309*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
310*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
311*4882a593Smuzhiyun /* low sh */
312*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
313*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
314*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
315*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
316*4882a593Smuzhiyun /* mid sh */
317*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
318*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
319*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
320*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
321*4882a593Smuzhiyun /* high sh */
322*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
323*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
324*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
325*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
326*4882a593Smuzhiyun /* low mh */
327*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
328*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
329*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
330*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
331*4882a593Smuzhiyun /* mid mh */
332*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
333*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
335*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
336*4882a593Smuzhiyun /* high mh */
337*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
338*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
339*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
340*4882a593Smuzhiyun rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun * r100_pm_misc - set additional pm hw parameters callback.
345*4882a593Smuzhiyun *
346*4882a593Smuzhiyun * @rdev: radeon_device pointer
347*4882a593Smuzhiyun *
348*4882a593Smuzhiyun * Set non-clock parameters associated with a power state
349*4882a593Smuzhiyun * (voltage, pcie lanes, etc.) (r1xx-r4xx).
350*4882a593Smuzhiyun */
r100_pm_misc(struct radeon_device * rdev)351*4882a593Smuzhiyun void r100_pm_misc(struct radeon_device *rdev)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun int requested_index = rdev->pm.requested_power_state_index;
354*4882a593Smuzhiyun struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
355*4882a593Smuzhiyun struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
356*4882a593Smuzhiyun u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
359*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
360*4882a593Smuzhiyun tmp = RREG32(voltage->gpio.reg);
361*4882a593Smuzhiyun if (voltage->active_high)
362*4882a593Smuzhiyun tmp |= voltage->gpio.mask;
363*4882a593Smuzhiyun else
364*4882a593Smuzhiyun tmp &= ~(voltage->gpio.mask);
365*4882a593Smuzhiyun WREG32(voltage->gpio.reg, tmp);
366*4882a593Smuzhiyun if (voltage->delay)
367*4882a593Smuzhiyun udelay(voltage->delay);
368*4882a593Smuzhiyun } else {
369*4882a593Smuzhiyun tmp = RREG32(voltage->gpio.reg);
370*4882a593Smuzhiyun if (voltage->active_high)
371*4882a593Smuzhiyun tmp &= ~voltage->gpio.mask;
372*4882a593Smuzhiyun else
373*4882a593Smuzhiyun tmp |= voltage->gpio.mask;
374*4882a593Smuzhiyun WREG32(voltage->gpio.reg, tmp);
375*4882a593Smuzhiyun if (voltage->delay)
376*4882a593Smuzhiyun udelay(voltage->delay);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun sclk_cntl = RREG32_PLL(SCLK_CNTL);
381*4882a593Smuzhiyun sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
382*4882a593Smuzhiyun sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
383*4882a593Smuzhiyun sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
384*4882a593Smuzhiyun sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
385*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
386*4882a593Smuzhiyun sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
387*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
388*4882a593Smuzhiyun sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
389*4882a593Smuzhiyun else
390*4882a593Smuzhiyun sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
391*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
392*4882a593Smuzhiyun sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
393*4882a593Smuzhiyun else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
394*4882a593Smuzhiyun sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
395*4882a593Smuzhiyun } else
396*4882a593Smuzhiyun sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
399*4882a593Smuzhiyun sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
400*4882a593Smuzhiyun if (voltage->delay) {
401*4882a593Smuzhiyun sclk_more_cntl |= VOLTAGE_DROP_SYNC;
402*4882a593Smuzhiyun switch (voltage->delay) {
403*4882a593Smuzhiyun case 33:
404*4882a593Smuzhiyun sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun case 66:
407*4882a593Smuzhiyun sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
408*4882a593Smuzhiyun break;
409*4882a593Smuzhiyun case 99:
410*4882a593Smuzhiyun sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun case 132:
413*4882a593Smuzhiyun sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun } else
417*4882a593Smuzhiyun sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
418*4882a593Smuzhiyun } else
419*4882a593Smuzhiyun sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
422*4882a593Smuzhiyun sclk_cntl &= ~FORCE_HDP;
423*4882a593Smuzhiyun else
424*4882a593Smuzhiyun sclk_cntl |= FORCE_HDP;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun WREG32_PLL(SCLK_CNTL, sclk_cntl);
427*4882a593Smuzhiyun WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
428*4882a593Smuzhiyun WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* set pcie lanes */
431*4882a593Smuzhiyun if ((rdev->flags & RADEON_IS_PCIE) &&
432*4882a593Smuzhiyun !(rdev->flags & RADEON_IS_IGP) &&
433*4882a593Smuzhiyun rdev->asic->pm.set_pcie_lanes &&
434*4882a593Smuzhiyun (ps->pcie_lanes !=
435*4882a593Smuzhiyun rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
436*4882a593Smuzhiyun radeon_set_pcie_lanes(rdev,
437*4882a593Smuzhiyun ps->pcie_lanes);
438*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /**
443*4882a593Smuzhiyun * r100_pm_prepare - pre-power state change callback.
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * @rdev: radeon_device pointer
446*4882a593Smuzhiyun *
447*4882a593Smuzhiyun * Prepare for a power state change (r1xx-r4xx).
448*4882a593Smuzhiyun */
r100_pm_prepare(struct radeon_device * rdev)449*4882a593Smuzhiyun void r100_pm_prepare(struct radeon_device *rdev)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun struct drm_device *ddev = rdev->ddev;
452*4882a593Smuzhiyun struct drm_crtc *crtc;
453*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc;
454*4882a593Smuzhiyun u32 tmp;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* disable any active CRTCs */
457*4882a593Smuzhiyun list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
458*4882a593Smuzhiyun radeon_crtc = to_radeon_crtc(crtc);
459*4882a593Smuzhiyun if (radeon_crtc->enabled) {
460*4882a593Smuzhiyun if (radeon_crtc->crtc_id) {
461*4882a593Smuzhiyun tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
462*4882a593Smuzhiyun tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
463*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
464*4882a593Smuzhiyun } else {
465*4882a593Smuzhiyun tmp = RREG32(RADEON_CRTC_GEN_CNTL);
466*4882a593Smuzhiyun tmp |= RADEON_CRTC_DISP_REQ_EN_B;
467*4882a593Smuzhiyun WREG32(RADEON_CRTC_GEN_CNTL, tmp);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /**
474*4882a593Smuzhiyun * r100_pm_finish - post-power state change callback.
475*4882a593Smuzhiyun *
476*4882a593Smuzhiyun * @rdev: radeon_device pointer
477*4882a593Smuzhiyun *
478*4882a593Smuzhiyun * Clean up after a power state change (r1xx-r4xx).
479*4882a593Smuzhiyun */
r100_pm_finish(struct radeon_device * rdev)480*4882a593Smuzhiyun void r100_pm_finish(struct radeon_device *rdev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct drm_device *ddev = rdev->ddev;
483*4882a593Smuzhiyun struct drm_crtc *crtc;
484*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc;
485*4882a593Smuzhiyun u32 tmp;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* enable any active CRTCs */
488*4882a593Smuzhiyun list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
489*4882a593Smuzhiyun radeon_crtc = to_radeon_crtc(crtc);
490*4882a593Smuzhiyun if (radeon_crtc->enabled) {
491*4882a593Smuzhiyun if (radeon_crtc->crtc_id) {
492*4882a593Smuzhiyun tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
493*4882a593Smuzhiyun tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
494*4882a593Smuzhiyun WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
495*4882a593Smuzhiyun } else {
496*4882a593Smuzhiyun tmp = RREG32(RADEON_CRTC_GEN_CNTL);
497*4882a593Smuzhiyun tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
498*4882a593Smuzhiyun WREG32(RADEON_CRTC_GEN_CNTL, tmp);
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /**
505*4882a593Smuzhiyun * r100_gui_idle - gui idle callback.
506*4882a593Smuzhiyun *
507*4882a593Smuzhiyun * @rdev: radeon_device pointer
508*4882a593Smuzhiyun *
509*4882a593Smuzhiyun * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
510*4882a593Smuzhiyun * Returns true if idle, false if not.
511*4882a593Smuzhiyun */
r100_gui_idle(struct radeon_device * rdev)512*4882a593Smuzhiyun bool r100_gui_idle(struct radeon_device *rdev)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
515*4882a593Smuzhiyun return false;
516*4882a593Smuzhiyun else
517*4882a593Smuzhiyun return true;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* hpd for digital panel detect/disconnect */
521*4882a593Smuzhiyun /**
522*4882a593Smuzhiyun * r100_hpd_sense - hpd sense callback.
523*4882a593Smuzhiyun *
524*4882a593Smuzhiyun * @rdev: radeon_device pointer
525*4882a593Smuzhiyun * @hpd: hpd (hotplug detect) pin
526*4882a593Smuzhiyun *
527*4882a593Smuzhiyun * Checks if a digital monitor is connected (r1xx-r4xx).
528*4882a593Smuzhiyun * Returns true if connected, false if not connected.
529*4882a593Smuzhiyun */
r100_hpd_sense(struct radeon_device * rdev,enum radeon_hpd_id hpd)530*4882a593Smuzhiyun bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun bool connected = false;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun switch (hpd) {
535*4882a593Smuzhiyun case RADEON_HPD_1:
536*4882a593Smuzhiyun if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
537*4882a593Smuzhiyun connected = true;
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun case RADEON_HPD_2:
540*4882a593Smuzhiyun if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
541*4882a593Smuzhiyun connected = true;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun default:
544*4882a593Smuzhiyun break;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun return connected;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /**
550*4882a593Smuzhiyun * r100_hpd_set_polarity - hpd set polarity callback.
551*4882a593Smuzhiyun *
552*4882a593Smuzhiyun * @rdev: radeon_device pointer
553*4882a593Smuzhiyun * @hpd: hpd (hotplug detect) pin
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun * Set the polarity of the hpd pin (r1xx-r4xx).
556*4882a593Smuzhiyun */
r100_hpd_set_polarity(struct radeon_device * rdev,enum radeon_hpd_id hpd)557*4882a593Smuzhiyun void r100_hpd_set_polarity(struct radeon_device *rdev,
558*4882a593Smuzhiyun enum radeon_hpd_id hpd)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun u32 tmp;
561*4882a593Smuzhiyun bool connected = r100_hpd_sense(rdev, hpd);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun switch (hpd) {
564*4882a593Smuzhiyun case RADEON_HPD_1:
565*4882a593Smuzhiyun tmp = RREG32(RADEON_FP_GEN_CNTL);
566*4882a593Smuzhiyun if (connected)
567*4882a593Smuzhiyun tmp &= ~RADEON_FP_DETECT_INT_POL;
568*4882a593Smuzhiyun else
569*4882a593Smuzhiyun tmp |= RADEON_FP_DETECT_INT_POL;
570*4882a593Smuzhiyun WREG32(RADEON_FP_GEN_CNTL, tmp);
571*4882a593Smuzhiyun break;
572*4882a593Smuzhiyun case RADEON_HPD_2:
573*4882a593Smuzhiyun tmp = RREG32(RADEON_FP2_GEN_CNTL);
574*4882a593Smuzhiyun if (connected)
575*4882a593Smuzhiyun tmp &= ~RADEON_FP2_DETECT_INT_POL;
576*4882a593Smuzhiyun else
577*4882a593Smuzhiyun tmp |= RADEON_FP2_DETECT_INT_POL;
578*4882a593Smuzhiyun WREG32(RADEON_FP2_GEN_CNTL, tmp);
579*4882a593Smuzhiyun break;
580*4882a593Smuzhiyun default:
581*4882a593Smuzhiyun break;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /**
586*4882a593Smuzhiyun * r100_hpd_init - hpd setup callback.
587*4882a593Smuzhiyun *
588*4882a593Smuzhiyun * @rdev: radeon_device pointer
589*4882a593Smuzhiyun *
590*4882a593Smuzhiyun * Setup the hpd pins used by the card (r1xx-r4xx).
591*4882a593Smuzhiyun * Set the polarity, and enable the hpd interrupts.
592*4882a593Smuzhiyun */
r100_hpd_init(struct radeon_device * rdev)593*4882a593Smuzhiyun void r100_hpd_init(struct radeon_device *rdev)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
596*4882a593Smuzhiyun struct drm_connector *connector;
597*4882a593Smuzhiyun unsigned enable = 0;
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
600*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
601*4882a593Smuzhiyun if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
602*4882a593Smuzhiyun enable |= 1 << radeon_connector->hpd.hpd;
603*4882a593Smuzhiyun radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun radeon_irq_kms_enable_hpd(rdev, enable);
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /**
609*4882a593Smuzhiyun * r100_hpd_fini - hpd tear down callback.
610*4882a593Smuzhiyun *
611*4882a593Smuzhiyun * @rdev: radeon_device pointer
612*4882a593Smuzhiyun *
613*4882a593Smuzhiyun * Tear down the hpd pins used by the card (r1xx-r4xx).
614*4882a593Smuzhiyun * Disable the hpd interrupts.
615*4882a593Smuzhiyun */
r100_hpd_fini(struct radeon_device * rdev)616*4882a593Smuzhiyun void r100_hpd_fini(struct radeon_device *rdev)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
619*4882a593Smuzhiyun struct drm_connector *connector;
620*4882a593Smuzhiyun unsigned disable = 0;
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
623*4882a593Smuzhiyun struct radeon_connector *radeon_connector = to_radeon_connector(connector);
624*4882a593Smuzhiyun if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
625*4882a593Smuzhiyun disable |= 1 << radeon_connector->hpd.hpd;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun radeon_irq_kms_disable_hpd(rdev, disable);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /*
631*4882a593Smuzhiyun * PCI GART
632*4882a593Smuzhiyun */
r100_pci_gart_tlb_flush(struct radeon_device * rdev)633*4882a593Smuzhiyun void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun /* TODO: can we do somethings here ? */
636*4882a593Smuzhiyun /* It seems hw only cache one entry so we should discard this
637*4882a593Smuzhiyun * entry otherwise if first GPU GART read hit this entry it
638*4882a593Smuzhiyun * could end up in wrong address. */
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
r100_pci_gart_init(struct radeon_device * rdev)641*4882a593Smuzhiyun int r100_pci_gart_init(struct radeon_device *rdev)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun int r;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun if (rdev->gart.ptr) {
646*4882a593Smuzhiyun WARN(1, "R100 PCI GART already initialized\n");
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun /* Initialize common gart structure */
650*4882a593Smuzhiyun r = radeon_gart_init(rdev);
651*4882a593Smuzhiyun if (r)
652*4882a593Smuzhiyun return r;
653*4882a593Smuzhiyun rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
654*4882a593Smuzhiyun rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
655*4882a593Smuzhiyun rdev->asic->gart.get_page_entry = &r100_pci_gart_get_page_entry;
656*4882a593Smuzhiyun rdev->asic->gart.set_page = &r100_pci_gart_set_page;
657*4882a593Smuzhiyun return radeon_gart_table_ram_alloc(rdev);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
r100_pci_gart_enable(struct radeon_device * rdev)660*4882a593Smuzhiyun int r100_pci_gart_enable(struct radeon_device *rdev)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun uint32_t tmp;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun /* discard memory request outside of configured range */
665*4882a593Smuzhiyun tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
666*4882a593Smuzhiyun WREG32(RADEON_AIC_CNTL, tmp);
667*4882a593Smuzhiyun /* set address range for PCI address translate */
668*4882a593Smuzhiyun WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
669*4882a593Smuzhiyun WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
670*4882a593Smuzhiyun /* set PCI GART page-table base address */
671*4882a593Smuzhiyun WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
672*4882a593Smuzhiyun tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
673*4882a593Smuzhiyun WREG32(RADEON_AIC_CNTL, tmp);
674*4882a593Smuzhiyun r100_pci_gart_tlb_flush(rdev);
675*4882a593Smuzhiyun DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
676*4882a593Smuzhiyun (unsigned)(rdev->mc.gtt_size >> 20),
677*4882a593Smuzhiyun (unsigned long long)rdev->gart.table_addr);
678*4882a593Smuzhiyun rdev->gart.ready = true;
679*4882a593Smuzhiyun return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
r100_pci_gart_disable(struct radeon_device * rdev)682*4882a593Smuzhiyun void r100_pci_gart_disable(struct radeon_device *rdev)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun uint32_t tmp;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* discard memory request outside of configured range */
687*4882a593Smuzhiyun tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
688*4882a593Smuzhiyun WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
689*4882a593Smuzhiyun WREG32(RADEON_AIC_LO_ADDR, 0);
690*4882a593Smuzhiyun WREG32(RADEON_AIC_HI_ADDR, 0);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
r100_pci_gart_get_page_entry(uint64_t addr,uint32_t flags)693*4882a593Smuzhiyun uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun return addr;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
r100_pci_gart_set_page(struct radeon_device * rdev,unsigned i,uint64_t entry)698*4882a593Smuzhiyun void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
699*4882a593Smuzhiyun uint64_t entry)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun u32 *gtt = rdev->gart.ptr;
702*4882a593Smuzhiyun gtt[i] = cpu_to_le32(lower_32_bits(entry));
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
r100_pci_gart_fini(struct radeon_device * rdev)705*4882a593Smuzhiyun void r100_pci_gart_fini(struct radeon_device *rdev)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun radeon_gart_fini(rdev);
708*4882a593Smuzhiyun r100_pci_gart_disable(rdev);
709*4882a593Smuzhiyun radeon_gart_table_ram_free(rdev);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
r100_irq_set(struct radeon_device * rdev)712*4882a593Smuzhiyun int r100_irq_set(struct radeon_device *rdev)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun uint32_t tmp = 0;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (!rdev->irq.installed) {
717*4882a593Smuzhiyun WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
718*4882a593Smuzhiyun WREG32(R_000040_GEN_INT_CNTL, 0);
719*4882a593Smuzhiyun return -EINVAL;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
722*4882a593Smuzhiyun tmp |= RADEON_SW_INT_ENABLE;
723*4882a593Smuzhiyun }
724*4882a593Smuzhiyun if (rdev->irq.crtc_vblank_int[0] ||
725*4882a593Smuzhiyun atomic_read(&rdev->irq.pflip[0])) {
726*4882a593Smuzhiyun tmp |= RADEON_CRTC_VBLANK_MASK;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun if (rdev->irq.crtc_vblank_int[1] ||
729*4882a593Smuzhiyun atomic_read(&rdev->irq.pflip[1])) {
730*4882a593Smuzhiyun tmp |= RADEON_CRTC2_VBLANK_MASK;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun if (rdev->irq.hpd[0]) {
733*4882a593Smuzhiyun tmp |= RADEON_FP_DETECT_MASK;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun if (rdev->irq.hpd[1]) {
736*4882a593Smuzhiyun tmp |= RADEON_FP2_DETECT_MASK;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun WREG32(RADEON_GEN_INT_CNTL, tmp);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* read back to post the write */
741*4882a593Smuzhiyun RREG32(RADEON_GEN_INT_CNTL);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
r100_irq_disable(struct radeon_device * rdev)746*4882a593Smuzhiyun void r100_irq_disable(struct radeon_device *rdev)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun u32 tmp;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun WREG32(R_000040_GEN_INT_CNTL, 0);
751*4882a593Smuzhiyun /* Wait and acknowledge irq */
752*4882a593Smuzhiyun mdelay(1);
753*4882a593Smuzhiyun tmp = RREG32(R_000044_GEN_INT_STATUS);
754*4882a593Smuzhiyun WREG32(R_000044_GEN_INT_STATUS, tmp);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
r100_irq_ack(struct radeon_device * rdev)757*4882a593Smuzhiyun static uint32_t r100_irq_ack(struct radeon_device *rdev)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
760*4882a593Smuzhiyun uint32_t irq_mask = RADEON_SW_INT_TEST |
761*4882a593Smuzhiyun RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
762*4882a593Smuzhiyun RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (irqs) {
765*4882a593Smuzhiyun WREG32(RADEON_GEN_INT_STATUS, irqs);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun return irqs & irq_mask;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
r100_irq_process(struct radeon_device * rdev)770*4882a593Smuzhiyun int r100_irq_process(struct radeon_device *rdev)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun uint32_t status, msi_rearm;
773*4882a593Smuzhiyun bool queue_hotplug = false;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun status = r100_irq_ack(rdev);
776*4882a593Smuzhiyun if (!status) {
777*4882a593Smuzhiyun return IRQ_NONE;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun if (rdev->shutdown) {
780*4882a593Smuzhiyun return IRQ_NONE;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun while (status) {
783*4882a593Smuzhiyun /* SW interrupt */
784*4882a593Smuzhiyun if (status & RADEON_SW_INT_TEST) {
785*4882a593Smuzhiyun radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun /* Vertical blank interrupts */
788*4882a593Smuzhiyun if (status & RADEON_CRTC_VBLANK_STAT) {
789*4882a593Smuzhiyun if (rdev->irq.crtc_vblank_int[0]) {
790*4882a593Smuzhiyun drm_handle_vblank(rdev->ddev, 0);
791*4882a593Smuzhiyun rdev->pm.vblank_sync = true;
792*4882a593Smuzhiyun wake_up(&rdev->irq.vblank_queue);
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun if (atomic_read(&rdev->irq.pflip[0]))
795*4882a593Smuzhiyun radeon_crtc_handle_vblank(rdev, 0);
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun if (status & RADEON_CRTC2_VBLANK_STAT) {
798*4882a593Smuzhiyun if (rdev->irq.crtc_vblank_int[1]) {
799*4882a593Smuzhiyun drm_handle_vblank(rdev->ddev, 1);
800*4882a593Smuzhiyun rdev->pm.vblank_sync = true;
801*4882a593Smuzhiyun wake_up(&rdev->irq.vblank_queue);
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun if (atomic_read(&rdev->irq.pflip[1]))
804*4882a593Smuzhiyun radeon_crtc_handle_vblank(rdev, 1);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun if (status & RADEON_FP_DETECT_STAT) {
807*4882a593Smuzhiyun queue_hotplug = true;
808*4882a593Smuzhiyun DRM_DEBUG("HPD1\n");
809*4882a593Smuzhiyun }
810*4882a593Smuzhiyun if (status & RADEON_FP2_DETECT_STAT) {
811*4882a593Smuzhiyun queue_hotplug = true;
812*4882a593Smuzhiyun DRM_DEBUG("HPD2\n");
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun status = r100_irq_ack(rdev);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun if (queue_hotplug)
817*4882a593Smuzhiyun schedule_delayed_work(&rdev->hotplug_work, 0);
818*4882a593Smuzhiyun if (rdev->msi_enabled) {
819*4882a593Smuzhiyun switch (rdev->family) {
820*4882a593Smuzhiyun case CHIP_RS400:
821*4882a593Smuzhiyun case CHIP_RS480:
822*4882a593Smuzhiyun msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
823*4882a593Smuzhiyun WREG32(RADEON_AIC_CNTL, msi_rearm);
824*4882a593Smuzhiyun WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun default:
827*4882a593Smuzhiyun WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
828*4882a593Smuzhiyun break;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun return IRQ_HANDLED;
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
r100_get_vblank_counter(struct radeon_device * rdev,int crtc)834*4882a593Smuzhiyun u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun if (crtc == 0)
837*4882a593Smuzhiyun return RREG32(RADEON_CRTC_CRNT_FRAME);
838*4882a593Smuzhiyun else
839*4882a593Smuzhiyun return RREG32(RADEON_CRTC2_CRNT_FRAME);
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /**
843*4882a593Smuzhiyun * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
844*4882a593Smuzhiyun * rdev: radeon device structure
845*4882a593Smuzhiyun * ring: ring buffer struct for emitting packets
846*4882a593Smuzhiyun */
r100_ring_hdp_flush(struct radeon_device * rdev,struct radeon_ring * ring)847*4882a593Smuzhiyun static void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
850*4882a593Smuzhiyun radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
851*4882a593Smuzhiyun RADEON_HDP_READ_BUFFER_INVALIDATE);
852*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
853*4882a593Smuzhiyun radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Who ever call radeon_fence_emit should call ring_lock and ask
857*4882a593Smuzhiyun * for enough space (today caller are ib schedule and buffer move) */
r100_fence_ring_emit(struct radeon_device * rdev,struct radeon_fence * fence)858*4882a593Smuzhiyun void r100_fence_ring_emit(struct radeon_device *rdev,
859*4882a593Smuzhiyun struct radeon_fence *fence)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[fence->ring];
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* We have to make sure that caches are flushed before
864*4882a593Smuzhiyun * CPU might read something from VRAM. */
865*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
866*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
867*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
868*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
869*4882a593Smuzhiyun /* Wait until IDLE & CLEAN */
870*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
871*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
872*4882a593Smuzhiyun r100_ring_hdp_flush(rdev, ring);
873*4882a593Smuzhiyun /* Emit fence sequence & fire IRQ */
874*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
875*4882a593Smuzhiyun radeon_ring_write(ring, fence->seq);
876*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
877*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_SW_INT_FIRE);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
r100_semaphore_ring_emit(struct radeon_device * rdev,struct radeon_ring * ring,struct radeon_semaphore * semaphore,bool emit_wait)880*4882a593Smuzhiyun bool r100_semaphore_ring_emit(struct radeon_device *rdev,
881*4882a593Smuzhiyun struct radeon_ring *ring,
882*4882a593Smuzhiyun struct radeon_semaphore *semaphore,
883*4882a593Smuzhiyun bool emit_wait)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun /* Unused on older asics, since we don't have semaphores or multiple rings */
886*4882a593Smuzhiyun BUG();
887*4882a593Smuzhiyun return false;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
r100_copy_blit(struct radeon_device * rdev,uint64_t src_offset,uint64_t dst_offset,unsigned num_gpu_pages,struct dma_resv * resv)890*4882a593Smuzhiyun struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
891*4882a593Smuzhiyun uint64_t src_offset,
892*4882a593Smuzhiyun uint64_t dst_offset,
893*4882a593Smuzhiyun unsigned num_gpu_pages,
894*4882a593Smuzhiyun struct dma_resv *resv)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
897*4882a593Smuzhiyun struct radeon_fence *fence;
898*4882a593Smuzhiyun uint32_t cur_pages;
899*4882a593Smuzhiyun uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
900*4882a593Smuzhiyun uint32_t pitch;
901*4882a593Smuzhiyun uint32_t stride_pixels;
902*4882a593Smuzhiyun unsigned ndw;
903*4882a593Smuzhiyun int num_loops;
904*4882a593Smuzhiyun int r = 0;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* radeon limited to 16k stride */
907*4882a593Smuzhiyun stride_bytes &= 0x3fff;
908*4882a593Smuzhiyun /* radeon pitch is /64 */
909*4882a593Smuzhiyun pitch = stride_bytes / 64;
910*4882a593Smuzhiyun stride_pixels = stride_bytes / 4;
911*4882a593Smuzhiyun num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /* Ask for enough room for blit + flush + fence */
914*4882a593Smuzhiyun ndw = 64 + (10 * num_loops);
915*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, ndw);
916*4882a593Smuzhiyun if (r) {
917*4882a593Smuzhiyun DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
918*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun while (num_gpu_pages > 0) {
921*4882a593Smuzhiyun cur_pages = num_gpu_pages;
922*4882a593Smuzhiyun if (cur_pages > 8191) {
923*4882a593Smuzhiyun cur_pages = 8191;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun num_gpu_pages -= cur_pages;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /* pages are in Y direction - height
928*4882a593Smuzhiyun page width in X direction - width */
929*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
930*4882a593Smuzhiyun radeon_ring_write(ring,
931*4882a593Smuzhiyun RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
932*4882a593Smuzhiyun RADEON_GMC_DST_PITCH_OFFSET_CNTL |
933*4882a593Smuzhiyun RADEON_GMC_SRC_CLIPPING |
934*4882a593Smuzhiyun RADEON_GMC_DST_CLIPPING |
935*4882a593Smuzhiyun RADEON_GMC_BRUSH_NONE |
936*4882a593Smuzhiyun (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
937*4882a593Smuzhiyun RADEON_GMC_SRC_DATATYPE_COLOR |
938*4882a593Smuzhiyun RADEON_ROP3_S |
939*4882a593Smuzhiyun RADEON_DP_SRC_SOURCE_MEMORY |
940*4882a593Smuzhiyun RADEON_GMC_CLR_CMP_CNTL_DIS |
941*4882a593Smuzhiyun RADEON_GMC_WR_MSK_DIS);
942*4882a593Smuzhiyun radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
943*4882a593Smuzhiyun radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
944*4882a593Smuzhiyun radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
945*4882a593Smuzhiyun radeon_ring_write(ring, 0);
946*4882a593Smuzhiyun radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
947*4882a593Smuzhiyun radeon_ring_write(ring, num_gpu_pages);
948*4882a593Smuzhiyun radeon_ring_write(ring, num_gpu_pages);
949*4882a593Smuzhiyun radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
952*4882a593Smuzhiyun radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
953*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
954*4882a593Smuzhiyun radeon_ring_write(ring,
955*4882a593Smuzhiyun RADEON_WAIT_2D_IDLECLEAN |
956*4882a593Smuzhiyun RADEON_WAIT_HOST_IDLECLEAN |
957*4882a593Smuzhiyun RADEON_WAIT_DMA_GUI_IDLE);
958*4882a593Smuzhiyun r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
959*4882a593Smuzhiyun if (r) {
960*4882a593Smuzhiyun radeon_ring_unlock_undo(rdev, ring);
961*4882a593Smuzhiyun return ERR_PTR(r);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
964*4882a593Smuzhiyun return fence;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
r100_cp_wait_for_idle(struct radeon_device * rdev)967*4882a593Smuzhiyun static int r100_cp_wait_for_idle(struct radeon_device *rdev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun unsigned i;
970*4882a593Smuzhiyun u32 tmp;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
973*4882a593Smuzhiyun tmp = RREG32(R_000E40_RBBM_STATUS);
974*4882a593Smuzhiyun if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
975*4882a593Smuzhiyun return 0;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun udelay(1);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun return -1;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
r100_ring_start(struct radeon_device * rdev,struct radeon_ring * ring)982*4882a593Smuzhiyun void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun int r;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 2);
987*4882a593Smuzhiyun if (r) {
988*4882a593Smuzhiyun return;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
991*4882a593Smuzhiyun radeon_ring_write(ring,
992*4882a593Smuzhiyun RADEON_ISYNC_ANY2D_IDLE3D |
993*4882a593Smuzhiyun RADEON_ISYNC_ANY3D_IDLE2D |
994*4882a593Smuzhiyun RADEON_ISYNC_WAIT_IDLEGUI |
995*4882a593Smuzhiyun RADEON_ISYNC_CPSCRATCH_IDLEGUI);
996*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* Load the microcode for the CP */
r100_cp_init_microcode(struct radeon_device * rdev)1001*4882a593Smuzhiyun static int r100_cp_init_microcode(struct radeon_device *rdev)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun const char *fw_name = NULL;
1004*4882a593Smuzhiyun int err;
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun DRM_DEBUG_KMS("\n");
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
1009*4882a593Smuzhiyun (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
1010*4882a593Smuzhiyun (rdev->family == CHIP_RS200)) {
1011*4882a593Smuzhiyun DRM_INFO("Loading R100 Microcode\n");
1012*4882a593Smuzhiyun fw_name = FIRMWARE_R100;
1013*4882a593Smuzhiyun } else if ((rdev->family == CHIP_R200) ||
1014*4882a593Smuzhiyun (rdev->family == CHIP_RV250) ||
1015*4882a593Smuzhiyun (rdev->family == CHIP_RV280) ||
1016*4882a593Smuzhiyun (rdev->family == CHIP_RS300)) {
1017*4882a593Smuzhiyun DRM_INFO("Loading R200 Microcode\n");
1018*4882a593Smuzhiyun fw_name = FIRMWARE_R200;
1019*4882a593Smuzhiyun } else if ((rdev->family == CHIP_R300) ||
1020*4882a593Smuzhiyun (rdev->family == CHIP_R350) ||
1021*4882a593Smuzhiyun (rdev->family == CHIP_RV350) ||
1022*4882a593Smuzhiyun (rdev->family == CHIP_RV380) ||
1023*4882a593Smuzhiyun (rdev->family == CHIP_RS400) ||
1024*4882a593Smuzhiyun (rdev->family == CHIP_RS480)) {
1025*4882a593Smuzhiyun DRM_INFO("Loading R300 Microcode\n");
1026*4882a593Smuzhiyun fw_name = FIRMWARE_R300;
1027*4882a593Smuzhiyun } else if ((rdev->family == CHIP_R420) ||
1028*4882a593Smuzhiyun (rdev->family == CHIP_R423) ||
1029*4882a593Smuzhiyun (rdev->family == CHIP_RV410)) {
1030*4882a593Smuzhiyun DRM_INFO("Loading R400 Microcode\n");
1031*4882a593Smuzhiyun fw_name = FIRMWARE_R420;
1032*4882a593Smuzhiyun } else if ((rdev->family == CHIP_RS690) ||
1033*4882a593Smuzhiyun (rdev->family == CHIP_RS740)) {
1034*4882a593Smuzhiyun DRM_INFO("Loading RS690/RS740 Microcode\n");
1035*4882a593Smuzhiyun fw_name = FIRMWARE_RS690;
1036*4882a593Smuzhiyun } else if (rdev->family == CHIP_RS600) {
1037*4882a593Smuzhiyun DRM_INFO("Loading RS600 Microcode\n");
1038*4882a593Smuzhiyun fw_name = FIRMWARE_RS600;
1039*4882a593Smuzhiyun } else if ((rdev->family == CHIP_RV515) ||
1040*4882a593Smuzhiyun (rdev->family == CHIP_R520) ||
1041*4882a593Smuzhiyun (rdev->family == CHIP_RV530) ||
1042*4882a593Smuzhiyun (rdev->family == CHIP_R580) ||
1043*4882a593Smuzhiyun (rdev->family == CHIP_RV560) ||
1044*4882a593Smuzhiyun (rdev->family == CHIP_RV570)) {
1045*4882a593Smuzhiyun DRM_INFO("Loading R500 Microcode\n");
1046*4882a593Smuzhiyun fw_name = FIRMWARE_R520;
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
1050*4882a593Smuzhiyun if (err) {
1051*4882a593Smuzhiyun pr_err("radeon_cp: Failed to load firmware \"%s\"\n", fw_name);
1052*4882a593Smuzhiyun } else if (rdev->me_fw->size % 8) {
1053*4882a593Smuzhiyun pr_err("radeon_cp: Bogus length %zu in firmware \"%s\"\n",
1054*4882a593Smuzhiyun rdev->me_fw->size, fw_name);
1055*4882a593Smuzhiyun err = -EINVAL;
1056*4882a593Smuzhiyun release_firmware(rdev->me_fw);
1057*4882a593Smuzhiyun rdev->me_fw = NULL;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun return err;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
r100_gfx_get_rptr(struct radeon_device * rdev,struct radeon_ring * ring)1062*4882a593Smuzhiyun u32 r100_gfx_get_rptr(struct radeon_device *rdev,
1063*4882a593Smuzhiyun struct radeon_ring *ring)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun u32 rptr;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (rdev->wb.enabled)
1068*4882a593Smuzhiyun rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1069*4882a593Smuzhiyun else
1070*4882a593Smuzhiyun rptr = RREG32(RADEON_CP_RB_RPTR);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun return rptr;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
r100_gfx_get_wptr(struct radeon_device * rdev,struct radeon_ring * ring)1075*4882a593Smuzhiyun u32 r100_gfx_get_wptr(struct radeon_device *rdev,
1076*4882a593Smuzhiyun struct radeon_ring *ring)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun return RREG32(RADEON_CP_RB_WPTR);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
r100_gfx_set_wptr(struct radeon_device * rdev,struct radeon_ring * ring)1081*4882a593Smuzhiyun void r100_gfx_set_wptr(struct radeon_device *rdev,
1082*4882a593Smuzhiyun struct radeon_ring *ring)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1085*4882a593Smuzhiyun (void)RREG32(RADEON_CP_RB_WPTR);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
r100_cp_load_microcode(struct radeon_device * rdev)1088*4882a593Smuzhiyun static void r100_cp_load_microcode(struct radeon_device *rdev)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun const __be32 *fw_data;
1091*4882a593Smuzhiyun int i, size;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun if (r100_gui_wait_for_idle(rdev)) {
1094*4882a593Smuzhiyun pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun if (rdev->me_fw) {
1098*4882a593Smuzhiyun size = rdev->me_fw->size / 4;
1099*4882a593Smuzhiyun fw_data = (const __be32 *)&rdev->me_fw->data[0];
1100*4882a593Smuzhiyun WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1101*4882a593Smuzhiyun for (i = 0; i < size; i += 2) {
1102*4882a593Smuzhiyun WREG32(RADEON_CP_ME_RAM_DATAH,
1103*4882a593Smuzhiyun be32_to_cpup(&fw_data[i]));
1104*4882a593Smuzhiyun WREG32(RADEON_CP_ME_RAM_DATAL,
1105*4882a593Smuzhiyun be32_to_cpup(&fw_data[i + 1]));
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun
r100_cp_init(struct radeon_device * rdev,unsigned ring_size)1110*4882a593Smuzhiyun int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1113*4882a593Smuzhiyun unsigned rb_bufsz;
1114*4882a593Smuzhiyun unsigned rb_blksz;
1115*4882a593Smuzhiyun unsigned max_fetch;
1116*4882a593Smuzhiyun unsigned pre_write_timer;
1117*4882a593Smuzhiyun unsigned pre_write_limit;
1118*4882a593Smuzhiyun unsigned indirect2_start;
1119*4882a593Smuzhiyun unsigned indirect1_start;
1120*4882a593Smuzhiyun uint32_t tmp;
1121*4882a593Smuzhiyun int r;
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (r100_debugfs_cp_init(rdev)) {
1124*4882a593Smuzhiyun DRM_ERROR("Failed to register debugfs file for CP !\n");
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun if (!rdev->me_fw) {
1127*4882a593Smuzhiyun r = r100_cp_init_microcode(rdev);
1128*4882a593Smuzhiyun if (r) {
1129*4882a593Smuzhiyun DRM_ERROR("Failed to load firmware!\n");
1130*4882a593Smuzhiyun return r;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun }
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /* Align ring size */
1135*4882a593Smuzhiyun rb_bufsz = order_base_2(ring_size / 8);
1136*4882a593Smuzhiyun ring_size = (1 << (rb_bufsz + 1)) * 4;
1137*4882a593Smuzhiyun r100_cp_load_microcode(rdev);
1138*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
1139*4882a593Smuzhiyun RADEON_CP_PACKET2);
1140*4882a593Smuzhiyun if (r) {
1141*4882a593Smuzhiyun return r;
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun /* Each time the cp read 1024 bytes (16 dword/quadword) update
1144*4882a593Smuzhiyun * the rptr copy in system ram */
1145*4882a593Smuzhiyun rb_blksz = 9;
1146*4882a593Smuzhiyun /* cp will read 128bytes at a time (4 dwords) */
1147*4882a593Smuzhiyun max_fetch = 1;
1148*4882a593Smuzhiyun ring->align_mask = 16 - 1;
1149*4882a593Smuzhiyun /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1150*4882a593Smuzhiyun pre_write_timer = 64;
1151*4882a593Smuzhiyun /* Force CP_RB_WPTR write if written more than one time before the
1152*4882a593Smuzhiyun * delay expire
1153*4882a593Smuzhiyun */
1154*4882a593Smuzhiyun pre_write_limit = 0;
1155*4882a593Smuzhiyun /* Setup the cp cache like this (cache size is 96 dwords) :
1156*4882a593Smuzhiyun * RING 0 to 15
1157*4882a593Smuzhiyun * INDIRECT1 16 to 79
1158*4882a593Smuzhiyun * INDIRECT2 80 to 95
1159*4882a593Smuzhiyun * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1160*4882a593Smuzhiyun * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1161*4882a593Smuzhiyun * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1162*4882a593Smuzhiyun * Idea being that most of the gpu cmd will be through indirect1 buffer
1163*4882a593Smuzhiyun * so it gets the bigger cache.
1164*4882a593Smuzhiyun */
1165*4882a593Smuzhiyun indirect2_start = 80;
1166*4882a593Smuzhiyun indirect1_start = 16;
1167*4882a593Smuzhiyun /* cp setup */
1168*4882a593Smuzhiyun WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1169*4882a593Smuzhiyun tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1170*4882a593Smuzhiyun REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1171*4882a593Smuzhiyun REG_SET(RADEON_MAX_FETCH, max_fetch));
1172*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1173*4882a593Smuzhiyun tmp |= RADEON_BUF_SWAP_32BIT;
1174*4882a593Smuzhiyun #endif
1175*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun /* Set ring address */
1178*4882a593Smuzhiyun DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1179*4882a593Smuzhiyun WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1180*4882a593Smuzhiyun /* Force read & write ptr to 0 */
1181*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1182*4882a593Smuzhiyun WREG32(RADEON_CP_RB_RPTR_WR, 0);
1183*4882a593Smuzhiyun ring->wptr = 0;
1184*4882a593Smuzhiyun WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun /* set the wb address whether it's enabled or not */
1187*4882a593Smuzhiyun WREG32(R_00070C_CP_RB_RPTR_ADDR,
1188*4882a593Smuzhiyun S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1189*4882a593Smuzhiyun WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun if (rdev->wb.enabled)
1192*4882a593Smuzhiyun WREG32(R_000770_SCRATCH_UMSK, 0xff);
1193*4882a593Smuzhiyun else {
1194*4882a593Smuzhiyun tmp |= RADEON_RB_NO_UPDATE;
1195*4882a593Smuzhiyun WREG32(R_000770_SCRATCH_UMSK, 0);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, tmp);
1199*4882a593Smuzhiyun udelay(10);
1200*4882a593Smuzhiyun /* Set cp mode to bus mastering & enable cp*/
1201*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_MODE,
1202*4882a593Smuzhiyun REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1203*4882a593Smuzhiyun REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1204*4882a593Smuzhiyun WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1205*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1206*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* at this point everything should be setup correctly to enable master */
1209*4882a593Smuzhiyun pci_set_master(rdev->pdev);
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1212*4882a593Smuzhiyun r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
1213*4882a593Smuzhiyun if (r) {
1214*4882a593Smuzhiyun DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1215*4882a593Smuzhiyun return r;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun ring->ready = true;
1218*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (!ring->rptr_save_reg /* not resuming from suspend */
1221*4882a593Smuzhiyun && radeon_ring_supports_scratch_reg(rdev, ring)) {
1222*4882a593Smuzhiyun r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1223*4882a593Smuzhiyun if (r) {
1224*4882a593Smuzhiyun DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1225*4882a593Smuzhiyun ring->rptr_save_reg = 0;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun
r100_cp_fini(struct radeon_device * rdev)1231*4882a593Smuzhiyun void r100_cp_fini(struct radeon_device *rdev)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun if (r100_cp_wait_for_idle(rdev)) {
1234*4882a593Smuzhiyun DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun /* Disable ring */
1237*4882a593Smuzhiyun r100_cp_disable(rdev);
1238*4882a593Smuzhiyun radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
1239*4882a593Smuzhiyun radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1240*4882a593Smuzhiyun DRM_INFO("radeon: cp finalized\n");
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun
r100_cp_disable(struct radeon_device * rdev)1243*4882a593Smuzhiyun void r100_cp_disable(struct radeon_device *rdev)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun /* Disable ring */
1246*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1247*4882a593Smuzhiyun rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1248*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_MODE, 0);
1249*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_CNTL, 0);
1250*4882a593Smuzhiyun WREG32(R_000770_SCRATCH_UMSK, 0);
1251*4882a593Smuzhiyun if (r100_gui_wait_for_idle(rdev)) {
1252*4882a593Smuzhiyun pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n");
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun /*
1257*4882a593Smuzhiyun * CS functions
1258*4882a593Smuzhiyun */
r100_reloc_pitch_offset(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx,unsigned reg)1259*4882a593Smuzhiyun int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
1260*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1261*4882a593Smuzhiyun unsigned idx,
1262*4882a593Smuzhiyun unsigned reg)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun int r;
1265*4882a593Smuzhiyun u32 tile_flags = 0;
1266*4882a593Smuzhiyun u32 tmp;
1267*4882a593Smuzhiyun struct radeon_bo_list *reloc;
1268*4882a593Smuzhiyun u32 value;
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1271*4882a593Smuzhiyun if (r) {
1272*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1273*4882a593Smuzhiyun idx, reg);
1274*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1275*4882a593Smuzhiyun return r;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun value = radeon_get_ib_value(p, idx);
1279*4882a593Smuzhiyun tmp = value & 0x003fffff;
1280*4882a593Smuzhiyun tmp += (((u32)reloc->gpu_offset) >> 10);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1283*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
1284*4882a593Smuzhiyun tile_flags |= RADEON_DST_TILE_MACRO;
1285*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MICRO) {
1286*4882a593Smuzhiyun if (reg == RADEON_SRC_PITCH_OFFSET) {
1287*4882a593Smuzhiyun DRM_ERROR("Cannot src blit from microtiled surface\n");
1288*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1289*4882a593Smuzhiyun return -EINVAL;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun tile_flags |= RADEON_DST_TILE_MICRO;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun tmp |= tile_flags;
1295*4882a593Smuzhiyun p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
1296*4882a593Smuzhiyun } else
1297*4882a593Smuzhiyun p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
1298*4882a593Smuzhiyun return 0;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
r100_packet3_load_vbpntr(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,int idx)1301*4882a593Smuzhiyun int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
1302*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1303*4882a593Smuzhiyun int idx)
1304*4882a593Smuzhiyun {
1305*4882a593Smuzhiyun unsigned c, i;
1306*4882a593Smuzhiyun struct radeon_bo_list *reloc;
1307*4882a593Smuzhiyun struct r100_cs_track *track;
1308*4882a593Smuzhiyun int r = 0;
1309*4882a593Smuzhiyun volatile uint32_t *ib;
1310*4882a593Smuzhiyun u32 idx_value;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun ib = p->ib.ptr;
1313*4882a593Smuzhiyun track = (struct r100_cs_track *)p->track;
1314*4882a593Smuzhiyun c = radeon_get_ib_value(p, idx++) & 0x1F;
1315*4882a593Smuzhiyun if (c > 16) {
1316*4882a593Smuzhiyun DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
1317*4882a593Smuzhiyun pkt->opcode);
1318*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1319*4882a593Smuzhiyun return -EINVAL;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun track->num_arrays = c;
1322*4882a593Smuzhiyun for (i = 0; i < (c - 1); i+=2, idx+=3) {
1323*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1324*4882a593Smuzhiyun if (r) {
1325*4882a593Smuzhiyun DRM_ERROR("No reloc for packet3 %d\n",
1326*4882a593Smuzhiyun pkt->opcode);
1327*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1328*4882a593Smuzhiyun return r;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx);
1331*4882a593Smuzhiyun ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun track->arrays[i + 0].esize = idx_value >> 8;
1334*4882a593Smuzhiyun track->arrays[i + 0].robj = reloc->robj;
1335*4882a593Smuzhiyun track->arrays[i + 0].esize &= 0x7F;
1336*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1337*4882a593Smuzhiyun if (r) {
1338*4882a593Smuzhiyun DRM_ERROR("No reloc for packet3 %d\n",
1339*4882a593Smuzhiyun pkt->opcode);
1340*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1341*4882a593Smuzhiyun return r;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
1344*4882a593Smuzhiyun track->arrays[i + 1].robj = reloc->robj;
1345*4882a593Smuzhiyun track->arrays[i + 1].esize = idx_value >> 24;
1346*4882a593Smuzhiyun track->arrays[i + 1].esize &= 0x7F;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun if (c & 1) {
1349*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1350*4882a593Smuzhiyun if (r) {
1351*4882a593Smuzhiyun DRM_ERROR("No reloc for packet3 %d\n",
1352*4882a593Smuzhiyun pkt->opcode);
1353*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1354*4882a593Smuzhiyun return r;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx);
1357*4882a593Smuzhiyun ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
1358*4882a593Smuzhiyun track->arrays[i + 0].robj = reloc->robj;
1359*4882a593Smuzhiyun track->arrays[i + 0].esize = idx_value >> 8;
1360*4882a593Smuzhiyun track->arrays[i + 0].esize &= 0x7F;
1361*4882a593Smuzhiyun }
1362*4882a593Smuzhiyun return r;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
r100_cs_parse_packet0(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,const unsigned * auth,unsigned n,radeon_packet0_check_t check)1365*4882a593Smuzhiyun int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1366*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1367*4882a593Smuzhiyun const unsigned *auth, unsigned n,
1368*4882a593Smuzhiyun radeon_packet0_check_t check)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun unsigned reg;
1371*4882a593Smuzhiyun unsigned i, j, m;
1372*4882a593Smuzhiyun unsigned idx;
1373*4882a593Smuzhiyun int r;
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun idx = pkt->idx + 1;
1376*4882a593Smuzhiyun reg = pkt->reg;
1377*4882a593Smuzhiyun /* Check that register fall into register range
1378*4882a593Smuzhiyun * determined by the number of entry (n) in the
1379*4882a593Smuzhiyun * safe register bitmap.
1380*4882a593Smuzhiyun */
1381*4882a593Smuzhiyun if (pkt->one_reg_wr) {
1382*4882a593Smuzhiyun if ((reg >> 7) > n) {
1383*4882a593Smuzhiyun return -EINVAL;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun } else {
1386*4882a593Smuzhiyun if (((reg + (pkt->count << 2)) >> 7) > n) {
1387*4882a593Smuzhiyun return -EINVAL;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun for (i = 0; i <= pkt->count; i++, idx++) {
1391*4882a593Smuzhiyun j = (reg >> 7);
1392*4882a593Smuzhiyun m = 1 << ((reg >> 2) & 31);
1393*4882a593Smuzhiyun if (auth[j] & m) {
1394*4882a593Smuzhiyun r = check(p, pkt, idx, reg);
1395*4882a593Smuzhiyun if (r) {
1396*4882a593Smuzhiyun return r;
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun if (pkt->one_reg_wr) {
1400*4882a593Smuzhiyun if (!(auth[j] & m)) {
1401*4882a593Smuzhiyun break;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun } else {
1404*4882a593Smuzhiyun reg += 4;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun return 0;
1408*4882a593Smuzhiyun }
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /**
1411*4882a593Smuzhiyun * r100_cs_packet_next_vline() - parse userspace VLINE packet
1412*4882a593Smuzhiyun * @parser: parser structure holding parsing context.
1413*4882a593Smuzhiyun *
1414*4882a593Smuzhiyun * Userspace sends a special sequence for VLINE waits.
1415*4882a593Smuzhiyun * PACKET0 - VLINE_START_END + value
1416*4882a593Smuzhiyun * PACKET0 - WAIT_UNTIL +_value
1417*4882a593Smuzhiyun * RELOC (P3) - crtc_id in reloc.
1418*4882a593Smuzhiyun *
1419*4882a593Smuzhiyun * This function parses this and relocates the VLINE START END
1420*4882a593Smuzhiyun * and WAIT UNTIL packets to the correct crtc.
1421*4882a593Smuzhiyun * It also detects a switched off crtc and nulls out the
1422*4882a593Smuzhiyun * wait in that case.
1423*4882a593Smuzhiyun */
r100_cs_packet_parse_vline(struct radeon_cs_parser * p)1424*4882a593Smuzhiyun int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun struct drm_crtc *crtc;
1427*4882a593Smuzhiyun struct radeon_crtc *radeon_crtc;
1428*4882a593Smuzhiyun struct radeon_cs_packet p3reloc, waitreloc;
1429*4882a593Smuzhiyun int crtc_id;
1430*4882a593Smuzhiyun int r;
1431*4882a593Smuzhiyun uint32_t header, h_idx, reg;
1432*4882a593Smuzhiyun volatile uint32_t *ib;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun ib = p->ib.ptr;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun /* parse the wait until */
1437*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
1438*4882a593Smuzhiyun if (r)
1439*4882a593Smuzhiyun return r;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun /* check its a wait until and only 1 count */
1442*4882a593Smuzhiyun if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1443*4882a593Smuzhiyun waitreloc.count != 0) {
1444*4882a593Smuzhiyun DRM_ERROR("vline wait had illegal wait until segment\n");
1445*4882a593Smuzhiyun return -EINVAL;
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1449*4882a593Smuzhiyun DRM_ERROR("vline wait had illegal wait until\n");
1450*4882a593Smuzhiyun return -EINVAL;
1451*4882a593Smuzhiyun }
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /* jump over the NOP */
1454*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1455*4882a593Smuzhiyun if (r)
1456*4882a593Smuzhiyun return r;
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun h_idx = p->idx - 2;
1459*4882a593Smuzhiyun p->idx += waitreloc.count + 2;
1460*4882a593Smuzhiyun p->idx += p3reloc.count + 2;
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun header = radeon_get_ib_value(p, h_idx);
1463*4882a593Smuzhiyun crtc_id = radeon_get_ib_value(p, h_idx + 5);
1464*4882a593Smuzhiyun reg = R100_CP_PACKET0_GET_REG(header);
1465*4882a593Smuzhiyun crtc = drm_crtc_find(p->rdev->ddev, p->filp, crtc_id);
1466*4882a593Smuzhiyun if (!crtc) {
1467*4882a593Smuzhiyun DRM_ERROR("cannot find crtc %d\n", crtc_id);
1468*4882a593Smuzhiyun return -ENOENT;
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun radeon_crtc = to_radeon_crtc(crtc);
1471*4882a593Smuzhiyun crtc_id = radeon_crtc->crtc_id;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun if (!crtc->enabled) {
1474*4882a593Smuzhiyun /* if the CRTC isn't enabled - we need to nop out the wait until */
1475*4882a593Smuzhiyun ib[h_idx + 2] = PACKET2(0);
1476*4882a593Smuzhiyun ib[h_idx + 3] = PACKET2(0);
1477*4882a593Smuzhiyun } else if (crtc_id == 1) {
1478*4882a593Smuzhiyun switch (reg) {
1479*4882a593Smuzhiyun case AVIVO_D1MODE_VLINE_START_END:
1480*4882a593Smuzhiyun header &= ~R300_CP_PACKET0_REG_MASK;
1481*4882a593Smuzhiyun header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1482*4882a593Smuzhiyun break;
1483*4882a593Smuzhiyun case RADEON_CRTC_GUI_TRIG_VLINE:
1484*4882a593Smuzhiyun header &= ~R300_CP_PACKET0_REG_MASK;
1485*4882a593Smuzhiyun header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1486*4882a593Smuzhiyun break;
1487*4882a593Smuzhiyun default:
1488*4882a593Smuzhiyun DRM_ERROR("unknown crtc reloc\n");
1489*4882a593Smuzhiyun return -EINVAL;
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun ib[h_idx] = header;
1492*4882a593Smuzhiyun ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun return 0;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
r100_get_vtx_size(uint32_t vtx_fmt)1498*4882a593Smuzhiyun static int r100_get_vtx_size(uint32_t vtx_fmt)
1499*4882a593Smuzhiyun {
1500*4882a593Smuzhiyun int vtx_size;
1501*4882a593Smuzhiyun vtx_size = 2;
1502*4882a593Smuzhiyun /* ordered according to bits in spec */
1503*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1504*4882a593Smuzhiyun vtx_size++;
1505*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1506*4882a593Smuzhiyun vtx_size += 3;
1507*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1508*4882a593Smuzhiyun vtx_size++;
1509*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1510*4882a593Smuzhiyun vtx_size++;
1511*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1512*4882a593Smuzhiyun vtx_size += 3;
1513*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1514*4882a593Smuzhiyun vtx_size++;
1515*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1516*4882a593Smuzhiyun vtx_size++;
1517*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1518*4882a593Smuzhiyun vtx_size += 2;
1519*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1520*4882a593Smuzhiyun vtx_size += 2;
1521*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1522*4882a593Smuzhiyun vtx_size++;
1523*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1524*4882a593Smuzhiyun vtx_size += 2;
1525*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1526*4882a593Smuzhiyun vtx_size++;
1527*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1528*4882a593Smuzhiyun vtx_size += 2;
1529*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1530*4882a593Smuzhiyun vtx_size++;
1531*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1532*4882a593Smuzhiyun vtx_size++;
1533*4882a593Smuzhiyun /* blend weight */
1534*4882a593Smuzhiyun if (vtx_fmt & (0x7 << 15))
1535*4882a593Smuzhiyun vtx_size += (vtx_fmt >> 15) & 0x7;
1536*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1537*4882a593Smuzhiyun vtx_size += 3;
1538*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1539*4882a593Smuzhiyun vtx_size += 2;
1540*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1541*4882a593Smuzhiyun vtx_size++;
1542*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1543*4882a593Smuzhiyun vtx_size++;
1544*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1545*4882a593Smuzhiyun vtx_size++;
1546*4882a593Smuzhiyun if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1547*4882a593Smuzhiyun vtx_size++;
1548*4882a593Smuzhiyun return vtx_size;
1549*4882a593Smuzhiyun }
1550*4882a593Smuzhiyun
r100_packet0_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx,unsigned reg)1551*4882a593Smuzhiyun static int r100_packet0_check(struct radeon_cs_parser *p,
1552*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1553*4882a593Smuzhiyun unsigned idx, unsigned reg)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun struct radeon_bo_list *reloc;
1556*4882a593Smuzhiyun struct r100_cs_track *track;
1557*4882a593Smuzhiyun volatile uint32_t *ib;
1558*4882a593Smuzhiyun uint32_t tmp;
1559*4882a593Smuzhiyun int r;
1560*4882a593Smuzhiyun int i, face;
1561*4882a593Smuzhiyun u32 tile_flags = 0;
1562*4882a593Smuzhiyun u32 idx_value;
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun ib = p->ib.ptr;
1565*4882a593Smuzhiyun track = (struct r100_cs_track *)p->track;
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun idx_value = radeon_get_ib_value(p, idx);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun switch (reg) {
1570*4882a593Smuzhiyun case RADEON_CRTC_GUI_TRIG_VLINE:
1571*4882a593Smuzhiyun r = r100_cs_packet_parse_vline(p);
1572*4882a593Smuzhiyun if (r) {
1573*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1574*4882a593Smuzhiyun idx, reg);
1575*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1576*4882a593Smuzhiyun return r;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun break;
1579*4882a593Smuzhiyun /* FIXME: only allow PACKET3 blit? easier to check for out of
1580*4882a593Smuzhiyun * range access */
1581*4882a593Smuzhiyun case RADEON_DST_PITCH_OFFSET:
1582*4882a593Smuzhiyun case RADEON_SRC_PITCH_OFFSET:
1583*4882a593Smuzhiyun r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1584*4882a593Smuzhiyun if (r)
1585*4882a593Smuzhiyun return r;
1586*4882a593Smuzhiyun break;
1587*4882a593Smuzhiyun case RADEON_RB3D_DEPTHOFFSET:
1588*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1589*4882a593Smuzhiyun if (r) {
1590*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1591*4882a593Smuzhiyun idx, reg);
1592*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1593*4882a593Smuzhiyun return r;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun track->zb.robj = reloc->robj;
1596*4882a593Smuzhiyun track->zb.offset = idx_value;
1597*4882a593Smuzhiyun track->zb_dirty = true;
1598*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1599*4882a593Smuzhiyun break;
1600*4882a593Smuzhiyun case RADEON_RB3D_COLOROFFSET:
1601*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1602*4882a593Smuzhiyun if (r) {
1603*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1604*4882a593Smuzhiyun idx, reg);
1605*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1606*4882a593Smuzhiyun return r;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun track->cb[0].robj = reloc->robj;
1609*4882a593Smuzhiyun track->cb[0].offset = idx_value;
1610*4882a593Smuzhiyun track->cb_dirty = true;
1611*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun case RADEON_PP_TXOFFSET_0:
1614*4882a593Smuzhiyun case RADEON_PP_TXOFFSET_1:
1615*4882a593Smuzhiyun case RADEON_PP_TXOFFSET_2:
1616*4882a593Smuzhiyun i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1617*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1618*4882a593Smuzhiyun if (r) {
1619*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1620*4882a593Smuzhiyun idx, reg);
1621*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1622*4882a593Smuzhiyun return r;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1625*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
1626*4882a593Smuzhiyun tile_flags |= RADEON_TXO_MACRO_TILE;
1627*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MICRO)
1628*4882a593Smuzhiyun tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun tmp = idx_value & ~(0x7 << 2);
1631*4882a593Smuzhiyun tmp |= tile_flags;
1632*4882a593Smuzhiyun ib[idx] = tmp + ((u32)reloc->gpu_offset);
1633*4882a593Smuzhiyun } else
1634*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1635*4882a593Smuzhiyun track->textures[i].robj = reloc->robj;
1636*4882a593Smuzhiyun track->tex_dirty = true;
1637*4882a593Smuzhiyun break;
1638*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T0_0:
1639*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T0_1:
1640*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T0_2:
1641*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T0_3:
1642*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T0_4:
1643*4882a593Smuzhiyun i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1644*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1645*4882a593Smuzhiyun if (r) {
1646*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1647*4882a593Smuzhiyun idx, reg);
1648*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1649*4882a593Smuzhiyun return r;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun track->textures[0].cube_info[i].offset = idx_value;
1652*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1653*4882a593Smuzhiyun track->textures[0].cube_info[i].robj = reloc->robj;
1654*4882a593Smuzhiyun track->tex_dirty = true;
1655*4882a593Smuzhiyun break;
1656*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T1_0:
1657*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T1_1:
1658*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T1_2:
1659*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T1_3:
1660*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T1_4:
1661*4882a593Smuzhiyun i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1662*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1663*4882a593Smuzhiyun if (r) {
1664*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1665*4882a593Smuzhiyun idx, reg);
1666*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1667*4882a593Smuzhiyun return r;
1668*4882a593Smuzhiyun }
1669*4882a593Smuzhiyun track->textures[1].cube_info[i].offset = idx_value;
1670*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1671*4882a593Smuzhiyun track->textures[1].cube_info[i].robj = reloc->robj;
1672*4882a593Smuzhiyun track->tex_dirty = true;
1673*4882a593Smuzhiyun break;
1674*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T2_0:
1675*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T2_1:
1676*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T2_2:
1677*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T2_3:
1678*4882a593Smuzhiyun case RADEON_PP_CUBIC_OFFSET_T2_4:
1679*4882a593Smuzhiyun i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1680*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1681*4882a593Smuzhiyun if (r) {
1682*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1683*4882a593Smuzhiyun idx, reg);
1684*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1685*4882a593Smuzhiyun return r;
1686*4882a593Smuzhiyun }
1687*4882a593Smuzhiyun track->textures[2].cube_info[i].offset = idx_value;
1688*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1689*4882a593Smuzhiyun track->textures[2].cube_info[i].robj = reloc->robj;
1690*4882a593Smuzhiyun track->tex_dirty = true;
1691*4882a593Smuzhiyun break;
1692*4882a593Smuzhiyun case RADEON_RE_WIDTH_HEIGHT:
1693*4882a593Smuzhiyun track->maxy = ((idx_value >> 16) & 0x7FF);
1694*4882a593Smuzhiyun track->cb_dirty = true;
1695*4882a593Smuzhiyun track->zb_dirty = true;
1696*4882a593Smuzhiyun break;
1697*4882a593Smuzhiyun case RADEON_RB3D_COLORPITCH:
1698*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1699*4882a593Smuzhiyun if (r) {
1700*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1701*4882a593Smuzhiyun idx, reg);
1702*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1703*4882a593Smuzhiyun return r;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1706*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MACRO)
1707*4882a593Smuzhiyun tile_flags |= RADEON_COLOR_TILE_ENABLE;
1708*4882a593Smuzhiyun if (reloc->tiling_flags & RADEON_TILING_MICRO)
1709*4882a593Smuzhiyun tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun tmp = idx_value & ~(0x7 << 16);
1712*4882a593Smuzhiyun tmp |= tile_flags;
1713*4882a593Smuzhiyun ib[idx] = tmp;
1714*4882a593Smuzhiyun } else
1715*4882a593Smuzhiyun ib[idx] = idx_value;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1718*4882a593Smuzhiyun track->cb_dirty = true;
1719*4882a593Smuzhiyun break;
1720*4882a593Smuzhiyun case RADEON_RB3D_DEPTHPITCH:
1721*4882a593Smuzhiyun track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1722*4882a593Smuzhiyun track->zb_dirty = true;
1723*4882a593Smuzhiyun break;
1724*4882a593Smuzhiyun case RADEON_RB3D_CNTL:
1725*4882a593Smuzhiyun switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1726*4882a593Smuzhiyun case 7:
1727*4882a593Smuzhiyun case 8:
1728*4882a593Smuzhiyun case 9:
1729*4882a593Smuzhiyun case 11:
1730*4882a593Smuzhiyun case 12:
1731*4882a593Smuzhiyun track->cb[0].cpp = 1;
1732*4882a593Smuzhiyun break;
1733*4882a593Smuzhiyun case 3:
1734*4882a593Smuzhiyun case 4:
1735*4882a593Smuzhiyun case 15:
1736*4882a593Smuzhiyun track->cb[0].cpp = 2;
1737*4882a593Smuzhiyun break;
1738*4882a593Smuzhiyun case 6:
1739*4882a593Smuzhiyun track->cb[0].cpp = 4;
1740*4882a593Smuzhiyun break;
1741*4882a593Smuzhiyun default:
1742*4882a593Smuzhiyun DRM_ERROR("Invalid color buffer format (%d) !\n",
1743*4882a593Smuzhiyun ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1744*4882a593Smuzhiyun return -EINVAL;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1747*4882a593Smuzhiyun track->cb_dirty = true;
1748*4882a593Smuzhiyun track->zb_dirty = true;
1749*4882a593Smuzhiyun break;
1750*4882a593Smuzhiyun case RADEON_RB3D_ZSTENCILCNTL:
1751*4882a593Smuzhiyun switch (idx_value & 0xf) {
1752*4882a593Smuzhiyun case 0:
1753*4882a593Smuzhiyun track->zb.cpp = 2;
1754*4882a593Smuzhiyun break;
1755*4882a593Smuzhiyun case 2:
1756*4882a593Smuzhiyun case 3:
1757*4882a593Smuzhiyun case 4:
1758*4882a593Smuzhiyun case 5:
1759*4882a593Smuzhiyun case 9:
1760*4882a593Smuzhiyun case 11:
1761*4882a593Smuzhiyun track->zb.cpp = 4;
1762*4882a593Smuzhiyun break;
1763*4882a593Smuzhiyun default:
1764*4882a593Smuzhiyun break;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun track->zb_dirty = true;
1767*4882a593Smuzhiyun break;
1768*4882a593Smuzhiyun case RADEON_RB3D_ZPASS_ADDR:
1769*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1770*4882a593Smuzhiyun if (r) {
1771*4882a593Smuzhiyun DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1772*4882a593Smuzhiyun idx, reg);
1773*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1774*4882a593Smuzhiyun return r;
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun ib[idx] = idx_value + ((u32)reloc->gpu_offset);
1777*4882a593Smuzhiyun break;
1778*4882a593Smuzhiyun case RADEON_PP_CNTL:
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun uint32_t temp = idx_value >> 4;
1781*4882a593Smuzhiyun for (i = 0; i < track->num_texture; i++)
1782*4882a593Smuzhiyun track->textures[i].enabled = !!(temp & (1 << i));
1783*4882a593Smuzhiyun track->tex_dirty = true;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun break;
1786*4882a593Smuzhiyun case RADEON_SE_VF_CNTL:
1787*4882a593Smuzhiyun track->vap_vf_cntl = idx_value;
1788*4882a593Smuzhiyun break;
1789*4882a593Smuzhiyun case RADEON_SE_VTX_FMT:
1790*4882a593Smuzhiyun track->vtx_size = r100_get_vtx_size(idx_value);
1791*4882a593Smuzhiyun break;
1792*4882a593Smuzhiyun case RADEON_PP_TEX_SIZE_0:
1793*4882a593Smuzhiyun case RADEON_PP_TEX_SIZE_1:
1794*4882a593Smuzhiyun case RADEON_PP_TEX_SIZE_2:
1795*4882a593Smuzhiyun i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1796*4882a593Smuzhiyun track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1797*4882a593Smuzhiyun track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1798*4882a593Smuzhiyun track->tex_dirty = true;
1799*4882a593Smuzhiyun break;
1800*4882a593Smuzhiyun case RADEON_PP_TEX_PITCH_0:
1801*4882a593Smuzhiyun case RADEON_PP_TEX_PITCH_1:
1802*4882a593Smuzhiyun case RADEON_PP_TEX_PITCH_2:
1803*4882a593Smuzhiyun i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1804*4882a593Smuzhiyun track->textures[i].pitch = idx_value + 32;
1805*4882a593Smuzhiyun track->tex_dirty = true;
1806*4882a593Smuzhiyun break;
1807*4882a593Smuzhiyun case RADEON_PP_TXFILTER_0:
1808*4882a593Smuzhiyun case RADEON_PP_TXFILTER_1:
1809*4882a593Smuzhiyun case RADEON_PP_TXFILTER_2:
1810*4882a593Smuzhiyun i = (reg - RADEON_PP_TXFILTER_0) / 24;
1811*4882a593Smuzhiyun track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1812*4882a593Smuzhiyun >> RADEON_MAX_MIP_LEVEL_SHIFT);
1813*4882a593Smuzhiyun tmp = (idx_value >> 23) & 0x7;
1814*4882a593Smuzhiyun if (tmp == 2 || tmp == 6)
1815*4882a593Smuzhiyun track->textures[i].roundup_w = false;
1816*4882a593Smuzhiyun tmp = (idx_value >> 27) & 0x7;
1817*4882a593Smuzhiyun if (tmp == 2 || tmp == 6)
1818*4882a593Smuzhiyun track->textures[i].roundup_h = false;
1819*4882a593Smuzhiyun track->tex_dirty = true;
1820*4882a593Smuzhiyun break;
1821*4882a593Smuzhiyun case RADEON_PP_TXFORMAT_0:
1822*4882a593Smuzhiyun case RADEON_PP_TXFORMAT_1:
1823*4882a593Smuzhiyun case RADEON_PP_TXFORMAT_2:
1824*4882a593Smuzhiyun i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1825*4882a593Smuzhiyun if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1826*4882a593Smuzhiyun track->textures[i].use_pitch = true;
1827*4882a593Smuzhiyun } else {
1828*4882a593Smuzhiyun track->textures[i].use_pitch = false;
1829*4882a593Smuzhiyun track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT);
1830*4882a593Smuzhiyun track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT);
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1833*4882a593Smuzhiyun track->textures[i].tex_coord_type = 2;
1834*4882a593Smuzhiyun switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1835*4882a593Smuzhiyun case RADEON_TXFORMAT_I8:
1836*4882a593Smuzhiyun case RADEON_TXFORMAT_RGB332:
1837*4882a593Smuzhiyun case RADEON_TXFORMAT_Y8:
1838*4882a593Smuzhiyun track->textures[i].cpp = 1;
1839*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1840*4882a593Smuzhiyun break;
1841*4882a593Smuzhiyun case RADEON_TXFORMAT_AI88:
1842*4882a593Smuzhiyun case RADEON_TXFORMAT_ARGB1555:
1843*4882a593Smuzhiyun case RADEON_TXFORMAT_RGB565:
1844*4882a593Smuzhiyun case RADEON_TXFORMAT_ARGB4444:
1845*4882a593Smuzhiyun case RADEON_TXFORMAT_VYUY422:
1846*4882a593Smuzhiyun case RADEON_TXFORMAT_YVYU422:
1847*4882a593Smuzhiyun case RADEON_TXFORMAT_SHADOW16:
1848*4882a593Smuzhiyun case RADEON_TXFORMAT_LDUDV655:
1849*4882a593Smuzhiyun case RADEON_TXFORMAT_DUDV88:
1850*4882a593Smuzhiyun track->textures[i].cpp = 2;
1851*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1852*4882a593Smuzhiyun break;
1853*4882a593Smuzhiyun case RADEON_TXFORMAT_ARGB8888:
1854*4882a593Smuzhiyun case RADEON_TXFORMAT_RGBA8888:
1855*4882a593Smuzhiyun case RADEON_TXFORMAT_SHADOW32:
1856*4882a593Smuzhiyun case RADEON_TXFORMAT_LDUDUV8888:
1857*4882a593Smuzhiyun track->textures[i].cpp = 4;
1858*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1859*4882a593Smuzhiyun break;
1860*4882a593Smuzhiyun case RADEON_TXFORMAT_DXT1:
1861*4882a593Smuzhiyun track->textures[i].cpp = 1;
1862*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1863*4882a593Smuzhiyun break;
1864*4882a593Smuzhiyun case RADEON_TXFORMAT_DXT23:
1865*4882a593Smuzhiyun case RADEON_TXFORMAT_DXT45:
1866*4882a593Smuzhiyun track->textures[i].cpp = 1;
1867*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1868*4882a593Smuzhiyun break;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1871*4882a593Smuzhiyun track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1872*4882a593Smuzhiyun track->tex_dirty = true;
1873*4882a593Smuzhiyun break;
1874*4882a593Smuzhiyun case RADEON_PP_CUBIC_FACES_0:
1875*4882a593Smuzhiyun case RADEON_PP_CUBIC_FACES_1:
1876*4882a593Smuzhiyun case RADEON_PP_CUBIC_FACES_2:
1877*4882a593Smuzhiyun tmp = idx_value;
1878*4882a593Smuzhiyun i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1879*4882a593Smuzhiyun for (face = 0; face < 4; face++) {
1880*4882a593Smuzhiyun track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1881*4882a593Smuzhiyun track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun track->tex_dirty = true;
1884*4882a593Smuzhiyun break;
1885*4882a593Smuzhiyun default:
1886*4882a593Smuzhiyun pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
1887*4882a593Smuzhiyun return -EINVAL;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun return 0;
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,struct radeon_bo * robj)1892*4882a593Smuzhiyun int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1893*4882a593Smuzhiyun struct radeon_cs_packet *pkt,
1894*4882a593Smuzhiyun struct radeon_bo *robj)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun unsigned idx;
1897*4882a593Smuzhiyun u32 value;
1898*4882a593Smuzhiyun idx = pkt->idx + 1;
1899*4882a593Smuzhiyun value = radeon_get_ib_value(p, idx + 2);
1900*4882a593Smuzhiyun if ((value + 1) > radeon_bo_size(robj)) {
1901*4882a593Smuzhiyun DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1902*4882a593Smuzhiyun "(need %u have %lu) !\n",
1903*4882a593Smuzhiyun value + 1,
1904*4882a593Smuzhiyun radeon_bo_size(robj));
1905*4882a593Smuzhiyun return -EINVAL;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun return 0;
1908*4882a593Smuzhiyun }
1909*4882a593Smuzhiyun
r100_packet3_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)1910*4882a593Smuzhiyun static int r100_packet3_check(struct radeon_cs_parser *p,
1911*4882a593Smuzhiyun struct radeon_cs_packet *pkt)
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun struct radeon_bo_list *reloc;
1914*4882a593Smuzhiyun struct r100_cs_track *track;
1915*4882a593Smuzhiyun unsigned idx;
1916*4882a593Smuzhiyun volatile uint32_t *ib;
1917*4882a593Smuzhiyun int r;
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun ib = p->ib.ptr;
1920*4882a593Smuzhiyun idx = pkt->idx + 1;
1921*4882a593Smuzhiyun track = (struct r100_cs_track *)p->track;
1922*4882a593Smuzhiyun switch (pkt->opcode) {
1923*4882a593Smuzhiyun case PACKET3_3D_LOAD_VBPNTR:
1924*4882a593Smuzhiyun r = r100_packet3_load_vbpntr(p, pkt, idx);
1925*4882a593Smuzhiyun if (r)
1926*4882a593Smuzhiyun return r;
1927*4882a593Smuzhiyun break;
1928*4882a593Smuzhiyun case PACKET3_INDX_BUFFER:
1929*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1930*4882a593Smuzhiyun if (r) {
1931*4882a593Smuzhiyun DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1932*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1933*4882a593Smuzhiyun return r;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
1936*4882a593Smuzhiyun r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1937*4882a593Smuzhiyun if (r) {
1938*4882a593Smuzhiyun return r;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun break;
1941*4882a593Smuzhiyun case 0x23:
1942*4882a593Smuzhiyun /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1943*4882a593Smuzhiyun r = radeon_cs_packet_next_reloc(p, &reloc, 0);
1944*4882a593Smuzhiyun if (r) {
1945*4882a593Smuzhiyun DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1946*4882a593Smuzhiyun radeon_cs_dump_packet(p, pkt);
1947*4882a593Smuzhiyun return r;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
1950*4882a593Smuzhiyun track->num_arrays = 1;
1951*4882a593Smuzhiyun track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun track->arrays[0].robj = reloc->robj;
1954*4882a593Smuzhiyun track->arrays[0].esize = track->vtx_size;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun track->max_indx = radeon_get_ib_value(p, idx+1);
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1959*4882a593Smuzhiyun track->immd_dwords = pkt->count - 1;
1960*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
1961*4882a593Smuzhiyun if (r)
1962*4882a593Smuzhiyun return r;
1963*4882a593Smuzhiyun break;
1964*4882a593Smuzhiyun case PACKET3_3D_DRAW_IMMD:
1965*4882a593Smuzhiyun if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1966*4882a593Smuzhiyun DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1967*4882a593Smuzhiyun return -EINVAL;
1968*4882a593Smuzhiyun }
1969*4882a593Smuzhiyun track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1970*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1971*4882a593Smuzhiyun track->immd_dwords = pkt->count - 1;
1972*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
1973*4882a593Smuzhiyun if (r)
1974*4882a593Smuzhiyun return r;
1975*4882a593Smuzhiyun break;
1976*4882a593Smuzhiyun /* triggers drawing using in-packet vertex data */
1977*4882a593Smuzhiyun case PACKET3_3D_DRAW_IMMD_2:
1978*4882a593Smuzhiyun if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1979*4882a593Smuzhiyun DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1980*4882a593Smuzhiyun return -EINVAL;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1983*4882a593Smuzhiyun track->immd_dwords = pkt->count;
1984*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
1985*4882a593Smuzhiyun if (r)
1986*4882a593Smuzhiyun return r;
1987*4882a593Smuzhiyun break;
1988*4882a593Smuzhiyun /* triggers drawing using in-packet vertex data */
1989*4882a593Smuzhiyun case PACKET3_3D_DRAW_VBUF_2:
1990*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1991*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
1992*4882a593Smuzhiyun if (r)
1993*4882a593Smuzhiyun return r;
1994*4882a593Smuzhiyun break;
1995*4882a593Smuzhiyun /* triggers drawing of vertex buffers setup elsewhere */
1996*4882a593Smuzhiyun case PACKET3_3D_DRAW_INDX_2:
1997*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1998*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
1999*4882a593Smuzhiyun if (r)
2000*4882a593Smuzhiyun return r;
2001*4882a593Smuzhiyun break;
2002*4882a593Smuzhiyun /* triggers drawing using indices to vertex buffer */
2003*4882a593Smuzhiyun case PACKET3_3D_DRAW_VBUF:
2004*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2005*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
2006*4882a593Smuzhiyun if (r)
2007*4882a593Smuzhiyun return r;
2008*4882a593Smuzhiyun break;
2009*4882a593Smuzhiyun /* triggers drawing of vertex buffers setup elsewhere */
2010*4882a593Smuzhiyun case PACKET3_3D_DRAW_INDX:
2011*4882a593Smuzhiyun track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
2012*4882a593Smuzhiyun r = r100_cs_track_check(p->rdev, track);
2013*4882a593Smuzhiyun if (r)
2014*4882a593Smuzhiyun return r;
2015*4882a593Smuzhiyun break;
2016*4882a593Smuzhiyun /* triggers drawing using indices to vertex buffer */
2017*4882a593Smuzhiyun case PACKET3_3D_CLEAR_HIZ:
2018*4882a593Smuzhiyun case PACKET3_3D_CLEAR_ZMASK:
2019*4882a593Smuzhiyun if (p->rdev->hyperz_filp != p->filp)
2020*4882a593Smuzhiyun return -EINVAL;
2021*4882a593Smuzhiyun break;
2022*4882a593Smuzhiyun case PACKET3_NOP:
2023*4882a593Smuzhiyun break;
2024*4882a593Smuzhiyun default:
2025*4882a593Smuzhiyun DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2026*4882a593Smuzhiyun return -EINVAL;
2027*4882a593Smuzhiyun }
2028*4882a593Smuzhiyun return 0;
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
r100_cs_parse(struct radeon_cs_parser * p)2031*4882a593Smuzhiyun int r100_cs_parse(struct radeon_cs_parser *p)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun struct radeon_cs_packet pkt;
2034*4882a593Smuzhiyun struct r100_cs_track *track;
2035*4882a593Smuzhiyun int r;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun track = kzalloc(sizeof(*track), GFP_KERNEL);
2038*4882a593Smuzhiyun if (!track)
2039*4882a593Smuzhiyun return -ENOMEM;
2040*4882a593Smuzhiyun r100_cs_track_clear(p->rdev, track);
2041*4882a593Smuzhiyun p->track = track;
2042*4882a593Smuzhiyun do {
2043*4882a593Smuzhiyun r = radeon_cs_packet_parse(p, &pkt, p->idx);
2044*4882a593Smuzhiyun if (r) {
2045*4882a593Smuzhiyun return r;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun p->idx += pkt.count + 2;
2048*4882a593Smuzhiyun switch (pkt.type) {
2049*4882a593Smuzhiyun case RADEON_PACKET_TYPE0:
2050*4882a593Smuzhiyun if (p->rdev->family >= CHIP_R200)
2051*4882a593Smuzhiyun r = r100_cs_parse_packet0(p, &pkt,
2052*4882a593Smuzhiyun p->rdev->config.r100.reg_safe_bm,
2053*4882a593Smuzhiyun p->rdev->config.r100.reg_safe_bm_size,
2054*4882a593Smuzhiyun &r200_packet0_check);
2055*4882a593Smuzhiyun else
2056*4882a593Smuzhiyun r = r100_cs_parse_packet0(p, &pkt,
2057*4882a593Smuzhiyun p->rdev->config.r100.reg_safe_bm,
2058*4882a593Smuzhiyun p->rdev->config.r100.reg_safe_bm_size,
2059*4882a593Smuzhiyun &r100_packet0_check);
2060*4882a593Smuzhiyun break;
2061*4882a593Smuzhiyun case RADEON_PACKET_TYPE2:
2062*4882a593Smuzhiyun break;
2063*4882a593Smuzhiyun case RADEON_PACKET_TYPE3:
2064*4882a593Smuzhiyun r = r100_packet3_check(p, &pkt);
2065*4882a593Smuzhiyun break;
2066*4882a593Smuzhiyun default:
2067*4882a593Smuzhiyun DRM_ERROR("Unknown packet type %d !\n",
2068*4882a593Smuzhiyun pkt.type);
2069*4882a593Smuzhiyun return -EINVAL;
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun if (r)
2072*4882a593Smuzhiyun return r;
2073*4882a593Smuzhiyun } while (p->idx < p->chunk_ib->length_dw);
2074*4882a593Smuzhiyun return 0;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
r100_cs_track_texture_print(struct r100_cs_track_texture * t)2077*4882a593Smuzhiyun static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun DRM_ERROR("pitch %d\n", t->pitch);
2080*4882a593Smuzhiyun DRM_ERROR("use_pitch %d\n", t->use_pitch);
2081*4882a593Smuzhiyun DRM_ERROR("width %d\n", t->width);
2082*4882a593Smuzhiyun DRM_ERROR("width_11 %d\n", t->width_11);
2083*4882a593Smuzhiyun DRM_ERROR("height %d\n", t->height);
2084*4882a593Smuzhiyun DRM_ERROR("height_11 %d\n", t->height_11);
2085*4882a593Smuzhiyun DRM_ERROR("num levels %d\n", t->num_levels);
2086*4882a593Smuzhiyun DRM_ERROR("depth %d\n", t->txdepth);
2087*4882a593Smuzhiyun DRM_ERROR("bpp %d\n", t->cpp);
2088*4882a593Smuzhiyun DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
2089*4882a593Smuzhiyun DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
2090*4882a593Smuzhiyun DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
2091*4882a593Smuzhiyun DRM_ERROR("compress format %d\n", t->compress_format);
2092*4882a593Smuzhiyun }
2093*4882a593Smuzhiyun
r100_track_compress_size(int compress_format,int w,int h)2094*4882a593Smuzhiyun static int r100_track_compress_size(int compress_format, int w, int h)
2095*4882a593Smuzhiyun {
2096*4882a593Smuzhiyun int block_width, block_height, block_bytes;
2097*4882a593Smuzhiyun int wblocks, hblocks;
2098*4882a593Smuzhiyun int min_wblocks;
2099*4882a593Smuzhiyun int sz;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun block_width = 4;
2102*4882a593Smuzhiyun block_height = 4;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun switch (compress_format) {
2105*4882a593Smuzhiyun case R100_TRACK_COMP_DXT1:
2106*4882a593Smuzhiyun block_bytes = 8;
2107*4882a593Smuzhiyun min_wblocks = 4;
2108*4882a593Smuzhiyun break;
2109*4882a593Smuzhiyun default:
2110*4882a593Smuzhiyun case R100_TRACK_COMP_DXT35:
2111*4882a593Smuzhiyun block_bytes = 16;
2112*4882a593Smuzhiyun min_wblocks = 2;
2113*4882a593Smuzhiyun break;
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun hblocks = (h + block_height - 1) / block_height;
2117*4882a593Smuzhiyun wblocks = (w + block_width - 1) / block_width;
2118*4882a593Smuzhiyun if (wblocks < min_wblocks)
2119*4882a593Smuzhiyun wblocks = min_wblocks;
2120*4882a593Smuzhiyun sz = wblocks * hblocks * block_bytes;
2121*4882a593Smuzhiyun return sz;
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
r100_cs_track_cube(struct radeon_device * rdev,struct r100_cs_track * track,unsigned idx)2124*4882a593Smuzhiyun static int r100_cs_track_cube(struct radeon_device *rdev,
2125*4882a593Smuzhiyun struct r100_cs_track *track, unsigned idx)
2126*4882a593Smuzhiyun {
2127*4882a593Smuzhiyun unsigned face, w, h;
2128*4882a593Smuzhiyun struct radeon_bo *cube_robj;
2129*4882a593Smuzhiyun unsigned long size;
2130*4882a593Smuzhiyun unsigned compress_format = track->textures[idx].compress_format;
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun for (face = 0; face < 5; face++) {
2133*4882a593Smuzhiyun cube_robj = track->textures[idx].cube_info[face].robj;
2134*4882a593Smuzhiyun w = track->textures[idx].cube_info[face].width;
2135*4882a593Smuzhiyun h = track->textures[idx].cube_info[face].height;
2136*4882a593Smuzhiyun
2137*4882a593Smuzhiyun if (compress_format) {
2138*4882a593Smuzhiyun size = r100_track_compress_size(compress_format, w, h);
2139*4882a593Smuzhiyun } else
2140*4882a593Smuzhiyun size = w * h;
2141*4882a593Smuzhiyun size *= track->textures[idx].cpp;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun size += track->textures[idx].cube_info[face].offset;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if (size > radeon_bo_size(cube_robj)) {
2146*4882a593Smuzhiyun DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
2147*4882a593Smuzhiyun size, radeon_bo_size(cube_robj));
2148*4882a593Smuzhiyun r100_cs_track_texture_print(&track->textures[idx]);
2149*4882a593Smuzhiyun return -1;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun return 0;
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
r100_cs_track_texture_check(struct radeon_device * rdev,struct r100_cs_track * track)2155*4882a593Smuzhiyun static int r100_cs_track_texture_check(struct radeon_device *rdev,
2156*4882a593Smuzhiyun struct r100_cs_track *track)
2157*4882a593Smuzhiyun {
2158*4882a593Smuzhiyun struct radeon_bo *robj;
2159*4882a593Smuzhiyun unsigned long size;
2160*4882a593Smuzhiyun unsigned u, i, w, h, d;
2161*4882a593Smuzhiyun int ret;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun for (u = 0; u < track->num_texture; u++) {
2164*4882a593Smuzhiyun if (!track->textures[u].enabled)
2165*4882a593Smuzhiyun continue;
2166*4882a593Smuzhiyun if (track->textures[u].lookup_disable)
2167*4882a593Smuzhiyun continue;
2168*4882a593Smuzhiyun robj = track->textures[u].robj;
2169*4882a593Smuzhiyun if (robj == NULL) {
2170*4882a593Smuzhiyun DRM_ERROR("No texture bound to unit %u\n", u);
2171*4882a593Smuzhiyun return -EINVAL;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun size = 0;
2174*4882a593Smuzhiyun for (i = 0; i <= track->textures[u].num_levels; i++) {
2175*4882a593Smuzhiyun if (track->textures[u].use_pitch) {
2176*4882a593Smuzhiyun if (rdev->family < CHIP_R300)
2177*4882a593Smuzhiyun w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
2178*4882a593Smuzhiyun else
2179*4882a593Smuzhiyun w = track->textures[u].pitch / (1 << i);
2180*4882a593Smuzhiyun } else {
2181*4882a593Smuzhiyun w = track->textures[u].width;
2182*4882a593Smuzhiyun if (rdev->family >= CHIP_RV515)
2183*4882a593Smuzhiyun w |= track->textures[u].width_11;
2184*4882a593Smuzhiyun w = w / (1 << i);
2185*4882a593Smuzhiyun if (track->textures[u].roundup_w)
2186*4882a593Smuzhiyun w = roundup_pow_of_two(w);
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun h = track->textures[u].height;
2189*4882a593Smuzhiyun if (rdev->family >= CHIP_RV515)
2190*4882a593Smuzhiyun h |= track->textures[u].height_11;
2191*4882a593Smuzhiyun h = h / (1 << i);
2192*4882a593Smuzhiyun if (track->textures[u].roundup_h)
2193*4882a593Smuzhiyun h = roundup_pow_of_two(h);
2194*4882a593Smuzhiyun if (track->textures[u].tex_coord_type == 1) {
2195*4882a593Smuzhiyun d = (1 << track->textures[u].txdepth) / (1 << i);
2196*4882a593Smuzhiyun if (!d)
2197*4882a593Smuzhiyun d = 1;
2198*4882a593Smuzhiyun } else {
2199*4882a593Smuzhiyun d = 1;
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun if (track->textures[u].compress_format) {
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
2204*4882a593Smuzhiyun /* compressed textures are block based */
2205*4882a593Smuzhiyun } else
2206*4882a593Smuzhiyun size += w * h * d;
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun size *= track->textures[u].cpp;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun switch (track->textures[u].tex_coord_type) {
2211*4882a593Smuzhiyun case 0:
2212*4882a593Smuzhiyun case 1:
2213*4882a593Smuzhiyun break;
2214*4882a593Smuzhiyun case 2:
2215*4882a593Smuzhiyun if (track->separate_cube) {
2216*4882a593Smuzhiyun ret = r100_cs_track_cube(rdev, track, u);
2217*4882a593Smuzhiyun if (ret)
2218*4882a593Smuzhiyun return ret;
2219*4882a593Smuzhiyun } else
2220*4882a593Smuzhiyun size *= 6;
2221*4882a593Smuzhiyun break;
2222*4882a593Smuzhiyun default:
2223*4882a593Smuzhiyun DRM_ERROR("Invalid texture coordinate type %u for unit "
2224*4882a593Smuzhiyun "%u\n", track->textures[u].tex_coord_type, u);
2225*4882a593Smuzhiyun return -EINVAL;
2226*4882a593Smuzhiyun }
2227*4882a593Smuzhiyun if (size > radeon_bo_size(robj)) {
2228*4882a593Smuzhiyun DRM_ERROR("Texture of unit %u needs %lu bytes but is "
2229*4882a593Smuzhiyun "%lu\n", u, size, radeon_bo_size(robj));
2230*4882a593Smuzhiyun r100_cs_track_texture_print(&track->textures[u]);
2231*4882a593Smuzhiyun return -EINVAL;
2232*4882a593Smuzhiyun }
2233*4882a593Smuzhiyun }
2234*4882a593Smuzhiyun return 0;
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
r100_cs_track_check(struct radeon_device * rdev,struct r100_cs_track * track)2237*4882a593Smuzhiyun int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun unsigned i;
2240*4882a593Smuzhiyun unsigned long size;
2241*4882a593Smuzhiyun unsigned prim_walk;
2242*4882a593Smuzhiyun unsigned nverts;
2243*4882a593Smuzhiyun unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
2246*4882a593Smuzhiyun !track->blend_read_enable)
2247*4882a593Smuzhiyun num_cb = 0;
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun for (i = 0; i < num_cb; i++) {
2250*4882a593Smuzhiyun if (track->cb[i].robj == NULL) {
2251*4882a593Smuzhiyun DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
2252*4882a593Smuzhiyun return -EINVAL;
2253*4882a593Smuzhiyun }
2254*4882a593Smuzhiyun size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
2255*4882a593Smuzhiyun size += track->cb[i].offset;
2256*4882a593Smuzhiyun if (size > radeon_bo_size(track->cb[i].robj)) {
2257*4882a593Smuzhiyun DRM_ERROR("[drm] Buffer too small for color buffer %d "
2258*4882a593Smuzhiyun "(need %lu have %lu) !\n", i, size,
2259*4882a593Smuzhiyun radeon_bo_size(track->cb[i].robj));
2260*4882a593Smuzhiyun DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
2261*4882a593Smuzhiyun i, track->cb[i].pitch, track->cb[i].cpp,
2262*4882a593Smuzhiyun track->cb[i].offset, track->maxy);
2263*4882a593Smuzhiyun return -EINVAL;
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun track->cb_dirty = false;
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun if (track->zb_dirty && track->z_enabled) {
2269*4882a593Smuzhiyun if (track->zb.robj == NULL) {
2270*4882a593Smuzhiyun DRM_ERROR("[drm] No buffer for z buffer !\n");
2271*4882a593Smuzhiyun return -EINVAL;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun size = track->zb.pitch * track->zb.cpp * track->maxy;
2274*4882a593Smuzhiyun size += track->zb.offset;
2275*4882a593Smuzhiyun if (size > radeon_bo_size(track->zb.robj)) {
2276*4882a593Smuzhiyun DRM_ERROR("[drm] Buffer too small for z buffer "
2277*4882a593Smuzhiyun "(need %lu have %lu) !\n", size,
2278*4882a593Smuzhiyun radeon_bo_size(track->zb.robj));
2279*4882a593Smuzhiyun DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
2280*4882a593Smuzhiyun track->zb.pitch, track->zb.cpp,
2281*4882a593Smuzhiyun track->zb.offset, track->maxy);
2282*4882a593Smuzhiyun return -EINVAL;
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun }
2285*4882a593Smuzhiyun track->zb_dirty = false;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun if (track->aa_dirty && track->aaresolve) {
2288*4882a593Smuzhiyun if (track->aa.robj == NULL) {
2289*4882a593Smuzhiyun DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
2290*4882a593Smuzhiyun return -EINVAL;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun /* I believe the format comes from colorbuffer0. */
2293*4882a593Smuzhiyun size = track->aa.pitch * track->cb[0].cpp * track->maxy;
2294*4882a593Smuzhiyun size += track->aa.offset;
2295*4882a593Smuzhiyun if (size > radeon_bo_size(track->aa.robj)) {
2296*4882a593Smuzhiyun DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
2297*4882a593Smuzhiyun "(need %lu have %lu) !\n", i, size,
2298*4882a593Smuzhiyun radeon_bo_size(track->aa.robj));
2299*4882a593Smuzhiyun DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
2300*4882a593Smuzhiyun i, track->aa.pitch, track->cb[0].cpp,
2301*4882a593Smuzhiyun track->aa.offset, track->maxy);
2302*4882a593Smuzhiyun return -EINVAL;
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun }
2305*4882a593Smuzhiyun track->aa_dirty = false;
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
2308*4882a593Smuzhiyun if (track->vap_vf_cntl & (1 << 14)) {
2309*4882a593Smuzhiyun nverts = track->vap_alt_nverts;
2310*4882a593Smuzhiyun } else {
2311*4882a593Smuzhiyun nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
2312*4882a593Smuzhiyun }
2313*4882a593Smuzhiyun switch (prim_walk) {
2314*4882a593Smuzhiyun case 1:
2315*4882a593Smuzhiyun for (i = 0; i < track->num_arrays; i++) {
2316*4882a593Smuzhiyun size = track->arrays[i].esize * track->max_indx * 4;
2317*4882a593Smuzhiyun if (track->arrays[i].robj == NULL) {
2318*4882a593Smuzhiyun DRM_ERROR("(PW %u) Vertex array %u no buffer "
2319*4882a593Smuzhiyun "bound\n", prim_walk, i);
2320*4882a593Smuzhiyun return -EINVAL;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun if (size > radeon_bo_size(track->arrays[i].robj)) {
2323*4882a593Smuzhiyun dev_err(rdev->dev, "(PW %u) Vertex array %u "
2324*4882a593Smuzhiyun "need %lu dwords have %lu dwords\n",
2325*4882a593Smuzhiyun prim_walk, i, size >> 2,
2326*4882a593Smuzhiyun radeon_bo_size(track->arrays[i].robj)
2327*4882a593Smuzhiyun >> 2);
2328*4882a593Smuzhiyun DRM_ERROR("Max indices %u\n", track->max_indx);
2329*4882a593Smuzhiyun return -EINVAL;
2330*4882a593Smuzhiyun }
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun break;
2333*4882a593Smuzhiyun case 2:
2334*4882a593Smuzhiyun for (i = 0; i < track->num_arrays; i++) {
2335*4882a593Smuzhiyun size = track->arrays[i].esize * (nverts - 1) * 4;
2336*4882a593Smuzhiyun if (track->arrays[i].robj == NULL) {
2337*4882a593Smuzhiyun DRM_ERROR("(PW %u) Vertex array %u no buffer "
2338*4882a593Smuzhiyun "bound\n", prim_walk, i);
2339*4882a593Smuzhiyun return -EINVAL;
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun if (size > radeon_bo_size(track->arrays[i].robj)) {
2342*4882a593Smuzhiyun dev_err(rdev->dev, "(PW %u) Vertex array %u "
2343*4882a593Smuzhiyun "need %lu dwords have %lu dwords\n",
2344*4882a593Smuzhiyun prim_walk, i, size >> 2,
2345*4882a593Smuzhiyun radeon_bo_size(track->arrays[i].robj)
2346*4882a593Smuzhiyun >> 2);
2347*4882a593Smuzhiyun return -EINVAL;
2348*4882a593Smuzhiyun }
2349*4882a593Smuzhiyun }
2350*4882a593Smuzhiyun break;
2351*4882a593Smuzhiyun case 3:
2352*4882a593Smuzhiyun size = track->vtx_size * nverts;
2353*4882a593Smuzhiyun if (size != track->immd_dwords) {
2354*4882a593Smuzhiyun DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
2355*4882a593Smuzhiyun track->immd_dwords, size);
2356*4882a593Smuzhiyun DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
2357*4882a593Smuzhiyun nverts, track->vtx_size);
2358*4882a593Smuzhiyun return -EINVAL;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun break;
2361*4882a593Smuzhiyun default:
2362*4882a593Smuzhiyun DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
2363*4882a593Smuzhiyun prim_walk);
2364*4882a593Smuzhiyun return -EINVAL;
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun if (track->tex_dirty) {
2368*4882a593Smuzhiyun track->tex_dirty = false;
2369*4882a593Smuzhiyun return r100_cs_track_texture_check(rdev, track);
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun return 0;
2372*4882a593Smuzhiyun }
2373*4882a593Smuzhiyun
r100_cs_track_clear(struct radeon_device * rdev,struct r100_cs_track * track)2374*4882a593Smuzhiyun void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
2375*4882a593Smuzhiyun {
2376*4882a593Smuzhiyun unsigned i, face;
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun track->cb_dirty = true;
2379*4882a593Smuzhiyun track->zb_dirty = true;
2380*4882a593Smuzhiyun track->tex_dirty = true;
2381*4882a593Smuzhiyun track->aa_dirty = true;
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun if (rdev->family < CHIP_R300) {
2384*4882a593Smuzhiyun track->num_cb = 1;
2385*4882a593Smuzhiyun if (rdev->family <= CHIP_RS200)
2386*4882a593Smuzhiyun track->num_texture = 3;
2387*4882a593Smuzhiyun else
2388*4882a593Smuzhiyun track->num_texture = 6;
2389*4882a593Smuzhiyun track->maxy = 2048;
2390*4882a593Smuzhiyun track->separate_cube = true;
2391*4882a593Smuzhiyun } else {
2392*4882a593Smuzhiyun track->num_cb = 4;
2393*4882a593Smuzhiyun track->num_texture = 16;
2394*4882a593Smuzhiyun track->maxy = 4096;
2395*4882a593Smuzhiyun track->separate_cube = false;
2396*4882a593Smuzhiyun track->aaresolve = false;
2397*4882a593Smuzhiyun track->aa.robj = NULL;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun for (i = 0; i < track->num_cb; i++) {
2401*4882a593Smuzhiyun track->cb[i].robj = NULL;
2402*4882a593Smuzhiyun track->cb[i].pitch = 8192;
2403*4882a593Smuzhiyun track->cb[i].cpp = 16;
2404*4882a593Smuzhiyun track->cb[i].offset = 0;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun track->z_enabled = true;
2407*4882a593Smuzhiyun track->zb.robj = NULL;
2408*4882a593Smuzhiyun track->zb.pitch = 8192;
2409*4882a593Smuzhiyun track->zb.cpp = 4;
2410*4882a593Smuzhiyun track->zb.offset = 0;
2411*4882a593Smuzhiyun track->vtx_size = 0x7F;
2412*4882a593Smuzhiyun track->immd_dwords = 0xFFFFFFFFUL;
2413*4882a593Smuzhiyun track->num_arrays = 11;
2414*4882a593Smuzhiyun track->max_indx = 0x00FFFFFFUL;
2415*4882a593Smuzhiyun for (i = 0; i < track->num_arrays; i++) {
2416*4882a593Smuzhiyun track->arrays[i].robj = NULL;
2417*4882a593Smuzhiyun track->arrays[i].esize = 0x7F;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun for (i = 0; i < track->num_texture; i++) {
2420*4882a593Smuzhiyun track->textures[i].compress_format = R100_TRACK_COMP_NONE;
2421*4882a593Smuzhiyun track->textures[i].pitch = 16536;
2422*4882a593Smuzhiyun track->textures[i].width = 16536;
2423*4882a593Smuzhiyun track->textures[i].height = 16536;
2424*4882a593Smuzhiyun track->textures[i].width_11 = 1 << 11;
2425*4882a593Smuzhiyun track->textures[i].height_11 = 1 << 11;
2426*4882a593Smuzhiyun track->textures[i].num_levels = 12;
2427*4882a593Smuzhiyun if (rdev->family <= CHIP_RS200) {
2428*4882a593Smuzhiyun track->textures[i].tex_coord_type = 0;
2429*4882a593Smuzhiyun track->textures[i].txdepth = 0;
2430*4882a593Smuzhiyun } else {
2431*4882a593Smuzhiyun track->textures[i].txdepth = 16;
2432*4882a593Smuzhiyun track->textures[i].tex_coord_type = 1;
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun track->textures[i].cpp = 64;
2435*4882a593Smuzhiyun track->textures[i].robj = NULL;
2436*4882a593Smuzhiyun /* CS IB emission code makes sure texture unit are disabled */
2437*4882a593Smuzhiyun track->textures[i].enabled = false;
2438*4882a593Smuzhiyun track->textures[i].lookup_disable = false;
2439*4882a593Smuzhiyun track->textures[i].roundup_w = true;
2440*4882a593Smuzhiyun track->textures[i].roundup_h = true;
2441*4882a593Smuzhiyun if (track->separate_cube)
2442*4882a593Smuzhiyun for (face = 0; face < 5; face++) {
2443*4882a593Smuzhiyun track->textures[i].cube_info[face].robj = NULL;
2444*4882a593Smuzhiyun track->textures[i].cube_info[face].width = 16536;
2445*4882a593Smuzhiyun track->textures[i].cube_info[face].height = 16536;
2446*4882a593Smuzhiyun track->textures[i].cube_info[face].offset = 0;
2447*4882a593Smuzhiyun }
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun }
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun /*
2452*4882a593Smuzhiyun * Global GPU functions
2453*4882a593Smuzhiyun */
r100_errata(struct radeon_device * rdev)2454*4882a593Smuzhiyun static void r100_errata(struct radeon_device *rdev)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun rdev->pll_errata = 0;
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2459*4882a593Smuzhiyun rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun if (rdev->family == CHIP_RV100 ||
2463*4882a593Smuzhiyun rdev->family == CHIP_RS100 ||
2464*4882a593Smuzhiyun rdev->family == CHIP_RS200) {
2465*4882a593Smuzhiyun rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun }
2468*4882a593Smuzhiyun
r100_rbbm_fifo_wait_for_entry(struct radeon_device * rdev,unsigned n)2469*4882a593Smuzhiyun static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun unsigned i;
2472*4882a593Smuzhiyun uint32_t tmp;
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
2475*4882a593Smuzhiyun tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2476*4882a593Smuzhiyun if (tmp >= n) {
2477*4882a593Smuzhiyun return 0;
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun udelay(1);
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun return -1;
2482*4882a593Smuzhiyun }
2483*4882a593Smuzhiyun
r100_gui_wait_for_idle(struct radeon_device * rdev)2484*4882a593Smuzhiyun int r100_gui_wait_for_idle(struct radeon_device *rdev)
2485*4882a593Smuzhiyun {
2486*4882a593Smuzhiyun unsigned i;
2487*4882a593Smuzhiyun uint32_t tmp;
2488*4882a593Smuzhiyun
2489*4882a593Smuzhiyun if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2490*4882a593Smuzhiyun pr_warn("radeon: wait for empty RBBM fifo failed! Bad things might happen.\n");
2491*4882a593Smuzhiyun }
2492*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
2493*4882a593Smuzhiyun tmp = RREG32(RADEON_RBBM_STATUS);
2494*4882a593Smuzhiyun if (!(tmp & RADEON_RBBM_ACTIVE)) {
2495*4882a593Smuzhiyun return 0;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun udelay(1);
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun return -1;
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
r100_mc_wait_for_idle(struct radeon_device * rdev)2502*4882a593Smuzhiyun int r100_mc_wait_for_idle(struct radeon_device *rdev)
2503*4882a593Smuzhiyun {
2504*4882a593Smuzhiyun unsigned i;
2505*4882a593Smuzhiyun uint32_t tmp;
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
2508*4882a593Smuzhiyun /* read MC_STATUS */
2509*4882a593Smuzhiyun tmp = RREG32(RADEON_MC_STATUS);
2510*4882a593Smuzhiyun if (tmp & RADEON_MC_IDLE) {
2511*4882a593Smuzhiyun return 0;
2512*4882a593Smuzhiyun }
2513*4882a593Smuzhiyun udelay(1);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun return -1;
2516*4882a593Smuzhiyun }
2517*4882a593Smuzhiyun
r100_gpu_is_lockup(struct radeon_device * rdev,struct radeon_ring * ring)2518*4882a593Smuzhiyun bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2519*4882a593Smuzhiyun {
2520*4882a593Smuzhiyun u32 rbbm_status;
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2523*4882a593Smuzhiyun if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2524*4882a593Smuzhiyun radeon_ring_lockup_update(rdev, ring);
2525*4882a593Smuzhiyun return false;
2526*4882a593Smuzhiyun }
2527*4882a593Smuzhiyun return radeon_ring_test_lockup(rdev, ring);
2528*4882a593Smuzhiyun }
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
r100_enable_bm(struct radeon_device * rdev)2531*4882a593Smuzhiyun void r100_enable_bm(struct radeon_device *rdev)
2532*4882a593Smuzhiyun {
2533*4882a593Smuzhiyun uint32_t tmp;
2534*4882a593Smuzhiyun /* Enable bus mastering */
2535*4882a593Smuzhiyun tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
2536*4882a593Smuzhiyun WREG32(RADEON_BUS_CNTL, tmp);
2537*4882a593Smuzhiyun }
2538*4882a593Smuzhiyun
r100_bm_disable(struct radeon_device * rdev)2539*4882a593Smuzhiyun void r100_bm_disable(struct radeon_device *rdev)
2540*4882a593Smuzhiyun {
2541*4882a593Smuzhiyun u32 tmp;
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun /* disable bus mastering */
2544*4882a593Smuzhiyun tmp = RREG32(R_000030_BUS_CNTL);
2545*4882a593Smuzhiyun WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2546*4882a593Smuzhiyun mdelay(1);
2547*4882a593Smuzhiyun WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2548*4882a593Smuzhiyun mdelay(1);
2549*4882a593Smuzhiyun WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2550*4882a593Smuzhiyun tmp = RREG32(RADEON_BUS_CNTL);
2551*4882a593Smuzhiyun mdelay(1);
2552*4882a593Smuzhiyun pci_clear_master(rdev->pdev);
2553*4882a593Smuzhiyun mdelay(1);
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun
r100_asic_reset(struct radeon_device * rdev,bool hard)2556*4882a593Smuzhiyun int r100_asic_reset(struct radeon_device *rdev, bool hard)
2557*4882a593Smuzhiyun {
2558*4882a593Smuzhiyun struct r100_mc_save save;
2559*4882a593Smuzhiyun u32 status, tmp;
2560*4882a593Smuzhiyun int ret = 0;
2561*4882a593Smuzhiyun
2562*4882a593Smuzhiyun status = RREG32(R_000E40_RBBM_STATUS);
2563*4882a593Smuzhiyun if (!G_000E40_GUI_ACTIVE(status)) {
2564*4882a593Smuzhiyun return 0;
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun r100_mc_stop(rdev, &save);
2567*4882a593Smuzhiyun status = RREG32(R_000E40_RBBM_STATUS);
2568*4882a593Smuzhiyun dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2569*4882a593Smuzhiyun /* stop CP */
2570*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_CNTL, 0);
2571*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_RB_CNTL);
2572*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2573*4882a593Smuzhiyun WREG32(RADEON_CP_RB_RPTR_WR, 0);
2574*4882a593Smuzhiyun WREG32(RADEON_CP_RB_WPTR, 0);
2575*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, tmp);
2576*4882a593Smuzhiyun /* save PCI state */
2577*4882a593Smuzhiyun pci_save_state(rdev->pdev);
2578*4882a593Smuzhiyun /* disable bus mastering */
2579*4882a593Smuzhiyun r100_bm_disable(rdev);
2580*4882a593Smuzhiyun WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2581*4882a593Smuzhiyun S_0000F0_SOFT_RESET_RE(1) |
2582*4882a593Smuzhiyun S_0000F0_SOFT_RESET_PP(1) |
2583*4882a593Smuzhiyun S_0000F0_SOFT_RESET_RB(1));
2584*4882a593Smuzhiyun RREG32(R_0000F0_RBBM_SOFT_RESET);
2585*4882a593Smuzhiyun mdelay(500);
2586*4882a593Smuzhiyun WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2587*4882a593Smuzhiyun mdelay(1);
2588*4882a593Smuzhiyun status = RREG32(R_000E40_RBBM_STATUS);
2589*4882a593Smuzhiyun dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2590*4882a593Smuzhiyun /* reset CP */
2591*4882a593Smuzhiyun WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2592*4882a593Smuzhiyun RREG32(R_0000F0_RBBM_SOFT_RESET);
2593*4882a593Smuzhiyun mdelay(500);
2594*4882a593Smuzhiyun WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2595*4882a593Smuzhiyun mdelay(1);
2596*4882a593Smuzhiyun status = RREG32(R_000E40_RBBM_STATUS);
2597*4882a593Smuzhiyun dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2598*4882a593Smuzhiyun /* restore PCI & busmastering */
2599*4882a593Smuzhiyun pci_restore_state(rdev->pdev);
2600*4882a593Smuzhiyun r100_enable_bm(rdev);
2601*4882a593Smuzhiyun /* Check if GPU is idle */
2602*4882a593Smuzhiyun if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2603*4882a593Smuzhiyun G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2604*4882a593Smuzhiyun dev_err(rdev->dev, "failed to reset GPU\n");
2605*4882a593Smuzhiyun ret = -1;
2606*4882a593Smuzhiyun } else
2607*4882a593Smuzhiyun dev_info(rdev->dev, "GPU reset succeed\n");
2608*4882a593Smuzhiyun r100_mc_resume(rdev, &save);
2609*4882a593Smuzhiyun return ret;
2610*4882a593Smuzhiyun }
2611*4882a593Smuzhiyun
r100_set_common_regs(struct radeon_device * rdev)2612*4882a593Smuzhiyun void r100_set_common_regs(struct radeon_device *rdev)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun struct drm_device *dev = rdev->ddev;
2615*4882a593Smuzhiyun bool force_dac2 = false;
2616*4882a593Smuzhiyun u32 tmp;
2617*4882a593Smuzhiyun
2618*4882a593Smuzhiyun /* set these so they don't interfere with anything */
2619*4882a593Smuzhiyun WREG32(RADEON_OV0_SCALE_CNTL, 0);
2620*4882a593Smuzhiyun WREG32(RADEON_SUBPIC_CNTL, 0);
2621*4882a593Smuzhiyun WREG32(RADEON_VIPH_CONTROL, 0);
2622*4882a593Smuzhiyun WREG32(RADEON_I2C_CNTL_1, 0);
2623*4882a593Smuzhiyun WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2624*4882a593Smuzhiyun WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2625*4882a593Smuzhiyun WREG32(RADEON_CAP1_TRIG_CNTL, 0);
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun /* always set up dac2 on rn50 and some rv100 as lots
2628*4882a593Smuzhiyun * of servers seem to wire it up to a VGA port but
2629*4882a593Smuzhiyun * don't report it in the bios connector
2630*4882a593Smuzhiyun * table.
2631*4882a593Smuzhiyun */
2632*4882a593Smuzhiyun switch (dev->pdev->device) {
2633*4882a593Smuzhiyun /* RN50 */
2634*4882a593Smuzhiyun case 0x515e:
2635*4882a593Smuzhiyun case 0x5969:
2636*4882a593Smuzhiyun force_dac2 = true;
2637*4882a593Smuzhiyun break;
2638*4882a593Smuzhiyun /* RV100*/
2639*4882a593Smuzhiyun case 0x5159:
2640*4882a593Smuzhiyun case 0x515a:
2641*4882a593Smuzhiyun /* DELL triple head servers */
2642*4882a593Smuzhiyun if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2643*4882a593Smuzhiyun ((dev->pdev->subsystem_device == 0x016c) ||
2644*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x016d) ||
2645*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x016e) ||
2646*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x016f) ||
2647*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x0170) ||
2648*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x017d) ||
2649*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x017e) ||
2650*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x0183) ||
2651*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x018a) ||
2652*4882a593Smuzhiyun (dev->pdev->subsystem_device == 0x019a)))
2653*4882a593Smuzhiyun force_dac2 = true;
2654*4882a593Smuzhiyun break;
2655*4882a593Smuzhiyun }
2656*4882a593Smuzhiyun
2657*4882a593Smuzhiyun if (force_dac2) {
2658*4882a593Smuzhiyun u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2659*4882a593Smuzhiyun u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2660*4882a593Smuzhiyun u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2661*4882a593Smuzhiyun
2662*4882a593Smuzhiyun /* For CRT on DAC2, don't turn it on if BIOS didn't
2663*4882a593Smuzhiyun enable it, even it's detected.
2664*4882a593Smuzhiyun */
2665*4882a593Smuzhiyun
2666*4882a593Smuzhiyun /* force it to crtc0 */
2667*4882a593Smuzhiyun dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2668*4882a593Smuzhiyun dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2669*4882a593Smuzhiyun disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun /* set up the TV DAC */
2672*4882a593Smuzhiyun tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2673*4882a593Smuzhiyun RADEON_TV_DAC_STD_MASK |
2674*4882a593Smuzhiyun RADEON_TV_DAC_RDACPD |
2675*4882a593Smuzhiyun RADEON_TV_DAC_GDACPD |
2676*4882a593Smuzhiyun RADEON_TV_DAC_BDACPD |
2677*4882a593Smuzhiyun RADEON_TV_DAC_BGADJ_MASK |
2678*4882a593Smuzhiyun RADEON_TV_DAC_DACADJ_MASK);
2679*4882a593Smuzhiyun tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2680*4882a593Smuzhiyun RADEON_TV_DAC_NHOLD |
2681*4882a593Smuzhiyun RADEON_TV_DAC_STD_PS2 |
2682*4882a593Smuzhiyun (0x58 << 16));
2683*4882a593Smuzhiyun
2684*4882a593Smuzhiyun WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2685*4882a593Smuzhiyun WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2686*4882a593Smuzhiyun WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2687*4882a593Smuzhiyun }
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun /* switch PM block to ACPI mode */
2690*4882a593Smuzhiyun tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2691*4882a593Smuzhiyun tmp &= ~RADEON_PM_MODE_SEL;
2692*4882a593Smuzhiyun WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun }
2695*4882a593Smuzhiyun
2696*4882a593Smuzhiyun /*
2697*4882a593Smuzhiyun * VRAM info
2698*4882a593Smuzhiyun */
r100_vram_get_type(struct radeon_device * rdev)2699*4882a593Smuzhiyun static void r100_vram_get_type(struct radeon_device *rdev)
2700*4882a593Smuzhiyun {
2701*4882a593Smuzhiyun uint32_t tmp;
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun rdev->mc.vram_is_ddr = false;
2704*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
2705*4882a593Smuzhiyun rdev->mc.vram_is_ddr = true;
2706*4882a593Smuzhiyun else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2707*4882a593Smuzhiyun rdev->mc.vram_is_ddr = true;
2708*4882a593Smuzhiyun if ((rdev->family == CHIP_RV100) ||
2709*4882a593Smuzhiyun (rdev->family == CHIP_RS100) ||
2710*4882a593Smuzhiyun (rdev->family == CHIP_RS200)) {
2711*4882a593Smuzhiyun tmp = RREG32(RADEON_MEM_CNTL);
2712*4882a593Smuzhiyun if (tmp & RV100_HALF_MODE) {
2713*4882a593Smuzhiyun rdev->mc.vram_width = 32;
2714*4882a593Smuzhiyun } else {
2715*4882a593Smuzhiyun rdev->mc.vram_width = 64;
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun if (rdev->flags & RADEON_SINGLE_CRTC) {
2718*4882a593Smuzhiyun rdev->mc.vram_width /= 4;
2719*4882a593Smuzhiyun rdev->mc.vram_is_ddr = true;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun } else if (rdev->family <= CHIP_RV280) {
2722*4882a593Smuzhiyun tmp = RREG32(RADEON_MEM_CNTL);
2723*4882a593Smuzhiyun if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2724*4882a593Smuzhiyun rdev->mc.vram_width = 128;
2725*4882a593Smuzhiyun } else {
2726*4882a593Smuzhiyun rdev->mc.vram_width = 64;
2727*4882a593Smuzhiyun }
2728*4882a593Smuzhiyun } else {
2729*4882a593Smuzhiyun /* newer IGPs */
2730*4882a593Smuzhiyun rdev->mc.vram_width = 128;
2731*4882a593Smuzhiyun }
2732*4882a593Smuzhiyun }
2733*4882a593Smuzhiyun
r100_get_accessible_vram(struct radeon_device * rdev)2734*4882a593Smuzhiyun static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2735*4882a593Smuzhiyun {
2736*4882a593Smuzhiyun u32 aper_size;
2737*4882a593Smuzhiyun u8 byte;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2740*4882a593Smuzhiyun
2741*4882a593Smuzhiyun /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2742*4882a593Smuzhiyun * that is has the 2nd generation multifunction PCI interface
2743*4882a593Smuzhiyun */
2744*4882a593Smuzhiyun if (rdev->family == CHIP_RV280 ||
2745*4882a593Smuzhiyun rdev->family >= CHIP_RV350) {
2746*4882a593Smuzhiyun WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2747*4882a593Smuzhiyun ~RADEON_HDP_APER_CNTL);
2748*4882a593Smuzhiyun DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2749*4882a593Smuzhiyun return aper_size * 2;
2750*4882a593Smuzhiyun }
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun /* Older cards have all sorts of funny issues to deal with. First
2753*4882a593Smuzhiyun * check if it's a multifunction card by reading the PCI config
2754*4882a593Smuzhiyun * header type... Limit those to one aperture size
2755*4882a593Smuzhiyun */
2756*4882a593Smuzhiyun pci_read_config_byte(rdev->pdev, 0xe, &byte);
2757*4882a593Smuzhiyun if (byte & 0x80) {
2758*4882a593Smuzhiyun DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2759*4882a593Smuzhiyun DRM_INFO("Limiting VRAM to one aperture\n");
2760*4882a593Smuzhiyun return aper_size;
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2764*4882a593Smuzhiyun * have set it up. We don't write this as it's broken on some ASICs but
2765*4882a593Smuzhiyun * we expect the BIOS to have done the right thing (might be too optimistic...)
2766*4882a593Smuzhiyun */
2767*4882a593Smuzhiyun if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2768*4882a593Smuzhiyun return aper_size * 2;
2769*4882a593Smuzhiyun return aper_size;
2770*4882a593Smuzhiyun }
2771*4882a593Smuzhiyun
r100_vram_init_sizes(struct radeon_device * rdev)2772*4882a593Smuzhiyun void r100_vram_init_sizes(struct radeon_device *rdev)
2773*4882a593Smuzhiyun {
2774*4882a593Smuzhiyun u64 config_aper_size;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun /* work out accessible VRAM */
2777*4882a593Smuzhiyun rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2778*4882a593Smuzhiyun rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
2779*4882a593Smuzhiyun rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2780*4882a593Smuzhiyun /* FIXME we don't use the second aperture yet when we could use it */
2781*4882a593Smuzhiyun if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2782*4882a593Smuzhiyun rdev->mc.visible_vram_size = rdev->mc.aper_size;
2783*4882a593Smuzhiyun config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2784*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2785*4882a593Smuzhiyun uint32_t tom;
2786*4882a593Smuzhiyun /* read NB_TOM to get the amount of ram stolen for the GPU */
2787*4882a593Smuzhiyun tom = RREG32(RADEON_NB_TOM);
2788*4882a593Smuzhiyun rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
2789*4882a593Smuzhiyun WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2790*4882a593Smuzhiyun rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2791*4882a593Smuzhiyun } else {
2792*4882a593Smuzhiyun rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2793*4882a593Smuzhiyun /* Some production boards of m6 will report 0
2794*4882a593Smuzhiyun * if it's 8 MB
2795*4882a593Smuzhiyun */
2796*4882a593Smuzhiyun if (rdev->mc.real_vram_size == 0) {
2797*4882a593Smuzhiyun rdev->mc.real_vram_size = 8192 * 1024;
2798*4882a593Smuzhiyun WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2801*4882a593Smuzhiyun * Novell bug 204882 + along with lots of ubuntu ones
2802*4882a593Smuzhiyun */
2803*4882a593Smuzhiyun if (rdev->mc.aper_size > config_aper_size)
2804*4882a593Smuzhiyun config_aper_size = rdev->mc.aper_size;
2805*4882a593Smuzhiyun
2806*4882a593Smuzhiyun if (config_aper_size > rdev->mc.real_vram_size)
2807*4882a593Smuzhiyun rdev->mc.mc_vram_size = config_aper_size;
2808*4882a593Smuzhiyun else
2809*4882a593Smuzhiyun rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2810*4882a593Smuzhiyun }
2811*4882a593Smuzhiyun }
2812*4882a593Smuzhiyun
r100_vga_set_state(struct radeon_device * rdev,bool state)2813*4882a593Smuzhiyun void r100_vga_set_state(struct radeon_device *rdev, bool state)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun uint32_t temp;
2816*4882a593Smuzhiyun
2817*4882a593Smuzhiyun temp = RREG32(RADEON_CONFIG_CNTL);
2818*4882a593Smuzhiyun if (!state) {
2819*4882a593Smuzhiyun temp &= ~RADEON_CFG_VGA_RAM_EN;
2820*4882a593Smuzhiyun temp |= RADEON_CFG_VGA_IO_DIS;
2821*4882a593Smuzhiyun } else {
2822*4882a593Smuzhiyun temp &= ~RADEON_CFG_VGA_IO_DIS;
2823*4882a593Smuzhiyun }
2824*4882a593Smuzhiyun WREG32(RADEON_CONFIG_CNTL, temp);
2825*4882a593Smuzhiyun }
2826*4882a593Smuzhiyun
r100_mc_init(struct radeon_device * rdev)2827*4882a593Smuzhiyun static void r100_mc_init(struct radeon_device *rdev)
2828*4882a593Smuzhiyun {
2829*4882a593Smuzhiyun u64 base;
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun r100_vram_get_type(rdev);
2832*4882a593Smuzhiyun r100_vram_init_sizes(rdev);
2833*4882a593Smuzhiyun base = rdev->mc.aper_base;
2834*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
2835*4882a593Smuzhiyun base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2836*4882a593Smuzhiyun radeon_vram_location(rdev, &rdev->mc, base);
2837*4882a593Smuzhiyun rdev->mc.gtt_base_align = 0;
2838*4882a593Smuzhiyun if (!(rdev->flags & RADEON_IS_AGP))
2839*4882a593Smuzhiyun radeon_gtt_location(rdev, &rdev->mc);
2840*4882a593Smuzhiyun radeon_update_bandwidth_info(rdev);
2841*4882a593Smuzhiyun }
2842*4882a593Smuzhiyun
2843*4882a593Smuzhiyun
2844*4882a593Smuzhiyun /*
2845*4882a593Smuzhiyun * Indirect registers accessor
2846*4882a593Smuzhiyun */
r100_pll_errata_after_index(struct radeon_device * rdev)2847*4882a593Smuzhiyun void r100_pll_errata_after_index(struct radeon_device *rdev)
2848*4882a593Smuzhiyun {
2849*4882a593Smuzhiyun if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2850*4882a593Smuzhiyun (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2851*4882a593Smuzhiyun (void)RREG32(RADEON_CRTC_GEN_CNTL);
2852*4882a593Smuzhiyun }
2853*4882a593Smuzhiyun }
2854*4882a593Smuzhiyun
r100_pll_errata_after_data(struct radeon_device * rdev)2855*4882a593Smuzhiyun static void r100_pll_errata_after_data(struct radeon_device *rdev)
2856*4882a593Smuzhiyun {
2857*4882a593Smuzhiyun /* This workarounds is necessary on RV100, RS100 and RS200 chips
2858*4882a593Smuzhiyun * or the chip could hang on a subsequent access
2859*4882a593Smuzhiyun */
2860*4882a593Smuzhiyun if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2861*4882a593Smuzhiyun mdelay(5);
2862*4882a593Smuzhiyun }
2863*4882a593Smuzhiyun
2864*4882a593Smuzhiyun /* This function is required to workaround a hardware bug in some (all?)
2865*4882a593Smuzhiyun * revisions of the R300. This workaround should be called after every
2866*4882a593Smuzhiyun * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2867*4882a593Smuzhiyun * may not be correct.
2868*4882a593Smuzhiyun */
2869*4882a593Smuzhiyun if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2870*4882a593Smuzhiyun uint32_t save, tmp;
2871*4882a593Smuzhiyun
2872*4882a593Smuzhiyun save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2873*4882a593Smuzhiyun tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2874*4882a593Smuzhiyun WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2875*4882a593Smuzhiyun tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2876*4882a593Smuzhiyun WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2877*4882a593Smuzhiyun }
2878*4882a593Smuzhiyun }
2879*4882a593Smuzhiyun
r100_pll_rreg(struct radeon_device * rdev,uint32_t reg)2880*4882a593Smuzhiyun uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2881*4882a593Smuzhiyun {
2882*4882a593Smuzhiyun unsigned long flags;
2883*4882a593Smuzhiyun uint32_t data;
2884*4882a593Smuzhiyun
2885*4882a593Smuzhiyun spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2886*4882a593Smuzhiyun WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2887*4882a593Smuzhiyun r100_pll_errata_after_index(rdev);
2888*4882a593Smuzhiyun data = RREG32(RADEON_CLOCK_CNTL_DATA);
2889*4882a593Smuzhiyun r100_pll_errata_after_data(rdev);
2890*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2891*4882a593Smuzhiyun return data;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun
r100_pll_wreg(struct radeon_device * rdev,uint32_t reg,uint32_t v)2894*4882a593Smuzhiyun void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2895*4882a593Smuzhiyun {
2896*4882a593Smuzhiyun unsigned long flags;
2897*4882a593Smuzhiyun
2898*4882a593Smuzhiyun spin_lock_irqsave(&rdev->pll_idx_lock, flags);
2899*4882a593Smuzhiyun WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2900*4882a593Smuzhiyun r100_pll_errata_after_index(rdev);
2901*4882a593Smuzhiyun WREG32(RADEON_CLOCK_CNTL_DATA, v);
2902*4882a593Smuzhiyun r100_pll_errata_after_data(rdev);
2903*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
2904*4882a593Smuzhiyun }
2905*4882a593Smuzhiyun
r100_set_safe_registers(struct radeon_device * rdev)2906*4882a593Smuzhiyun static void r100_set_safe_registers(struct radeon_device *rdev)
2907*4882a593Smuzhiyun {
2908*4882a593Smuzhiyun if (ASIC_IS_RN50(rdev)) {
2909*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2910*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2911*4882a593Smuzhiyun } else if (rdev->family < CHIP_R200) {
2912*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2913*4882a593Smuzhiyun rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2914*4882a593Smuzhiyun } else {
2915*4882a593Smuzhiyun r200_set_safe_registers(rdev);
2916*4882a593Smuzhiyun }
2917*4882a593Smuzhiyun }
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun /*
2920*4882a593Smuzhiyun * Debugfs info
2921*4882a593Smuzhiyun */
2922*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
r100_debugfs_rbbm_info(struct seq_file * m,void * data)2923*4882a593Smuzhiyun static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2924*4882a593Smuzhiyun {
2925*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *) m->private;
2926*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
2927*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2928*4882a593Smuzhiyun uint32_t reg, value;
2929*4882a593Smuzhiyun unsigned i;
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2932*4882a593Smuzhiyun seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2933*4882a593Smuzhiyun seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2934*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
2935*4882a593Smuzhiyun WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2936*4882a593Smuzhiyun reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2937*4882a593Smuzhiyun WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2938*4882a593Smuzhiyun value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2939*4882a593Smuzhiyun seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2940*4882a593Smuzhiyun }
2941*4882a593Smuzhiyun return 0;
2942*4882a593Smuzhiyun }
2943*4882a593Smuzhiyun
r100_debugfs_cp_ring_info(struct seq_file * m,void * data)2944*4882a593Smuzhiyun static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *) m->private;
2947*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
2948*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2949*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2950*4882a593Smuzhiyun uint32_t rdp, wdp;
2951*4882a593Smuzhiyun unsigned count, i, j;
2952*4882a593Smuzhiyun
2953*4882a593Smuzhiyun radeon_ring_free_size(rdev, ring);
2954*4882a593Smuzhiyun rdp = RREG32(RADEON_CP_RB_RPTR);
2955*4882a593Smuzhiyun wdp = RREG32(RADEON_CP_RB_WPTR);
2956*4882a593Smuzhiyun count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2957*4882a593Smuzhiyun seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2958*4882a593Smuzhiyun seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2959*4882a593Smuzhiyun seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2960*4882a593Smuzhiyun seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2961*4882a593Smuzhiyun seq_printf(m, "%u dwords in ring\n", count);
2962*4882a593Smuzhiyun if (ring->ready) {
2963*4882a593Smuzhiyun for (j = 0; j <= count; j++) {
2964*4882a593Smuzhiyun i = (rdp + j) & ring->ptr_mask;
2965*4882a593Smuzhiyun seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun }
2968*4882a593Smuzhiyun return 0;
2969*4882a593Smuzhiyun }
2970*4882a593Smuzhiyun
2971*4882a593Smuzhiyun
r100_debugfs_cp_csq_fifo(struct seq_file * m,void * data)2972*4882a593Smuzhiyun static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2973*4882a593Smuzhiyun {
2974*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *) m->private;
2975*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
2976*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
2977*4882a593Smuzhiyun uint32_t csq_stat, csq2_stat, tmp;
2978*4882a593Smuzhiyun unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2979*4882a593Smuzhiyun unsigned i;
2980*4882a593Smuzhiyun
2981*4882a593Smuzhiyun seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2982*4882a593Smuzhiyun seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2983*4882a593Smuzhiyun csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2984*4882a593Smuzhiyun csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2985*4882a593Smuzhiyun r_rptr = (csq_stat >> 0) & 0x3ff;
2986*4882a593Smuzhiyun r_wptr = (csq_stat >> 10) & 0x3ff;
2987*4882a593Smuzhiyun ib1_rptr = (csq_stat >> 20) & 0x3ff;
2988*4882a593Smuzhiyun ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2989*4882a593Smuzhiyun ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2990*4882a593Smuzhiyun ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2991*4882a593Smuzhiyun seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2992*4882a593Smuzhiyun seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2993*4882a593Smuzhiyun seq_printf(m, "Ring rptr %u\n", r_rptr);
2994*4882a593Smuzhiyun seq_printf(m, "Ring wptr %u\n", r_wptr);
2995*4882a593Smuzhiyun seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2996*4882a593Smuzhiyun seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2997*4882a593Smuzhiyun seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2998*4882a593Smuzhiyun seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2999*4882a593Smuzhiyun /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
3000*4882a593Smuzhiyun * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
3001*4882a593Smuzhiyun seq_printf(m, "Ring fifo:\n");
3002*4882a593Smuzhiyun for (i = 0; i < 256; i++) {
3003*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3004*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_CSQ_DATA);
3005*4882a593Smuzhiyun seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
3006*4882a593Smuzhiyun }
3007*4882a593Smuzhiyun seq_printf(m, "Indirect1 fifo:\n");
3008*4882a593Smuzhiyun for (i = 256; i <= 512; i++) {
3009*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3010*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_CSQ_DATA);
3011*4882a593Smuzhiyun seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3012*4882a593Smuzhiyun }
3013*4882a593Smuzhiyun seq_printf(m, "Indirect2 fifo:\n");
3014*4882a593Smuzhiyun for (i = 640; i < ib1_wptr; i++) {
3015*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3016*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_CSQ_DATA);
3017*4882a593Smuzhiyun seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3018*4882a593Smuzhiyun }
3019*4882a593Smuzhiyun return 0;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun
r100_debugfs_mc_info(struct seq_file * m,void * data)3022*4882a593Smuzhiyun static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3023*4882a593Smuzhiyun {
3024*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *) m->private;
3025*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
3026*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
3027*4882a593Smuzhiyun uint32_t tmp;
3028*4882a593Smuzhiyun
3029*4882a593Smuzhiyun tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3030*4882a593Smuzhiyun seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3031*4882a593Smuzhiyun tmp = RREG32(RADEON_MC_FB_LOCATION);
3032*4882a593Smuzhiyun seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3033*4882a593Smuzhiyun tmp = RREG32(RADEON_BUS_CNTL);
3034*4882a593Smuzhiyun seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3035*4882a593Smuzhiyun tmp = RREG32(RADEON_MC_AGP_LOCATION);
3036*4882a593Smuzhiyun seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3037*4882a593Smuzhiyun tmp = RREG32(RADEON_AGP_BASE);
3038*4882a593Smuzhiyun seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3039*4882a593Smuzhiyun tmp = RREG32(RADEON_HOST_PATH_CNTL);
3040*4882a593Smuzhiyun seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3041*4882a593Smuzhiyun tmp = RREG32(0x01D0);
3042*4882a593Smuzhiyun seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3043*4882a593Smuzhiyun tmp = RREG32(RADEON_AIC_LO_ADDR);
3044*4882a593Smuzhiyun seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3045*4882a593Smuzhiyun tmp = RREG32(RADEON_AIC_HI_ADDR);
3046*4882a593Smuzhiyun seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3047*4882a593Smuzhiyun tmp = RREG32(0x01E4);
3048*4882a593Smuzhiyun seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3049*4882a593Smuzhiyun return 0;
3050*4882a593Smuzhiyun }
3051*4882a593Smuzhiyun
3052*4882a593Smuzhiyun static struct drm_info_list r100_debugfs_rbbm_list[] = {
3053*4882a593Smuzhiyun {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3054*4882a593Smuzhiyun };
3055*4882a593Smuzhiyun
3056*4882a593Smuzhiyun static struct drm_info_list r100_debugfs_cp_list[] = {
3057*4882a593Smuzhiyun {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3058*4882a593Smuzhiyun {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3059*4882a593Smuzhiyun };
3060*4882a593Smuzhiyun
3061*4882a593Smuzhiyun static struct drm_info_list r100_debugfs_mc_info_list[] = {
3062*4882a593Smuzhiyun {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3063*4882a593Smuzhiyun };
3064*4882a593Smuzhiyun #endif
3065*4882a593Smuzhiyun
r100_debugfs_rbbm_init(struct radeon_device * rdev)3066*4882a593Smuzhiyun int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3067*4882a593Smuzhiyun {
3068*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
3069*4882a593Smuzhiyun return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3070*4882a593Smuzhiyun #else
3071*4882a593Smuzhiyun return 0;
3072*4882a593Smuzhiyun #endif
3073*4882a593Smuzhiyun }
3074*4882a593Smuzhiyun
r100_debugfs_cp_init(struct radeon_device * rdev)3075*4882a593Smuzhiyun int r100_debugfs_cp_init(struct radeon_device *rdev)
3076*4882a593Smuzhiyun {
3077*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
3078*4882a593Smuzhiyun return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3079*4882a593Smuzhiyun #else
3080*4882a593Smuzhiyun return 0;
3081*4882a593Smuzhiyun #endif
3082*4882a593Smuzhiyun }
3083*4882a593Smuzhiyun
r100_debugfs_mc_info_init(struct radeon_device * rdev)3084*4882a593Smuzhiyun int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3085*4882a593Smuzhiyun {
3086*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
3087*4882a593Smuzhiyun return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3088*4882a593Smuzhiyun #else
3089*4882a593Smuzhiyun return 0;
3090*4882a593Smuzhiyun #endif
3091*4882a593Smuzhiyun }
3092*4882a593Smuzhiyun
r100_set_surface_reg(struct radeon_device * rdev,int reg,uint32_t tiling_flags,uint32_t pitch,uint32_t offset,uint32_t obj_size)3093*4882a593Smuzhiyun int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3094*4882a593Smuzhiyun uint32_t tiling_flags, uint32_t pitch,
3095*4882a593Smuzhiyun uint32_t offset, uint32_t obj_size)
3096*4882a593Smuzhiyun {
3097*4882a593Smuzhiyun int surf_index = reg * 16;
3098*4882a593Smuzhiyun int flags = 0;
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun if (rdev->family <= CHIP_RS200) {
3101*4882a593Smuzhiyun if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3102*4882a593Smuzhiyun == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3103*4882a593Smuzhiyun flags |= RADEON_SURF_TILE_COLOR_BOTH;
3104*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_MACRO)
3105*4882a593Smuzhiyun flags |= RADEON_SURF_TILE_COLOR_MACRO;
3106*4882a593Smuzhiyun /* setting pitch to 0 disables tiling */
3107*4882a593Smuzhiyun if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3108*4882a593Smuzhiyun == 0)
3109*4882a593Smuzhiyun pitch = 0;
3110*4882a593Smuzhiyun } else if (rdev->family <= CHIP_RV280) {
3111*4882a593Smuzhiyun if (tiling_flags & (RADEON_TILING_MACRO))
3112*4882a593Smuzhiyun flags |= R200_SURF_TILE_COLOR_MACRO;
3113*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_MICRO)
3114*4882a593Smuzhiyun flags |= R200_SURF_TILE_COLOR_MICRO;
3115*4882a593Smuzhiyun } else {
3116*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_MACRO)
3117*4882a593Smuzhiyun flags |= R300_SURF_TILE_MACRO;
3118*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_MICRO)
3119*4882a593Smuzhiyun flags |= R300_SURF_TILE_MICRO;
3120*4882a593Smuzhiyun }
3121*4882a593Smuzhiyun
3122*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3123*4882a593Smuzhiyun flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3124*4882a593Smuzhiyun if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3125*4882a593Smuzhiyun flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3126*4882a593Smuzhiyun
3127*4882a593Smuzhiyun /* r100/r200 divide by 16 */
3128*4882a593Smuzhiyun if (rdev->family < CHIP_R300)
3129*4882a593Smuzhiyun flags |= pitch / 16;
3130*4882a593Smuzhiyun else
3131*4882a593Smuzhiyun flags |= pitch / 8;
3132*4882a593Smuzhiyun
3133*4882a593Smuzhiyun
3134*4882a593Smuzhiyun DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
3135*4882a593Smuzhiyun WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3136*4882a593Smuzhiyun WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3137*4882a593Smuzhiyun WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3138*4882a593Smuzhiyun return 0;
3139*4882a593Smuzhiyun }
3140*4882a593Smuzhiyun
r100_clear_surface_reg(struct radeon_device * rdev,int reg)3141*4882a593Smuzhiyun void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3142*4882a593Smuzhiyun {
3143*4882a593Smuzhiyun int surf_index = reg * 16;
3144*4882a593Smuzhiyun WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3145*4882a593Smuzhiyun }
3146*4882a593Smuzhiyun
r100_bandwidth_update(struct radeon_device * rdev)3147*4882a593Smuzhiyun void r100_bandwidth_update(struct radeon_device *rdev)
3148*4882a593Smuzhiyun {
3149*4882a593Smuzhiyun fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3150*4882a593Smuzhiyun fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3151*4882a593Smuzhiyun fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff;
3152*4882a593Smuzhiyun fixed20_12 crit_point_ff = {0};
3153*4882a593Smuzhiyun uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3154*4882a593Smuzhiyun fixed20_12 memtcas_ff[8] = {
3155*4882a593Smuzhiyun dfixed_init(1),
3156*4882a593Smuzhiyun dfixed_init(2),
3157*4882a593Smuzhiyun dfixed_init(3),
3158*4882a593Smuzhiyun dfixed_init(0),
3159*4882a593Smuzhiyun dfixed_init_half(1),
3160*4882a593Smuzhiyun dfixed_init_half(2),
3161*4882a593Smuzhiyun dfixed_init(0),
3162*4882a593Smuzhiyun };
3163*4882a593Smuzhiyun fixed20_12 memtcas_rs480_ff[8] = {
3164*4882a593Smuzhiyun dfixed_init(0),
3165*4882a593Smuzhiyun dfixed_init(1),
3166*4882a593Smuzhiyun dfixed_init(2),
3167*4882a593Smuzhiyun dfixed_init(3),
3168*4882a593Smuzhiyun dfixed_init(0),
3169*4882a593Smuzhiyun dfixed_init_half(1),
3170*4882a593Smuzhiyun dfixed_init_half(2),
3171*4882a593Smuzhiyun dfixed_init_half(3),
3172*4882a593Smuzhiyun };
3173*4882a593Smuzhiyun fixed20_12 memtcas2_ff[8] = {
3174*4882a593Smuzhiyun dfixed_init(0),
3175*4882a593Smuzhiyun dfixed_init(1),
3176*4882a593Smuzhiyun dfixed_init(2),
3177*4882a593Smuzhiyun dfixed_init(3),
3178*4882a593Smuzhiyun dfixed_init(4),
3179*4882a593Smuzhiyun dfixed_init(5),
3180*4882a593Smuzhiyun dfixed_init(6),
3181*4882a593Smuzhiyun dfixed_init(7),
3182*4882a593Smuzhiyun };
3183*4882a593Smuzhiyun fixed20_12 memtrbs[8] = {
3184*4882a593Smuzhiyun dfixed_init(1),
3185*4882a593Smuzhiyun dfixed_init_half(1),
3186*4882a593Smuzhiyun dfixed_init(2),
3187*4882a593Smuzhiyun dfixed_init_half(2),
3188*4882a593Smuzhiyun dfixed_init(3),
3189*4882a593Smuzhiyun dfixed_init_half(3),
3190*4882a593Smuzhiyun dfixed_init(4),
3191*4882a593Smuzhiyun dfixed_init_half(4)
3192*4882a593Smuzhiyun };
3193*4882a593Smuzhiyun fixed20_12 memtrbs_r4xx[8] = {
3194*4882a593Smuzhiyun dfixed_init(4),
3195*4882a593Smuzhiyun dfixed_init(5),
3196*4882a593Smuzhiyun dfixed_init(6),
3197*4882a593Smuzhiyun dfixed_init(7),
3198*4882a593Smuzhiyun dfixed_init(8),
3199*4882a593Smuzhiyun dfixed_init(9),
3200*4882a593Smuzhiyun dfixed_init(10),
3201*4882a593Smuzhiyun dfixed_init(11)
3202*4882a593Smuzhiyun };
3203*4882a593Smuzhiyun fixed20_12 min_mem_eff;
3204*4882a593Smuzhiyun fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3205*4882a593Smuzhiyun fixed20_12 cur_latency_mclk, cur_latency_sclk;
3206*4882a593Smuzhiyun fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate = {0},
3207*4882a593Smuzhiyun disp_drain_rate2, read_return_rate;
3208*4882a593Smuzhiyun fixed20_12 time_disp1_drop_priority;
3209*4882a593Smuzhiyun int c;
3210*4882a593Smuzhiyun int cur_size = 16; /* in octawords */
3211*4882a593Smuzhiyun int critical_point = 0, critical_point2;
3212*4882a593Smuzhiyun /* uint32_t read_return_rate, time_disp1_drop_priority; */
3213*4882a593Smuzhiyun int stop_req, max_stop_req;
3214*4882a593Smuzhiyun struct drm_display_mode *mode1 = NULL;
3215*4882a593Smuzhiyun struct drm_display_mode *mode2 = NULL;
3216*4882a593Smuzhiyun uint32_t pixel_bytes1 = 0;
3217*4882a593Smuzhiyun uint32_t pixel_bytes2 = 0;
3218*4882a593Smuzhiyun
3219*4882a593Smuzhiyun /* Guess line buffer size to be 8192 pixels */
3220*4882a593Smuzhiyun u32 lb_size = 8192;
3221*4882a593Smuzhiyun
3222*4882a593Smuzhiyun if (!rdev->mode_info.mode_config_initialized)
3223*4882a593Smuzhiyun return;
3224*4882a593Smuzhiyun
3225*4882a593Smuzhiyun radeon_update_display_priority(rdev);
3226*4882a593Smuzhiyun
3227*4882a593Smuzhiyun if (rdev->mode_info.crtcs[0]->base.enabled) {
3228*4882a593Smuzhiyun const struct drm_framebuffer *fb =
3229*4882a593Smuzhiyun rdev->mode_info.crtcs[0]->base.primary->fb;
3230*4882a593Smuzhiyun
3231*4882a593Smuzhiyun mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3232*4882a593Smuzhiyun pixel_bytes1 = fb->format->cpp[0];
3233*4882a593Smuzhiyun }
3234*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3235*4882a593Smuzhiyun if (rdev->mode_info.crtcs[1]->base.enabled) {
3236*4882a593Smuzhiyun const struct drm_framebuffer *fb =
3237*4882a593Smuzhiyun rdev->mode_info.crtcs[1]->base.primary->fb;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3240*4882a593Smuzhiyun pixel_bytes2 = fb->format->cpp[0];
3241*4882a593Smuzhiyun }
3242*4882a593Smuzhiyun }
3243*4882a593Smuzhiyun
3244*4882a593Smuzhiyun min_mem_eff.full = dfixed_const_8(0);
3245*4882a593Smuzhiyun /* get modes */
3246*4882a593Smuzhiyun if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3247*4882a593Smuzhiyun uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3248*4882a593Smuzhiyun mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3249*4882a593Smuzhiyun mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3250*4882a593Smuzhiyun /* check crtc enables */
3251*4882a593Smuzhiyun if (mode2)
3252*4882a593Smuzhiyun mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3253*4882a593Smuzhiyun if (mode1)
3254*4882a593Smuzhiyun mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3255*4882a593Smuzhiyun WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3256*4882a593Smuzhiyun }
3257*4882a593Smuzhiyun
3258*4882a593Smuzhiyun /*
3259*4882a593Smuzhiyun * determine is there is enough bw for current mode
3260*4882a593Smuzhiyun */
3261*4882a593Smuzhiyun sclk_ff = rdev->pm.sclk;
3262*4882a593Smuzhiyun mclk_ff = rdev->pm.mclk;
3263*4882a593Smuzhiyun
3264*4882a593Smuzhiyun temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
3265*4882a593Smuzhiyun temp_ff.full = dfixed_const(temp);
3266*4882a593Smuzhiyun mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
3267*4882a593Smuzhiyun
3268*4882a593Smuzhiyun pix_clk.full = 0;
3269*4882a593Smuzhiyun pix_clk2.full = 0;
3270*4882a593Smuzhiyun peak_disp_bw.full = 0;
3271*4882a593Smuzhiyun if (mode1) {
3272*4882a593Smuzhiyun temp_ff.full = dfixed_const(1000);
3273*4882a593Smuzhiyun pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
3274*4882a593Smuzhiyun pix_clk.full = dfixed_div(pix_clk, temp_ff);
3275*4882a593Smuzhiyun temp_ff.full = dfixed_const(pixel_bytes1);
3276*4882a593Smuzhiyun peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
3277*4882a593Smuzhiyun }
3278*4882a593Smuzhiyun if (mode2) {
3279*4882a593Smuzhiyun temp_ff.full = dfixed_const(1000);
3280*4882a593Smuzhiyun pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
3281*4882a593Smuzhiyun pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
3282*4882a593Smuzhiyun temp_ff.full = dfixed_const(pixel_bytes2);
3283*4882a593Smuzhiyun peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
3284*4882a593Smuzhiyun }
3285*4882a593Smuzhiyun
3286*4882a593Smuzhiyun mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
3287*4882a593Smuzhiyun if (peak_disp_bw.full >= mem_bw.full) {
3288*4882a593Smuzhiyun DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3289*4882a593Smuzhiyun "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3290*4882a593Smuzhiyun }
3291*4882a593Smuzhiyun
3292*4882a593Smuzhiyun /* Get values from the EXT_MEM_CNTL register...converting its contents. */
3293*4882a593Smuzhiyun temp = RREG32(RADEON_MEM_TIMING_CNTL);
3294*4882a593Smuzhiyun if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3295*4882a593Smuzhiyun mem_trcd = ((temp >> 2) & 0x3) + 1;
3296*4882a593Smuzhiyun mem_trp = ((temp & 0x3)) + 1;
3297*4882a593Smuzhiyun mem_tras = ((temp & 0x70) >> 4) + 1;
3298*4882a593Smuzhiyun } else if (rdev->family == CHIP_R300 ||
3299*4882a593Smuzhiyun rdev->family == CHIP_R350) { /* r300, r350 */
3300*4882a593Smuzhiyun mem_trcd = (temp & 0x7) + 1;
3301*4882a593Smuzhiyun mem_trp = ((temp >> 8) & 0x7) + 1;
3302*4882a593Smuzhiyun mem_tras = ((temp >> 11) & 0xf) + 4;
3303*4882a593Smuzhiyun } else if (rdev->family == CHIP_RV350 ||
3304*4882a593Smuzhiyun rdev->family == CHIP_RV380) {
3305*4882a593Smuzhiyun /* rv3x0 */
3306*4882a593Smuzhiyun mem_trcd = (temp & 0x7) + 3;
3307*4882a593Smuzhiyun mem_trp = ((temp >> 8) & 0x7) + 3;
3308*4882a593Smuzhiyun mem_tras = ((temp >> 11) & 0xf) + 6;
3309*4882a593Smuzhiyun } else if (rdev->family == CHIP_R420 ||
3310*4882a593Smuzhiyun rdev->family == CHIP_R423 ||
3311*4882a593Smuzhiyun rdev->family == CHIP_RV410) {
3312*4882a593Smuzhiyun /* r4xx */
3313*4882a593Smuzhiyun mem_trcd = (temp & 0xf) + 3;
3314*4882a593Smuzhiyun if (mem_trcd > 15)
3315*4882a593Smuzhiyun mem_trcd = 15;
3316*4882a593Smuzhiyun mem_trp = ((temp >> 8) & 0xf) + 3;
3317*4882a593Smuzhiyun if (mem_trp > 15)
3318*4882a593Smuzhiyun mem_trp = 15;
3319*4882a593Smuzhiyun mem_tras = ((temp >> 12) & 0x1f) + 6;
3320*4882a593Smuzhiyun if (mem_tras > 31)
3321*4882a593Smuzhiyun mem_tras = 31;
3322*4882a593Smuzhiyun } else { /* RV200, R200 */
3323*4882a593Smuzhiyun mem_trcd = (temp & 0x7) + 1;
3324*4882a593Smuzhiyun mem_trp = ((temp >> 8) & 0x7) + 1;
3325*4882a593Smuzhiyun mem_tras = ((temp >> 12) & 0xf) + 4;
3326*4882a593Smuzhiyun }
3327*4882a593Smuzhiyun /* convert to FF */
3328*4882a593Smuzhiyun trcd_ff.full = dfixed_const(mem_trcd);
3329*4882a593Smuzhiyun trp_ff.full = dfixed_const(mem_trp);
3330*4882a593Smuzhiyun tras_ff.full = dfixed_const(mem_tras);
3331*4882a593Smuzhiyun
3332*4882a593Smuzhiyun /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3333*4882a593Smuzhiyun temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3334*4882a593Smuzhiyun data = (temp & (7 << 20)) >> 20;
3335*4882a593Smuzhiyun if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3336*4882a593Smuzhiyun if (rdev->family == CHIP_RS480) /* don't think rs400 */
3337*4882a593Smuzhiyun tcas_ff = memtcas_rs480_ff[data];
3338*4882a593Smuzhiyun else
3339*4882a593Smuzhiyun tcas_ff = memtcas_ff[data];
3340*4882a593Smuzhiyun } else
3341*4882a593Smuzhiyun tcas_ff = memtcas2_ff[data];
3342*4882a593Smuzhiyun
3343*4882a593Smuzhiyun if (rdev->family == CHIP_RS400 ||
3344*4882a593Smuzhiyun rdev->family == CHIP_RS480) {
3345*4882a593Smuzhiyun /* extra cas latency stored in bits 23-25 0-4 clocks */
3346*4882a593Smuzhiyun data = (temp >> 23) & 0x7;
3347*4882a593Smuzhiyun if (data < 5)
3348*4882a593Smuzhiyun tcas_ff.full += dfixed_const(data);
3349*4882a593Smuzhiyun }
3350*4882a593Smuzhiyun
3351*4882a593Smuzhiyun if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3352*4882a593Smuzhiyun /* on the R300, Tcas is included in Trbs.
3353*4882a593Smuzhiyun */
3354*4882a593Smuzhiyun temp = RREG32(RADEON_MEM_CNTL);
3355*4882a593Smuzhiyun data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3356*4882a593Smuzhiyun if (data == 1) {
3357*4882a593Smuzhiyun if (R300_MEM_USE_CD_CH_ONLY & temp) {
3358*4882a593Smuzhiyun temp = RREG32(R300_MC_IND_INDEX);
3359*4882a593Smuzhiyun temp &= ~R300_MC_IND_ADDR_MASK;
3360*4882a593Smuzhiyun temp |= R300_MC_READ_CNTL_CD_mcind;
3361*4882a593Smuzhiyun WREG32(R300_MC_IND_INDEX, temp);
3362*4882a593Smuzhiyun temp = RREG32(R300_MC_IND_DATA);
3363*4882a593Smuzhiyun data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3364*4882a593Smuzhiyun } else {
3365*4882a593Smuzhiyun temp = RREG32(R300_MC_READ_CNTL_AB);
3366*4882a593Smuzhiyun data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3367*4882a593Smuzhiyun }
3368*4882a593Smuzhiyun } else {
3369*4882a593Smuzhiyun temp = RREG32(R300_MC_READ_CNTL_AB);
3370*4882a593Smuzhiyun data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3371*4882a593Smuzhiyun }
3372*4882a593Smuzhiyun if (rdev->family == CHIP_RV410 ||
3373*4882a593Smuzhiyun rdev->family == CHIP_R420 ||
3374*4882a593Smuzhiyun rdev->family == CHIP_R423)
3375*4882a593Smuzhiyun trbs_ff = memtrbs_r4xx[data];
3376*4882a593Smuzhiyun else
3377*4882a593Smuzhiyun trbs_ff = memtrbs[data];
3378*4882a593Smuzhiyun tcas_ff.full += trbs_ff.full;
3379*4882a593Smuzhiyun }
3380*4882a593Smuzhiyun
3381*4882a593Smuzhiyun sclk_eff_ff.full = sclk_ff.full;
3382*4882a593Smuzhiyun
3383*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_AGP) {
3384*4882a593Smuzhiyun fixed20_12 agpmode_ff;
3385*4882a593Smuzhiyun agpmode_ff.full = dfixed_const(radeon_agpmode);
3386*4882a593Smuzhiyun temp_ff.full = dfixed_const_666(16);
3387*4882a593Smuzhiyun sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3388*4882a593Smuzhiyun }
3389*4882a593Smuzhiyun /* TODO PCIE lanes may affect this - agpmode == 16?? */
3390*4882a593Smuzhiyun
3391*4882a593Smuzhiyun if (ASIC_IS_R300(rdev)) {
3392*4882a593Smuzhiyun sclk_delay_ff.full = dfixed_const(250);
3393*4882a593Smuzhiyun } else {
3394*4882a593Smuzhiyun if ((rdev->family == CHIP_RV100) ||
3395*4882a593Smuzhiyun rdev->flags & RADEON_IS_IGP) {
3396*4882a593Smuzhiyun if (rdev->mc.vram_is_ddr)
3397*4882a593Smuzhiyun sclk_delay_ff.full = dfixed_const(41);
3398*4882a593Smuzhiyun else
3399*4882a593Smuzhiyun sclk_delay_ff.full = dfixed_const(33);
3400*4882a593Smuzhiyun } else {
3401*4882a593Smuzhiyun if (rdev->mc.vram_width == 128)
3402*4882a593Smuzhiyun sclk_delay_ff.full = dfixed_const(57);
3403*4882a593Smuzhiyun else
3404*4882a593Smuzhiyun sclk_delay_ff.full = dfixed_const(41);
3405*4882a593Smuzhiyun }
3406*4882a593Smuzhiyun }
3407*4882a593Smuzhiyun
3408*4882a593Smuzhiyun mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3409*4882a593Smuzhiyun
3410*4882a593Smuzhiyun if (rdev->mc.vram_is_ddr) {
3411*4882a593Smuzhiyun if (rdev->mc.vram_width == 32) {
3412*4882a593Smuzhiyun k1.full = dfixed_const(40);
3413*4882a593Smuzhiyun c = 3;
3414*4882a593Smuzhiyun } else {
3415*4882a593Smuzhiyun k1.full = dfixed_const(20);
3416*4882a593Smuzhiyun c = 1;
3417*4882a593Smuzhiyun }
3418*4882a593Smuzhiyun } else {
3419*4882a593Smuzhiyun k1.full = dfixed_const(40);
3420*4882a593Smuzhiyun c = 3;
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun temp_ff.full = dfixed_const(2);
3424*4882a593Smuzhiyun mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3425*4882a593Smuzhiyun temp_ff.full = dfixed_const(c);
3426*4882a593Smuzhiyun mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3427*4882a593Smuzhiyun temp_ff.full = dfixed_const(4);
3428*4882a593Smuzhiyun mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3429*4882a593Smuzhiyun mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3430*4882a593Smuzhiyun mc_latency_mclk.full += k1.full;
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3433*4882a593Smuzhiyun mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3434*4882a593Smuzhiyun
3435*4882a593Smuzhiyun /*
3436*4882a593Smuzhiyun HW cursor time assuming worst case of full size colour cursor.
3437*4882a593Smuzhiyun */
3438*4882a593Smuzhiyun temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3439*4882a593Smuzhiyun temp_ff.full += trcd_ff.full;
3440*4882a593Smuzhiyun if (temp_ff.full < tras_ff.full)
3441*4882a593Smuzhiyun temp_ff.full = tras_ff.full;
3442*4882a593Smuzhiyun cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3443*4882a593Smuzhiyun
3444*4882a593Smuzhiyun temp_ff.full = dfixed_const(cur_size);
3445*4882a593Smuzhiyun cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3446*4882a593Smuzhiyun /*
3447*4882a593Smuzhiyun Find the total latency for the display data.
3448*4882a593Smuzhiyun */
3449*4882a593Smuzhiyun disp_latency_overhead.full = dfixed_const(8);
3450*4882a593Smuzhiyun disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3451*4882a593Smuzhiyun mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3452*4882a593Smuzhiyun mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3453*4882a593Smuzhiyun
3454*4882a593Smuzhiyun if (mc_latency_mclk.full > mc_latency_sclk.full)
3455*4882a593Smuzhiyun disp_latency.full = mc_latency_mclk.full;
3456*4882a593Smuzhiyun else
3457*4882a593Smuzhiyun disp_latency.full = mc_latency_sclk.full;
3458*4882a593Smuzhiyun
3459*4882a593Smuzhiyun /* setup Max GRPH_STOP_REQ default value */
3460*4882a593Smuzhiyun if (ASIC_IS_RV100(rdev))
3461*4882a593Smuzhiyun max_stop_req = 0x5c;
3462*4882a593Smuzhiyun else
3463*4882a593Smuzhiyun max_stop_req = 0x7c;
3464*4882a593Smuzhiyun
3465*4882a593Smuzhiyun if (mode1) {
3466*4882a593Smuzhiyun /* CRTC1
3467*4882a593Smuzhiyun Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3468*4882a593Smuzhiyun GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3469*4882a593Smuzhiyun */
3470*4882a593Smuzhiyun stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3471*4882a593Smuzhiyun
3472*4882a593Smuzhiyun if (stop_req > max_stop_req)
3473*4882a593Smuzhiyun stop_req = max_stop_req;
3474*4882a593Smuzhiyun
3475*4882a593Smuzhiyun /*
3476*4882a593Smuzhiyun Find the drain rate of the display buffer.
3477*4882a593Smuzhiyun */
3478*4882a593Smuzhiyun temp_ff.full = dfixed_const((16/pixel_bytes1));
3479*4882a593Smuzhiyun disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3480*4882a593Smuzhiyun
3481*4882a593Smuzhiyun /*
3482*4882a593Smuzhiyun Find the critical point of the display buffer.
3483*4882a593Smuzhiyun */
3484*4882a593Smuzhiyun crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3485*4882a593Smuzhiyun crit_point_ff.full += dfixed_const_half(0);
3486*4882a593Smuzhiyun
3487*4882a593Smuzhiyun critical_point = dfixed_trunc(crit_point_ff);
3488*4882a593Smuzhiyun
3489*4882a593Smuzhiyun if (rdev->disp_priority == 2) {
3490*4882a593Smuzhiyun critical_point = 0;
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun /*
3494*4882a593Smuzhiyun The critical point should never be above max_stop_req-4. Setting
3495*4882a593Smuzhiyun GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3496*4882a593Smuzhiyun */
3497*4882a593Smuzhiyun if (max_stop_req - critical_point < 4)
3498*4882a593Smuzhiyun critical_point = 0;
3499*4882a593Smuzhiyun
3500*4882a593Smuzhiyun if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3501*4882a593Smuzhiyun /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3502*4882a593Smuzhiyun critical_point = 0x10;
3503*4882a593Smuzhiyun }
3504*4882a593Smuzhiyun
3505*4882a593Smuzhiyun temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3506*4882a593Smuzhiyun temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3507*4882a593Smuzhiyun temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3508*4882a593Smuzhiyun temp &= ~(RADEON_GRPH_START_REQ_MASK);
3509*4882a593Smuzhiyun if ((rdev->family == CHIP_R350) &&
3510*4882a593Smuzhiyun (stop_req > 0x15)) {
3511*4882a593Smuzhiyun stop_req -= 0x10;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3514*4882a593Smuzhiyun temp |= RADEON_GRPH_BUFFER_SIZE;
3515*4882a593Smuzhiyun temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3516*4882a593Smuzhiyun RADEON_GRPH_CRITICAL_AT_SOF |
3517*4882a593Smuzhiyun RADEON_GRPH_STOP_CNTL);
3518*4882a593Smuzhiyun /*
3519*4882a593Smuzhiyun Write the result into the register.
3520*4882a593Smuzhiyun */
3521*4882a593Smuzhiyun WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3522*4882a593Smuzhiyun (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3523*4882a593Smuzhiyun
3524*4882a593Smuzhiyun #if 0
3525*4882a593Smuzhiyun if ((rdev->family == CHIP_RS400) ||
3526*4882a593Smuzhiyun (rdev->family == CHIP_RS480)) {
3527*4882a593Smuzhiyun /* attempt to program RS400 disp regs correctly ??? */
3528*4882a593Smuzhiyun temp = RREG32(RS400_DISP1_REG_CNTL);
3529*4882a593Smuzhiyun temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3530*4882a593Smuzhiyun RS400_DISP1_STOP_REQ_LEVEL_MASK);
3531*4882a593Smuzhiyun WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3532*4882a593Smuzhiyun (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3533*4882a593Smuzhiyun (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3534*4882a593Smuzhiyun temp = RREG32(RS400_DMIF_MEM_CNTL1);
3535*4882a593Smuzhiyun temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3536*4882a593Smuzhiyun RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3537*4882a593Smuzhiyun WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3538*4882a593Smuzhiyun (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3539*4882a593Smuzhiyun (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3540*4882a593Smuzhiyun }
3541*4882a593Smuzhiyun #endif
3542*4882a593Smuzhiyun
3543*4882a593Smuzhiyun DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3544*4882a593Smuzhiyun /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3545*4882a593Smuzhiyun (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3546*4882a593Smuzhiyun }
3547*4882a593Smuzhiyun
3548*4882a593Smuzhiyun if (mode2) {
3549*4882a593Smuzhiyun u32 grph2_cntl;
3550*4882a593Smuzhiyun stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3551*4882a593Smuzhiyun
3552*4882a593Smuzhiyun if (stop_req > max_stop_req)
3553*4882a593Smuzhiyun stop_req = max_stop_req;
3554*4882a593Smuzhiyun
3555*4882a593Smuzhiyun /*
3556*4882a593Smuzhiyun Find the drain rate of the display buffer.
3557*4882a593Smuzhiyun */
3558*4882a593Smuzhiyun temp_ff.full = dfixed_const((16/pixel_bytes2));
3559*4882a593Smuzhiyun disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3560*4882a593Smuzhiyun
3561*4882a593Smuzhiyun grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3562*4882a593Smuzhiyun grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3563*4882a593Smuzhiyun grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3564*4882a593Smuzhiyun grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3565*4882a593Smuzhiyun if ((rdev->family == CHIP_R350) &&
3566*4882a593Smuzhiyun (stop_req > 0x15)) {
3567*4882a593Smuzhiyun stop_req -= 0x10;
3568*4882a593Smuzhiyun }
3569*4882a593Smuzhiyun grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3570*4882a593Smuzhiyun grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3571*4882a593Smuzhiyun grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3572*4882a593Smuzhiyun RADEON_GRPH_CRITICAL_AT_SOF |
3573*4882a593Smuzhiyun RADEON_GRPH_STOP_CNTL);
3574*4882a593Smuzhiyun
3575*4882a593Smuzhiyun if ((rdev->family == CHIP_RS100) ||
3576*4882a593Smuzhiyun (rdev->family == CHIP_RS200))
3577*4882a593Smuzhiyun critical_point2 = 0;
3578*4882a593Smuzhiyun else {
3579*4882a593Smuzhiyun temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
3580*4882a593Smuzhiyun temp_ff.full = dfixed_const(temp);
3581*4882a593Smuzhiyun temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3582*4882a593Smuzhiyun if (sclk_ff.full < temp_ff.full)
3583*4882a593Smuzhiyun temp_ff.full = sclk_ff.full;
3584*4882a593Smuzhiyun
3585*4882a593Smuzhiyun read_return_rate.full = temp_ff.full;
3586*4882a593Smuzhiyun
3587*4882a593Smuzhiyun if (mode1) {
3588*4882a593Smuzhiyun temp_ff.full = read_return_rate.full - disp_drain_rate.full;
3589*4882a593Smuzhiyun time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3590*4882a593Smuzhiyun } else {
3591*4882a593Smuzhiyun time_disp1_drop_priority.full = 0;
3592*4882a593Smuzhiyun }
3593*4882a593Smuzhiyun crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
3594*4882a593Smuzhiyun crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3595*4882a593Smuzhiyun crit_point_ff.full += dfixed_const_half(0);
3596*4882a593Smuzhiyun
3597*4882a593Smuzhiyun critical_point2 = dfixed_trunc(crit_point_ff);
3598*4882a593Smuzhiyun
3599*4882a593Smuzhiyun if (rdev->disp_priority == 2) {
3600*4882a593Smuzhiyun critical_point2 = 0;
3601*4882a593Smuzhiyun }
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun if (max_stop_req - critical_point2 < 4)
3604*4882a593Smuzhiyun critical_point2 = 0;
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun }
3607*4882a593Smuzhiyun
3608*4882a593Smuzhiyun if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3609*4882a593Smuzhiyun /* some R300 cards have problem with this set to 0 */
3610*4882a593Smuzhiyun critical_point2 = 0x10;
3611*4882a593Smuzhiyun }
3612*4882a593Smuzhiyun
3613*4882a593Smuzhiyun WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3614*4882a593Smuzhiyun (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun if ((rdev->family == CHIP_RS400) ||
3617*4882a593Smuzhiyun (rdev->family == CHIP_RS480)) {
3618*4882a593Smuzhiyun #if 0
3619*4882a593Smuzhiyun /* attempt to program RS400 disp2 regs correctly ??? */
3620*4882a593Smuzhiyun temp = RREG32(RS400_DISP2_REQ_CNTL1);
3621*4882a593Smuzhiyun temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3622*4882a593Smuzhiyun RS400_DISP2_STOP_REQ_LEVEL_MASK);
3623*4882a593Smuzhiyun WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3624*4882a593Smuzhiyun (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3625*4882a593Smuzhiyun (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3626*4882a593Smuzhiyun temp = RREG32(RS400_DISP2_REQ_CNTL2);
3627*4882a593Smuzhiyun temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3628*4882a593Smuzhiyun RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3629*4882a593Smuzhiyun WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3630*4882a593Smuzhiyun (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3631*4882a593Smuzhiyun (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3632*4882a593Smuzhiyun #endif
3633*4882a593Smuzhiyun WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3634*4882a593Smuzhiyun WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3635*4882a593Smuzhiyun WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3636*4882a593Smuzhiyun WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3637*4882a593Smuzhiyun }
3638*4882a593Smuzhiyun
3639*4882a593Smuzhiyun DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3640*4882a593Smuzhiyun (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3641*4882a593Smuzhiyun }
3642*4882a593Smuzhiyun
3643*4882a593Smuzhiyun /* Save number of lines the linebuffer leads before the scanout */
3644*4882a593Smuzhiyun if (mode1)
3645*4882a593Smuzhiyun rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay);
3646*4882a593Smuzhiyun
3647*4882a593Smuzhiyun if (mode2)
3648*4882a593Smuzhiyun rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay);
3649*4882a593Smuzhiyun }
3650*4882a593Smuzhiyun
r100_ring_test(struct radeon_device * rdev,struct radeon_ring * ring)3651*4882a593Smuzhiyun int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
3652*4882a593Smuzhiyun {
3653*4882a593Smuzhiyun uint32_t scratch;
3654*4882a593Smuzhiyun uint32_t tmp = 0;
3655*4882a593Smuzhiyun unsigned i;
3656*4882a593Smuzhiyun int r;
3657*4882a593Smuzhiyun
3658*4882a593Smuzhiyun r = radeon_scratch_get(rdev, &scratch);
3659*4882a593Smuzhiyun if (r) {
3660*4882a593Smuzhiyun DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3661*4882a593Smuzhiyun return r;
3662*4882a593Smuzhiyun }
3663*4882a593Smuzhiyun WREG32(scratch, 0xCAFEDEAD);
3664*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 2);
3665*4882a593Smuzhiyun if (r) {
3666*4882a593Smuzhiyun DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3667*4882a593Smuzhiyun radeon_scratch_free(rdev, scratch);
3668*4882a593Smuzhiyun return r;
3669*4882a593Smuzhiyun }
3670*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(scratch, 0));
3671*4882a593Smuzhiyun radeon_ring_write(ring, 0xDEADBEEF);
3672*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
3673*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
3674*4882a593Smuzhiyun tmp = RREG32(scratch);
3675*4882a593Smuzhiyun if (tmp == 0xDEADBEEF) {
3676*4882a593Smuzhiyun break;
3677*4882a593Smuzhiyun }
3678*4882a593Smuzhiyun udelay(1);
3679*4882a593Smuzhiyun }
3680*4882a593Smuzhiyun if (i < rdev->usec_timeout) {
3681*4882a593Smuzhiyun DRM_INFO("ring test succeeded in %d usecs\n", i);
3682*4882a593Smuzhiyun } else {
3683*4882a593Smuzhiyun DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
3684*4882a593Smuzhiyun scratch, tmp);
3685*4882a593Smuzhiyun r = -EINVAL;
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun radeon_scratch_free(rdev, scratch);
3688*4882a593Smuzhiyun return r;
3689*4882a593Smuzhiyun }
3690*4882a593Smuzhiyun
r100_ring_ib_execute(struct radeon_device * rdev,struct radeon_ib * ib)3691*4882a593Smuzhiyun void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3692*4882a593Smuzhiyun {
3693*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
3694*4882a593Smuzhiyun
3695*4882a593Smuzhiyun if (ring->rptr_save_reg) {
3696*4882a593Smuzhiyun u32 next_rptr = ring->wptr + 2 + 3;
3697*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3698*4882a593Smuzhiyun radeon_ring_write(ring, next_rptr);
3699*4882a593Smuzhiyun }
3700*4882a593Smuzhiyun
3701*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3702*4882a593Smuzhiyun radeon_ring_write(ring, ib->gpu_addr);
3703*4882a593Smuzhiyun radeon_ring_write(ring, ib->length_dw);
3704*4882a593Smuzhiyun }
3705*4882a593Smuzhiyun
r100_ib_test(struct radeon_device * rdev,struct radeon_ring * ring)3706*4882a593Smuzhiyun int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3707*4882a593Smuzhiyun {
3708*4882a593Smuzhiyun struct radeon_ib ib;
3709*4882a593Smuzhiyun uint32_t scratch;
3710*4882a593Smuzhiyun uint32_t tmp = 0;
3711*4882a593Smuzhiyun unsigned i;
3712*4882a593Smuzhiyun int r;
3713*4882a593Smuzhiyun
3714*4882a593Smuzhiyun r = radeon_scratch_get(rdev, &scratch);
3715*4882a593Smuzhiyun if (r) {
3716*4882a593Smuzhiyun DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3717*4882a593Smuzhiyun return r;
3718*4882a593Smuzhiyun }
3719*4882a593Smuzhiyun WREG32(scratch, 0xCAFEDEAD);
3720*4882a593Smuzhiyun r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
3721*4882a593Smuzhiyun if (r) {
3722*4882a593Smuzhiyun DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3723*4882a593Smuzhiyun goto free_scratch;
3724*4882a593Smuzhiyun }
3725*4882a593Smuzhiyun ib.ptr[0] = PACKET0(scratch, 0);
3726*4882a593Smuzhiyun ib.ptr[1] = 0xDEADBEEF;
3727*4882a593Smuzhiyun ib.ptr[2] = PACKET2(0);
3728*4882a593Smuzhiyun ib.ptr[3] = PACKET2(0);
3729*4882a593Smuzhiyun ib.ptr[4] = PACKET2(0);
3730*4882a593Smuzhiyun ib.ptr[5] = PACKET2(0);
3731*4882a593Smuzhiyun ib.ptr[6] = PACKET2(0);
3732*4882a593Smuzhiyun ib.ptr[7] = PACKET2(0);
3733*4882a593Smuzhiyun ib.length_dw = 8;
3734*4882a593Smuzhiyun r = radeon_ib_schedule(rdev, &ib, NULL, false);
3735*4882a593Smuzhiyun if (r) {
3736*4882a593Smuzhiyun DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3737*4882a593Smuzhiyun goto free_ib;
3738*4882a593Smuzhiyun }
3739*4882a593Smuzhiyun r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
3740*4882a593Smuzhiyun RADEON_USEC_IB_TEST_TIMEOUT));
3741*4882a593Smuzhiyun if (r < 0) {
3742*4882a593Smuzhiyun DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3743*4882a593Smuzhiyun goto free_ib;
3744*4882a593Smuzhiyun } else if (r == 0) {
3745*4882a593Smuzhiyun DRM_ERROR("radeon: fence wait timed out.\n");
3746*4882a593Smuzhiyun r = -ETIMEDOUT;
3747*4882a593Smuzhiyun goto free_ib;
3748*4882a593Smuzhiyun }
3749*4882a593Smuzhiyun r = 0;
3750*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
3751*4882a593Smuzhiyun tmp = RREG32(scratch);
3752*4882a593Smuzhiyun if (tmp == 0xDEADBEEF) {
3753*4882a593Smuzhiyun break;
3754*4882a593Smuzhiyun }
3755*4882a593Smuzhiyun udelay(1);
3756*4882a593Smuzhiyun }
3757*4882a593Smuzhiyun if (i < rdev->usec_timeout) {
3758*4882a593Smuzhiyun DRM_INFO("ib test succeeded in %u usecs\n", i);
3759*4882a593Smuzhiyun } else {
3760*4882a593Smuzhiyun DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
3761*4882a593Smuzhiyun scratch, tmp);
3762*4882a593Smuzhiyun r = -EINVAL;
3763*4882a593Smuzhiyun }
3764*4882a593Smuzhiyun free_ib:
3765*4882a593Smuzhiyun radeon_ib_free(rdev, &ib);
3766*4882a593Smuzhiyun free_scratch:
3767*4882a593Smuzhiyun radeon_scratch_free(rdev, scratch);
3768*4882a593Smuzhiyun return r;
3769*4882a593Smuzhiyun }
3770*4882a593Smuzhiyun
r100_mc_stop(struct radeon_device * rdev,struct r100_mc_save * save)3771*4882a593Smuzhiyun void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3772*4882a593Smuzhiyun {
3773*4882a593Smuzhiyun /* Shutdown CP we shouldn't need to do that but better be safe than
3774*4882a593Smuzhiyun * sorry
3775*4882a593Smuzhiyun */
3776*4882a593Smuzhiyun rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
3777*4882a593Smuzhiyun WREG32(R_000740_CP_CSQ_CNTL, 0);
3778*4882a593Smuzhiyun
3779*4882a593Smuzhiyun /* Save few CRTC registers */
3780*4882a593Smuzhiyun save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
3781*4882a593Smuzhiyun save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3782*4882a593Smuzhiyun save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3783*4882a593Smuzhiyun save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3784*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3785*4882a593Smuzhiyun save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3786*4882a593Smuzhiyun save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3787*4882a593Smuzhiyun }
3788*4882a593Smuzhiyun
3789*4882a593Smuzhiyun /* Disable VGA aperture access */
3790*4882a593Smuzhiyun WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
3791*4882a593Smuzhiyun /* Disable cursor, overlay, crtc */
3792*4882a593Smuzhiyun WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3793*4882a593Smuzhiyun WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3794*4882a593Smuzhiyun S_000054_CRTC_DISPLAY_DIS(1));
3795*4882a593Smuzhiyun WREG32(R_000050_CRTC_GEN_CNTL,
3796*4882a593Smuzhiyun (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3797*4882a593Smuzhiyun S_000050_CRTC_DISP_REQ_EN_B(1));
3798*4882a593Smuzhiyun WREG32(R_000420_OV0_SCALE_CNTL,
3799*4882a593Smuzhiyun C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3800*4882a593Smuzhiyun WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3801*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3802*4882a593Smuzhiyun WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3803*4882a593Smuzhiyun S_000360_CUR2_LOCK(1));
3804*4882a593Smuzhiyun WREG32(R_0003F8_CRTC2_GEN_CNTL,
3805*4882a593Smuzhiyun (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3806*4882a593Smuzhiyun S_0003F8_CRTC2_DISPLAY_DIS(1) |
3807*4882a593Smuzhiyun S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3808*4882a593Smuzhiyun WREG32(R_000360_CUR2_OFFSET,
3809*4882a593Smuzhiyun C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3810*4882a593Smuzhiyun }
3811*4882a593Smuzhiyun }
3812*4882a593Smuzhiyun
r100_mc_resume(struct radeon_device * rdev,struct r100_mc_save * save)3813*4882a593Smuzhiyun void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3814*4882a593Smuzhiyun {
3815*4882a593Smuzhiyun /* Update base address for crtc */
3816*4882a593Smuzhiyun WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
3817*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3818*4882a593Smuzhiyun WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
3819*4882a593Smuzhiyun }
3820*4882a593Smuzhiyun /* Restore CRTC registers */
3821*4882a593Smuzhiyun WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
3822*4882a593Smuzhiyun WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3823*4882a593Smuzhiyun WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3824*4882a593Smuzhiyun if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3825*4882a593Smuzhiyun WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3826*4882a593Smuzhiyun }
3827*4882a593Smuzhiyun }
3828*4882a593Smuzhiyun
r100_vga_render_disable(struct radeon_device * rdev)3829*4882a593Smuzhiyun void r100_vga_render_disable(struct radeon_device *rdev)
3830*4882a593Smuzhiyun {
3831*4882a593Smuzhiyun u32 tmp;
3832*4882a593Smuzhiyun
3833*4882a593Smuzhiyun tmp = RREG8(R_0003C2_GENMO_WT);
3834*4882a593Smuzhiyun WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3835*4882a593Smuzhiyun }
3836*4882a593Smuzhiyun
r100_debugfs(struct radeon_device * rdev)3837*4882a593Smuzhiyun static void r100_debugfs(struct radeon_device *rdev)
3838*4882a593Smuzhiyun {
3839*4882a593Smuzhiyun int r;
3840*4882a593Smuzhiyun
3841*4882a593Smuzhiyun r = r100_debugfs_mc_info_init(rdev);
3842*4882a593Smuzhiyun if (r)
3843*4882a593Smuzhiyun dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3844*4882a593Smuzhiyun }
3845*4882a593Smuzhiyun
r100_mc_program(struct radeon_device * rdev)3846*4882a593Smuzhiyun static void r100_mc_program(struct radeon_device *rdev)
3847*4882a593Smuzhiyun {
3848*4882a593Smuzhiyun struct r100_mc_save save;
3849*4882a593Smuzhiyun
3850*4882a593Smuzhiyun /* Stops all mc clients */
3851*4882a593Smuzhiyun r100_mc_stop(rdev, &save);
3852*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_AGP) {
3853*4882a593Smuzhiyun WREG32(R_00014C_MC_AGP_LOCATION,
3854*4882a593Smuzhiyun S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3855*4882a593Smuzhiyun S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3856*4882a593Smuzhiyun WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3857*4882a593Smuzhiyun if (rdev->family > CHIP_RV200)
3858*4882a593Smuzhiyun WREG32(R_00015C_AGP_BASE_2,
3859*4882a593Smuzhiyun upper_32_bits(rdev->mc.agp_base) & 0xff);
3860*4882a593Smuzhiyun } else {
3861*4882a593Smuzhiyun WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3862*4882a593Smuzhiyun WREG32(R_000170_AGP_BASE, 0);
3863*4882a593Smuzhiyun if (rdev->family > CHIP_RV200)
3864*4882a593Smuzhiyun WREG32(R_00015C_AGP_BASE_2, 0);
3865*4882a593Smuzhiyun }
3866*4882a593Smuzhiyun /* Wait for mc idle */
3867*4882a593Smuzhiyun if (r100_mc_wait_for_idle(rdev))
3868*4882a593Smuzhiyun dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3869*4882a593Smuzhiyun /* Program MC, should be a 32bits limited address space */
3870*4882a593Smuzhiyun WREG32(R_000148_MC_FB_LOCATION,
3871*4882a593Smuzhiyun S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3872*4882a593Smuzhiyun S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3873*4882a593Smuzhiyun r100_mc_resume(rdev, &save);
3874*4882a593Smuzhiyun }
3875*4882a593Smuzhiyun
r100_clock_startup(struct radeon_device * rdev)3876*4882a593Smuzhiyun static void r100_clock_startup(struct radeon_device *rdev)
3877*4882a593Smuzhiyun {
3878*4882a593Smuzhiyun u32 tmp;
3879*4882a593Smuzhiyun
3880*4882a593Smuzhiyun if (radeon_dynclks != -1 && radeon_dynclks)
3881*4882a593Smuzhiyun radeon_legacy_set_clock_gating(rdev, 1);
3882*4882a593Smuzhiyun /* We need to force on some of the block */
3883*4882a593Smuzhiyun tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3884*4882a593Smuzhiyun tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3885*4882a593Smuzhiyun if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3886*4882a593Smuzhiyun tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3887*4882a593Smuzhiyun WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3888*4882a593Smuzhiyun }
3889*4882a593Smuzhiyun
r100_startup(struct radeon_device * rdev)3890*4882a593Smuzhiyun static int r100_startup(struct radeon_device *rdev)
3891*4882a593Smuzhiyun {
3892*4882a593Smuzhiyun int r;
3893*4882a593Smuzhiyun
3894*4882a593Smuzhiyun /* set common regs */
3895*4882a593Smuzhiyun r100_set_common_regs(rdev);
3896*4882a593Smuzhiyun /* program mc */
3897*4882a593Smuzhiyun r100_mc_program(rdev);
3898*4882a593Smuzhiyun /* Resume clock */
3899*4882a593Smuzhiyun r100_clock_startup(rdev);
3900*4882a593Smuzhiyun /* Initialize GART (initialize after TTM so we can allocate
3901*4882a593Smuzhiyun * memory through TTM but finalize after TTM) */
3902*4882a593Smuzhiyun r100_enable_bm(rdev);
3903*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI) {
3904*4882a593Smuzhiyun r = r100_pci_gart_enable(rdev);
3905*4882a593Smuzhiyun if (r)
3906*4882a593Smuzhiyun return r;
3907*4882a593Smuzhiyun }
3908*4882a593Smuzhiyun
3909*4882a593Smuzhiyun /* allocate wb buffer */
3910*4882a593Smuzhiyun r = radeon_wb_init(rdev);
3911*4882a593Smuzhiyun if (r)
3912*4882a593Smuzhiyun return r;
3913*4882a593Smuzhiyun
3914*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3915*4882a593Smuzhiyun if (r) {
3916*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3917*4882a593Smuzhiyun return r;
3918*4882a593Smuzhiyun }
3919*4882a593Smuzhiyun
3920*4882a593Smuzhiyun /* Enable IRQ */
3921*4882a593Smuzhiyun if (!rdev->irq.installed) {
3922*4882a593Smuzhiyun r = radeon_irq_kms_init(rdev);
3923*4882a593Smuzhiyun if (r)
3924*4882a593Smuzhiyun return r;
3925*4882a593Smuzhiyun }
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun r100_irq_set(rdev);
3928*4882a593Smuzhiyun rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3929*4882a593Smuzhiyun /* 1M ring buffer */
3930*4882a593Smuzhiyun r = r100_cp_init(rdev, 1024 * 1024);
3931*4882a593Smuzhiyun if (r) {
3932*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3933*4882a593Smuzhiyun return r;
3934*4882a593Smuzhiyun }
3935*4882a593Smuzhiyun
3936*4882a593Smuzhiyun r = radeon_ib_pool_init(rdev);
3937*4882a593Smuzhiyun if (r) {
3938*4882a593Smuzhiyun dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3939*4882a593Smuzhiyun return r;
3940*4882a593Smuzhiyun }
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun return 0;
3943*4882a593Smuzhiyun }
3944*4882a593Smuzhiyun
r100_resume(struct radeon_device * rdev)3945*4882a593Smuzhiyun int r100_resume(struct radeon_device *rdev)
3946*4882a593Smuzhiyun {
3947*4882a593Smuzhiyun int r;
3948*4882a593Smuzhiyun
3949*4882a593Smuzhiyun /* Make sur GART are not working */
3950*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
3951*4882a593Smuzhiyun r100_pci_gart_disable(rdev);
3952*4882a593Smuzhiyun /* Resume clock before doing reset */
3953*4882a593Smuzhiyun r100_clock_startup(rdev);
3954*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
3955*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
3956*4882a593Smuzhiyun dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3957*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
3958*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
3959*4882a593Smuzhiyun }
3960*4882a593Smuzhiyun /* post */
3961*4882a593Smuzhiyun radeon_combios_asic_init(rdev->ddev);
3962*4882a593Smuzhiyun /* Resume clock after posting */
3963*4882a593Smuzhiyun r100_clock_startup(rdev);
3964*4882a593Smuzhiyun /* Initialize surface registers */
3965*4882a593Smuzhiyun radeon_surface_init(rdev);
3966*4882a593Smuzhiyun
3967*4882a593Smuzhiyun rdev->accel_working = true;
3968*4882a593Smuzhiyun r = r100_startup(rdev);
3969*4882a593Smuzhiyun if (r) {
3970*4882a593Smuzhiyun rdev->accel_working = false;
3971*4882a593Smuzhiyun }
3972*4882a593Smuzhiyun return r;
3973*4882a593Smuzhiyun }
3974*4882a593Smuzhiyun
r100_suspend(struct radeon_device * rdev)3975*4882a593Smuzhiyun int r100_suspend(struct radeon_device *rdev)
3976*4882a593Smuzhiyun {
3977*4882a593Smuzhiyun radeon_pm_suspend(rdev);
3978*4882a593Smuzhiyun r100_cp_disable(rdev);
3979*4882a593Smuzhiyun radeon_wb_disable(rdev);
3980*4882a593Smuzhiyun r100_irq_disable(rdev);
3981*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
3982*4882a593Smuzhiyun r100_pci_gart_disable(rdev);
3983*4882a593Smuzhiyun return 0;
3984*4882a593Smuzhiyun }
3985*4882a593Smuzhiyun
r100_fini(struct radeon_device * rdev)3986*4882a593Smuzhiyun void r100_fini(struct radeon_device *rdev)
3987*4882a593Smuzhiyun {
3988*4882a593Smuzhiyun radeon_pm_fini(rdev);
3989*4882a593Smuzhiyun r100_cp_fini(rdev);
3990*4882a593Smuzhiyun radeon_wb_fini(rdev);
3991*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
3992*4882a593Smuzhiyun radeon_gem_fini(rdev);
3993*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
3994*4882a593Smuzhiyun r100_pci_gart_fini(rdev);
3995*4882a593Smuzhiyun radeon_agp_fini(rdev);
3996*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
3997*4882a593Smuzhiyun radeon_fence_driver_fini(rdev);
3998*4882a593Smuzhiyun radeon_bo_fini(rdev);
3999*4882a593Smuzhiyun radeon_atombios_fini(rdev);
4000*4882a593Smuzhiyun kfree(rdev->bios);
4001*4882a593Smuzhiyun rdev->bios = NULL;
4002*4882a593Smuzhiyun }
4003*4882a593Smuzhiyun
4004*4882a593Smuzhiyun /*
4005*4882a593Smuzhiyun * Due to how kexec works, it can leave the hw fully initialised when it
4006*4882a593Smuzhiyun * boots the new kernel. However doing our init sequence with the CP and
4007*4882a593Smuzhiyun * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
4008*4882a593Smuzhiyun * do some quick sanity checks and restore sane values to avoid this
4009*4882a593Smuzhiyun * problem.
4010*4882a593Smuzhiyun */
r100_restore_sanity(struct radeon_device * rdev)4011*4882a593Smuzhiyun void r100_restore_sanity(struct radeon_device *rdev)
4012*4882a593Smuzhiyun {
4013*4882a593Smuzhiyun u32 tmp;
4014*4882a593Smuzhiyun
4015*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_CSQ_CNTL);
4016*4882a593Smuzhiyun if (tmp) {
4017*4882a593Smuzhiyun WREG32(RADEON_CP_CSQ_CNTL, 0);
4018*4882a593Smuzhiyun }
4019*4882a593Smuzhiyun tmp = RREG32(RADEON_CP_RB_CNTL);
4020*4882a593Smuzhiyun if (tmp) {
4021*4882a593Smuzhiyun WREG32(RADEON_CP_RB_CNTL, 0);
4022*4882a593Smuzhiyun }
4023*4882a593Smuzhiyun tmp = RREG32(RADEON_SCRATCH_UMSK);
4024*4882a593Smuzhiyun if (tmp) {
4025*4882a593Smuzhiyun WREG32(RADEON_SCRATCH_UMSK, 0);
4026*4882a593Smuzhiyun }
4027*4882a593Smuzhiyun }
4028*4882a593Smuzhiyun
r100_init(struct radeon_device * rdev)4029*4882a593Smuzhiyun int r100_init(struct radeon_device *rdev)
4030*4882a593Smuzhiyun {
4031*4882a593Smuzhiyun int r;
4032*4882a593Smuzhiyun
4033*4882a593Smuzhiyun /* Register debugfs file specific to this group of asics */
4034*4882a593Smuzhiyun r100_debugfs(rdev);
4035*4882a593Smuzhiyun /* Disable VGA */
4036*4882a593Smuzhiyun r100_vga_render_disable(rdev);
4037*4882a593Smuzhiyun /* Initialize scratch registers */
4038*4882a593Smuzhiyun radeon_scratch_init(rdev);
4039*4882a593Smuzhiyun /* Initialize surface registers */
4040*4882a593Smuzhiyun radeon_surface_init(rdev);
4041*4882a593Smuzhiyun /* sanity check some register to avoid hangs like after kexec */
4042*4882a593Smuzhiyun r100_restore_sanity(rdev);
4043*4882a593Smuzhiyun /* TODO: disable VGA need to use VGA request */
4044*4882a593Smuzhiyun /* BIOS*/
4045*4882a593Smuzhiyun if (!radeon_get_bios(rdev)) {
4046*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
4047*4882a593Smuzhiyun return -EINVAL;
4048*4882a593Smuzhiyun }
4049*4882a593Smuzhiyun if (rdev->is_atom_bios) {
4050*4882a593Smuzhiyun dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4051*4882a593Smuzhiyun return -EINVAL;
4052*4882a593Smuzhiyun } else {
4053*4882a593Smuzhiyun r = radeon_combios_init(rdev);
4054*4882a593Smuzhiyun if (r)
4055*4882a593Smuzhiyun return r;
4056*4882a593Smuzhiyun }
4057*4882a593Smuzhiyun /* Reset gpu before posting otherwise ATOM will enter infinite loop */
4058*4882a593Smuzhiyun if (radeon_asic_reset(rdev)) {
4059*4882a593Smuzhiyun dev_warn(rdev->dev,
4060*4882a593Smuzhiyun "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4061*4882a593Smuzhiyun RREG32(R_000E40_RBBM_STATUS),
4062*4882a593Smuzhiyun RREG32(R_0007C0_CP_STAT));
4063*4882a593Smuzhiyun }
4064*4882a593Smuzhiyun /* check if cards are posted or not */
4065*4882a593Smuzhiyun if (radeon_boot_test_post_card(rdev) == false)
4066*4882a593Smuzhiyun return -EINVAL;
4067*4882a593Smuzhiyun /* Set asic errata */
4068*4882a593Smuzhiyun r100_errata(rdev);
4069*4882a593Smuzhiyun /* Initialize clocks */
4070*4882a593Smuzhiyun radeon_get_clock_info(rdev->ddev);
4071*4882a593Smuzhiyun /* initialize AGP */
4072*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_AGP) {
4073*4882a593Smuzhiyun r = radeon_agp_init(rdev);
4074*4882a593Smuzhiyun if (r) {
4075*4882a593Smuzhiyun radeon_agp_disable(rdev);
4076*4882a593Smuzhiyun }
4077*4882a593Smuzhiyun }
4078*4882a593Smuzhiyun /* initialize VRAM */
4079*4882a593Smuzhiyun r100_mc_init(rdev);
4080*4882a593Smuzhiyun /* Fence driver */
4081*4882a593Smuzhiyun r = radeon_fence_driver_init(rdev);
4082*4882a593Smuzhiyun if (r)
4083*4882a593Smuzhiyun return r;
4084*4882a593Smuzhiyun /* Memory manager */
4085*4882a593Smuzhiyun r = radeon_bo_init(rdev);
4086*4882a593Smuzhiyun if (r)
4087*4882a593Smuzhiyun return r;
4088*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI) {
4089*4882a593Smuzhiyun r = r100_pci_gart_init(rdev);
4090*4882a593Smuzhiyun if (r)
4091*4882a593Smuzhiyun return r;
4092*4882a593Smuzhiyun }
4093*4882a593Smuzhiyun r100_set_safe_registers(rdev);
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun /* Initialize power management */
4096*4882a593Smuzhiyun radeon_pm_init(rdev);
4097*4882a593Smuzhiyun
4098*4882a593Smuzhiyun rdev->accel_working = true;
4099*4882a593Smuzhiyun r = r100_startup(rdev);
4100*4882a593Smuzhiyun if (r) {
4101*4882a593Smuzhiyun /* Somethings want wront with the accel init stop accel */
4102*4882a593Smuzhiyun dev_err(rdev->dev, "Disabling GPU acceleration\n");
4103*4882a593Smuzhiyun r100_cp_fini(rdev);
4104*4882a593Smuzhiyun radeon_wb_fini(rdev);
4105*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
4106*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
4107*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_PCI)
4108*4882a593Smuzhiyun r100_pci_gart_fini(rdev);
4109*4882a593Smuzhiyun rdev->accel_working = false;
4110*4882a593Smuzhiyun }
4111*4882a593Smuzhiyun return 0;
4112*4882a593Smuzhiyun }
4113*4882a593Smuzhiyun
r100_mm_rreg_slow(struct radeon_device * rdev,uint32_t reg)4114*4882a593Smuzhiyun uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg)
4115*4882a593Smuzhiyun {
4116*4882a593Smuzhiyun unsigned long flags;
4117*4882a593Smuzhiyun uint32_t ret;
4118*4882a593Smuzhiyun
4119*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
4120*4882a593Smuzhiyun writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4121*4882a593Smuzhiyun ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4122*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
4123*4882a593Smuzhiyun return ret;
4124*4882a593Smuzhiyun }
4125*4882a593Smuzhiyun
r100_mm_wreg_slow(struct radeon_device * rdev,uint32_t reg,uint32_t v)4126*4882a593Smuzhiyun void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v)
4127*4882a593Smuzhiyun {
4128*4882a593Smuzhiyun unsigned long flags;
4129*4882a593Smuzhiyun
4130*4882a593Smuzhiyun spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
4131*4882a593Smuzhiyun writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4132*4882a593Smuzhiyun writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4133*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
4134*4882a593Smuzhiyun }
4135*4882a593Smuzhiyun
r100_io_rreg(struct radeon_device * rdev,u32 reg)4136*4882a593Smuzhiyun u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4137*4882a593Smuzhiyun {
4138*4882a593Smuzhiyun if (reg < rdev->rio_mem_size)
4139*4882a593Smuzhiyun return ioread32(rdev->rio_mem + reg);
4140*4882a593Smuzhiyun else {
4141*4882a593Smuzhiyun iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4142*4882a593Smuzhiyun return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4143*4882a593Smuzhiyun }
4144*4882a593Smuzhiyun }
4145*4882a593Smuzhiyun
r100_io_wreg(struct radeon_device * rdev,u32 reg,u32 v)4146*4882a593Smuzhiyun void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4147*4882a593Smuzhiyun {
4148*4882a593Smuzhiyun if (reg < rdev->rio_mem_size)
4149*4882a593Smuzhiyun iowrite32(v, rdev->rio_mem + reg);
4150*4882a593Smuzhiyun else {
4151*4882a593Smuzhiyun iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4152*4882a593Smuzhiyun iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun }
4155