xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/nid.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2010 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun #ifndef NI_H
25*4882a593Smuzhiyun #define NI_H
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define CAYMAN_MAX_SH_GPRS           256
28*4882a593Smuzhiyun #define CAYMAN_MAX_TEMP_GPRS         16
29*4882a593Smuzhiyun #define CAYMAN_MAX_SH_THREADS        256
30*4882a593Smuzhiyun #define CAYMAN_MAX_SH_STACK_ENTRIES  4096
31*4882a593Smuzhiyun #define CAYMAN_MAX_FRC_EOV_CNT       16384
32*4882a593Smuzhiyun #define CAYMAN_MAX_BACKENDS          8
33*4882a593Smuzhiyun #define CAYMAN_MAX_BACKENDS_MASK     0xFF
34*4882a593Smuzhiyun #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
35*4882a593Smuzhiyun #define CAYMAN_MAX_SIMDS             16
36*4882a593Smuzhiyun #define CAYMAN_MAX_SIMDS_MASK        0xFFFF
37*4882a593Smuzhiyun #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
38*4882a593Smuzhiyun #define CAYMAN_MAX_PIPES             8
39*4882a593Smuzhiyun #define CAYMAN_MAX_PIPES_MASK        0xFF
40*4882a593Smuzhiyun #define CAYMAN_MAX_LDS_NUM           0xFFFF
41*4882a593Smuzhiyun #define CAYMAN_MAX_TCC               16
42*4882a593Smuzhiyun #define CAYMAN_MAX_TCC_MASK          0xFF
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CAYMAN_GB_ADDR_CONFIG_GOLDEN       0x02011003
45*4882a593Smuzhiyun #define ARUBA_GB_ADDR_CONFIG_GOLDEN        0x12010001
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define DMIF_ADDR_CONFIG  				0xBD4
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /* fusion vce clocks */
50*4882a593Smuzhiyun #define CG_ECLK_CNTL                                    0x620
51*4882a593Smuzhiyun #       define ECLK_DIVIDER_MASK                        0x7f
52*4882a593Smuzhiyun #       define ECLK_DIR_CNTL_EN                         (1 << 8)
53*4882a593Smuzhiyun #define CG_ECLK_STATUS                                  0x624
54*4882a593Smuzhiyun #       define ECLK_STATUS                              (1 << 0)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* DCE6 only */
57*4882a593Smuzhiyun #define DMIF_ADDR_CALC  				0xC00
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define	SRBM_GFX_CNTL				        0x0E44
60*4882a593Smuzhiyun #define		RINGID(x)					(((x) & 0x3) << 0)
61*4882a593Smuzhiyun #define		VMID(x)						(((x) & 0x7) << 0)
62*4882a593Smuzhiyun #define	SRBM_STATUS				        0x0E50
63*4882a593Smuzhiyun #define		RLC_RQ_PENDING 				(1 << 3)
64*4882a593Smuzhiyun #define		GRBM_RQ_PENDING 			(1 << 5)
65*4882a593Smuzhiyun #define		VMC_BUSY 				(1 << 8)
66*4882a593Smuzhiyun #define		MCB_BUSY 				(1 << 9)
67*4882a593Smuzhiyun #define		MCB_NON_DISPLAY_BUSY 			(1 << 10)
68*4882a593Smuzhiyun #define		MCC_BUSY 				(1 << 11)
69*4882a593Smuzhiyun #define		MCD_BUSY 				(1 << 12)
70*4882a593Smuzhiyun #define		SEM_BUSY 				(1 << 14)
71*4882a593Smuzhiyun #define		RLC_BUSY 				(1 << 15)
72*4882a593Smuzhiyun #define		IH_BUSY 				(1 << 17)
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define	SRBM_SOFT_RESET				        0x0E60
75*4882a593Smuzhiyun #define		SOFT_RESET_BIF				(1 << 1)
76*4882a593Smuzhiyun #define		SOFT_RESET_CG				(1 << 2)
77*4882a593Smuzhiyun #define		SOFT_RESET_DC				(1 << 5)
78*4882a593Smuzhiyun #define		SOFT_RESET_DMA1				(1 << 6)
79*4882a593Smuzhiyun #define		SOFT_RESET_GRBM				(1 << 8)
80*4882a593Smuzhiyun #define		SOFT_RESET_HDP				(1 << 9)
81*4882a593Smuzhiyun #define		SOFT_RESET_IH				(1 << 10)
82*4882a593Smuzhiyun #define		SOFT_RESET_MC				(1 << 11)
83*4882a593Smuzhiyun #define		SOFT_RESET_RLC				(1 << 13)
84*4882a593Smuzhiyun #define		SOFT_RESET_ROM				(1 << 14)
85*4882a593Smuzhiyun #define		SOFT_RESET_SEM				(1 << 15)
86*4882a593Smuzhiyun #define		SOFT_RESET_VMC				(1 << 17)
87*4882a593Smuzhiyun #define		SOFT_RESET_DMA				(1 << 20)
88*4882a593Smuzhiyun #define		SOFT_RESET_TST				(1 << 21)
89*4882a593Smuzhiyun #define		SOFT_RESET_REGBB			(1 << 22)
90*4882a593Smuzhiyun #define		SOFT_RESET_ORB				(1 << 23)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define SRBM_READ_ERROR					0xE98
93*4882a593Smuzhiyun #define SRBM_INT_CNTL					0xEA0
94*4882a593Smuzhiyun #define SRBM_INT_ACK					0xEA8
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define	SRBM_STATUS2				        0x0EC4
97*4882a593Smuzhiyun #define		DMA_BUSY 				(1 << 5)
98*4882a593Smuzhiyun #define		DMA1_BUSY 				(1 << 6)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define VM_CONTEXT0_REQUEST_RESPONSE			0x1470
101*4882a593Smuzhiyun #define		REQUEST_TYPE(x)					(((x) & 0xf) << 0)
102*4882a593Smuzhiyun #define		RESPONSE_TYPE_MASK				0x000000F0
103*4882a593Smuzhiyun #define		RESPONSE_TYPE_SHIFT				4
104*4882a593Smuzhiyun #define VM_L2_CNTL					0x1400
105*4882a593Smuzhiyun #define		ENABLE_L2_CACHE					(1 << 0)
106*4882a593Smuzhiyun #define		ENABLE_L2_FRAGMENT_PROCESSING			(1 << 1)
107*4882a593Smuzhiyun #define		ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE		(1 << 9)
108*4882a593Smuzhiyun #define		ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE	(1 << 10)
109*4882a593Smuzhiyun #define		EFFECTIVE_L2_QUEUE_SIZE(x)			(((x) & 7) << 14)
110*4882a593Smuzhiyun #define		CONTEXT1_IDENTITY_ACCESS_MODE(x)		(((x) & 3) << 18)
111*4882a593Smuzhiyun /* CONTEXT1_IDENTITY_ACCESS_MODE
112*4882a593Smuzhiyun  * 0 physical = logical
113*4882a593Smuzhiyun  * 1 logical via context1 page table
114*4882a593Smuzhiyun  * 2 inside identity aperture use translation, outside physical = logical
115*4882a593Smuzhiyun  * 3 inside identity aperture physical = logical, outside use translation
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun #define VM_L2_CNTL2					0x1404
118*4882a593Smuzhiyun #define		INVALIDATE_ALL_L1_TLBS				(1 << 0)
119*4882a593Smuzhiyun #define		INVALIDATE_L2_CACHE				(1 << 1)
120*4882a593Smuzhiyun #define VM_L2_CNTL3					0x1408
121*4882a593Smuzhiyun #define		BANK_SELECT(x)					((x) << 0)
122*4882a593Smuzhiyun #define		CACHE_UPDATE_MODE(x)				((x) << 6)
123*4882a593Smuzhiyun #define		L2_CACHE_BIGK_ASSOCIATIVITY			(1 << 20)
124*4882a593Smuzhiyun #define		L2_CACHE_BIGK_FRAGMENT_SIZE(x)			((x) << 15)
125*4882a593Smuzhiyun #define	VM_L2_STATUS					0x140C
126*4882a593Smuzhiyun #define		L2_BUSY						(1 << 0)
127*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL				0x1410
128*4882a593Smuzhiyun #define		ENABLE_CONTEXT					(1 << 0)
129*4882a593Smuzhiyun #define		PAGE_TABLE_DEPTH(x)				(((x) & 3) << 1)
130*4882a593Smuzhiyun #define		RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 3)
131*4882a593Smuzhiyun #define		RANGE_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 4)
132*4882a593Smuzhiyun #define		DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT	(1 << 6)
133*4882a593Smuzhiyun #define		DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT	(1 << 7)
134*4882a593Smuzhiyun #define		PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 9)
135*4882a593Smuzhiyun #define		PDE0_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 10)
136*4882a593Smuzhiyun #define		VALID_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 12)
137*4882a593Smuzhiyun #define		VALID_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 13)
138*4882a593Smuzhiyun #define		READ_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 15)
139*4882a593Smuzhiyun #define		READ_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 16)
140*4882a593Smuzhiyun #define		WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT		(1 << 18)
141*4882a593Smuzhiyun #define		WRITE_PROTECTION_FAULT_ENABLE_DEFAULT		(1 << 19)
142*4882a593Smuzhiyun #define		PAGE_TABLE_BLOCK_SIZE(x)			(((x) & 0xF) << 24)
143*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL				0x1414
144*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL2				0x1430
145*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL2				0x1434
146*4882a593Smuzhiyun #define VM_INVALIDATE_REQUEST				0x1478
147*4882a593Smuzhiyun #define VM_INVALIDATE_RESPONSE				0x147c
148*4882a593Smuzhiyun #define	VM_CONTEXT1_PROTECTION_FAULT_ADDR		0x14FC
149*4882a593Smuzhiyun #define	VM_CONTEXT1_PROTECTION_FAULT_STATUS		0x14DC
150*4882a593Smuzhiyun #define		PROTECTIONS_MASK			(0xf << 0)
151*4882a593Smuzhiyun #define		PROTECTIONS_SHIFT			0
152*4882a593Smuzhiyun 		/* bit 0: range
153*4882a593Smuzhiyun 		 * bit 2: pde0
154*4882a593Smuzhiyun 		 * bit 3: valid
155*4882a593Smuzhiyun 		 * bit 4: read
156*4882a593Smuzhiyun 		 * bit 5: write
157*4882a593Smuzhiyun 		 */
158*4882a593Smuzhiyun #define		MEMORY_CLIENT_ID_MASK			(0xff << 12)
159*4882a593Smuzhiyun #define		MEMORY_CLIENT_ID_SHIFT			12
160*4882a593Smuzhiyun #define		MEMORY_CLIENT_RW_MASK			(1 << 24)
161*4882a593Smuzhiyun #define		MEMORY_CLIENT_RW_SHIFT			24
162*4882a593Smuzhiyun #define		FAULT_VMID_MASK				(0x7 << 25)
163*4882a593Smuzhiyun #define		FAULT_VMID_SHIFT			25
164*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR	0x1518
165*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR	0x151c
166*4882a593Smuzhiyun #define	VM_CONTEXT0_PAGE_TABLE_BASE_ADDR		0x153C
167*4882a593Smuzhiyun #define	VM_CONTEXT0_PAGE_TABLE_START_ADDR		0x155C
168*4882a593Smuzhiyun #define	VM_CONTEXT0_PAGE_TABLE_END_ADDR			0x157C
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define MC_SHARED_CHMAP						0x2004
171*4882a593Smuzhiyun #define		NOOFCHAN_SHIFT					12
172*4882a593Smuzhiyun #define		NOOFCHAN_MASK					0x00003000
173*4882a593Smuzhiyun #define MC_SHARED_CHREMAP					0x2008
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define	MC_VM_SYSTEM_APERTURE_LOW_ADDR			0x2034
176*4882a593Smuzhiyun #define	MC_VM_SYSTEM_APERTURE_HIGH_ADDR			0x2038
177*4882a593Smuzhiyun #define	MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR		0x203C
178*4882a593Smuzhiyun #define	MC_VM_MX_L1_TLB_CNTL				0x2064
179*4882a593Smuzhiyun #define		ENABLE_L1_TLB					(1 << 0)
180*4882a593Smuzhiyun #define		ENABLE_L1_FRAGMENT_PROCESSING			(1 << 1)
181*4882a593Smuzhiyun #define		SYSTEM_ACCESS_MODE_PA_ONLY			(0 << 3)
182*4882a593Smuzhiyun #define		SYSTEM_ACCESS_MODE_USE_SYS_MAP			(1 << 3)
183*4882a593Smuzhiyun #define		SYSTEM_ACCESS_MODE_IN_SYS			(2 << 3)
184*4882a593Smuzhiyun #define		SYSTEM_ACCESS_MODE_NOT_IN_SYS			(3 << 3)
185*4882a593Smuzhiyun #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
186*4882a593Smuzhiyun #define		ENABLE_ADVANCED_DRIVER_MODEL			(1 << 6)
187*4882a593Smuzhiyun #define	FUS_MC_VM_FB_OFFSET				0x2068
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define MC_SHARED_BLACKOUT_CNTL           		0x20ac
190*4882a593Smuzhiyun #define	MC_ARB_RAMCFG					0x2760
191*4882a593Smuzhiyun #define		NOOFBANK_SHIFT					0
192*4882a593Smuzhiyun #define		NOOFBANK_MASK					0x00000003
193*4882a593Smuzhiyun #define		NOOFRANK_SHIFT					2
194*4882a593Smuzhiyun #define		NOOFRANK_MASK					0x00000004
195*4882a593Smuzhiyun #define		NOOFROWS_SHIFT					3
196*4882a593Smuzhiyun #define		NOOFROWS_MASK					0x00000038
197*4882a593Smuzhiyun #define		NOOFCOLS_SHIFT					6
198*4882a593Smuzhiyun #define		NOOFCOLS_MASK					0x000000C0
199*4882a593Smuzhiyun #define		CHANSIZE_SHIFT					8
200*4882a593Smuzhiyun #define		CHANSIZE_MASK					0x00000100
201*4882a593Smuzhiyun #define		BURSTLENGTH_SHIFT				9
202*4882a593Smuzhiyun #define		BURSTLENGTH_MASK				0x00000200
203*4882a593Smuzhiyun #define		CHANSIZE_OVERRIDE				(1 << 11)
204*4882a593Smuzhiyun #define MC_SEQ_SUP_CNTL           			0x28c8
205*4882a593Smuzhiyun #define		RUN_MASK      				(1 << 0)
206*4882a593Smuzhiyun #define MC_SEQ_SUP_PGM           			0x28cc
207*4882a593Smuzhiyun #define MC_IO_PAD_CNTL_D0           			0x29d0
208*4882a593Smuzhiyun #define		MEM_FALL_OUT_CMD      			(1 << 8)
209*4882a593Smuzhiyun #define MC_SEQ_MISC0           				0x2a00
210*4882a593Smuzhiyun #define		MC_SEQ_MISC0_GDDR5_SHIFT      		28
211*4882a593Smuzhiyun #define		MC_SEQ_MISC0_GDDR5_MASK      		0xf0000000
212*4882a593Smuzhiyun #define		MC_SEQ_MISC0_GDDR5_VALUE      		5
213*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_INDEX           		0x2a44
214*4882a593Smuzhiyun #define MC_SEQ_IO_DEBUG_DATA           			0x2a48
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define	HDP_HOST_PATH_CNTL				0x2C00
217*4882a593Smuzhiyun #define	HDP_NONSURFACE_BASE				0x2C04
218*4882a593Smuzhiyun #define	HDP_NONSURFACE_INFO				0x2C08
219*4882a593Smuzhiyun #define	HDP_NONSURFACE_SIZE				0x2C0C
220*4882a593Smuzhiyun #define HDP_ADDR_CONFIG  				0x2F48
221*4882a593Smuzhiyun #define HDP_MISC_CNTL					0x2F4C
222*4882a593Smuzhiyun #define 	HDP_FLUSH_INVALIDATE_CACHE			(1 << 0)
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #define	CC_SYS_RB_BACKEND_DISABLE			0x3F88
225*4882a593Smuzhiyun #define	GC_USER_SYS_RB_BACKEND_DISABLE			0x3F8C
226*4882a593Smuzhiyun #define	CGTS_SYS_TCC_DISABLE				0x3F90
227*4882a593Smuzhiyun #define	CGTS_USER_SYS_TCC_DISABLE			0x3F94
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define RLC_GFX_INDEX           			0x3FC4
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define	CONFIG_MEMSIZE					0x5428
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define HDP_MEM_COHERENCY_FLUSH_CNTL			0x5480
234*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL			0x54A0
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define	GRBM_CNTL					0x8000
237*4882a593Smuzhiyun #define		GRBM_READ_TIMEOUT(x)				((x) << 0)
238*4882a593Smuzhiyun #define	GRBM_STATUS					0x8010
239*4882a593Smuzhiyun #define		CMDFIFO_AVAIL_MASK				0x0000000F
240*4882a593Smuzhiyun #define		RING2_RQ_PENDING				(1 << 4)
241*4882a593Smuzhiyun #define		SRBM_RQ_PENDING					(1 << 5)
242*4882a593Smuzhiyun #define		RING1_RQ_PENDING				(1 << 6)
243*4882a593Smuzhiyun #define		CF_RQ_PENDING					(1 << 7)
244*4882a593Smuzhiyun #define		PF_RQ_PENDING					(1 << 8)
245*4882a593Smuzhiyun #define		GDS_DMA_RQ_PENDING				(1 << 9)
246*4882a593Smuzhiyun #define		GRBM_EE_BUSY					(1 << 10)
247*4882a593Smuzhiyun #define		SX_CLEAN					(1 << 11)
248*4882a593Smuzhiyun #define		DB_CLEAN					(1 << 12)
249*4882a593Smuzhiyun #define		CB_CLEAN					(1 << 13)
250*4882a593Smuzhiyun #define		TA_BUSY 					(1 << 14)
251*4882a593Smuzhiyun #define		GDS_BUSY 					(1 << 15)
252*4882a593Smuzhiyun #define		VGT_BUSY_NO_DMA					(1 << 16)
253*4882a593Smuzhiyun #define		VGT_BUSY					(1 << 17)
254*4882a593Smuzhiyun #define		IA_BUSY_NO_DMA					(1 << 18)
255*4882a593Smuzhiyun #define		IA_BUSY						(1 << 19)
256*4882a593Smuzhiyun #define		SX_BUSY 					(1 << 20)
257*4882a593Smuzhiyun #define		SH_BUSY 					(1 << 21)
258*4882a593Smuzhiyun #define		SPI_BUSY					(1 << 22)
259*4882a593Smuzhiyun #define		SC_BUSY 					(1 << 24)
260*4882a593Smuzhiyun #define		PA_BUSY 					(1 << 25)
261*4882a593Smuzhiyun #define		DB_BUSY 					(1 << 26)
262*4882a593Smuzhiyun #define		CP_COHERENCY_BUSY      				(1 << 28)
263*4882a593Smuzhiyun #define		CP_BUSY 					(1 << 29)
264*4882a593Smuzhiyun #define		CB_BUSY 					(1 << 30)
265*4882a593Smuzhiyun #define		GUI_ACTIVE					(1 << 31)
266*4882a593Smuzhiyun #define	GRBM_STATUS_SE0					0x8014
267*4882a593Smuzhiyun #define	GRBM_STATUS_SE1					0x8018
268*4882a593Smuzhiyun #define		SE_SX_CLEAN					(1 << 0)
269*4882a593Smuzhiyun #define		SE_DB_CLEAN					(1 << 1)
270*4882a593Smuzhiyun #define		SE_CB_CLEAN					(1 << 2)
271*4882a593Smuzhiyun #define		SE_VGT_BUSY					(1 << 23)
272*4882a593Smuzhiyun #define		SE_PA_BUSY					(1 << 24)
273*4882a593Smuzhiyun #define		SE_TA_BUSY					(1 << 25)
274*4882a593Smuzhiyun #define		SE_SX_BUSY					(1 << 26)
275*4882a593Smuzhiyun #define		SE_SPI_BUSY					(1 << 27)
276*4882a593Smuzhiyun #define		SE_SH_BUSY					(1 << 28)
277*4882a593Smuzhiyun #define		SE_SC_BUSY					(1 << 29)
278*4882a593Smuzhiyun #define		SE_DB_BUSY					(1 << 30)
279*4882a593Smuzhiyun #define		SE_CB_BUSY					(1 << 31)
280*4882a593Smuzhiyun #define	GRBM_SOFT_RESET					0x8020
281*4882a593Smuzhiyun #define		SOFT_RESET_CP					(1 << 0)
282*4882a593Smuzhiyun #define		SOFT_RESET_CB					(1 << 1)
283*4882a593Smuzhiyun #define		SOFT_RESET_DB					(1 << 3)
284*4882a593Smuzhiyun #define		SOFT_RESET_GDS					(1 << 4)
285*4882a593Smuzhiyun #define		SOFT_RESET_PA					(1 << 5)
286*4882a593Smuzhiyun #define		SOFT_RESET_SC					(1 << 6)
287*4882a593Smuzhiyun #define		SOFT_RESET_SPI					(1 << 8)
288*4882a593Smuzhiyun #define		SOFT_RESET_SH					(1 << 9)
289*4882a593Smuzhiyun #define		SOFT_RESET_SX					(1 << 10)
290*4882a593Smuzhiyun #define		SOFT_RESET_TC					(1 << 11)
291*4882a593Smuzhiyun #define		SOFT_RESET_TA					(1 << 12)
292*4882a593Smuzhiyun #define		SOFT_RESET_VGT					(1 << 14)
293*4882a593Smuzhiyun #define		SOFT_RESET_IA					(1 << 15)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define GRBM_GFX_INDEX          			0x802C
296*4882a593Smuzhiyun #define		INSTANCE_INDEX(x)			((x) << 0)
297*4882a593Smuzhiyun #define		SE_INDEX(x)     			((x) << 16)
298*4882a593Smuzhiyun #define		INSTANCE_BROADCAST_WRITES      		(1 << 30)
299*4882a593Smuzhiyun #define		SE_BROADCAST_WRITES      		(1 << 31)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define	SCRATCH_REG0					0x8500
302*4882a593Smuzhiyun #define	SCRATCH_REG1					0x8504
303*4882a593Smuzhiyun #define	SCRATCH_REG2					0x8508
304*4882a593Smuzhiyun #define	SCRATCH_REG3					0x850C
305*4882a593Smuzhiyun #define	SCRATCH_REG4					0x8510
306*4882a593Smuzhiyun #define	SCRATCH_REG5					0x8514
307*4882a593Smuzhiyun #define	SCRATCH_REG6					0x8518
308*4882a593Smuzhiyun #define	SCRATCH_REG7					0x851C
309*4882a593Smuzhiyun #define	SCRATCH_UMSK					0x8540
310*4882a593Smuzhiyun #define	SCRATCH_ADDR					0x8544
311*4882a593Smuzhiyun #define	CP_SEM_WAIT_TIMER				0x85BC
312*4882a593Smuzhiyun #define	CP_SEM_INCOMPLETE_TIMER_CNTL			0x85C8
313*4882a593Smuzhiyun #define	CP_COHER_CNTL2					0x85E8
314*4882a593Smuzhiyun #define	CP_STALLED_STAT1			0x8674
315*4882a593Smuzhiyun #define	CP_STALLED_STAT2			0x8678
316*4882a593Smuzhiyun #define	CP_BUSY_STAT				0x867C
317*4882a593Smuzhiyun #define	CP_STAT						0x8680
318*4882a593Smuzhiyun #define CP_ME_CNTL					0x86D8
319*4882a593Smuzhiyun #define		CP_ME_HALT					(1 << 28)
320*4882a593Smuzhiyun #define		CP_PFP_HALT					(1 << 26)
321*4882a593Smuzhiyun #define	CP_RB2_RPTR					0x86f8
322*4882a593Smuzhiyun #define	CP_RB1_RPTR					0x86fc
323*4882a593Smuzhiyun #define	CP_RB0_RPTR					0x8700
324*4882a593Smuzhiyun #define	CP_RB_WPTR_DELAY				0x8704
325*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS				0x8764
326*4882a593Smuzhiyun #define		MEQ1_START(x)				((x) << 0)
327*4882a593Smuzhiyun #define		MEQ2_START(x)				((x) << 8)
328*4882a593Smuzhiyun #define	CP_PERFMON_CNTL					0x87FC
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define	VGT_CACHE_INVALIDATION				0x88C4
331*4882a593Smuzhiyun #define		CACHE_INVALIDATION(x)				((x) << 0)
332*4882a593Smuzhiyun #define			VC_ONLY						0
333*4882a593Smuzhiyun #define			TC_ONLY						1
334*4882a593Smuzhiyun #define			VC_AND_TC					2
335*4882a593Smuzhiyun #define		AUTO_INVLD_EN(x)				((x) << 6)
336*4882a593Smuzhiyun #define			NO_AUTO						0
337*4882a593Smuzhiyun #define			ES_AUTO						1
338*4882a593Smuzhiyun #define			GS_AUTO						2
339*4882a593Smuzhiyun #define			ES_AND_GS_AUTO					3
340*4882a593Smuzhiyun #define	VGT_GS_VERTEX_REUSE				0x88D4
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define CC_GC_SHADER_PIPE_CONFIG			0x8950
343*4882a593Smuzhiyun #define	GC_USER_SHADER_PIPE_CONFIG			0x8954
344*4882a593Smuzhiyun #define		INACTIVE_QD_PIPES(x)				((x) << 8)
345*4882a593Smuzhiyun #define		INACTIVE_QD_PIPES_MASK				0x0000FF00
346*4882a593Smuzhiyun #define		INACTIVE_QD_PIPES_SHIFT				8
347*4882a593Smuzhiyun #define		INACTIVE_SIMDS(x)				((x) << 16)
348*4882a593Smuzhiyun #define		INACTIVE_SIMDS_MASK				0xFFFF0000
349*4882a593Smuzhiyun #define		INACTIVE_SIMDS_SHIFT				16
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define VGT_PRIMITIVE_TYPE                              0x8958
352*4882a593Smuzhiyun #define	VGT_NUM_INSTANCES				0x8974
353*4882a593Smuzhiyun #define VGT_TF_RING_SIZE				0x8988
354*4882a593Smuzhiyun #define VGT_OFFCHIP_LDS_BASE				0x89b4
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define	PA_SC_LINE_STIPPLE_STATE			0x8B10
357*4882a593Smuzhiyun #define	PA_CL_ENHANCE					0x8A14
358*4882a593Smuzhiyun #define		CLIP_VTX_REORDER_ENA				(1 << 0)
359*4882a593Smuzhiyun #define		NUM_CLIP_SEQ(x)					((x) << 1)
360*4882a593Smuzhiyun #define	PA_SC_FIFO_SIZE					0x8BCC
361*4882a593Smuzhiyun #define		SC_PRIM_FIFO_SIZE(x)				((x) << 0)
362*4882a593Smuzhiyun #define		SC_HIZ_TILE_FIFO_SIZE(x)			((x) << 12)
363*4882a593Smuzhiyun #define		SC_EARLYZ_TILE_FIFO_SIZE(x)			((x) << 20)
364*4882a593Smuzhiyun #define	PA_SC_FORCE_EOV_MAX_CNTS			0x8B24
365*4882a593Smuzhiyun #define		FORCE_EOV_MAX_CLK_CNT(x)			((x) << 0)
366*4882a593Smuzhiyun #define		FORCE_EOV_MAX_REZ_CNT(x)			((x) << 16)
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun #define	SQ_CONFIG					0x8C00
369*4882a593Smuzhiyun #define		VC_ENABLE					(1 << 0)
370*4882a593Smuzhiyun #define		EXPORT_SRC_C					(1 << 1)
371*4882a593Smuzhiyun #define		GFX_PRIO(x)					((x) << 2)
372*4882a593Smuzhiyun #define		CS1_PRIO(x)					((x) << 4)
373*4882a593Smuzhiyun #define		CS2_PRIO(x)					((x) << 6)
374*4882a593Smuzhiyun #define	SQ_GPR_RESOURCE_MGMT_1				0x8C04
375*4882a593Smuzhiyun #define		NUM_PS_GPRS(x)					((x) << 0)
376*4882a593Smuzhiyun #define		NUM_VS_GPRS(x)					((x) << 16)
377*4882a593Smuzhiyun #define		NUM_CLAUSE_TEMP_GPRS(x)				((x) << 28)
378*4882a593Smuzhiyun #define SQ_ESGS_RING_SIZE				0x8c44
379*4882a593Smuzhiyun #define SQ_GSVS_RING_SIZE				0x8c4c
380*4882a593Smuzhiyun #define SQ_ESTMP_RING_BASE				0x8c50
381*4882a593Smuzhiyun #define SQ_ESTMP_RING_SIZE				0x8c54
382*4882a593Smuzhiyun #define SQ_GSTMP_RING_BASE				0x8c58
383*4882a593Smuzhiyun #define SQ_GSTMP_RING_SIZE				0x8c5c
384*4882a593Smuzhiyun #define SQ_VSTMP_RING_BASE				0x8c60
385*4882a593Smuzhiyun #define SQ_VSTMP_RING_SIZE				0x8c64
386*4882a593Smuzhiyun #define SQ_PSTMP_RING_BASE				0x8c68
387*4882a593Smuzhiyun #define SQ_PSTMP_RING_SIZE				0x8c6c
388*4882a593Smuzhiyun #define	SQ_MS_FIFO_SIZES				0x8CF0
389*4882a593Smuzhiyun #define		CACHE_FIFO_SIZE(x)				((x) << 0)
390*4882a593Smuzhiyun #define		FETCH_FIFO_HIWATER(x)				((x) << 8)
391*4882a593Smuzhiyun #define		DONE_FIFO_HIWATER(x)				((x) << 16)
392*4882a593Smuzhiyun #define		ALU_UPDATE_FIFO_HIWATER(x)			((x) << 24)
393*4882a593Smuzhiyun #define SQ_LSTMP_RING_BASE				0x8e10
394*4882a593Smuzhiyun #define SQ_LSTMP_RING_SIZE				0x8e14
395*4882a593Smuzhiyun #define SQ_HSTMP_RING_BASE				0x8e18
396*4882a593Smuzhiyun #define SQ_HSTMP_RING_SIZE				0x8e1c
397*4882a593Smuzhiyun #define	SQ_DYN_GPR_CNTL_PS_FLUSH_REQ    		0x8D8C
398*4882a593Smuzhiyun #define		DYN_GPR_ENABLE					(1 << 8)
399*4882a593Smuzhiyun #define SQ_CONST_MEM_BASE				0x8df8
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define	SX_EXPORT_BUFFER_SIZES				0x900C
402*4882a593Smuzhiyun #define		COLOR_BUFFER_SIZE(x)				((x) << 0)
403*4882a593Smuzhiyun #define		POSITION_BUFFER_SIZE(x)				((x) << 8)
404*4882a593Smuzhiyun #define		SMX_BUFFER_SIZE(x)				((x) << 16)
405*4882a593Smuzhiyun #define	SX_DEBUG_1					0x9058
406*4882a593Smuzhiyun #define		ENABLE_NEW_SMX_ADDRESS				(1 << 16)
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun #define	SPI_CONFIG_CNTL					0x9100
409*4882a593Smuzhiyun #define		GPR_WRITE_PRIORITY(x)				((x) << 0)
410*4882a593Smuzhiyun #define	SPI_CONFIG_CNTL_1				0x913C
411*4882a593Smuzhiyun #define		VTX_DONE_DELAY(x)				((x) << 0)
412*4882a593Smuzhiyun #define		INTERP_ONE_PRIM_PER_ROW				(1 << 4)
413*4882a593Smuzhiyun #define		CRC_SIMD_ID_WADDR_DISABLE			(1 << 8)
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define	CGTS_TCC_DISABLE				0x9148
416*4882a593Smuzhiyun #define	CGTS_USER_TCC_DISABLE				0x914C
417*4882a593Smuzhiyun #define		TCC_DISABLE_MASK				0xFFFF0000
418*4882a593Smuzhiyun #define		TCC_DISABLE_SHIFT				16
419*4882a593Smuzhiyun #define	CGTS_SM_CTRL_REG				0x9150
420*4882a593Smuzhiyun #define		OVERRIDE				(1 << 21)
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define	TA_CNTL_AUX					0x9508
423*4882a593Smuzhiyun #define		DISABLE_CUBE_WRAP				(1 << 0)
424*4882a593Smuzhiyun #define		DISABLE_CUBE_ANISO				(1 << 1)
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun #define	TCP_CHAN_STEER_LO				0x960c
427*4882a593Smuzhiyun #define	TCP_CHAN_STEER_HI				0x9610
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE				0x98F4
430*4882a593Smuzhiyun #define		BACKEND_DISABLE(x)     			((x) << 16)
431*4882a593Smuzhiyun #define GB_ADDR_CONFIG  				0x98F8
432*4882a593Smuzhiyun #define		NUM_PIPES(x)				((x) << 0)
433*4882a593Smuzhiyun #define		NUM_PIPES_MASK				0x00000007
434*4882a593Smuzhiyun #define		NUM_PIPES_SHIFT				0
435*4882a593Smuzhiyun #define		PIPE_INTERLEAVE_SIZE(x)			((x) << 4)
436*4882a593Smuzhiyun #define		PIPE_INTERLEAVE_SIZE_MASK		0x00000070
437*4882a593Smuzhiyun #define		PIPE_INTERLEAVE_SIZE_SHIFT		4
438*4882a593Smuzhiyun #define		BANK_INTERLEAVE_SIZE(x)			((x) << 8)
439*4882a593Smuzhiyun #define		NUM_SHADER_ENGINES(x)			((x) << 12)
440*4882a593Smuzhiyun #define		NUM_SHADER_ENGINES_MASK			0x00003000
441*4882a593Smuzhiyun #define		NUM_SHADER_ENGINES_SHIFT		12
442*4882a593Smuzhiyun #define		SHADER_ENGINE_TILE_SIZE(x)     		((x) << 16)
443*4882a593Smuzhiyun #define		SHADER_ENGINE_TILE_SIZE_MASK		0x00070000
444*4882a593Smuzhiyun #define		SHADER_ENGINE_TILE_SIZE_SHIFT		16
445*4882a593Smuzhiyun #define		NUM_GPUS(x)     			((x) << 20)
446*4882a593Smuzhiyun #define		NUM_GPUS_MASK				0x00700000
447*4882a593Smuzhiyun #define		NUM_GPUS_SHIFT				20
448*4882a593Smuzhiyun #define		MULTI_GPU_TILE_SIZE(x)     		((x) << 24)
449*4882a593Smuzhiyun #define		MULTI_GPU_TILE_SIZE_MASK		0x03000000
450*4882a593Smuzhiyun #define		MULTI_GPU_TILE_SIZE_SHIFT		24
451*4882a593Smuzhiyun #define		ROW_SIZE(x)             		((x) << 28)
452*4882a593Smuzhiyun #define		ROW_SIZE_MASK				0x30000000
453*4882a593Smuzhiyun #define		ROW_SIZE_SHIFT				28
454*4882a593Smuzhiyun #define		NUM_LOWER_PIPES(x)			((x) << 30)
455*4882a593Smuzhiyun #define		NUM_LOWER_PIPES_MASK			0x40000000
456*4882a593Smuzhiyun #define		NUM_LOWER_PIPES_SHIFT			30
457*4882a593Smuzhiyun #define GB_BACKEND_MAP  				0x98FC
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun #define CB_PERF_CTR0_SEL_0				0x9A20
460*4882a593Smuzhiyun #define CB_PERF_CTR0_SEL_1				0x9A24
461*4882a593Smuzhiyun #define CB_PERF_CTR1_SEL_0				0x9A28
462*4882a593Smuzhiyun #define CB_PERF_CTR1_SEL_1				0x9A2C
463*4882a593Smuzhiyun #define CB_PERF_CTR2_SEL_0				0x9A30
464*4882a593Smuzhiyun #define CB_PERF_CTR2_SEL_1				0x9A34
465*4882a593Smuzhiyun #define CB_PERF_CTR3_SEL_0				0x9A38
466*4882a593Smuzhiyun #define CB_PERF_CTR3_SEL_1				0x9A3C
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun #define	GC_USER_RB_BACKEND_DISABLE			0x9B7C
469*4882a593Smuzhiyun #define		BACKEND_DISABLE_MASK			0x00FF0000
470*4882a593Smuzhiyun #define		BACKEND_DISABLE_SHIFT			16
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define	SMX_DC_CTL0					0xA020
473*4882a593Smuzhiyun #define		USE_HASH_FUNCTION				(1 << 0)
474*4882a593Smuzhiyun #define		NUMBER_OF_SETS(x)				((x) << 1)
475*4882a593Smuzhiyun #define		FLUSH_ALL_ON_EVENT				(1 << 10)
476*4882a593Smuzhiyun #define		STALL_ON_EVENT					(1 << 11)
477*4882a593Smuzhiyun #define	SMX_EVENT_CTL					0xA02C
478*4882a593Smuzhiyun #define		ES_FLUSH_CTL(x)					((x) << 0)
479*4882a593Smuzhiyun #define		GS_FLUSH_CTL(x)					((x) << 3)
480*4882a593Smuzhiyun #define		ACK_FLUSH_CTL(x)				((x) << 6)
481*4882a593Smuzhiyun #define		SYNC_FLUSH_CTL					(1 << 8)
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun #define	CP_RB0_BASE					0xC100
484*4882a593Smuzhiyun #define	CP_RB0_CNTL					0xC104
485*4882a593Smuzhiyun #define		RB_BUFSZ(x)					((x) << 0)
486*4882a593Smuzhiyun #define		RB_BLKSZ(x)					((x) << 8)
487*4882a593Smuzhiyun #define		RB_NO_UPDATE					(1 << 27)
488*4882a593Smuzhiyun #define		RB_RPTR_WR_ENA					(1 << 31)
489*4882a593Smuzhiyun #define		BUF_SWAP_32BIT					(2 << 16)
490*4882a593Smuzhiyun #define	CP_RB0_RPTR_ADDR				0xC10C
491*4882a593Smuzhiyun #define	CP_RB0_RPTR_ADDR_HI				0xC110
492*4882a593Smuzhiyun #define	CP_RB0_WPTR					0xC114
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun #define CP_INT_CNTL                                     0xC124
495*4882a593Smuzhiyun #       define CNTX_BUSY_INT_ENABLE                     (1 << 19)
496*4882a593Smuzhiyun #       define CNTX_EMPTY_INT_ENABLE                    (1 << 20)
497*4882a593Smuzhiyun #       define TIME_STAMP_INT_ENABLE                    (1 << 26)
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun #define	CP_RB1_BASE					0xC180
500*4882a593Smuzhiyun #define	CP_RB1_CNTL					0xC184
501*4882a593Smuzhiyun #define	CP_RB1_RPTR_ADDR				0xC188
502*4882a593Smuzhiyun #define	CP_RB1_RPTR_ADDR_HI				0xC18C
503*4882a593Smuzhiyun #define	CP_RB1_WPTR					0xC190
504*4882a593Smuzhiyun #define	CP_RB2_BASE					0xC194
505*4882a593Smuzhiyun #define	CP_RB2_CNTL					0xC198
506*4882a593Smuzhiyun #define	CP_RB2_RPTR_ADDR				0xC19C
507*4882a593Smuzhiyun #define	CP_RB2_RPTR_ADDR_HI				0xC1A0
508*4882a593Smuzhiyun #define	CP_RB2_WPTR					0xC1A4
509*4882a593Smuzhiyun #define	CP_PFP_UCODE_ADDR				0xC150
510*4882a593Smuzhiyun #define	CP_PFP_UCODE_DATA				0xC154
511*4882a593Smuzhiyun #define	CP_ME_RAM_RADDR					0xC158
512*4882a593Smuzhiyun #define	CP_ME_RAM_WADDR					0xC15C
513*4882a593Smuzhiyun #define	CP_ME_RAM_DATA					0xC160
514*4882a593Smuzhiyun #define	CP_DEBUG					0xC1FC
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun #define VGT_EVENT_INITIATOR                             0x28a90
517*4882a593Smuzhiyun #       define CACHE_FLUSH_AND_INV_EVENT_TS                     (0x14 << 0)
518*4882a593Smuzhiyun #       define CACHE_FLUSH_AND_INV_EVENT                        (0x16 << 0)
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /* TN SMU registers */
521*4882a593Smuzhiyun #define	TN_CURRENT_GNB_TEMP				0x1F390
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* pm registers */
524*4882a593Smuzhiyun #define	SMC_MSG						0x20c
525*4882a593Smuzhiyun #define		HOST_SMC_MSG(x)				((x) << 0)
526*4882a593Smuzhiyun #define		HOST_SMC_MSG_MASK			(0xff << 0)
527*4882a593Smuzhiyun #define		HOST_SMC_MSG_SHIFT			0
528*4882a593Smuzhiyun #define		HOST_SMC_RESP(x)			((x) << 8)
529*4882a593Smuzhiyun #define		HOST_SMC_RESP_MASK			(0xff << 8)
530*4882a593Smuzhiyun #define		HOST_SMC_RESP_SHIFT			8
531*4882a593Smuzhiyun #define		SMC_HOST_MSG(x)				((x) << 16)
532*4882a593Smuzhiyun #define		SMC_HOST_MSG_MASK			(0xff << 16)
533*4882a593Smuzhiyun #define		SMC_HOST_MSG_SHIFT			16
534*4882a593Smuzhiyun #define		SMC_HOST_RESP(x)			((x) << 24)
535*4882a593Smuzhiyun #define		SMC_HOST_RESP_MASK			(0xff << 24)
536*4882a593Smuzhiyun #define		SMC_HOST_RESP_SHIFT			24
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun #define	CG_SPLL_FUNC_CNTL				0x600
539*4882a593Smuzhiyun #define		SPLL_RESET				(1 << 0)
540*4882a593Smuzhiyun #define		SPLL_SLEEP				(1 << 1)
541*4882a593Smuzhiyun #define		SPLL_BYPASS_EN				(1 << 3)
542*4882a593Smuzhiyun #define		SPLL_REF_DIV(x)				((x) << 4)
543*4882a593Smuzhiyun #define		SPLL_REF_DIV_MASK			(0x3f << 4)
544*4882a593Smuzhiyun #define		SPLL_PDIV_A(x)				((x) << 20)
545*4882a593Smuzhiyun #define		SPLL_PDIV_A_MASK			(0x7f << 20)
546*4882a593Smuzhiyun #define		SPLL_PDIV_A_SHIFT			20
547*4882a593Smuzhiyun #define	CG_SPLL_FUNC_CNTL_2				0x604
548*4882a593Smuzhiyun #define		SCLK_MUX_SEL(x)				((x) << 0)
549*4882a593Smuzhiyun #define		SCLK_MUX_SEL_MASK			(0x1ff << 0)
550*4882a593Smuzhiyun #define	CG_SPLL_FUNC_CNTL_3				0x608
551*4882a593Smuzhiyun #define		SPLL_FB_DIV(x)				((x) << 0)
552*4882a593Smuzhiyun #define		SPLL_FB_DIV_MASK			(0x3ffffff << 0)
553*4882a593Smuzhiyun #define		SPLL_FB_DIV_SHIFT			0
554*4882a593Smuzhiyun #define		SPLL_DITHEN				(1 << 28)
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define MPLL_CNTL_MODE                                  0x61c
557*4882a593Smuzhiyun #       define SS_SSEN                                  (1 << 24)
558*4882a593Smuzhiyun #       define SS_DSMODE_EN                             (1 << 25)
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun #define	MPLL_AD_FUNC_CNTL				0x624
561*4882a593Smuzhiyun #define		CLKF(x)					((x) << 0)
562*4882a593Smuzhiyun #define		CLKF_MASK				(0x7f << 0)
563*4882a593Smuzhiyun #define		CLKR(x)					((x) << 7)
564*4882a593Smuzhiyun #define		CLKR_MASK				(0x1f << 7)
565*4882a593Smuzhiyun #define		CLKFRAC(x)				((x) << 12)
566*4882a593Smuzhiyun #define		CLKFRAC_MASK				(0x1f << 12)
567*4882a593Smuzhiyun #define		YCLK_POST_DIV(x)			((x) << 17)
568*4882a593Smuzhiyun #define		YCLK_POST_DIV_MASK			(3 << 17)
569*4882a593Smuzhiyun #define		IBIAS(x)				((x) << 20)
570*4882a593Smuzhiyun #define		IBIAS_MASK				(0x3ff << 20)
571*4882a593Smuzhiyun #define		RESET					(1 << 30)
572*4882a593Smuzhiyun #define		PDNB					(1 << 31)
573*4882a593Smuzhiyun #define	MPLL_AD_FUNC_CNTL_2				0x628
574*4882a593Smuzhiyun #define		BYPASS					(1 << 19)
575*4882a593Smuzhiyun #define		BIAS_GEN_PDNB				(1 << 24)
576*4882a593Smuzhiyun #define		RESET_EN				(1 << 25)
577*4882a593Smuzhiyun #define		VCO_MODE				(1 << 29)
578*4882a593Smuzhiyun #define	MPLL_DQ_FUNC_CNTL				0x62c
579*4882a593Smuzhiyun #define	MPLL_DQ_FUNC_CNTL_2				0x630
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun #define GENERAL_PWRMGT                                  0x63c
582*4882a593Smuzhiyun #       define GLOBAL_PWRMGT_EN                         (1 << 0)
583*4882a593Smuzhiyun #       define STATIC_PM_EN                             (1 << 1)
584*4882a593Smuzhiyun #       define THERMAL_PROTECTION_DIS                   (1 << 2)
585*4882a593Smuzhiyun #       define THERMAL_PROTECTION_TYPE                  (1 << 3)
586*4882a593Smuzhiyun #       define ENABLE_GEN2PCIE                          (1 << 4)
587*4882a593Smuzhiyun #       define ENABLE_GEN2XSP                           (1 << 5)
588*4882a593Smuzhiyun #       define SW_SMIO_INDEX(x)                         ((x) << 6)
589*4882a593Smuzhiyun #       define SW_SMIO_INDEX_MASK                       (3 << 6)
590*4882a593Smuzhiyun #       define SW_SMIO_INDEX_SHIFT                      6
591*4882a593Smuzhiyun #       define LOW_VOLT_D2_ACPI                         (1 << 8)
592*4882a593Smuzhiyun #       define LOW_VOLT_D3_ACPI                         (1 << 9)
593*4882a593Smuzhiyun #       define VOLT_PWRMGT_EN                           (1 << 10)
594*4882a593Smuzhiyun #       define BACKBIAS_PAD_EN                          (1 << 18)
595*4882a593Smuzhiyun #       define BACKBIAS_VALUE                           (1 << 19)
596*4882a593Smuzhiyun #       define DYN_SPREAD_SPECTRUM_EN                   (1 << 23)
597*4882a593Smuzhiyun #       define AC_DC_SW                                 (1 << 24)
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL                                  0x644
600*4882a593Smuzhiyun #       define SCLK_PWRMGT_OFF                            (1 << 0)
601*4882a593Smuzhiyun #       define SCLK_LOW_D1                                (1 << 1)
602*4882a593Smuzhiyun #       define FIR_RESET                                  (1 << 4)
603*4882a593Smuzhiyun #       define FIR_FORCE_TREND_SEL                        (1 << 5)
604*4882a593Smuzhiyun #       define FIR_TREND_MODE                             (1 << 6)
605*4882a593Smuzhiyun #       define DYN_GFX_CLK_OFF_EN                         (1 << 7)
606*4882a593Smuzhiyun #       define GFX_CLK_FORCE_ON                           (1 << 8)
607*4882a593Smuzhiyun #       define GFX_CLK_REQUEST_OFF                        (1 << 9)
608*4882a593Smuzhiyun #       define GFX_CLK_FORCE_OFF                          (1 << 10)
609*4882a593Smuzhiyun #       define GFX_CLK_OFF_ACPI_D1                        (1 << 11)
610*4882a593Smuzhiyun #       define GFX_CLK_OFF_ACPI_D2                        (1 << 12)
611*4882a593Smuzhiyun #       define GFX_CLK_OFF_ACPI_D3                        (1 << 13)
612*4882a593Smuzhiyun #       define DYN_LIGHT_SLEEP_EN                         (1 << 14)
613*4882a593Smuzhiyun #define	MCLK_PWRMGT_CNTL				0x648
614*4882a593Smuzhiyun #       define DLL_SPEED(x)				((x) << 0)
615*4882a593Smuzhiyun #       define DLL_SPEED_MASK				(0x1f << 0)
616*4882a593Smuzhiyun #       define MPLL_PWRMGT_OFF                          (1 << 5)
617*4882a593Smuzhiyun #       define DLL_READY                                (1 << 6)
618*4882a593Smuzhiyun #       define MC_INT_CNTL                              (1 << 7)
619*4882a593Smuzhiyun #       define MRDCKA0_PDNB                             (1 << 8)
620*4882a593Smuzhiyun #       define MRDCKA1_PDNB                             (1 << 9)
621*4882a593Smuzhiyun #       define MRDCKB0_PDNB                             (1 << 10)
622*4882a593Smuzhiyun #       define MRDCKB1_PDNB                             (1 << 11)
623*4882a593Smuzhiyun #       define MRDCKC0_PDNB                             (1 << 12)
624*4882a593Smuzhiyun #       define MRDCKC1_PDNB                             (1 << 13)
625*4882a593Smuzhiyun #       define MRDCKD0_PDNB                             (1 << 14)
626*4882a593Smuzhiyun #       define MRDCKD1_PDNB                             (1 << 15)
627*4882a593Smuzhiyun #       define MRDCKA0_RESET                            (1 << 16)
628*4882a593Smuzhiyun #       define MRDCKA1_RESET                            (1 << 17)
629*4882a593Smuzhiyun #       define MRDCKB0_RESET                            (1 << 18)
630*4882a593Smuzhiyun #       define MRDCKB1_RESET                            (1 << 19)
631*4882a593Smuzhiyun #       define MRDCKC0_RESET                            (1 << 20)
632*4882a593Smuzhiyun #       define MRDCKC1_RESET                            (1 << 21)
633*4882a593Smuzhiyun #       define MRDCKD0_RESET                            (1 << 22)
634*4882a593Smuzhiyun #       define MRDCKD1_RESET                            (1 << 23)
635*4882a593Smuzhiyun #       define DLL_READY_READ                           (1 << 24)
636*4882a593Smuzhiyun #       define USE_DISPLAY_GAP                          (1 << 25)
637*4882a593Smuzhiyun #       define USE_DISPLAY_URGENT_NORMAL                (1 << 26)
638*4882a593Smuzhiyun #       define MPLL_TURNOFF_D2                          (1 << 28)
639*4882a593Smuzhiyun #define	DLL_CNTL					0x64c
640*4882a593Smuzhiyun #       define MRDCKA0_BYPASS                           (1 << 24)
641*4882a593Smuzhiyun #       define MRDCKA1_BYPASS                           (1 << 25)
642*4882a593Smuzhiyun #       define MRDCKB0_BYPASS                           (1 << 26)
643*4882a593Smuzhiyun #       define MRDCKB1_BYPASS                           (1 << 27)
644*4882a593Smuzhiyun #       define MRDCKC0_BYPASS                           (1 << 28)
645*4882a593Smuzhiyun #       define MRDCKC1_BYPASS                           (1 << 29)
646*4882a593Smuzhiyun #       define MRDCKD0_BYPASS                           (1 << 30)
647*4882a593Smuzhiyun #       define MRDCKD1_BYPASS                           (1 << 31)
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #define TARGET_AND_CURRENT_PROFILE_INDEX                  0x66c
650*4882a593Smuzhiyun #       define CURRENT_STATE_INDEX_MASK                   (0xf << 4)
651*4882a593Smuzhiyun #       define CURRENT_STATE_INDEX_SHIFT                  4
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun #define CG_AT                                           0x6d4
654*4882a593Smuzhiyun #       define CG_R(x)					((x) << 0)
655*4882a593Smuzhiyun #       define CG_R_MASK				(0xffff << 0)
656*4882a593Smuzhiyun #       define CG_L(x)					((x) << 16)
657*4882a593Smuzhiyun #       define CG_L_MASK				(0xffff << 16)
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun #define	CG_BIF_REQ_AND_RSP				0x7f4
660*4882a593Smuzhiyun #define		CG_CLIENT_REQ(x)			((x) << 0)
661*4882a593Smuzhiyun #define		CG_CLIENT_REQ_MASK			(0xff << 0)
662*4882a593Smuzhiyun #define		CG_CLIENT_REQ_SHIFT			0
663*4882a593Smuzhiyun #define		CG_CLIENT_RESP(x)			((x) << 8)
664*4882a593Smuzhiyun #define		CG_CLIENT_RESP_MASK			(0xff << 8)
665*4882a593Smuzhiyun #define		CG_CLIENT_RESP_SHIFT			8
666*4882a593Smuzhiyun #define		CLIENT_CG_REQ(x)			((x) << 16)
667*4882a593Smuzhiyun #define		CLIENT_CG_REQ_MASK			(0xff << 16)
668*4882a593Smuzhiyun #define		CLIENT_CG_REQ_SHIFT			16
669*4882a593Smuzhiyun #define		CLIENT_CG_RESP(x)			((x) << 24)
670*4882a593Smuzhiyun #define		CLIENT_CG_RESP_MASK			(0xff << 24)
671*4882a593Smuzhiyun #define		CLIENT_CG_RESP_SHIFT			24
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun #define	CG_SPLL_SPREAD_SPECTRUM				0x790
674*4882a593Smuzhiyun #define		SSEN					(1 << 0)
675*4882a593Smuzhiyun #define		CLK_S(x)				((x) << 4)
676*4882a593Smuzhiyun #define		CLK_S_MASK				(0xfff << 4)
677*4882a593Smuzhiyun #define		CLK_S_SHIFT				4
678*4882a593Smuzhiyun #define	CG_SPLL_SPREAD_SPECTRUM_2			0x794
679*4882a593Smuzhiyun #define		CLK_V(x)				((x) << 0)
680*4882a593Smuzhiyun #define		CLK_V_MASK				(0x3ffffff << 0)
681*4882a593Smuzhiyun #define		CLK_V_SHIFT				0
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun #define SMC_SCRATCH0                                    0x81c
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun #define	CG_SPLL_FUNC_CNTL_4				0x850
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun #define	MPLL_SS1					0x85c
688*4882a593Smuzhiyun #define		CLKV(x)					((x) << 0)
689*4882a593Smuzhiyun #define		CLKV_MASK				(0x3ffffff << 0)
690*4882a593Smuzhiyun #define	MPLL_SS2					0x860
691*4882a593Smuzhiyun #define		CLKS(x)					((x) << 0)
692*4882a593Smuzhiyun #define		CLKS_MASK				(0xfff << 0)
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun #define	CG_CAC_CTRL					0x88c
695*4882a593Smuzhiyun #define		TID_CNT(x)				((x) << 0)
696*4882a593Smuzhiyun #define		TID_CNT_MASK				(0x3fff << 0)
697*4882a593Smuzhiyun #define		TID_UNIT(x)				((x) << 14)
698*4882a593Smuzhiyun #define		TID_UNIT_MASK				(0xf << 14)
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun #define	CG_IND_ADDR					0x8f8
701*4882a593Smuzhiyun #define	CG_IND_DATA					0x8fc
702*4882a593Smuzhiyun /* CGIND regs */
703*4882a593Smuzhiyun #define	CG_CGTT_LOCAL_0					0x00
704*4882a593Smuzhiyun #define	CG_CGTT_LOCAL_1					0x01
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun #define MC_CG_CONFIG                                    0x25bc
707*4882a593Smuzhiyun #define         MCDW_WR_ENABLE                          (1 << 0)
708*4882a593Smuzhiyun #define         MCDX_WR_ENABLE                          (1 << 1)
709*4882a593Smuzhiyun #define         MCDY_WR_ENABLE                          (1 << 2)
710*4882a593Smuzhiyun #define         MCDZ_WR_ENABLE                          (1 << 3)
711*4882a593Smuzhiyun #define		MC_RD_ENABLE(x)				((x) << 4)
712*4882a593Smuzhiyun #define		MC_RD_ENABLE_MASK			(3 << 4)
713*4882a593Smuzhiyun #define		INDEX(x)				((x) << 6)
714*4882a593Smuzhiyun #define		INDEX_MASK				(0xfff << 6)
715*4882a593Smuzhiyun #define		INDEX_SHIFT				6
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun #define	MC_ARB_CAC_CNTL					0x2750
718*4882a593Smuzhiyun #define         ENABLE                                  (1 << 0)
719*4882a593Smuzhiyun #define		READ_WEIGHT(x)				((x) << 1)
720*4882a593Smuzhiyun #define		READ_WEIGHT_MASK			(0x3f << 1)
721*4882a593Smuzhiyun #define		READ_WEIGHT_SHIFT			1
722*4882a593Smuzhiyun #define		WRITE_WEIGHT(x)				((x) << 7)
723*4882a593Smuzhiyun #define		WRITE_WEIGHT_MASK			(0x3f << 7)
724*4882a593Smuzhiyun #define		WRITE_WEIGHT_SHIFT			7
725*4882a593Smuzhiyun #define         ALLOW_OVERFLOW                          (1 << 13)
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING				0x2774
728*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING2				0x2778
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun #define	MC_ARB_RFSH_RATE				0x27b0
731*4882a593Smuzhiyun #define		POWERMODE0(x)				((x) << 0)
732*4882a593Smuzhiyun #define		POWERMODE0_MASK				(0xff << 0)
733*4882a593Smuzhiyun #define		POWERMODE0_SHIFT			0
734*4882a593Smuzhiyun #define		POWERMODE1(x)				((x) << 8)
735*4882a593Smuzhiyun #define		POWERMODE1_MASK				(0xff << 8)
736*4882a593Smuzhiyun #define		POWERMODE1_SHIFT			8
737*4882a593Smuzhiyun #define		POWERMODE2(x)				((x) << 16)
738*4882a593Smuzhiyun #define		POWERMODE2_MASK				(0xff << 16)
739*4882a593Smuzhiyun #define		POWERMODE2_SHIFT			16
740*4882a593Smuzhiyun #define		POWERMODE3(x)				((x) << 24)
741*4882a593Smuzhiyun #define		POWERMODE3_MASK				(0xff << 24)
742*4882a593Smuzhiyun #define		POWERMODE3_SHIFT			24
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun #define MC_ARB_CG                                       0x27e8
745*4882a593Smuzhiyun #define		CG_ARB_REQ(x)				((x) << 0)
746*4882a593Smuzhiyun #define		CG_ARB_REQ_MASK				(0xff << 0)
747*4882a593Smuzhiyun #define		CG_ARB_REQ_SHIFT			0
748*4882a593Smuzhiyun #define		CG_ARB_RESP(x)				((x) << 8)
749*4882a593Smuzhiyun #define		CG_ARB_RESP_MASK			(0xff << 8)
750*4882a593Smuzhiyun #define		CG_ARB_RESP_SHIFT			8
751*4882a593Smuzhiyun #define		ARB_CG_REQ(x)				((x) << 16)
752*4882a593Smuzhiyun #define		ARB_CG_REQ_MASK				(0xff << 16)
753*4882a593Smuzhiyun #define		ARB_CG_REQ_SHIFT			16
754*4882a593Smuzhiyun #define		ARB_CG_RESP(x)				((x) << 24)
755*4882a593Smuzhiyun #define		ARB_CG_RESP_MASK			(0xff << 24)
756*4882a593Smuzhiyun #define		ARB_CG_RESP_SHIFT			24
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING_1				0x27f0
759*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING_2				0x27f4
760*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING_3				0x27f8
761*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING2_1				0x27fc
762*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING2_2				0x2800
763*4882a593Smuzhiyun #define	MC_ARB_DRAM_TIMING2_3				0x2804
764*4882a593Smuzhiyun #define MC_ARB_BURST_TIME                               0x2808
765*4882a593Smuzhiyun #define		STATE0(x)				((x) << 0)
766*4882a593Smuzhiyun #define		STATE0_MASK				(0x1f << 0)
767*4882a593Smuzhiyun #define		STATE0_SHIFT				0
768*4882a593Smuzhiyun #define		STATE1(x)				((x) << 5)
769*4882a593Smuzhiyun #define		STATE1_MASK				(0x1f << 5)
770*4882a593Smuzhiyun #define		STATE1_SHIFT				5
771*4882a593Smuzhiyun #define		STATE2(x)				((x) << 10)
772*4882a593Smuzhiyun #define		STATE2_MASK				(0x1f << 10)
773*4882a593Smuzhiyun #define		STATE2_SHIFT				10
774*4882a593Smuzhiyun #define		STATE3(x)				((x) << 15)
775*4882a593Smuzhiyun #define		STATE3_MASK				(0x1f << 15)
776*4882a593Smuzhiyun #define		STATE3_SHIFT				15
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun #define MC_CG_DATAPORT                                  0x2884
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING                               0x28a0
781*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING                               0x28a4
782*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING                              0x28a8
783*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2                             0x28ac
784*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING                               0x28b0
785*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0                                0x28b4
786*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1                                0x28b8
787*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0                                0x28bc
788*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1                                0x28c0
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun #define MC_SEQ_MISC0                                    0x2a00
791*4882a593Smuzhiyun #define         MC_SEQ_MISC0_GDDR5_SHIFT                28
792*4882a593Smuzhiyun #define         MC_SEQ_MISC0_GDDR5_MASK                 0xf0000000
793*4882a593Smuzhiyun #define         MC_SEQ_MISC0_GDDR5_VALUE                5
794*4882a593Smuzhiyun #define MC_SEQ_MISC1                                    0x2a04
795*4882a593Smuzhiyun #define MC_SEQ_RESERVE_M                                0x2a08
796*4882a593Smuzhiyun #define MC_PMG_CMD_EMRS                                 0x2a0c
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun #define MC_SEQ_MISC3                                    0x2a2c
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define MC_SEQ_MISC5                                    0x2a54
801*4882a593Smuzhiyun #define MC_SEQ_MISC6                                    0x2a58
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun #define MC_SEQ_MISC7                                    0x2a64
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING_LP                            0x2a6c
806*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING_LP                            0x2a70
807*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING_LP                           0x2a74
808*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2_LP                          0x2a78
809*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0_LP                             0x2a7c
810*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1_LP                             0x2a80
811*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_EMRS_LP                          0x2a84
812*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS_LP                           0x2a88
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun #define MC_PMG_CMD_MRS                                  0x2aac
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0_LP                             0x2b1c
817*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1_LP                             0x2b20
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun #define MC_PMG_CMD_MRS1                                 0x2b44
820*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS1_LP                          0x2b48
821*4882a593Smuzhiyun #define MC_SEQ_PMG_TIMING_LP                            0x2b4c
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #define MC_PMG_CMD_MRS2                                 0x2b5c
824*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS2_LP                          0x2b60
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun #define AUX_CONTROL					0x6200
827*4882a593Smuzhiyun #define 	AUX_EN					(1 << 0)
828*4882a593Smuzhiyun #define 	AUX_LS_READ_EN				(1 << 8)
829*4882a593Smuzhiyun #define 	AUX_LS_UPDATE_DISABLE(x)		(((x) & 0x1) << 12)
830*4882a593Smuzhiyun #define 	AUX_HPD_DISCON(x)			(((x) & 0x1) << 16)
831*4882a593Smuzhiyun #define 	AUX_DET_EN				(1 << 18)
832*4882a593Smuzhiyun #define 	AUX_HPD_SEL(x)				(((x) & 0x7) << 20)
833*4882a593Smuzhiyun #define 	AUX_IMPCAL_REQ_EN			(1 << 24)
834*4882a593Smuzhiyun #define 	AUX_TEST_MODE				(1 << 28)
835*4882a593Smuzhiyun #define 	AUX_DEGLITCH_EN				(1 << 29)
836*4882a593Smuzhiyun #define AUX_SW_CONTROL					0x6204
837*4882a593Smuzhiyun #define 	AUX_SW_GO				(1 << 0)
838*4882a593Smuzhiyun #define 	AUX_LS_READ_TRIG			(1 << 2)
839*4882a593Smuzhiyun #define 	AUX_SW_START_DELAY(x)			(((x) & 0xf) << 4)
840*4882a593Smuzhiyun #define 	AUX_SW_WR_BYTES(x)			(((x) & 0x1f) << 16)
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun #define AUX_SW_INTERRUPT_CONTROL			0x620c
843*4882a593Smuzhiyun #define 	AUX_SW_DONE_INT				(1 << 0)
844*4882a593Smuzhiyun #define 	AUX_SW_DONE_ACK				(1 << 1)
845*4882a593Smuzhiyun #define 	AUX_SW_DONE_MASK			(1 << 2)
846*4882a593Smuzhiyun #define 	AUX_SW_LS_DONE_INT			(1 << 4)
847*4882a593Smuzhiyun #define 	AUX_SW_LS_DONE_MASK			(1 << 6)
848*4882a593Smuzhiyun #define AUX_SW_STATUS					0x6210
849*4882a593Smuzhiyun #define 	AUX_SW_DONE				(1 << 0)
850*4882a593Smuzhiyun #define 	AUX_SW_REQ				(1 << 1)
851*4882a593Smuzhiyun #define 	AUX_SW_RX_TIMEOUT_STATE(x)		(((x) & 0x7) << 4)
852*4882a593Smuzhiyun #define 	AUX_SW_RX_TIMEOUT			(1 << 7)
853*4882a593Smuzhiyun #define 	AUX_SW_RX_OVERFLOW			(1 << 8)
854*4882a593Smuzhiyun #define 	AUX_SW_RX_HPD_DISCON			(1 << 9)
855*4882a593Smuzhiyun #define 	AUX_SW_RX_PARTIAL_BYTE			(1 << 10)
856*4882a593Smuzhiyun #define 	AUX_SW_NON_AUX_MODE			(1 << 11)
857*4882a593Smuzhiyun #define 	AUX_SW_RX_MIN_COUNT_VIOL		(1 << 12)
858*4882a593Smuzhiyun #define 	AUX_SW_RX_INVALID_STOP			(1 << 14)
859*4882a593Smuzhiyun #define 	AUX_SW_RX_SYNC_INVALID_L		(1 << 17)
860*4882a593Smuzhiyun #define 	AUX_SW_RX_SYNC_INVALID_H		(1 << 18)
861*4882a593Smuzhiyun #define 	AUX_SW_RX_INVALID_START			(1 << 19)
862*4882a593Smuzhiyun #define 	AUX_SW_RX_RECV_NO_DET			(1 << 20)
863*4882a593Smuzhiyun #define 	AUX_SW_RX_RECV_INVALID_H		(1 << 22)
864*4882a593Smuzhiyun #define 	AUX_SW_RX_RECV_INVALID_V		(1 << 23)
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun #define AUX_SW_DATA					0x6218
867*4882a593Smuzhiyun #define AUX_SW_DATA_RW					(1 << 0)
868*4882a593Smuzhiyun #define AUX_SW_DATA_MASK(x)				(((x) & 0xff) << 8)
869*4882a593Smuzhiyun #define AUX_SW_DATA_INDEX(x)				(((x) & 0x1f) << 16)
870*4882a593Smuzhiyun #define AUX_SW_AUTOINCREMENT_DISABLE			(1 << 31)
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun #define	LB_SYNC_RESET_SEL				0x6b28
873*4882a593Smuzhiyun #define		LB_SYNC_RESET_SEL_MASK			(3 << 0)
874*4882a593Smuzhiyun #define		LB_SYNC_RESET_SEL_SHIFT			0
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun #define	DC_STUTTER_CNTL					0x6b30
877*4882a593Smuzhiyun #define		DC_STUTTER_ENABLE_A			(1 << 0)
878*4882a593Smuzhiyun #define		DC_STUTTER_ENABLE_B			(1 << 1)
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #define SQ_CAC_THRESHOLD                                0x8e4c
881*4882a593Smuzhiyun #define		VSP(x)					((x) << 0)
882*4882a593Smuzhiyun #define		VSP_MASK				(0xff << 0)
883*4882a593Smuzhiyun #define		VSP_SHIFT				0
884*4882a593Smuzhiyun #define		VSP0(x)					((x) << 8)
885*4882a593Smuzhiyun #define		VSP0_MASK				(0xff << 8)
886*4882a593Smuzhiyun #define		VSP0_SHIFT				8
887*4882a593Smuzhiyun #define		GPR(x)					((x) << 16)
888*4882a593Smuzhiyun #define		GPR_MASK				(0xff << 16)
889*4882a593Smuzhiyun #define		GPR_SHIFT				16
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun #define SQ_POWER_THROTTLE                               0x8e58
892*4882a593Smuzhiyun #define		MIN_POWER(x)				((x) << 0)
893*4882a593Smuzhiyun #define		MIN_POWER_MASK				(0x3fff << 0)
894*4882a593Smuzhiyun #define		MIN_POWER_SHIFT				0
895*4882a593Smuzhiyun #define		MAX_POWER(x)				((x) << 16)
896*4882a593Smuzhiyun #define		MAX_POWER_MASK				(0x3fff << 16)
897*4882a593Smuzhiyun #define		MAX_POWER_SHIFT				0
898*4882a593Smuzhiyun #define SQ_POWER_THROTTLE2                              0x8e5c
899*4882a593Smuzhiyun #define		MAX_POWER_DELTA(x)			((x) << 0)
900*4882a593Smuzhiyun #define		MAX_POWER_DELTA_MASK			(0x3fff << 0)
901*4882a593Smuzhiyun #define		MAX_POWER_DELTA_SHIFT			0
902*4882a593Smuzhiyun #define		STI_SIZE(x)				((x) << 16)
903*4882a593Smuzhiyun #define		STI_SIZE_MASK				(0x3ff << 16)
904*4882a593Smuzhiyun #define		STI_SIZE_SHIFT				16
905*4882a593Smuzhiyun #define		LTI_RATIO(x)				((x) << 27)
906*4882a593Smuzhiyun #define		LTI_RATIO_MASK				(0xf << 27)
907*4882a593Smuzhiyun #define		LTI_RATIO_SHIFT				27
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /* CG indirect registers */
910*4882a593Smuzhiyun #define CG_CAC_REGION_1_WEIGHT_0                        0x83
911*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG0(x)			((x) << 0)
912*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG0_MASK			(0x3f << 0)
913*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG0_SHIFT			0
914*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG1(x)			((x) << 6)
915*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG1_MASK			(0x3f << 6)
916*4882a593Smuzhiyun #define		WEIGHT_TCP_SIG1_SHIFT			6
917*4882a593Smuzhiyun #define		WEIGHT_TA_SIG(x)			((x) << 12)
918*4882a593Smuzhiyun #define		WEIGHT_TA_SIG_MASK			(0x3f << 12)
919*4882a593Smuzhiyun #define		WEIGHT_TA_SIG_SHIFT			12
920*4882a593Smuzhiyun #define CG_CAC_REGION_1_WEIGHT_1                        0x84
921*4882a593Smuzhiyun #define		WEIGHT_TCC_EN0(x)			((x) << 0)
922*4882a593Smuzhiyun #define		WEIGHT_TCC_EN0_MASK			(0x3f << 0)
923*4882a593Smuzhiyun #define		WEIGHT_TCC_EN0_SHIFT			0
924*4882a593Smuzhiyun #define		WEIGHT_TCC_EN1(x)			((x) << 6)
925*4882a593Smuzhiyun #define		WEIGHT_TCC_EN1_MASK			(0x3f << 6)
926*4882a593Smuzhiyun #define		WEIGHT_TCC_EN1_SHIFT			6
927*4882a593Smuzhiyun #define		WEIGHT_TCC_EN2(x)			((x) << 12)
928*4882a593Smuzhiyun #define		WEIGHT_TCC_EN2_MASK			(0x3f << 12)
929*4882a593Smuzhiyun #define		WEIGHT_TCC_EN2_SHIFT			12
930*4882a593Smuzhiyun #define		WEIGHT_TCC_EN3(x)			((x) << 18)
931*4882a593Smuzhiyun #define		WEIGHT_TCC_EN3_MASK			(0x3f << 18)
932*4882a593Smuzhiyun #define		WEIGHT_TCC_EN3_SHIFT			18
933*4882a593Smuzhiyun #define CG_CAC_REGION_2_WEIGHT_0                        0x85
934*4882a593Smuzhiyun #define		WEIGHT_CB_EN0(x)			((x) << 0)
935*4882a593Smuzhiyun #define		WEIGHT_CB_EN0_MASK			(0x3f << 0)
936*4882a593Smuzhiyun #define		WEIGHT_CB_EN0_SHIFT			0
937*4882a593Smuzhiyun #define		WEIGHT_CB_EN1(x)			((x) << 6)
938*4882a593Smuzhiyun #define		WEIGHT_CB_EN1_MASK			(0x3f << 6)
939*4882a593Smuzhiyun #define		WEIGHT_CB_EN1_SHIFT			6
940*4882a593Smuzhiyun #define		WEIGHT_CB_EN2(x)			((x) << 12)
941*4882a593Smuzhiyun #define		WEIGHT_CB_EN2_MASK			(0x3f << 12)
942*4882a593Smuzhiyun #define		WEIGHT_CB_EN2_SHIFT			12
943*4882a593Smuzhiyun #define		WEIGHT_CB_EN3(x)			((x) << 18)
944*4882a593Smuzhiyun #define		WEIGHT_CB_EN3_MASK			(0x3f << 18)
945*4882a593Smuzhiyun #define		WEIGHT_CB_EN3_SHIFT			18
946*4882a593Smuzhiyun #define CG_CAC_REGION_2_WEIGHT_1                        0x86
947*4882a593Smuzhiyun #define		WEIGHT_DB_SIG0(x)			((x) << 0)
948*4882a593Smuzhiyun #define		WEIGHT_DB_SIG0_MASK			(0x3f << 0)
949*4882a593Smuzhiyun #define		WEIGHT_DB_SIG0_SHIFT			0
950*4882a593Smuzhiyun #define		WEIGHT_DB_SIG1(x)			((x) << 6)
951*4882a593Smuzhiyun #define		WEIGHT_DB_SIG1_MASK			(0x3f << 6)
952*4882a593Smuzhiyun #define		WEIGHT_DB_SIG1_SHIFT			6
953*4882a593Smuzhiyun #define		WEIGHT_DB_SIG2(x)			((x) << 12)
954*4882a593Smuzhiyun #define		WEIGHT_DB_SIG2_MASK			(0x3f << 12)
955*4882a593Smuzhiyun #define		WEIGHT_DB_SIG2_SHIFT			12
956*4882a593Smuzhiyun #define		WEIGHT_DB_SIG3(x)			((x) << 18)
957*4882a593Smuzhiyun #define		WEIGHT_DB_SIG3_MASK			(0x3f << 18)
958*4882a593Smuzhiyun #define		WEIGHT_DB_SIG3_SHIFT			18
959*4882a593Smuzhiyun #define CG_CAC_REGION_2_WEIGHT_2                        0x87
960*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG0(x)			((x) << 0)
961*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG0_MASK			(0x3f << 0)
962*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG0_SHIFT			0
963*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG1(x)			((x) << 6)
964*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG1_MASK			(0x3f << 6)
965*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG1_SHIFT			6
966*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG2(x)			((x) << 12)
967*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG2_MASK			(0x3f << 12)
968*4882a593Smuzhiyun #define		WEIGHT_SXM_SIG2_SHIFT			12
969*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG0(x)			((x) << 18)
970*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG0_MASK			(0x3f << 18)
971*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG0_SHIFT			18
972*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG1(x)			((x) << 24)
973*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG1_MASK			(0x3f << 24)
974*4882a593Smuzhiyun #define		WEIGHT_SXS_SIG1_SHIFT			24
975*4882a593Smuzhiyun #define CG_CAC_REGION_3_WEIGHT_0                        0x88
976*4882a593Smuzhiyun #define		WEIGHT_XBR_0(x)				((x) << 0)
977*4882a593Smuzhiyun #define		WEIGHT_XBR_0_MASK			(0x3f << 0)
978*4882a593Smuzhiyun #define		WEIGHT_XBR_0_SHIFT			0
979*4882a593Smuzhiyun #define		WEIGHT_XBR_1(x)				((x) << 6)
980*4882a593Smuzhiyun #define		WEIGHT_XBR_1_MASK			(0x3f << 6)
981*4882a593Smuzhiyun #define		WEIGHT_XBR_1_SHIFT			6
982*4882a593Smuzhiyun #define		WEIGHT_XBR_2(x)				((x) << 12)
983*4882a593Smuzhiyun #define		WEIGHT_XBR_2_MASK			(0x3f << 12)
984*4882a593Smuzhiyun #define		WEIGHT_XBR_2_SHIFT			12
985*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG0(x)			((x) << 18)
986*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG0_MASK			(0x3f << 18)
987*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG0_SHIFT			18
988*4882a593Smuzhiyun #define CG_CAC_REGION_3_WEIGHT_1                        0x89
989*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG1(x)			((x) << 0)
990*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG1_MASK			(0x3f << 0)
991*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG1_SHIFT			0
992*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG2(x)			((x) << 6)
993*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG2_MASK			(0x3f << 6)
994*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG2_SHIFT			6
995*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG3(x)			((x) << 12)
996*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG3_MASK			(0x3f << 12)
997*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG3_SHIFT			12
998*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG4(x)			((x) << 18)
999*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG4_MASK			(0x3f << 18)
1000*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG4_SHIFT			18
1001*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG5(x)			((x) << 24)
1002*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG5_MASK			(0x3f << 24)
1003*4882a593Smuzhiyun #define		WEIGHT_SPI_SIG5_SHIFT			24
1004*4882a593Smuzhiyun #define CG_CAC_REGION_4_WEIGHT_0                        0x8a
1005*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG0(x)			((x) << 0)
1006*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG0_MASK			(0x3f << 0)
1007*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG0_SHIFT			0
1008*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG1(x)			((x) << 6)
1009*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG1_MASK			(0x3f << 6)
1010*4882a593Smuzhiyun #define		WEIGHT_LDS_SIG1_SHIFT			6
1011*4882a593Smuzhiyun #define		WEIGHT_SC(x)				((x) << 24)
1012*4882a593Smuzhiyun #define		WEIGHT_SC_MASK				(0x3f << 24)
1013*4882a593Smuzhiyun #define		WEIGHT_SC_SHIFT				24
1014*4882a593Smuzhiyun #define CG_CAC_REGION_4_WEIGHT_1                        0x8b
1015*4882a593Smuzhiyun #define		WEIGHT_BIF(x)				((x) << 0)
1016*4882a593Smuzhiyun #define		WEIGHT_BIF_MASK				(0x3f << 0)
1017*4882a593Smuzhiyun #define		WEIGHT_BIF_SHIFT			0
1018*4882a593Smuzhiyun #define		WEIGHT_CP(x)				((x) << 6)
1019*4882a593Smuzhiyun #define		WEIGHT_CP_MASK				(0x3f << 6)
1020*4882a593Smuzhiyun #define		WEIGHT_CP_SHIFT				6
1021*4882a593Smuzhiyun #define		WEIGHT_PA_SIG0(x)			((x) << 12)
1022*4882a593Smuzhiyun #define		WEIGHT_PA_SIG0_MASK			(0x3f << 12)
1023*4882a593Smuzhiyun #define		WEIGHT_PA_SIG0_SHIFT			12
1024*4882a593Smuzhiyun #define		WEIGHT_PA_SIG1(x)			((x) << 18)
1025*4882a593Smuzhiyun #define		WEIGHT_PA_SIG1_MASK			(0x3f << 18)
1026*4882a593Smuzhiyun #define		WEIGHT_PA_SIG1_SHIFT			18
1027*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG0(x)			((x) << 24)
1028*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG0_MASK			(0x3f << 24)
1029*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG0_SHIFT			24
1030*4882a593Smuzhiyun #define CG_CAC_REGION_4_WEIGHT_2                        0x8c
1031*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG1(x)			((x) << 0)
1032*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG1_MASK			(0x3f << 0)
1033*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG1_SHIFT			0
1034*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG2(x)			((x) << 6)
1035*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG2_MASK			(0x3f << 6)
1036*4882a593Smuzhiyun #define		WEIGHT_VGT_SIG2_SHIFT			6
1037*4882a593Smuzhiyun #define		WEIGHT_DC_SIG0(x)			((x) << 12)
1038*4882a593Smuzhiyun #define		WEIGHT_DC_SIG0_MASK			(0x3f << 12)
1039*4882a593Smuzhiyun #define		WEIGHT_DC_SIG0_SHIFT			12
1040*4882a593Smuzhiyun #define		WEIGHT_DC_SIG1(x)			((x) << 18)
1041*4882a593Smuzhiyun #define		WEIGHT_DC_SIG1_MASK			(0x3f << 18)
1042*4882a593Smuzhiyun #define		WEIGHT_DC_SIG1_SHIFT			18
1043*4882a593Smuzhiyun #define		WEIGHT_DC_SIG2(x)			((x) << 24)
1044*4882a593Smuzhiyun #define		WEIGHT_DC_SIG2_MASK			(0x3f << 24)
1045*4882a593Smuzhiyun #define		WEIGHT_DC_SIG2_SHIFT			24
1046*4882a593Smuzhiyun #define CG_CAC_REGION_4_WEIGHT_3                        0x8d
1047*4882a593Smuzhiyun #define		WEIGHT_DC_SIG3(x)			((x) << 0)
1048*4882a593Smuzhiyun #define		WEIGHT_DC_SIG3_MASK			(0x3f << 0)
1049*4882a593Smuzhiyun #define		WEIGHT_DC_SIG3_SHIFT			0
1050*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG0(x)			((x) << 6)
1051*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG0_MASK			(0x3f << 6)
1052*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG0_SHIFT			6
1053*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG1(x)			((x) << 12)
1054*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG1_MASK			(0x3f << 12)
1055*4882a593Smuzhiyun #define		WEIGHT_UVD_SIG1_SHIFT			12
1056*4882a593Smuzhiyun #define		WEIGHT_SPARE0(x)			((x) << 18)
1057*4882a593Smuzhiyun #define		WEIGHT_SPARE0_MASK			(0x3f << 18)
1058*4882a593Smuzhiyun #define		WEIGHT_SPARE0_SHIFT			18
1059*4882a593Smuzhiyun #define		WEIGHT_SPARE1(x)			((x) << 24)
1060*4882a593Smuzhiyun #define		WEIGHT_SPARE1_MASK			(0x3f << 24)
1061*4882a593Smuzhiyun #define		WEIGHT_SPARE1_SHIFT			24
1062*4882a593Smuzhiyun #define CG_CAC_REGION_5_WEIGHT_0                        0x8e
1063*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP(x)			((x) << 0)
1064*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP_MASK			(0x3fff << 0)
1065*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP_SHIFT			0
1066*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP0(x)			((x) << 14)
1067*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP0_MASK			(0x3fff << 14)
1068*4882a593Smuzhiyun #define		WEIGHT_SQ_VSP0_SHIFT			14
1069*4882a593Smuzhiyun #define CG_CAC_REGION_4_OVERRIDE_4                      0xab
1070*4882a593Smuzhiyun #define		OVR_MODE_SPARE_0(x)			((x) << 16)
1071*4882a593Smuzhiyun #define		OVR_MODE_SPARE_0_MASK			(0x1 << 16)
1072*4882a593Smuzhiyun #define		OVR_MODE_SPARE_0_SHIFT			16
1073*4882a593Smuzhiyun #define		OVR_VAL_SPARE_0(x)			((x) << 17)
1074*4882a593Smuzhiyun #define		OVR_VAL_SPARE_0_MASK			(0x1 << 17)
1075*4882a593Smuzhiyun #define		OVR_VAL_SPARE_0_SHIFT			17
1076*4882a593Smuzhiyun #define		OVR_MODE_SPARE_1(x)			((x) << 18)
1077*4882a593Smuzhiyun #define		OVR_MODE_SPARE_1_MASK			(0x3f << 18)
1078*4882a593Smuzhiyun #define		OVR_MODE_SPARE_1_SHIFT			18
1079*4882a593Smuzhiyun #define		OVR_VAL_SPARE_1(x)			((x) << 19)
1080*4882a593Smuzhiyun #define		OVR_VAL_SPARE_1_MASK			(0x3f << 19)
1081*4882a593Smuzhiyun #define		OVR_VAL_SPARE_1_SHIFT			19
1082*4882a593Smuzhiyun #define CG_CAC_REGION_5_WEIGHT_1                        0xb7
1083*4882a593Smuzhiyun #define		WEIGHT_SQ_GPR(x)			((x) << 0)
1084*4882a593Smuzhiyun #define		WEIGHT_SQ_GPR_MASK			(0x3fff << 0)
1085*4882a593Smuzhiyun #define		WEIGHT_SQ_GPR_SHIFT			0
1086*4882a593Smuzhiyun #define		WEIGHT_SQ_LDS(x)			((x) << 14)
1087*4882a593Smuzhiyun #define		WEIGHT_SQ_LDS_MASK			(0x3fff << 14)
1088*4882a593Smuzhiyun #define		WEIGHT_SQ_LDS_SHIFT			14
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun /* PCIE link stuff */
1091*4882a593Smuzhiyun #define PCIE_LC_TRAINING_CNTL                             0xa1 /* PCIE_P */
1092*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL                           0xa2 /* PCIE_P */
1093*4882a593Smuzhiyun #       define LC_LINK_WIDTH_SHIFT                        0
1094*4882a593Smuzhiyun #       define LC_LINK_WIDTH_MASK                         0x7
1095*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X0                           0
1096*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X1                           1
1097*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X2                           2
1098*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X4                           3
1099*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X8                           4
1100*4882a593Smuzhiyun #       define LC_LINK_WIDTH_X16                          6
1101*4882a593Smuzhiyun #       define LC_LINK_WIDTH_RD_SHIFT                     4
1102*4882a593Smuzhiyun #       define LC_LINK_WIDTH_RD_MASK                      0x70
1103*4882a593Smuzhiyun #       define LC_RECONFIG_ARC_MISSING_ESCAPE             (1 << 7)
1104*4882a593Smuzhiyun #       define LC_RECONFIG_NOW                            (1 << 8)
1105*4882a593Smuzhiyun #       define LC_RENEGOTIATION_SUPPORT                   (1 << 9)
1106*4882a593Smuzhiyun #       define LC_RENEGOTIATE_EN                          (1 << 10)
1107*4882a593Smuzhiyun #       define LC_SHORT_RECONFIG_EN                       (1 << 11)
1108*4882a593Smuzhiyun #       define LC_UPCONFIGURE_SUPPORT                     (1 << 12)
1109*4882a593Smuzhiyun #       define LC_UPCONFIGURE_DIS                         (1 << 13)
1110*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL                                0xa4 /* PCIE_P */
1111*4882a593Smuzhiyun #       define LC_GEN2_EN_STRAP                           (1 << 0)
1112*4882a593Smuzhiyun #       define LC_TARGET_LINK_SPEED_OVERRIDE_EN           (1 << 1)
1113*4882a593Smuzhiyun #       define LC_FORCE_EN_HW_SPEED_CHANGE                (1 << 5)
1114*4882a593Smuzhiyun #       define LC_FORCE_DIS_HW_SPEED_CHANGE               (1 << 6)
1115*4882a593Smuzhiyun #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK      (0x3 << 8)
1116*4882a593Smuzhiyun #       define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT     3
1117*4882a593Smuzhiyun #       define LC_CURRENT_DATA_RATE                       (1 << 11)
1118*4882a593Smuzhiyun #       define LC_HW_VOLTAGE_IF_CONTROL(x)                ((x) << 12)
1119*4882a593Smuzhiyun #       define LC_HW_VOLTAGE_IF_CONTROL_MASK              (3 << 12)
1120*4882a593Smuzhiyun #       define LC_HW_VOLTAGE_IF_CONTROL_SHIFT             12
1121*4882a593Smuzhiyun #       define LC_VOLTAGE_TIMER_SEL_MASK                  (0xf << 14)
1122*4882a593Smuzhiyun #       define LC_CLR_FAILED_SPD_CHANGE_CNT               (1 << 21)
1123*4882a593Smuzhiyun #       define LC_OTHER_SIDE_EVER_SENT_GEN2               (1 << 23)
1124*4882a593Smuzhiyun #       define LC_OTHER_SIDE_SUPPORTS_GEN2                (1 << 24)
1125*4882a593Smuzhiyun #define MM_CFGREGS_CNTL                                   0x544c
1126*4882a593Smuzhiyun #       define MM_WR_TO_CFG_EN                            (1 << 3)
1127*4882a593Smuzhiyun #define LINK_CNTL2                                        0x88 /* F0 */
1128*4882a593Smuzhiyun #       define TARGET_LINK_SPEED_MASK                     (0xf << 0)
1129*4882a593Smuzhiyun #       define SELECTABLE_DEEMPHASIS                      (1 << 6)
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun /*
1132*4882a593Smuzhiyun  * UVD
1133*4882a593Smuzhiyun  */
1134*4882a593Smuzhiyun #define UVD_SEMA_ADDR_LOW				0xEF00
1135*4882a593Smuzhiyun #define UVD_SEMA_ADDR_HIGH				0xEF04
1136*4882a593Smuzhiyun #define UVD_SEMA_CMD					0xEF08
1137*4882a593Smuzhiyun #define UVD_UDEC_ADDR_CONFIG				0xEF4C
1138*4882a593Smuzhiyun #define UVD_UDEC_DB_ADDR_CONFIG				0xEF50
1139*4882a593Smuzhiyun #define UVD_UDEC_DBW_ADDR_CONFIG			0xEF54
1140*4882a593Smuzhiyun #define UVD_NO_OP					0xEFFC
1141*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR					0xF690
1142*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR					0xF694
1143*4882a593Smuzhiyun #define UVD_STATUS					0xf6bc
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun /*
1146*4882a593Smuzhiyun  * PM4
1147*4882a593Smuzhiyun  */
1148*4882a593Smuzhiyun #define PACKET0(reg, n)	((RADEON_PACKET_TYPE0 << 30) |			\
1149*4882a593Smuzhiyun 			 (((reg) >> 2) & 0xFFFF) |			\
1150*4882a593Smuzhiyun 			 ((n) & 0x3FFF) << 16)
1151*4882a593Smuzhiyun #define CP_PACKET2			0x80000000
1152*4882a593Smuzhiyun #define		PACKET2_PAD_SHIFT		0
1153*4882a593Smuzhiyun #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun #define PACKET3(op, n)	((RADEON_PACKET_TYPE3 << 30) |			\
1158*4882a593Smuzhiyun 			 (((op) & 0xFF) << 8) |				\
1159*4882a593Smuzhiyun 			 ((n) & 0x3FFF) << 16)
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun /* Packet 3 types */
1162*4882a593Smuzhiyun #define	PACKET3_NOP					0x10
1163*4882a593Smuzhiyun #define	PACKET3_SET_BASE				0x11
1164*4882a593Smuzhiyun #define	PACKET3_CLEAR_STATE				0x12
1165*4882a593Smuzhiyun #define	PACKET3_INDEX_BUFFER_SIZE			0x13
1166*4882a593Smuzhiyun #define	PACKET3_DEALLOC_STATE				0x14
1167*4882a593Smuzhiyun #define	PACKET3_DISPATCH_DIRECT				0x15
1168*4882a593Smuzhiyun #define	PACKET3_DISPATCH_INDIRECT			0x16
1169*4882a593Smuzhiyun #define	PACKET3_INDIRECT_BUFFER_END			0x17
1170*4882a593Smuzhiyun #define	PACKET3_MODE_CONTROL				0x18
1171*4882a593Smuzhiyun #define	PACKET3_SET_PREDICATION				0x20
1172*4882a593Smuzhiyun #define	PACKET3_REG_RMW					0x21
1173*4882a593Smuzhiyun #define	PACKET3_COND_EXEC				0x22
1174*4882a593Smuzhiyun #define	PACKET3_PRED_EXEC				0x23
1175*4882a593Smuzhiyun #define	PACKET3_DRAW_INDIRECT				0x24
1176*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
1177*4882a593Smuzhiyun #define	PACKET3_INDEX_BASE				0x26
1178*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_2				0x27
1179*4882a593Smuzhiyun #define	PACKET3_CONTEXT_CONTROL				0x28
1180*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_OFFSET			0x29
1181*4882a593Smuzhiyun #define	PACKET3_INDEX_TYPE				0x2A
1182*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX				0x2B
1183*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_AUTO				0x2D
1184*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_IMMD				0x2E
1185*4882a593Smuzhiyun #define	PACKET3_NUM_INSTANCES				0x2F
1186*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
1187*4882a593Smuzhiyun #define	PACKET3_INDIRECT_BUFFER				0x32
1188*4882a593Smuzhiyun #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
1189*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
1190*4882a593Smuzhiyun #define	PACKET3_DRAW_INDEX_MULTI_ELEMENT		0x36
1191*4882a593Smuzhiyun #define	PACKET3_WRITE_DATA				0x37
1192*4882a593Smuzhiyun #define	PACKET3_MEM_SEMAPHORE				0x39
1193*4882a593Smuzhiyun #define	PACKET3_MPEG_INDEX				0x3A
1194*4882a593Smuzhiyun #define	PACKET3_WAIT_REG_MEM				0x3C
1195*4882a593Smuzhiyun #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
1196*4882a593Smuzhiyun                 /* 0 - always
1197*4882a593Smuzhiyun 		 * 1 - <
1198*4882a593Smuzhiyun 		 * 2 - <=
1199*4882a593Smuzhiyun 		 * 3 - ==
1200*4882a593Smuzhiyun 		 * 4 - !=
1201*4882a593Smuzhiyun 		 * 5 - >=
1202*4882a593Smuzhiyun 		 * 6 - >
1203*4882a593Smuzhiyun 		 */
1204*4882a593Smuzhiyun #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
1205*4882a593Smuzhiyun                 /* 0 - reg
1206*4882a593Smuzhiyun 		 * 1 - mem
1207*4882a593Smuzhiyun 		 */
1208*4882a593Smuzhiyun #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
1209*4882a593Smuzhiyun                 /* 0 - me
1210*4882a593Smuzhiyun 		 * 1 - pfp
1211*4882a593Smuzhiyun 		 */
1212*4882a593Smuzhiyun #define	PACKET3_MEM_WRITE				0x3D
1213*4882a593Smuzhiyun #define	PACKET3_PFP_SYNC_ME				0x42
1214*4882a593Smuzhiyun #define	PACKET3_SURFACE_SYNC				0x43
1215*4882a593Smuzhiyun #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
1216*4882a593Smuzhiyun #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
1217*4882a593Smuzhiyun #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
1218*4882a593Smuzhiyun #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
1219*4882a593Smuzhiyun #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
1220*4882a593Smuzhiyun #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
1221*4882a593Smuzhiyun #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
1222*4882a593Smuzhiyun #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
1223*4882a593Smuzhiyun #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
1224*4882a593Smuzhiyun #              define PACKET3_CB8_DEST_BASE_ENA    (1 << 15)
1225*4882a593Smuzhiyun #              define PACKET3_CB9_DEST_BASE_ENA    (1 << 16)
1226*4882a593Smuzhiyun #              define PACKET3_CB10_DEST_BASE_ENA   (1 << 17)
1227*4882a593Smuzhiyun #              define PACKET3_CB11_DEST_BASE_ENA   (1 << 18)
1228*4882a593Smuzhiyun #              define PACKET3_FULL_CACHE_ENA       (1 << 20)
1229*4882a593Smuzhiyun #              define PACKET3_TC_ACTION_ENA        (1 << 23)
1230*4882a593Smuzhiyun #              define PACKET3_CB_ACTION_ENA        (1 << 25)
1231*4882a593Smuzhiyun #              define PACKET3_DB_ACTION_ENA        (1 << 26)
1232*4882a593Smuzhiyun #              define PACKET3_SH_ACTION_ENA        (1 << 27)
1233*4882a593Smuzhiyun #              define PACKET3_SX_ACTION_ENA        (1 << 28)
1234*4882a593Smuzhiyun #              define PACKET3_ENGINE_ME            (1 << 31)
1235*4882a593Smuzhiyun #define	PACKET3_ME_INITIALIZE				0x44
1236*4882a593Smuzhiyun #define		PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1237*4882a593Smuzhiyun #define	PACKET3_COND_WRITE				0x45
1238*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE				0x46
1239*4882a593Smuzhiyun #define		EVENT_TYPE(x)                           ((x) << 0)
1240*4882a593Smuzhiyun #define		EVENT_INDEX(x)                          ((x) << 8)
1241*4882a593Smuzhiyun                 /* 0 - any non-TS event
1242*4882a593Smuzhiyun 		 * 1 - ZPASS_DONE
1243*4882a593Smuzhiyun 		 * 2 - SAMPLE_PIPELINESTAT
1244*4882a593Smuzhiyun 		 * 3 - SAMPLE_STREAMOUTSTAT*
1245*4882a593Smuzhiyun 		 * 4 - *S_PARTIAL_FLUSH
1246*4882a593Smuzhiyun 		 * 5 - TS events
1247*4882a593Smuzhiyun 		 */
1248*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE_EOP				0x47
1249*4882a593Smuzhiyun #define		DATA_SEL(x)                             ((x) << 29)
1250*4882a593Smuzhiyun                 /* 0 - discard
1251*4882a593Smuzhiyun 		 * 1 - send low 32bit data
1252*4882a593Smuzhiyun 		 * 2 - send 64bit data
1253*4882a593Smuzhiyun 		 * 3 - send 64bit counter value
1254*4882a593Smuzhiyun 		 */
1255*4882a593Smuzhiyun #define		INT_SEL(x)                              ((x) << 24)
1256*4882a593Smuzhiyun                 /* 0 - none
1257*4882a593Smuzhiyun 		 * 1 - interrupt only (DATA_SEL = 0)
1258*4882a593Smuzhiyun 		 * 2 - interrupt when data write is confirmed
1259*4882a593Smuzhiyun 		 */
1260*4882a593Smuzhiyun #define	PACKET3_EVENT_WRITE_EOS				0x48
1261*4882a593Smuzhiyun #define	PACKET3_PREAMBLE_CNTL				0x4A
1262*4882a593Smuzhiyun #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
1263*4882a593Smuzhiyun #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
1264*4882a593Smuzhiyun #define	PACKET3_ALU_PS_CONST_BUFFER_COPY		0x4C
1265*4882a593Smuzhiyun #define	PACKET3_ALU_VS_CONST_BUFFER_COPY		0x4D
1266*4882a593Smuzhiyun #define	PACKET3_ALU_PS_CONST_UPDATE		        0x4E
1267*4882a593Smuzhiyun #define	PACKET3_ALU_VS_CONST_UPDATE		        0x4F
1268*4882a593Smuzhiyun #define	PACKET3_ONE_REG_WRITE				0x57
1269*4882a593Smuzhiyun #define	PACKET3_SET_CONFIG_REG				0x68
1270*4882a593Smuzhiyun #define		PACKET3_SET_CONFIG_REG_START			0x00008000
1271*4882a593Smuzhiyun #define		PACKET3_SET_CONFIG_REG_END			0x0000ac00
1272*4882a593Smuzhiyun #define	PACKET3_SET_CONTEXT_REG				0x69
1273*4882a593Smuzhiyun #define		PACKET3_SET_CONTEXT_REG_START			0x00028000
1274*4882a593Smuzhiyun #define		PACKET3_SET_CONTEXT_REG_END			0x00029000
1275*4882a593Smuzhiyun #define	PACKET3_SET_ALU_CONST				0x6A
1276*4882a593Smuzhiyun /* alu const buffers only; no reg file */
1277*4882a593Smuzhiyun #define	PACKET3_SET_BOOL_CONST				0x6B
1278*4882a593Smuzhiyun #define		PACKET3_SET_BOOL_CONST_START			0x0003a500
1279*4882a593Smuzhiyun #define		PACKET3_SET_BOOL_CONST_END			0x0003a518
1280*4882a593Smuzhiyun #define	PACKET3_SET_LOOP_CONST				0x6C
1281*4882a593Smuzhiyun #define		PACKET3_SET_LOOP_CONST_START			0x0003a200
1282*4882a593Smuzhiyun #define		PACKET3_SET_LOOP_CONST_END			0x0003a500
1283*4882a593Smuzhiyun #define	PACKET3_SET_RESOURCE				0x6D
1284*4882a593Smuzhiyun #define		PACKET3_SET_RESOURCE_START			0x00030000
1285*4882a593Smuzhiyun #define		PACKET3_SET_RESOURCE_END			0x00038000
1286*4882a593Smuzhiyun #define	PACKET3_SET_SAMPLER				0x6E
1287*4882a593Smuzhiyun #define		PACKET3_SET_SAMPLER_START			0x0003c000
1288*4882a593Smuzhiyun #define		PACKET3_SET_SAMPLER_END				0x0003c600
1289*4882a593Smuzhiyun #define	PACKET3_SET_CTL_CONST				0x6F
1290*4882a593Smuzhiyun #define		PACKET3_SET_CTL_CONST_START			0x0003cff0
1291*4882a593Smuzhiyun #define		PACKET3_SET_CTL_CONST_END			0x0003ff0c
1292*4882a593Smuzhiyun #define	PACKET3_SET_RESOURCE_OFFSET			0x70
1293*4882a593Smuzhiyun #define	PACKET3_SET_ALU_CONST_VS			0x71
1294*4882a593Smuzhiyun #define	PACKET3_SET_ALU_CONST_DI			0x72
1295*4882a593Smuzhiyun #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
1296*4882a593Smuzhiyun #define	PACKET3_SET_RESOURCE_INDIRECT			0x74
1297*4882a593Smuzhiyun #define	PACKET3_SET_APPEND_CNT			        0x75
1298*4882a593Smuzhiyun #define	PACKET3_ME_WRITE				0x7A
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
1301*4882a593Smuzhiyun #define DMA0_REGISTER_OFFSET                              0x0 /* not a register */
1302*4882a593Smuzhiyun #define DMA1_REGISTER_OFFSET                              0x800 /* not a register */
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun #define DMA_RB_CNTL                                       0xd000
1305*4882a593Smuzhiyun #       define DMA_RB_ENABLE                              (1 << 0)
1306*4882a593Smuzhiyun #       define DMA_RB_SIZE(x)                             ((x) << 1) /* log2 */
1307*4882a593Smuzhiyun #       define DMA_RB_SWAP_ENABLE                         (1 << 9) /* 8IN32 */
1308*4882a593Smuzhiyun #       define DMA_RPTR_WRITEBACK_ENABLE                  (1 << 12)
1309*4882a593Smuzhiyun #       define DMA_RPTR_WRITEBACK_SWAP_ENABLE             (1 << 13)  /* 8IN32 */
1310*4882a593Smuzhiyun #       define DMA_RPTR_WRITEBACK_TIMER(x)                ((x) << 16) /* log2 */
1311*4882a593Smuzhiyun #define DMA_RB_BASE                                       0xd004
1312*4882a593Smuzhiyun #define DMA_RB_RPTR                                       0xd008
1313*4882a593Smuzhiyun #define DMA_RB_WPTR                                       0xd00c
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_HI                               0xd01c
1316*4882a593Smuzhiyun #define DMA_RB_RPTR_ADDR_LO                               0xd020
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun #define DMA_IB_CNTL                                       0xd024
1319*4882a593Smuzhiyun #       define DMA_IB_ENABLE                              (1 << 0)
1320*4882a593Smuzhiyun #       define DMA_IB_SWAP_ENABLE                         (1 << 4)
1321*4882a593Smuzhiyun #       define CMD_VMID_FORCE                             (1 << 31)
1322*4882a593Smuzhiyun #define DMA_IB_RPTR                                       0xd028
1323*4882a593Smuzhiyun #define DMA_CNTL                                          0xd02c
1324*4882a593Smuzhiyun #       define TRAP_ENABLE                                (1 << 0)
1325*4882a593Smuzhiyun #       define SEM_INCOMPLETE_INT_ENABLE                  (1 << 1)
1326*4882a593Smuzhiyun #       define SEM_WAIT_INT_ENABLE                        (1 << 2)
1327*4882a593Smuzhiyun #       define DATA_SWAP_ENABLE                           (1 << 3)
1328*4882a593Smuzhiyun #       define FENCE_SWAP_ENABLE                          (1 << 4)
1329*4882a593Smuzhiyun #       define CTXEMPTY_INT_ENABLE                        (1 << 28)
1330*4882a593Smuzhiyun #define DMA_STATUS_REG                                    0xd034
1331*4882a593Smuzhiyun #       define DMA_IDLE                                   (1 << 0)
1332*4882a593Smuzhiyun #define DMA_SEM_INCOMPLETE_TIMER_CNTL                     0xd044
1333*4882a593Smuzhiyun #define DMA_SEM_WAIT_FAIL_TIMER_CNTL                      0xd048
1334*4882a593Smuzhiyun #define DMA_TILING_CONFIG  				  0xd0b8
1335*4882a593Smuzhiyun #define DMA_MODE                                          0xd0bc
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun #define DMA_PACKET(cmd, t, s, n)	((((cmd) & 0xF) << 28) |	\
1338*4882a593Smuzhiyun 					 (((t) & 0x1) << 23) |		\
1339*4882a593Smuzhiyun 					 (((s) & 0x1) << 22) |		\
1340*4882a593Smuzhiyun 					 (((n) & 0xFFFFF) << 0))
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun #define DMA_IB_PACKET(cmd, vmid, n)	((((cmd) & 0xF) << 28) |	\
1343*4882a593Smuzhiyun 					 (((vmid) & 0xF) << 20) |	\
1344*4882a593Smuzhiyun 					 (((n) & 0xFFFFF) << 0))
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun #define DMA_PTE_PDE_PACKET(n)		((2 << 28) |			\
1347*4882a593Smuzhiyun 					 (1 << 26) |			\
1348*4882a593Smuzhiyun 					 (1 << 21) |			\
1349*4882a593Smuzhiyun 					 (((n) & 0xFFFFF) << 0))
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #define DMA_SRBM_POLL_PACKET		((9 << 28) |			\
1352*4882a593Smuzhiyun 					 (1 << 27) |			\
1353*4882a593Smuzhiyun 					 (1 << 26))
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun #define DMA_SRBM_READ_PACKET		((9 << 28) |			\
1356*4882a593Smuzhiyun 					 (1 << 27))
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /* async DMA Packet types */
1359*4882a593Smuzhiyun #define	DMA_PACKET_WRITE				  0x2
1360*4882a593Smuzhiyun #define	DMA_PACKET_COPY					  0x3
1361*4882a593Smuzhiyun #define	DMA_PACKET_INDIRECT_BUFFER			  0x4
1362*4882a593Smuzhiyun #define	DMA_PACKET_SEMAPHORE				  0x5
1363*4882a593Smuzhiyun #define	DMA_PACKET_FENCE				  0x6
1364*4882a593Smuzhiyun #define	DMA_PACKET_TRAP					  0x7
1365*4882a593Smuzhiyun #define	DMA_PACKET_SRBM_WRITE				  0x9
1366*4882a593Smuzhiyun #define	DMA_PACKET_CONSTANT_FILL			  0xd
1367*4882a593Smuzhiyun #define	DMA_PACKET_NOP					  0xf
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun #endif
1370