xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/ni_dpm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2012 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun #ifndef __NI_DPM_H__
24*4882a593Smuzhiyun #define __NI_DPM_H__
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "cypress_dpm.h"
27*4882a593Smuzhiyun #include "btc_dpm.h"
28*4882a593Smuzhiyun #include "nislands_smc.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct ni_clock_registers {
31*4882a593Smuzhiyun 	u32 cg_spll_func_cntl;
32*4882a593Smuzhiyun 	u32 cg_spll_func_cntl_2;
33*4882a593Smuzhiyun 	u32 cg_spll_func_cntl_3;
34*4882a593Smuzhiyun 	u32 cg_spll_func_cntl_4;
35*4882a593Smuzhiyun 	u32 cg_spll_spread_spectrum;
36*4882a593Smuzhiyun 	u32 cg_spll_spread_spectrum_2;
37*4882a593Smuzhiyun 	u32 mclk_pwrmgt_cntl;
38*4882a593Smuzhiyun 	u32 dll_cntl;
39*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl;
40*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl_2;
41*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl;
42*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl_2;
43*4882a593Smuzhiyun 	u32 mpll_ss1;
44*4882a593Smuzhiyun 	u32 mpll_ss2;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct ni_mc_reg_entry {
48*4882a593Smuzhiyun 	u32 mclk_max;
49*4882a593Smuzhiyun 	u32 mc_data[SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE];
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct ni_mc_reg_table {
53*4882a593Smuzhiyun 	u8 last;
54*4882a593Smuzhiyun 	u8 num_entries;
55*4882a593Smuzhiyun 	u16 valid_flag;
56*4882a593Smuzhiyun 	struct ni_mc_reg_entry mc_reg_table_entry[MAX_AC_TIMING_ENTRIES];
57*4882a593Smuzhiyun 	SMC_NIslands_MCRegisterAddress mc_reg_address[SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE];
58*4882a593Smuzhiyun };
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define NISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT 2
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun enum ni_dc_cac_level
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_0 = 0,
65*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_1,
66*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_2,
67*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_3,
68*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_4,
69*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_5,
70*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_6,
71*4882a593Smuzhiyun 	NISLANDS_DCCAC_LEVEL_7,
72*4882a593Smuzhiyun 	NISLANDS_DCCAC_MAX_LEVELS
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct ni_leakage_coeffients
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	u32 at;
78*4882a593Smuzhiyun 	u32 bt;
79*4882a593Smuzhiyun 	u32 av;
80*4882a593Smuzhiyun 	u32 bv;
81*4882a593Smuzhiyun 	s32 t_slope;
82*4882a593Smuzhiyun 	s32 t_intercept;
83*4882a593Smuzhiyun 	u32 t_ref;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct ni_cac_data
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct ni_leakage_coeffients leakage_coefficients;
89*4882a593Smuzhiyun 	u32 i_leakage;
90*4882a593Smuzhiyun 	s32 leakage_minimum_temperature;
91*4882a593Smuzhiyun 	u32 pwr_const;
92*4882a593Smuzhiyun 	u32 dc_cac_value;
93*4882a593Smuzhiyun 	u32 bif_cac_value;
94*4882a593Smuzhiyun 	u32 lkge_pwr;
95*4882a593Smuzhiyun 	u8 mc_wr_weight;
96*4882a593Smuzhiyun 	u8 mc_rd_weight;
97*4882a593Smuzhiyun 	u8 allow_ovrflw;
98*4882a593Smuzhiyun 	u8 num_win_tdp;
99*4882a593Smuzhiyun 	u8 l2num_win_tdp;
100*4882a593Smuzhiyun 	u8 lts_truncate_n;
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct ni_cac_weights
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	u32 weight_tcp_sig0;
106*4882a593Smuzhiyun 	u32 weight_tcp_sig1;
107*4882a593Smuzhiyun 	u32 weight_ta_sig;
108*4882a593Smuzhiyun 	u32 weight_tcc_en0;
109*4882a593Smuzhiyun 	u32 weight_tcc_en1;
110*4882a593Smuzhiyun 	u32 weight_tcc_en2;
111*4882a593Smuzhiyun 	u32 weight_cb_en0;
112*4882a593Smuzhiyun 	u32 weight_cb_en1;
113*4882a593Smuzhiyun 	u32 weight_cb_en2;
114*4882a593Smuzhiyun 	u32 weight_cb_en3;
115*4882a593Smuzhiyun 	u32 weight_db_sig0;
116*4882a593Smuzhiyun 	u32 weight_db_sig1;
117*4882a593Smuzhiyun 	u32 weight_db_sig2;
118*4882a593Smuzhiyun 	u32 weight_db_sig3;
119*4882a593Smuzhiyun 	u32 weight_sxm_sig0;
120*4882a593Smuzhiyun 	u32 weight_sxm_sig1;
121*4882a593Smuzhiyun 	u32 weight_sxm_sig2;
122*4882a593Smuzhiyun 	u32 weight_sxs_sig0;
123*4882a593Smuzhiyun 	u32 weight_sxs_sig1;
124*4882a593Smuzhiyun 	u32 weight_xbr_0;
125*4882a593Smuzhiyun 	u32 weight_xbr_1;
126*4882a593Smuzhiyun 	u32 weight_xbr_2;
127*4882a593Smuzhiyun 	u32 weight_spi_sig0;
128*4882a593Smuzhiyun 	u32 weight_spi_sig1;
129*4882a593Smuzhiyun 	u32 weight_spi_sig2;
130*4882a593Smuzhiyun 	u32 weight_spi_sig3;
131*4882a593Smuzhiyun 	u32 weight_spi_sig4;
132*4882a593Smuzhiyun 	u32 weight_spi_sig5;
133*4882a593Smuzhiyun 	u32 weight_lds_sig0;
134*4882a593Smuzhiyun 	u32 weight_lds_sig1;
135*4882a593Smuzhiyun 	u32 weight_sc;
136*4882a593Smuzhiyun 	u32 weight_bif;
137*4882a593Smuzhiyun 	u32 weight_cp;
138*4882a593Smuzhiyun 	u32 weight_pa_sig0;
139*4882a593Smuzhiyun 	u32 weight_pa_sig1;
140*4882a593Smuzhiyun 	u32 weight_vgt_sig0;
141*4882a593Smuzhiyun 	u32 weight_vgt_sig1;
142*4882a593Smuzhiyun 	u32 weight_vgt_sig2;
143*4882a593Smuzhiyun 	u32 weight_dc_sig0;
144*4882a593Smuzhiyun 	u32 weight_dc_sig1;
145*4882a593Smuzhiyun 	u32 weight_dc_sig2;
146*4882a593Smuzhiyun 	u32 weight_dc_sig3;
147*4882a593Smuzhiyun 	u32 weight_uvd_sig0;
148*4882a593Smuzhiyun 	u32 weight_uvd_sig1;
149*4882a593Smuzhiyun 	u32 weight_spare0;
150*4882a593Smuzhiyun 	u32 weight_spare1;
151*4882a593Smuzhiyun 	u32 weight_sq_vsp;
152*4882a593Smuzhiyun 	u32 weight_sq_vsp0;
153*4882a593Smuzhiyun 	u32 weight_sq_gpr;
154*4882a593Smuzhiyun 	u32 ovr_mode_spare_0;
155*4882a593Smuzhiyun 	u32 ovr_val_spare_0;
156*4882a593Smuzhiyun 	u32 ovr_mode_spare_1;
157*4882a593Smuzhiyun 	u32 ovr_val_spare_1;
158*4882a593Smuzhiyun 	u32 vsp;
159*4882a593Smuzhiyun 	u32 vsp0;
160*4882a593Smuzhiyun 	u32 gpr;
161*4882a593Smuzhiyun 	u8 mc_read_weight;
162*4882a593Smuzhiyun 	u8 mc_write_weight;
163*4882a593Smuzhiyun 	u32 tid_cnt;
164*4882a593Smuzhiyun 	u32 tid_unit;
165*4882a593Smuzhiyun 	u32 l2_lta_window_size;
166*4882a593Smuzhiyun 	u32 lts_truncate;
167*4882a593Smuzhiyun 	u32 dc_cac[NISLANDS_DCCAC_MAX_LEVELS];
168*4882a593Smuzhiyun 	u32 pcie_cac[SMC_NISLANDS_BIF_LUT_NUM_OF_ENTRIES];
169*4882a593Smuzhiyun 	bool enable_power_containment_by_default;
170*4882a593Smuzhiyun };
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun struct ni_ps {
173*4882a593Smuzhiyun 	u16 performance_level_count;
174*4882a593Smuzhiyun 	bool dc_compatible;
175*4882a593Smuzhiyun 	struct rv7xx_pl performance_levels[NISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct ni_power_info {
179*4882a593Smuzhiyun 	/* must be first! */
180*4882a593Smuzhiyun 	struct evergreen_power_info eg;
181*4882a593Smuzhiyun 	struct ni_clock_registers clock_registers;
182*4882a593Smuzhiyun 	struct ni_mc_reg_table mc_reg_table;
183*4882a593Smuzhiyun 	u32 mclk_rtt_mode_threshold;
184*4882a593Smuzhiyun 	/* flags */
185*4882a593Smuzhiyun 	bool use_power_boost_limit;
186*4882a593Smuzhiyun 	bool support_cac_long_term_average;
187*4882a593Smuzhiyun 	bool cac_enabled;
188*4882a593Smuzhiyun 	bool cac_configuration_required;
189*4882a593Smuzhiyun 	bool driver_calculate_cac_leakage;
190*4882a593Smuzhiyun 	bool pc_enabled;
191*4882a593Smuzhiyun 	bool enable_power_containment;
192*4882a593Smuzhiyun 	bool enable_cac;
193*4882a593Smuzhiyun 	bool enable_sq_ramping;
194*4882a593Smuzhiyun 	/* smc offsets */
195*4882a593Smuzhiyun 	u16 arb_table_start;
196*4882a593Smuzhiyun 	u16 fan_table_start;
197*4882a593Smuzhiyun 	u16 cac_table_start;
198*4882a593Smuzhiyun 	u16 spll_table_start;
199*4882a593Smuzhiyun 	/* CAC stuff */
200*4882a593Smuzhiyun 	struct ni_cac_data cac_data;
201*4882a593Smuzhiyun 	u32 dc_cac_table[NISLANDS_DCCAC_MAX_LEVELS];
202*4882a593Smuzhiyun 	const struct ni_cac_weights *cac_weights;
203*4882a593Smuzhiyun 	u8 lta_window_size;
204*4882a593Smuzhiyun 	u8 lts_truncate;
205*4882a593Smuzhiyun 	struct ni_ps current_ps;
206*4882a593Smuzhiyun 	struct ni_ps requested_ps;
207*4882a593Smuzhiyun 	/* scratch structs */
208*4882a593Smuzhiyun 	SMC_NIslands_MCRegisters smc_mc_reg_table;
209*4882a593Smuzhiyun 	NISLANDS_SMC_STATETABLE smc_statetable;
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #define NISLANDS_INITIAL_STATE_ARB_INDEX    0
213*4882a593Smuzhiyun #define NISLANDS_ACPI_STATE_ARB_INDEX       1
214*4882a593Smuzhiyun #define NISLANDS_ULV_STATE_ARB_INDEX        2
215*4882a593Smuzhiyun #define NISLANDS_DRIVER_STATE_ARB_INDEX     3
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define NISLANDS_DPM2_MAX_PULSE_SKIP        256
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define NISLANDS_DPM2_NEAR_TDP_DEC          10
220*4882a593Smuzhiyun #define NISLANDS_DPM2_ABOVE_SAFE_INC        5
221*4882a593Smuzhiyun #define NISLANDS_DPM2_BELOW_SAFE_INC        20
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define NISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT            80
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define NISLANDS_DPM2_MAXPS_PERCENT_H                   90
226*4882a593Smuzhiyun #define NISLANDS_DPM2_MAXPS_PERCENT_M                   0
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define NISLANDS_DPM2_SQ_RAMP_MAX_POWER                 0x3FFF
229*4882a593Smuzhiyun #define NISLANDS_DPM2_SQ_RAMP_MIN_POWER                 0x12
230*4882a593Smuzhiyun #define NISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA           0x15
231*4882a593Smuzhiyun #define NISLANDS_DPM2_SQ_RAMP_STI_SIZE                  0x1E
232*4882a593Smuzhiyun #define NISLANDS_DPM2_SQ_RAMP_LTI_RATIO                 0xF
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun int ni_copy_and_switch_arb_sets(struct radeon_device *rdev,
235*4882a593Smuzhiyun 				u32 arb_freq_src, u32 arb_freq_dest);
236*4882a593Smuzhiyun void ni_update_current_ps(struct radeon_device *rdev,
237*4882a593Smuzhiyun 			  struct radeon_ps *rps);
238*4882a593Smuzhiyun void ni_update_requested_ps(struct radeon_device *rdev,
239*4882a593Smuzhiyun 			    struct radeon_ps *rps);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun void ni_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
242*4882a593Smuzhiyun 					   struct radeon_ps *new_ps,
243*4882a593Smuzhiyun 					   struct radeon_ps *old_ps);
244*4882a593Smuzhiyun void ni_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
245*4882a593Smuzhiyun 					  struct radeon_ps *new_ps,
246*4882a593Smuzhiyun 					  struct radeon_ps *old_ps);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun bool ni_dpm_vblank_too_short(struct radeon_device *rdev);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #endif
251