1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2010 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Alex Deucher
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/firmware.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/pci.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/radeon_drm.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "atom.h"
33*4882a593Smuzhiyun #include "cayman_blit_shaders.h"
34*4882a593Smuzhiyun #include "clearstate_cayman.h"
35*4882a593Smuzhiyun #include "ni_reg.h"
36*4882a593Smuzhiyun #include "nid.h"
37*4882a593Smuzhiyun #include "radeon.h"
38*4882a593Smuzhiyun #include "radeon_asic.h"
39*4882a593Smuzhiyun #include "radeon_audio.h"
40*4882a593Smuzhiyun #include "radeon_ucode.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Indirect registers accessor
44*4882a593Smuzhiyun */
tn_smc_rreg(struct radeon_device * rdev,u32 reg)45*4882a593Smuzhiyun u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun unsigned long flags;
48*4882a593Smuzhiyun u32 r;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun spin_lock_irqsave(&rdev->smc_idx_lock, flags);
51*4882a593Smuzhiyun WREG32(TN_SMC_IND_INDEX_0, (reg));
52*4882a593Smuzhiyun r = RREG32(TN_SMC_IND_DATA_0);
53*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
54*4882a593Smuzhiyun return r;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
tn_smc_wreg(struct radeon_device * rdev,u32 reg,u32 v)57*4882a593Smuzhiyun void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun unsigned long flags;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun spin_lock_irqsave(&rdev->smc_idx_lock, flags);
62*4882a593Smuzhiyun WREG32(TN_SMC_IND_INDEX_0, (reg));
63*4882a593Smuzhiyun WREG32(TN_SMC_IND_DATA_0, (v));
64*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun static const u32 tn_rlc_save_restore_register_list[] =
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 0x98fc,
70*4882a593Smuzhiyun 0x98f0,
71*4882a593Smuzhiyun 0x9834,
72*4882a593Smuzhiyun 0x9838,
73*4882a593Smuzhiyun 0x9870,
74*4882a593Smuzhiyun 0x9874,
75*4882a593Smuzhiyun 0x8a14,
76*4882a593Smuzhiyun 0x8b24,
77*4882a593Smuzhiyun 0x8bcc,
78*4882a593Smuzhiyun 0x8b10,
79*4882a593Smuzhiyun 0x8c30,
80*4882a593Smuzhiyun 0x8d00,
81*4882a593Smuzhiyun 0x8d04,
82*4882a593Smuzhiyun 0x8c00,
83*4882a593Smuzhiyun 0x8c04,
84*4882a593Smuzhiyun 0x8c10,
85*4882a593Smuzhiyun 0x8c14,
86*4882a593Smuzhiyun 0x8d8c,
87*4882a593Smuzhiyun 0x8cf0,
88*4882a593Smuzhiyun 0x8e38,
89*4882a593Smuzhiyun 0x9508,
90*4882a593Smuzhiyun 0x9688,
91*4882a593Smuzhiyun 0x9608,
92*4882a593Smuzhiyun 0x960c,
93*4882a593Smuzhiyun 0x9610,
94*4882a593Smuzhiyun 0x9614,
95*4882a593Smuzhiyun 0x88c4,
96*4882a593Smuzhiyun 0x8978,
97*4882a593Smuzhiyun 0x88d4,
98*4882a593Smuzhiyun 0x900c,
99*4882a593Smuzhiyun 0x9100,
100*4882a593Smuzhiyun 0x913c,
101*4882a593Smuzhiyun 0x90e8,
102*4882a593Smuzhiyun 0x9354,
103*4882a593Smuzhiyun 0xa008,
104*4882a593Smuzhiyun 0x98f8,
105*4882a593Smuzhiyun 0x9148,
106*4882a593Smuzhiyun 0x914c,
107*4882a593Smuzhiyun 0x3f94,
108*4882a593Smuzhiyun 0x98f4,
109*4882a593Smuzhiyun 0x9b7c,
110*4882a593Smuzhiyun 0x3f8c,
111*4882a593Smuzhiyun 0x8950,
112*4882a593Smuzhiyun 0x8954,
113*4882a593Smuzhiyun 0x8a18,
114*4882a593Smuzhiyun 0x8b28,
115*4882a593Smuzhiyun 0x9144,
116*4882a593Smuzhiyun 0x3f90,
117*4882a593Smuzhiyun 0x915c,
118*4882a593Smuzhiyun 0x9160,
119*4882a593Smuzhiyun 0x9178,
120*4882a593Smuzhiyun 0x917c,
121*4882a593Smuzhiyun 0x9180,
122*4882a593Smuzhiyun 0x918c,
123*4882a593Smuzhiyun 0x9190,
124*4882a593Smuzhiyun 0x9194,
125*4882a593Smuzhiyun 0x9198,
126*4882a593Smuzhiyun 0x919c,
127*4882a593Smuzhiyun 0x91a8,
128*4882a593Smuzhiyun 0x91ac,
129*4882a593Smuzhiyun 0x91b0,
130*4882a593Smuzhiyun 0x91b4,
131*4882a593Smuzhiyun 0x91b8,
132*4882a593Smuzhiyun 0x91c4,
133*4882a593Smuzhiyun 0x91c8,
134*4882a593Smuzhiyun 0x91cc,
135*4882a593Smuzhiyun 0x91d0,
136*4882a593Smuzhiyun 0x91d4,
137*4882a593Smuzhiyun 0x91e0,
138*4882a593Smuzhiyun 0x91e4,
139*4882a593Smuzhiyun 0x91ec,
140*4882a593Smuzhiyun 0x91f0,
141*4882a593Smuzhiyun 0x91f4,
142*4882a593Smuzhiyun 0x9200,
143*4882a593Smuzhiyun 0x9204,
144*4882a593Smuzhiyun 0x929c,
145*4882a593Smuzhiyun 0x8030,
146*4882a593Smuzhiyun 0x9150,
147*4882a593Smuzhiyun 0x9a60,
148*4882a593Smuzhiyun 0x920c,
149*4882a593Smuzhiyun 0x9210,
150*4882a593Smuzhiyun 0x9228,
151*4882a593Smuzhiyun 0x922c,
152*4882a593Smuzhiyun 0x9244,
153*4882a593Smuzhiyun 0x9248,
154*4882a593Smuzhiyun 0x91e8,
155*4882a593Smuzhiyun 0x9294,
156*4882a593Smuzhiyun 0x9208,
157*4882a593Smuzhiyun 0x9224,
158*4882a593Smuzhiyun 0x9240,
159*4882a593Smuzhiyun 0x9220,
160*4882a593Smuzhiyun 0x923c,
161*4882a593Smuzhiyun 0x9258,
162*4882a593Smuzhiyun 0x9744,
163*4882a593Smuzhiyun 0xa200,
164*4882a593Smuzhiyun 0xa204,
165*4882a593Smuzhiyun 0xa208,
166*4882a593Smuzhiyun 0xa20c,
167*4882a593Smuzhiyun 0x8d58,
168*4882a593Smuzhiyun 0x9030,
169*4882a593Smuzhiyun 0x9034,
170*4882a593Smuzhiyun 0x9038,
171*4882a593Smuzhiyun 0x903c,
172*4882a593Smuzhiyun 0x9040,
173*4882a593Smuzhiyun 0x9654,
174*4882a593Smuzhiyun 0x897c,
175*4882a593Smuzhiyun 0xa210,
176*4882a593Smuzhiyun 0xa214,
177*4882a593Smuzhiyun 0x9868,
178*4882a593Smuzhiyun 0xa02c,
179*4882a593Smuzhiyun 0x9664,
180*4882a593Smuzhiyun 0x9698,
181*4882a593Smuzhiyun 0x949c,
182*4882a593Smuzhiyun 0x8e10,
183*4882a593Smuzhiyun 0x8e18,
184*4882a593Smuzhiyun 0x8c50,
185*4882a593Smuzhiyun 0x8c58,
186*4882a593Smuzhiyun 0x8c60,
187*4882a593Smuzhiyun 0x8c68,
188*4882a593Smuzhiyun 0x89b4,
189*4882a593Smuzhiyun 0x9830,
190*4882a593Smuzhiyun 0x802c,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun extern bool evergreen_is_display_hung(struct radeon_device *rdev);
194*4882a593Smuzhiyun extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
195*4882a593Smuzhiyun extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
196*4882a593Smuzhiyun extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
197*4882a593Smuzhiyun extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
198*4882a593Smuzhiyun extern void evergreen_mc_program(struct radeon_device *rdev);
199*4882a593Smuzhiyun extern void evergreen_irq_suspend(struct radeon_device *rdev);
200*4882a593Smuzhiyun extern int evergreen_mc_init(struct radeon_device *rdev);
201*4882a593Smuzhiyun extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
202*4882a593Smuzhiyun extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
203*4882a593Smuzhiyun extern void evergreen_program_aspm(struct radeon_device *rdev);
204*4882a593Smuzhiyun extern void sumo_rlc_fini(struct radeon_device *rdev);
205*4882a593Smuzhiyun extern int sumo_rlc_init(struct radeon_device *rdev);
206*4882a593Smuzhiyun extern void evergreen_gpu_pci_config_reset(struct radeon_device *rdev);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Firmware Names */
209*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
210*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/BARTS_me.bin");
211*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/BARTS_mc.bin");
212*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/BARTS_smc.bin");
213*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/BTC_rlc.bin");
214*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
215*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/TURKS_me.bin");
216*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/TURKS_mc.bin");
217*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/TURKS_smc.bin");
218*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
219*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAICOS_me.bin");
220*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
221*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
222*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
223*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
224*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
225*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
226*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
227*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
228*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/ARUBA_me.bin");
229*4882a593Smuzhiyun MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static const u32 cayman_golden_registers2[] =
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 0x3e5c, 0xffffffff, 0x00000000,
235*4882a593Smuzhiyun 0x3e48, 0xffffffff, 0x00000000,
236*4882a593Smuzhiyun 0x3e4c, 0xffffffff, 0x00000000,
237*4882a593Smuzhiyun 0x3e64, 0xffffffff, 0x00000000,
238*4882a593Smuzhiyun 0x3e50, 0xffffffff, 0x00000000,
239*4882a593Smuzhiyun 0x3e60, 0xffffffff, 0x00000000
240*4882a593Smuzhiyun };
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun static const u32 cayman_golden_registers[] =
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 0x5eb4, 0xffffffff, 0x00000002,
245*4882a593Smuzhiyun 0x5e78, 0x8f311ff1, 0x001000f0,
246*4882a593Smuzhiyun 0x3f90, 0xffff0000, 0xff000000,
247*4882a593Smuzhiyun 0x9148, 0xffff0000, 0xff000000,
248*4882a593Smuzhiyun 0x3f94, 0xffff0000, 0xff000000,
249*4882a593Smuzhiyun 0x914c, 0xffff0000, 0xff000000,
250*4882a593Smuzhiyun 0xc78, 0x00000080, 0x00000080,
251*4882a593Smuzhiyun 0xbd4, 0x70073777, 0x00011003,
252*4882a593Smuzhiyun 0xd02c, 0xbfffff1f, 0x08421000,
253*4882a593Smuzhiyun 0xd0b8, 0x73773777, 0x02011003,
254*4882a593Smuzhiyun 0x5bc0, 0x00200000, 0x50100000,
255*4882a593Smuzhiyun 0x98f8, 0x33773777, 0x02011003,
256*4882a593Smuzhiyun 0x98fc, 0xffffffff, 0x76541032,
257*4882a593Smuzhiyun 0x7030, 0x31000311, 0x00000011,
258*4882a593Smuzhiyun 0x2f48, 0x33773777, 0x42010001,
259*4882a593Smuzhiyun 0x6b28, 0x00000010, 0x00000012,
260*4882a593Smuzhiyun 0x7728, 0x00000010, 0x00000012,
261*4882a593Smuzhiyun 0x10328, 0x00000010, 0x00000012,
262*4882a593Smuzhiyun 0x10f28, 0x00000010, 0x00000012,
263*4882a593Smuzhiyun 0x11b28, 0x00000010, 0x00000012,
264*4882a593Smuzhiyun 0x12728, 0x00000010, 0x00000012,
265*4882a593Smuzhiyun 0x240c, 0x000007ff, 0x00000000,
266*4882a593Smuzhiyun 0x8a14, 0xf000001f, 0x00000007,
267*4882a593Smuzhiyun 0x8b24, 0x3fff3fff, 0x00ff0fff,
268*4882a593Smuzhiyun 0x8b10, 0x0000ff0f, 0x00000000,
269*4882a593Smuzhiyun 0x28a4c, 0x07ffffff, 0x06000000,
270*4882a593Smuzhiyun 0x10c, 0x00000001, 0x00010003,
271*4882a593Smuzhiyun 0xa02c, 0xffffffff, 0x0000009b,
272*4882a593Smuzhiyun 0x913c, 0x0000010f, 0x01000100,
273*4882a593Smuzhiyun 0x8c04, 0xf8ff00ff, 0x40600060,
274*4882a593Smuzhiyun 0x28350, 0x00000f01, 0x00000000,
275*4882a593Smuzhiyun 0x9508, 0x3700001f, 0x00000002,
276*4882a593Smuzhiyun 0x960c, 0xffffffff, 0x54763210,
277*4882a593Smuzhiyun 0x88c4, 0x001f3ae3, 0x00000082,
278*4882a593Smuzhiyun 0x88d0, 0xffffffff, 0x0f40df40,
279*4882a593Smuzhiyun 0x88d4, 0x0000001f, 0x00000010,
280*4882a593Smuzhiyun 0x8974, 0xffffffff, 0x00000000
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const u32 dvst_golden_registers2[] =
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 0x8f8, 0xffffffff, 0,
286*4882a593Smuzhiyun 0x8fc, 0x00380000, 0,
287*4882a593Smuzhiyun 0x8f8, 0xffffffff, 1,
288*4882a593Smuzhiyun 0x8fc, 0x0e000000, 0
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun static const u32 dvst_golden_registers[] =
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 0x690, 0x3fff3fff, 0x20c00033,
294*4882a593Smuzhiyun 0x918c, 0x0fff0fff, 0x00010006,
295*4882a593Smuzhiyun 0x91a8, 0x0fff0fff, 0x00010006,
296*4882a593Smuzhiyun 0x9150, 0xffffdfff, 0x6e944040,
297*4882a593Smuzhiyun 0x917c, 0x0fff0fff, 0x00030002,
298*4882a593Smuzhiyun 0x9198, 0x0fff0fff, 0x00030002,
299*4882a593Smuzhiyun 0x915c, 0x0fff0fff, 0x00010000,
300*4882a593Smuzhiyun 0x3f90, 0xffff0001, 0xff000000,
301*4882a593Smuzhiyun 0x9178, 0x0fff0fff, 0x00070000,
302*4882a593Smuzhiyun 0x9194, 0x0fff0fff, 0x00070000,
303*4882a593Smuzhiyun 0x9148, 0xffff0001, 0xff000000,
304*4882a593Smuzhiyun 0x9190, 0x0fff0fff, 0x00090008,
305*4882a593Smuzhiyun 0x91ac, 0x0fff0fff, 0x00090008,
306*4882a593Smuzhiyun 0x3f94, 0xffff0000, 0xff000000,
307*4882a593Smuzhiyun 0x914c, 0xffff0000, 0xff000000,
308*4882a593Smuzhiyun 0x929c, 0x00000fff, 0x00000001,
309*4882a593Smuzhiyun 0x55e4, 0xff607fff, 0xfc000100,
310*4882a593Smuzhiyun 0x8a18, 0xff000fff, 0x00000100,
311*4882a593Smuzhiyun 0x8b28, 0xff000fff, 0x00000100,
312*4882a593Smuzhiyun 0x9144, 0xfffc0fff, 0x00000100,
313*4882a593Smuzhiyun 0x6ed8, 0x00010101, 0x00010000,
314*4882a593Smuzhiyun 0x9830, 0xffffffff, 0x00000000,
315*4882a593Smuzhiyun 0x9834, 0xf00fffff, 0x00000400,
316*4882a593Smuzhiyun 0x9838, 0xfffffffe, 0x00000000,
317*4882a593Smuzhiyun 0xd0c0, 0xff000fff, 0x00000100,
318*4882a593Smuzhiyun 0xd02c, 0xbfffff1f, 0x08421000,
319*4882a593Smuzhiyun 0xd0b8, 0x73773777, 0x12010001,
320*4882a593Smuzhiyun 0x5bb0, 0x000000f0, 0x00000070,
321*4882a593Smuzhiyun 0x98f8, 0x73773777, 0x12010001,
322*4882a593Smuzhiyun 0x98fc, 0xffffffff, 0x00000010,
323*4882a593Smuzhiyun 0x9b7c, 0x00ff0000, 0x00fc0000,
324*4882a593Smuzhiyun 0x8030, 0x00001f0f, 0x0000100a,
325*4882a593Smuzhiyun 0x2f48, 0x73773777, 0x12010001,
326*4882a593Smuzhiyun 0x2408, 0x00030000, 0x000c007f,
327*4882a593Smuzhiyun 0x8a14, 0xf000003f, 0x00000007,
328*4882a593Smuzhiyun 0x8b24, 0x3fff3fff, 0x00ff0fff,
329*4882a593Smuzhiyun 0x8b10, 0x0000ff0f, 0x00000000,
330*4882a593Smuzhiyun 0x28a4c, 0x07ffffff, 0x06000000,
331*4882a593Smuzhiyun 0x4d8, 0x00000fff, 0x00000100,
332*4882a593Smuzhiyun 0xa008, 0xffffffff, 0x00010000,
333*4882a593Smuzhiyun 0x913c, 0xffff03ff, 0x01000100,
334*4882a593Smuzhiyun 0x8c00, 0x000000ff, 0x00000003,
335*4882a593Smuzhiyun 0x8c04, 0xf8ff00ff, 0x40600060,
336*4882a593Smuzhiyun 0x8cf0, 0x1fff1fff, 0x08e00410,
337*4882a593Smuzhiyun 0x28350, 0x00000f01, 0x00000000,
338*4882a593Smuzhiyun 0x9508, 0xf700071f, 0x00000002,
339*4882a593Smuzhiyun 0x960c, 0xffffffff, 0x54763210,
340*4882a593Smuzhiyun 0x20ef8, 0x01ff01ff, 0x00000002,
341*4882a593Smuzhiyun 0x20e98, 0xfffffbff, 0x00200000,
342*4882a593Smuzhiyun 0x2015c, 0xffffffff, 0x00000f40,
343*4882a593Smuzhiyun 0x88c4, 0x001f3ae3, 0x00000082,
344*4882a593Smuzhiyun 0x8978, 0x3fffffff, 0x04050140,
345*4882a593Smuzhiyun 0x88d4, 0x0000001f, 0x00000010,
346*4882a593Smuzhiyun 0x8974, 0xffffffff, 0x00000000
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun static const u32 scrapper_golden_registers[] =
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 0x690, 0x3fff3fff, 0x20c00033,
352*4882a593Smuzhiyun 0x918c, 0x0fff0fff, 0x00010006,
353*4882a593Smuzhiyun 0x918c, 0x0fff0fff, 0x00010006,
354*4882a593Smuzhiyun 0x91a8, 0x0fff0fff, 0x00010006,
355*4882a593Smuzhiyun 0x91a8, 0x0fff0fff, 0x00010006,
356*4882a593Smuzhiyun 0x9150, 0xffffdfff, 0x6e944040,
357*4882a593Smuzhiyun 0x9150, 0xffffdfff, 0x6e944040,
358*4882a593Smuzhiyun 0x917c, 0x0fff0fff, 0x00030002,
359*4882a593Smuzhiyun 0x917c, 0x0fff0fff, 0x00030002,
360*4882a593Smuzhiyun 0x9198, 0x0fff0fff, 0x00030002,
361*4882a593Smuzhiyun 0x9198, 0x0fff0fff, 0x00030002,
362*4882a593Smuzhiyun 0x915c, 0x0fff0fff, 0x00010000,
363*4882a593Smuzhiyun 0x915c, 0x0fff0fff, 0x00010000,
364*4882a593Smuzhiyun 0x3f90, 0xffff0001, 0xff000000,
365*4882a593Smuzhiyun 0x3f90, 0xffff0001, 0xff000000,
366*4882a593Smuzhiyun 0x9178, 0x0fff0fff, 0x00070000,
367*4882a593Smuzhiyun 0x9178, 0x0fff0fff, 0x00070000,
368*4882a593Smuzhiyun 0x9194, 0x0fff0fff, 0x00070000,
369*4882a593Smuzhiyun 0x9194, 0x0fff0fff, 0x00070000,
370*4882a593Smuzhiyun 0x9148, 0xffff0001, 0xff000000,
371*4882a593Smuzhiyun 0x9148, 0xffff0001, 0xff000000,
372*4882a593Smuzhiyun 0x9190, 0x0fff0fff, 0x00090008,
373*4882a593Smuzhiyun 0x9190, 0x0fff0fff, 0x00090008,
374*4882a593Smuzhiyun 0x91ac, 0x0fff0fff, 0x00090008,
375*4882a593Smuzhiyun 0x91ac, 0x0fff0fff, 0x00090008,
376*4882a593Smuzhiyun 0x3f94, 0xffff0000, 0xff000000,
377*4882a593Smuzhiyun 0x3f94, 0xffff0000, 0xff000000,
378*4882a593Smuzhiyun 0x914c, 0xffff0000, 0xff000000,
379*4882a593Smuzhiyun 0x914c, 0xffff0000, 0xff000000,
380*4882a593Smuzhiyun 0x929c, 0x00000fff, 0x00000001,
381*4882a593Smuzhiyun 0x929c, 0x00000fff, 0x00000001,
382*4882a593Smuzhiyun 0x55e4, 0xff607fff, 0xfc000100,
383*4882a593Smuzhiyun 0x8a18, 0xff000fff, 0x00000100,
384*4882a593Smuzhiyun 0x8a18, 0xff000fff, 0x00000100,
385*4882a593Smuzhiyun 0x8b28, 0xff000fff, 0x00000100,
386*4882a593Smuzhiyun 0x8b28, 0xff000fff, 0x00000100,
387*4882a593Smuzhiyun 0x9144, 0xfffc0fff, 0x00000100,
388*4882a593Smuzhiyun 0x9144, 0xfffc0fff, 0x00000100,
389*4882a593Smuzhiyun 0x6ed8, 0x00010101, 0x00010000,
390*4882a593Smuzhiyun 0x9830, 0xffffffff, 0x00000000,
391*4882a593Smuzhiyun 0x9830, 0xffffffff, 0x00000000,
392*4882a593Smuzhiyun 0x9834, 0xf00fffff, 0x00000400,
393*4882a593Smuzhiyun 0x9834, 0xf00fffff, 0x00000400,
394*4882a593Smuzhiyun 0x9838, 0xfffffffe, 0x00000000,
395*4882a593Smuzhiyun 0x9838, 0xfffffffe, 0x00000000,
396*4882a593Smuzhiyun 0xd0c0, 0xff000fff, 0x00000100,
397*4882a593Smuzhiyun 0xd02c, 0xbfffff1f, 0x08421000,
398*4882a593Smuzhiyun 0xd02c, 0xbfffff1f, 0x08421000,
399*4882a593Smuzhiyun 0xd0b8, 0x73773777, 0x12010001,
400*4882a593Smuzhiyun 0xd0b8, 0x73773777, 0x12010001,
401*4882a593Smuzhiyun 0x5bb0, 0x000000f0, 0x00000070,
402*4882a593Smuzhiyun 0x98f8, 0x73773777, 0x12010001,
403*4882a593Smuzhiyun 0x98f8, 0x73773777, 0x12010001,
404*4882a593Smuzhiyun 0x98fc, 0xffffffff, 0x00000010,
405*4882a593Smuzhiyun 0x98fc, 0xffffffff, 0x00000010,
406*4882a593Smuzhiyun 0x9b7c, 0x00ff0000, 0x00fc0000,
407*4882a593Smuzhiyun 0x9b7c, 0x00ff0000, 0x00fc0000,
408*4882a593Smuzhiyun 0x8030, 0x00001f0f, 0x0000100a,
409*4882a593Smuzhiyun 0x8030, 0x00001f0f, 0x0000100a,
410*4882a593Smuzhiyun 0x2f48, 0x73773777, 0x12010001,
411*4882a593Smuzhiyun 0x2f48, 0x73773777, 0x12010001,
412*4882a593Smuzhiyun 0x2408, 0x00030000, 0x000c007f,
413*4882a593Smuzhiyun 0x8a14, 0xf000003f, 0x00000007,
414*4882a593Smuzhiyun 0x8a14, 0xf000003f, 0x00000007,
415*4882a593Smuzhiyun 0x8b24, 0x3fff3fff, 0x00ff0fff,
416*4882a593Smuzhiyun 0x8b24, 0x3fff3fff, 0x00ff0fff,
417*4882a593Smuzhiyun 0x8b10, 0x0000ff0f, 0x00000000,
418*4882a593Smuzhiyun 0x8b10, 0x0000ff0f, 0x00000000,
419*4882a593Smuzhiyun 0x28a4c, 0x07ffffff, 0x06000000,
420*4882a593Smuzhiyun 0x28a4c, 0x07ffffff, 0x06000000,
421*4882a593Smuzhiyun 0x4d8, 0x00000fff, 0x00000100,
422*4882a593Smuzhiyun 0x4d8, 0x00000fff, 0x00000100,
423*4882a593Smuzhiyun 0xa008, 0xffffffff, 0x00010000,
424*4882a593Smuzhiyun 0xa008, 0xffffffff, 0x00010000,
425*4882a593Smuzhiyun 0x913c, 0xffff03ff, 0x01000100,
426*4882a593Smuzhiyun 0x913c, 0xffff03ff, 0x01000100,
427*4882a593Smuzhiyun 0x90e8, 0x001fffff, 0x010400c0,
428*4882a593Smuzhiyun 0x8c00, 0x000000ff, 0x00000003,
429*4882a593Smuzhiyun 0x8c00, 0x000000ff, 0x00000003,
430*4882a593Smuzhiyun 0x8c04, 0xf8ff00ff, 0x40600060,
431*4882a593Smuzhiyun 0x8c04, 0xf8ff00ff, 0x40600060,
432*4882a593Smuzhiyun 0x8c30, 0x0000000f, 0x00040005,
433*4882a593Smuzhiyun 0x8cf0, 0x1fff1fff, 0x08e00410,
434*4882a593Smuzhiyun 0x8cf0, 0x1fff1fff, 0x08e00410,
435*4882a593Smuzhiyun 0x900c, 0x00ffffff, 0x0017071f,
436*4882a593Smuzhiyun 0x28350, 0x00000f01, 0x00000000,
437*4882a593Smuzhiyun 0x28350, 0x00000f01, 0x00000000,
438*4882a593Smuzhiyun 0x9508, 0xf700071f, 0x00000002,
439*4882a593Smuzhiyun 0x9508, 0xf700071f, 0x00000002,
440*4882a593Smuzhiyun 0x9688, 0x00300000, 0x0017000f,
441*4882a593Smuzhiyun 0x960c, 0xffffffff, 0x54763210,
442*4882a593Smuzhiyun 0x960c, 0xffffffff, 0x54763210,
443*4882a593Smuzhiyun 0x20ef8, 0x01ff01ff, 0x00000002,
444*4882a593Smuzhiyun 0x20e98, 0xfffffbff, 0x00200000,
445*4882a593Smuzhiyun 0x2015c, 0xffffffff, 0x00000f40,
446*4882a593Smuzhiyun 0x88c4, 0x001f3ae3, 0x00000082,
447*4882a593Smuzhiyun 0x88c4, 0x001f3ae3, 0x00000082,
448*4882a593Smuzhiyun 0x8978, 0x3fffffff, 0x04050140,
449*4882a593Smuzhiyun 0x8978, 0x3fffffff, 0x04050140,
450*4882a593Smuzhiyun 0x88d4, 0x0000001f, 0x00000010,
451*4882a593Smuzhiyun 0x88d4, 0x0000001f, 0x00000010,
452*4882a593Smuzhiyun 0x8974, 0xffffffff, 0x00000000,
453*4882a593Smuzhiyun 0x8974, 0xffffffff, 0x00000000
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun
ni_init_golden_registers(struct radeon_device * rdev)456*4882a593Smuzhiyun static void ni_init_golden_registers(struct radeon_device *rdev)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun switch (rdev->family) {
459*4882a593Smuzhiyun case CHIP_CAYMAN:
460*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
461*4882a593Smuzhiyun cayman_golden_registers,
462*4882a593Smuzhiyun (const u32)ARRAY_SIZE(cayman_golden_registers));
463*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
464*4882a593Smuzhiyun cayman_golden_registers2,
465*4882a593Smuzhiyun (const u32)ARRAY_SIZE(cayman_golden_registers2));
466*4882a593Smuzhiyun break;
467*4882a593Smuzhiyun case CHIP_ARUBA:
468*4882a593Smuzhiyun if ((rdev->pdev->device == 0x9900) ||
469*4882a593Smuzhiyun (rdev->pdev->device == 0x9901) ||
470*4882a593Smuzhiyun (rdev->pdev->device == 0x9903) ||
471*4882a593Smuzhiyun (rdev->pdev->device == 0x9904) ||
472*4882a593Smuzhiyun (rdev->pdev->device == 0x9905) ||
473*4882a593Smuzhiyun (rdev->pdev->device == 0x9906) ||
474*4882a593Smuzhiyun (rdev->pdev->device == 0x9907) ||
475*4882a593Smuzhiyun (rdev->pdev->device == 0x9908) ||
476*4882a593Smuzhiyun (rdev->pdev->device == 0x9909) ||
477*4882a593Smuzhiyun (rdev->pdev->device == 0x990A) ||
478*4882a593Smuzhiyun (rdev->pdev->device == 0x990B) ||
479*4882a593Smuzhiyun (rdev->pdev->device == 0x990C) ||
480*4882a593Smuzhiyun (rdev->pdev->device == 0x990D) ||
481*4882a593Smuzhiyun (rdev->pdev->device == 0x990E) ||
482*4882a593Smuzhiyun (rdev->pdev->device == 0x990F) ||
483*4882a593Smuzhiyun (rdev->pdev->device == 0x9910) ||
484*4882a593Smuzhiyun (rdev->pdev->device == 0x9913) ||
485*4882a593Smuzhiyun (rdev->pdev->device == 0x9917) ||
486*4882a593Smuzhiyun (rdev->pdev->device == 0x9918)) {
487*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
488*4882a593Smuzhiyun dvst_golden_registers,
489*4882a593Smuzhiyun (const u32)ARRAY_SIZE(dvst_golden_registers));
490*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
491*4882a593Smuzhiyun dvst_golden_registers2,
492*4882a593Smuzhiyun (const u32)ARRAY_SIZE(dvst_golden_registers2));
493*4882a593Smuzhiyun } else {
494*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
495*4882a593Smuzhiyun scrapper_golden_registers,
496*4882a593Smuzhiyun (const u32)ARRAY_SIZE(scrapper_golden_registers));
497*4882a593Smuzhiyun radeon_program_register_sequence(rdev,
498*4882a593Smuzhiyun dvst_golden_registers2,
499*4882a593Smuzhiyun (const u32)ARRAY_SIZE(dvst_golden_registers2));
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun break;
502*4882a593Smuzhiyun default:
503*4882a593Smuzhiyun break;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #define BTC_IO_MC_REGS_SIZE 29
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
510*4882a593Smuzhiyun {0x00000077, 0xff010100},
511*4882a593Smuzhiyun {0x00000078, 0x00000000},
512*4882a593Smuzhiyun {0x00000079, 0x00001434},
513*4882a593Smuzhiyun {0x0000007a, 0xcc08ec08},
514*4882a593Smuzhiyun {0x0000007b, 0x00040000},
515*4882a593Smuzhiyun {0x0000007c, 0x000080c0},
516*4882a593Smuzhiyun {0x0000007d, 0x09000000},
517*4882a593Smuzhiyun {0x0000007e, 0x00210404},
518*4882a593Smuzhiyun {0x00000081, 0x08a8e800},
519*4882a593Smuzhiyun {0x00000082, 0x00030444},
520*4882a593Smuzhiyun {0x00000083, 0x00000000},
521*4882a593Smuzhiyun {0x00000085, 0x00000001},
522*4882a593Smuzhiyun {0x00000086, 0x00000002},
523*4882a593Smuzhiyun {0x00000087, 0x48490000},
524*4882a593Smuzhiyun {0x00000088, 0x20244647},
525*4882a593Smuzhiyun {0x00000089, 0x00000005},
526*4882a593Smuzhiyun {0x0000008b, 0x66030000},
527*4882a593Smuzhiyun {0x0000008c, 0x00006603},
528*4882a593Smuzhiyun {0x0000008d, 0x00000100},
529*4882a593Smuzhiyun {0x0000008f, 0x00001c0a},
530*4882a593Smuzhiyun {0x00000090, 0xff000001},
531*4882a593Smuzhiyun {0x00000094, 0x00101101},
532*4882a593Smuzhiyun {0x00000095, 0x00000fff},
533*4882a593Smuzhiyun {0x00000096, 0x00116fff},
534*4882a593Smuzhiyun {0x00000097, 0x60010000},
535*4882a593Smuzhiyun {0x00000098, 0x10010000},
536*4882a593Smuzhiyun {0x00000099, 0x00006000},
537*4882a593Smuzhiyun {0x0000009a, 0x00001000},
538*4882a593Smuzhiyun {0x0000009f, 0x00946a00}
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
542*4882a593Smuzhiyun {0x00000077, 0xff010100},
543*4882a593Smuzhiyun {0x00000078, 0x00000000},
544*4882a593Smuzhiyun {0x00000079, 0x00001434},
545*4882a593Smuzhiyun {0x0000007a, 0xcc08ec08},
546*4882a593Smuzhiyun {0x0000007b, 0x00040000},
547*4882a593Smuzhiyun {0x0000007c, 0x000080c0},
548*4882a593Smuzhiyun {0x0000007d, 0x09000000},
549*4882a593Smuzhiyun {0x0000007e, 0x00210404},
550*4882a593Smuzhiyun {0x00000081, 0x08a8e800},
551*4882a593Smuzhiyun {0x00000082, 0x00030444},
552*4882a593Smuzhiyun {0x00000083, 0x00000000},
553*4882a593Smuzhiyun {0x00000085, 0x00000001},
554*4882a593Smuzhiyun {0x00000086, 0x00000002},
555*4882a593Smuzhiyun {0x00000087, 0x48490000},
556*4882a593Smuzhiyun {0x00000088, 0x20244647},
557*4882a593Smuzhiyun {0x00000089, 0x00000005},
558*4882a593Smuzhiyun {0x0000008b, 0x66030000},
559*4882a593Smuzhiyun {0x0000008c, 0x00006603},
560*4882a593Smuzhiyun {0x0000008d, 0x00000100},
561*4882a593Smuzhiyun {0x0000008f, 0x00001c0a},
562*4882a593Smuzhiyun {0x00000090, 0xff000001},
563*4882a593Smuzhiyun {0x00000094, 0x00101101},
564*4882a593Smuzhiyun {0x00000095, 0x00000fff},
565*4882a593Smuzhiyun {0x00000096, 0x00116fff},
566*4882a593Smuzhiyun {0x00000097, 0x60010000},
567*4882a593Smuzhiyun {0x00000098, 0x10010000},
568*4882a593Smuzhiyun {0x00000099, 0x00006000},
569*4882a593Smuzhiyun {0x0000009a, 0x00001000},
570*4882a593Smuzhiyun {0x0000009f, 0x00936a00}
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
574*4882a593Smuzhiyun {0x00000077, 0xff010100},
575*4882a593Smuzhiyun {0x00000078, 0x00000000},
576*4882a593Smuzhiyun {0x00000079, 0x00001434},
577*4882a593Smuzhiyun {0x0000007a, 0xcc08ec08},
578*4882a593Smuzhiyun {0x0000007b, 0x00040000},
579*4882a593Smuzhiyun {0x0000007c, 0x000080c0},
580*4882a593Smuzhiyun {0x0000007d, 0x09000000},
581*4882a593Smuzhiyun {0x0000007e, 0x00210404},
582*4882a593Smuzhiyun {0x00000081, 0x08a8e800},
583*4882a593Smuzhiyun {0x00000082, 0x00030444},
584*4882a593Smuzhiyun {0x00000083, 0x00000000},
585*4882a593Smuzhiyun {0x00000085, 0x00000001},
586*4882a593Smuzhiyun {0x00000086, 0x00000002},
587*4882a593Smuzhiyun {0x00000087, 0x48490000},
588*4882a593Smuzhiyun {0x00000088, 0x20244647},
589*4882a593Smuzhiyun {0x00000089, 0x00000005},
590*4882a593Smuzhiyun {0x0000008b, 0x66030000},
591*4882a593Smuzhiyun {0x0000008c, 0x00006603},
592*4882a593Smuzhiyun {0x0000008d, 0x00000100},
593*4882a593Smuzhiyun {0x0000008f, 0x00001c0a},
594*4882a593Smuzhiyun {0x00000090, 0xff000001},
595*4882a593Smuzhiyun {0x00000094, 0x00101101},
596*4882a593Smuzhiyun {0x00000095, 0x00000fff},
597*4882a593Smuzhiyun {0x00000096, 0x00116fff},
598*4882a593Smuzhiyun {0x00000097, 0x60010000},
599*4882a593Smuzhiyun {0x00000098, 0x10010000},
600*4882a593Smuzhiyun {0x00000099, 0x00006000},
601*4882a593Smuzhiyun {0x0000009a, 0x00001000},
602*4882a593Smuzhiyun {0x0000009f, 0x00916a00}
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
606*4882a593Smuzhiyun {0x00000077, 0xff010100},
607*4882a593Smuzhiyun {0x00000078, 0x00000000},
608*4882a593Smuzhiyun {0x00000079, 0x00001434},
609*4882a593Smuzhiyun {0x0000007a, 0xcc08ec08},
610*4882a593Smuzhiyun {0x0000007b, 0x00040000},
611*4882a593Smuzhiyun {0x0000007c, 0x000080c0},
612*4882a593Smuzhiyun {0x0000007d, 0x09000000},
613*4882a593Smuzhiyun {0x0000007e, 0x00210404},
614*4882a593Smuzhiyun {0x00000081, 0x08a8e800},
615*4882a593Smuzhiyun {0x00000082, 0x00030444},
616*4882a593Smuzhiyun {0x00000083, 0x00000000},
617*4882a593Smuzhiyun {0x00000085, 0x00000001},
618*4882a593Smuzhiyun {0x00000086, 0x00000002},
619*4882a593Smuzhiyun {0x00000087, 0x48490000},
620*4882a593Smuzhiyun {0x00000088, 0x20244647},
621*4882a593Smuzhiyun {0x00000089, 0x00000005},
622*4882a593Smuzhiyun {0x0000008b, 0x66030000},
623*4882a593Smuzhiyun {0x0000008c, 0x00006603},
624*4882a593Smuzhiyun {0x0000008d, 0x00000100},
625*4882a593Smuzhiyun {0x0000008f, 0x00001c0a},
626*4882a593Smuzhiyun {0x00000090, 0xff000001},
627*4882a593Smuzhiyun {0x00000094, 0x00101101},
628*4882a593Smuzhiyun {0x00000095, 0x00000fff},
629*4882a593Smuzhiyun {0x00000096, 0x00116fff},
630*4882a593Smuzhiyun {0x00000097, 0x60010000},
631*4882a593Smuzhiyun {0x00000098, 0x10010000},
632*4882a593Smuzhiyun {0x00000099, 0x00006000},
633*4882a593Smuzhiyun {0x0000009a, 0x00001000},
634*4882a593Smuzhiyun {0x0000009f, 0x00976b00}
635*4882a593Smuzhiyun };
636*4882a593Smuzhiyun
ni_mc_load_microcode(struct radeon_device * rdev)637*4882a593Smuzhiyun int ni_mc_load_microcode(struct radeon_device *rdev)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun const __be32 *fw_data;
640*4882a593Smuzhiyun u32 mem_type, running, blackout = 0;
641*4882a593Smuzhiyun u32 *io_mc_regs;
642*4882a593Smuzhiyun int i, ucode_size, regs_size;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (!rdev->mc_fw)
645*4882a593Smuzhiyun return -EINVAL;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun switch (rdev->family) {
648*4882a593Smuzhiyun case CHIP_BARTS:
649*4882a593Smuzhiyun io_mc_regs = (u32 *)&barts_io_mc_regs;
650*4882a593Smuzhiyun ucode_size = BTC_MC_UCODE_SIZE;
651*4882a593Smuzhiyun regs_size = BTC_IO_MC_REGS_SIZE;
652*4882a593Smuzhiyun break;
653*4882a593Smuzhiyun case CHIP_TURKS:
654*4882a593Smuzhiyun io_mc_regs = (u32 *)&turks_io_mc_regs;
655*4882a593Smuzhiyun ucode_size = BTC_MC_UCODE_SIZE;
656*4882a593Smuzhiyun regs_size = BTC_IO_MC_REGS_SIZE;
657*4882a593Smuzhiyun break;
658*4882a593Smuzhiyun case CHIP_CAICOS:
659*4882a593Smuzhiyun default:
660*4882a593Smuzhiyun io_mc_regs = (u32 *)&caicos_io_mc_regs;
661*4882a593Smuzhiyun ucode_size = BTC_MC_UCODE_SIZE;
662*4882a593Smuzhiyun regs_size = BTC_IO_MC_REGS_SIZE;
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun case CHIP_CAYMAN:
665*4882a593Smuzhiyun io_mc_regs = (u32 *)&cayman_io_mc_regs;
666*4882a593Smuzhiyun ucode_size = CAYMAN_MC_UCODE_SIZE;
667*4882a593Smuzhiyun regs_size = BTC_IO_MC_REGS_SIZE;
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
672*4882a593Smuzhiyun running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
675*4882a593Smuzhiyun if (running) {
676*4882a593Smuzhiyun blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
677*4882a593Smuzhiyun WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* reset the engine and set to writable */
681*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
682*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun /* load mc io regs */
685*4882a593Smuzhiyun for (i = 0; i < regs_size; i++) {
686*4882a593Smuzhiyun WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
687*4882a593Smuzhiyun WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun /* load the MC ucode */
690*4882a593Smuzhiyun fw_data = (const __be32 *)rdev->mc_fw->data;
691*4882a593Smuzhiyun for (i = 0; i < ucode_size; i++)
692*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /* put the engine back into the active state */
695*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
696*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
697*4882a593Smuzhiyun WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun /* wait for training to complete */
700*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
701*4882a593Smuzhiyun if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun udelay(1);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (running)
707*4882a593Smuzhiyun WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return 0;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
ni_init_microcode(struct radeon_device * rdev)713*4882a593Smuzhiyun int ni_init_microcode(struct radeon_device *rdev)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun const char *chip_name;
716*4882a593Smuzhiyun const char *rlc_chip_name;
717*4882a593Smuzhiyun size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
718*4882a593Smuzhiyun size_t smc_req_size = 0;
719*4882a593Smuzhiyun char fw_name[30];
720*4882a593Smuzhiyun int err;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun DRM_DEBUG("\n");
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun switch (rdev->family) {
725*4882a593Smuzhiyun case CHIP_BARTS:
726*4882a593Smuzhiyun chip_name = "BARTS";
727*4882a593Smuzhiyun rlc_chip_name = "BTC";
728*4882a593Smuzhiyun pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
729*4882a593Smuzhiyun me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
730*4882a593Smuzhiyun rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
731*4882a593Smuzhiyun mc_req_size = BTC_MC_UCODE_SIZE * 4;
732*4882a593Smuzhiyun smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
733*4882a593Smuzhiyun break;
734*4882a593Smuzhiyun case CHIP_TURKS:
735*4882a593Smuzhiyun chip_name = "TURKS";
736*4882a593Smuzhiyun rlc_chip_name = "BTC";
737*4882a593Smuzhiyun pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
738*4882a593Smuzhiyun me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
739*4882a593Smuzhiyun rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
740*4882a593Smuzhiyun mc_req_size = BTC_MC_UCODE_SIZE * 4;
741*4882a593Smuzhiyun smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun case CHIP_CAICOS:
744*4882a593Smuzhiyun chip_name = "CAICOS";
745*4882a593Smuzhiyun rlc_chip_name = "BTC";
746*4882a593Smuzhiyun pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
747*4882a593Smuzhiyun me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
748*4882a593Smuzhiyun rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
749*4882a593Smuzhiyun mc_req_size = BTC_MC_UCODE_SIZE * 4;
750*4882a593Smuzhiyun smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
751*4882a593Smuzhiyun break;
752*4882a593Smuzhiyun case CHIP_CAYMAN:
753*4882a593Smuzhiyun chip_name = "CAYMAN";
754*4882a593Smuzhiyun rlc_chip_name = "CAYMAN";
755*4882a593Smuzhiyun pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
756*4882a593Smuzhiyun me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
757*4882a593Smuzhiyun rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
758*4882a593Smuzhiyun mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
759*4882a593Smuzhiyun smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun case CHIP_ARUBA:
762*4882a593Smuzhiyun chip_name = "ARUBA";
763*4882a593Smuzhiyun rlc_chip_name = "ARUBA";
764*4882a593Smuzhiyun /* pfp/me same size as CAYMAN */
765*4882a593Smuzhiyun pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
766*4882a593Smuzhiyun me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
767*4882a593Smuzhiyun rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
768*4882a593Smuzhiyun mc_req_size = 0;
769*4882a593Smuzhiyun break;
770*4882a593Smuzhiyun default: BUG();
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun DRM_INFO("Loading %s Microcode\n", chip_name);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
776*4882a593Smuzhiyun err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
777*4882a593Smuzhiyun if (err)
778*4882a593Smuzhiyun goto out;
779*4882a593Smuzhiyun if (rdev->pfp_fw->size != pfp_req_size) {
780*4882a593Smuzhiyun pr_err("ni_cp: Bogus length %zu in firmware \"%s\"\n",
781*4882a593Smuzhiyun rdev->pfp_fw->size, fw_name);
782*4882a593Smuzhiyun err = -EINVAL;
783*4882a593Smuzhiyun goto out;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
787*4882a593Smuzhiyun err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
788*4882a593Smuzhiyun if (err)
789*4882a593Smuzhiyun goto out;
790*4882a593Smuzhiyun if (rdev->me_fw->size != me_req_size) {
791*4882a593Smuzhiyun pr_err("ni_cp: Bogus length %zu in firmware \"%s\"\n",
792*4882a593Smuzhiyun rdev->me_fw->size, fw_name);
793*4882a593Smuzhiyun err = -EINVAL;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
797*4882a593Smuzhiyun err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
798*4882a593Smuzhiyun if (err)
799*4882a593Smuzhiyun goto out;
800*4882a593Smuzhiyun if (rdev->rlc_fw->size != rlc_req_size) {
801*4882a593Smuzhiyun pr_err("ni_rlc: Bogus length %zu in firmware \"%s\"\n",
802*4882a593Smuzhiyun rdev->rlc_fw->size, fw_name);
803*4882a593Smuzhiyun err = -EINVAL;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun /* no MC ucode on TN */
807*4882a593Smuzhiyun if (!(rdev->flags & RADEON_IS_IGP)) {
808*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
809*4882a593Smuzhiyun err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
810*4882a593Smuzhiyun if (err)
811*4882a593Smuzhiyun goto out;
812*4882a593Smuzhiyun if (rdev->mc_fw->size != mc_req_size) {
813*4882a593Smuzhiyun pr_err("ni_mc: Bogus length %zu in firmware \"%s\"\n",
814*4882a593Smuzhiyun rdev->mc_fw->size, fw_name);
815*4882a593Smuzhiyun err = -EINVAL;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
820*4882a593Smuzhiyun snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
821*4882a593Smuzhiyun err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
822*4882a593Smuzhiyun if (err) {
823*4882a593Smuzhiyun pr_err("smc: error loading firmware \"%s\"\n", fw_name);
824*4882a593Smuzhiyun release_firmware(rdev->smc_fw);
825*4882a593Smuzhiyun rdev->smc_fw = NULL;
826*4882a593Smuzhiyun err = 0;
827*4882a593Smuzhiyun } else if (rdev->smc_fw->size != smc_req_size) {
828*4882a593Smuzhiyun pr_err("ni_mc: Bogus length %zu in firmware \"%s\"\n",
829*4882a593Smuzhiyun rdev->mc_fw->size, fw_name);
830*4882a593Smuzhiyun err = -EINVAL;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun out:
835*4882a593Smuzhiyun if (err) {
836*4882a593Smuzhiyun if (err != -EINVAL)
837*4882a593Smuzhiyun pr_err("ni_cp: Failed to load firmware \"%s\"\n",
838*4882a593Smuzhiyun fw_name);
839*4882a593Smuzhiyun release_firmware(rdev->pfp_fw);
840*4882a593Smuzhiyun rdev->pfp_fw = NULL;
841*4882a593Smuzhiyun release_firmware(rdev->me_fw);
842*4882a593Smuzhiyun rdev->me_fw = NULL;
843*4882a593Smuzhiyun release_firmware(rdev->rlc_fw);
844*4882a593Smuzhiyun rdev->rlc_fw = NULL;
845*4882a593Smuzhiyun release_firmware(rdev->mc_fw);
846*4882a593Smuzhiyun rdev->mc_fw = NULL;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun return err;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /**
852*4882a593Smuzhiyun * cayman_get_allowed_info_register - fetch the register for the info ioctl
853*4882a593Smuzhiyun *
854*4882a593Smuzhiyun * @rdev: radeon_device pointer
855*4882a593Smuzhiyun * @reg: register offset in bytes
856*4882a593Smuzhiyun * @val: register value
857*4882a593Smuzhiyun *
858*4882a593Smuzhiyun * Returns 0 for success or -EINVAL for an invalid register
859*4882a593Smuzhiyun *
860*4882a593Smuzhiyun */
cayman_get_allowed_info_register(struct radeon_device * rdev,u32 reg,u32 * val)861*4882a593Smuzhiyun int cayman_get_allowed_info_register(struct radeon_device *rdev,
862*4882a593Smuzhiyun u32 reg, u32 *val)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun switch (reg) {
865*4882a593Smuzhiyun case GRBM_STATUS:
866*4882a593Smuzhiyun case GRBM_STATUS_SE0:
867*4882a593Smuzhiyun case GRBM_STATUS_SE1:
868*4882a593Smuzhiyun case SRBM_STATUS:
869*4882a593Smuzhiyun case SRBM_STATUS2:
870*4882a593Smuzhiyun case (DMA_STATUS_REG + DMA0_REGISTER_OFFSET):
871*4882a593Smuzhiyun case (DMA_STATUS_REG + DMA1_REGISTER_OFFSET):
872*4882a593Smuzhiyun case UVD_STATUS:
873*4882a593Smuzhiyun *val = RREG32(reg);
874*4882a593Smuzhiyun return 0;
875*4882a593Smuzhiyun default:
876*4882a593Smuzhiyun return -EINVAL;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
tn_get_temp(struct radeon_device * rdev)880*4882a593Smuzhiyun int tn_get_temp(struct radeon_device *rdev)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
883*4882a593Smuzhiyun int actual_temp = (temp / 8) - 49;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun return actual_temp * 1000;
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * Core functions
890*4882a593Smuzhiyun */
cayman_gpu_init(struct radeon_device * rdev)891*4882a593Smuzhiyun static void cayman_gpu_init(struct radeon_device *rdev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun u32 gb_addr_config = 0;
894*4882a593Smuzhiyun u32 mc_shared_chmap, mc_arb_ramcfg;
895*4882a593Smuzhiyun u32 cgts_tcc_disable;
896*4882a593Smuzhiyun u32 sx_debug_1;
897*4882a593Smuzhiyun u32 smx_dc_ctl0;
898*4882a593Smuzhiyun u32 cgts_sm_ctrl_reg;
899*4882a593Smuzhiyun u32 hdp_host_path_cntl;
900*4882a593Smuzhiyun u32 tmp;
901*4882a593Smuzhiyun u32 disabled_rb_mask;
902*4882a593Smuzhiyun int i, j;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun switch (rdev->family) {
905*4882a593Smuzhiyun case CHIP_CAYMAN:
906*4882a593Smuzhiyun rdev->config.cayman.max_shader_engines = 2;
907*4882a593Smuzhiyun rdev->config.cayman.max_pipes_per_simd = 4;
908*4882a593Smuzhiyun rdev->config.cayman.max_tile_pipes = 8;
909*4882a593Smuzhiyun rdev->config.cayman.max_simds_per_se = 12;
910*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se = 4;
911*4882a593Smuzhiyun rdev->config.cayman.max_texture_channel_caches = 8;
912*4882a593Smuzhiyun rdev->config.cayman.max_gprs = 256;
913*4882a593Smuzhiyun rdev->config.cayman.max_threads = 256;
914*4882a593Smuzhiyun rdev->config.cayman.max_gs_threads = 32;
915*4882a593Smuzhiyun rdev->config.cayman.max_stack_entries = 512;
916*4882a593Smuzhiyun rdev->config.cayman.sx_num_of_sets = 8;
917*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_size = 256;
918*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_pos_size = 64;
919*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_smx_size = 192;
920*4882a593Smuzhiyun rdev->config.cayman.max_hw_contexts = 8;
921*4882a593Smuzhiyun rdev->config.cayman.sq_num_cf_insts = 2;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun rdev->config.cayman.sc_prim_fifo_size = 0x100;
924*4882a593Smuzhiyun rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
925*4882a593Smuzhiyun rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
926*4882a593Smuzhiyun gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun case CHIP_ARUBA:
929*4882a593Smuzhiyun default:
930*4882a593Smuzhiyun rdev->config.cayman.max_shader_engines = 1;
931*4882a593Smuzhiyun rdev->config.cayman.max_pipes_per_simd = 4;
932*4882a593Smuzhiyun rdev->config.cayman.max_tile_pipes = 2;
933*4882a593Smuzhiyun if ((rdev->pdev->device == 0x9900) ||
934*4882a593Smuzhiyun (rdev->pdev->device == 0x9901) ||
935*4882a593Smuzhiyun (rdev->pdev->device == 0x9905) ||
936*4882a593Smuzhiyun (rdev->pdev->device == 0x9906) ||
937*4882a593Smuzhiyun (rdev->pdev->device == 0x9907) ||
938*4882a593Smuzhiyun (rdev->pdev->device == 0x9908) ||
939*4882a593Smuzhiyun (rdev->pdev->device == 0x9909) ||
940*4882a593Smuzhiyun (rdev->pdev->device == 0x990B) ||
941*4882a593Smuzhiyun (rdev->pdev->device == 0x990C) ||
942*4882a593Smuzhiyun (rdev->pdev->device == 0x990F) ||
943*4882a593Smuzhiyun (rdev->pdev->device == 0x9910) ||
944*4882a593Smuzhiyun (rdev->pdev->device == 0x9917) ||
945*4882a593Smuzhiyun (rdev->pdev->device == 0x9999) ||
946*4882a593Smuzhiyun (rdev->pdev->device == 0x999C)) {
947*4882a593Smuzhiyun rdev->config.cayman.max_simds_per_se = 6;
948*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se = 2;
949*4882a593Smuzhiyun rdev->config.cayman.max_hw_contexts = 8;
950*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_size = 256;
951*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_pos_size = 64;
952*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_smx_size = 192;
953*4882a593Smuzhiyun } else if ((rdev->pdev->device == 0x9903) ||
954*4882a593Smuzhiyun (rdev->pdev->device == 0x9904) ||
955*4882a593Smuzhiyun (rdev->pdev->device == 0x990A) ||
956*4882a593Smuzhiyun (rdev->pdev->device == 0x990D) ||
957*4882a593Smuzhiyun (rdev->pdev->device == 0x990E) ||
958*4882a593Smuzhiyun (rdev->pdev->device == 0x9913) ||
959*4882a593Smuzhiyun (rdev->pdev->device == 0x9918) ||
960*4882a593Smuzhiyun (rdev->pdev->device == 0x999D)) {
961*4882a593Smuzhiyun rdev->config.cayman.max_simds_per_se = 4;
962*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se = 2;
963*4882a593Smuzhiyun rdev->config.cayman.max_hw_contexts = 8;
964*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_size = 256;
965*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_pos_size = 64;
966*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_smx_size = 192;
967*4882a593Smuzhiyun } else if ((rdev->pdev->device == 0x9919) ||
968*4882a593Smuzhiyun (rdev->pdev->device == 0x9990) ||
969*4882a593Smuzhiyun (rdev->pdev->device == 0x9991) ||
970*4882a593Smuzhiyun (rdev->pdev->device == 0x9994) ||
971*4882a593Smuzhiyun (rdev->pdev->device == 0x9995) ||
972*4882a593Smuzhiyun (rdev->pdev->device == 0x9996) ||
973*4882a593Smuzhiyun (rdev->pdev->device == 0x999A) ||
974*4882a593Smuzhiyun (rdev->pdev->device == 0x99A0)) {
975*4882a593Smuzhiyun rdev->config.cayman.max_simds_per_se = 3;
976*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se = 1;
977*4882a593Smuzhiyun rdev->config.cayman.max_hw_contexts = 4;
978*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_size = 128;
979*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_pos_size = 32;
980*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_smx_size = 96;
981*4882a593Smuzhiyun } else {
982*4882a593Smuzhiyun rdev->config.cayman.max_simds_per_se = 2;
983*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se = 1;
984*4882a593Smuzhiyun rdev->config.cayman.max_hw_contexts = 4;
985*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_size = 128;
986*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_pos_size = 32;
987*4882a593Smuzhiyun rdev->config.cayman.sx_max_export_smx_size = 96;
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun rdev->config.cayman.max_texture_channel_caches = 2;
990*4882a593Smuzhiyun rdev->config.cayman.max_gprs = 256;
991*4882a593Smuzhiyun rdev->config.cayman.max_threads = 256;
992*4882a593Smuzhiyun rdev->config.cayman.max_gs_threads = 32;
993*4882a593Smuzhiyun rdev->config.cayman.max_stack_entries = 512;
994*4882a593Smuzhiyun rdev->config.cayman.sx_num_of_sets = 8;
995*4882a593Smuzhiyun rdev->config.cayman.sq_num_cf_insts = 2;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun rdev->config.cayman.sc_prim_fifo_size = 0x40;
998*4882a593Smuzhiyun rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
999*4882a593Smuzhiyun rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
1000*4882a593Smuzhiyun gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
1001*4882a593Smuzhiyun break;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Initialize HDP */
1005*4882a593Smuzhiyun for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1006*4882a593Smuzhiyun WREG32((0x2c14 + j), 0x00000000);
1007*4882a593Smuzhiyun WREG32((0x2c18 + j), 0x00000000);
1008*4882a593Smuzhiyun WREG32((0x2c1c + j), 0x00000000);
1009*4882a593Smuzhiyun WREG32((0x2c20 + j), 0x00000000);
1010*4882a593Smuzhiyun WREG32((0x2c24 + j), 0x00000000);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1014*4882a593Smuzhiyun WREG32(SRBM_INT_CNTL, 0x1);
1015*4882a593Smuzhiyun WREG32(SRBM_INT_ACK, 0x1);
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun evergreen_fix_pci_max_read_req_size(rdev);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
1020*4882a593Smuzhiyun mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
1023*4882a593Smuzhiyun rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1024*4882a593Smuzhiyun if (rdev->config.cayman.mem_row_size_in_kb > 4)
1025*4882a593Smuzhiyun rdev->config.cayman.mem_row_size_in_kb = 4;
1026*4882a593Smuzhiyun /* XXX use MC settings? */
1027*4882a593Smuzhiyun rdev->config.cayman.shader_engine_tile_size = 32;
1028*4882a593Smuzhiyun rdev->config.cayman.num_gpus = 1;
1029*4882a593Smuzhiyun rdev->config.cayman.multi_gpu_tile_size = 64;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
1032*4882a593Smuzhiyun rdev->config.cayman.num_tile_pipes = (1 << tmp);
1033*4882a593Smuzhiyun tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
1034*4882a593Smuzhiyun rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
1035*4882a593Smuzhiyun tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
1036*4882a593Smuzhiyun rdev->config.cayman.num_shader_engines = tmp + 1;
1037*4882a593Smuzhiyun tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
1038*4882a593Smuzhiyun rdev->config.cayman.num_gpus = tmp + 1;
1039*4882a593Smuzhiyun tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
1040*4882a593Smuzhiyun rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
1041*4882a593Smuzhiyun tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
1042*4882a593Smuzhiyun rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* setup tiling info dword. gb_addr_config is not adequate since it does
1046*4882a593Smuzhiyun * not have bank info, so create a custom tiling dword.
1047*4882a593Smuzhiyun * bits 3:0 num_pipes
1048*4882a593Smuzhiyun * bits 7:4 num_banks
1049*4882a593Smuzhiyun * bits 11:8 group_size
1050*4882a593Smuzhiyun * bits 15:12 row_size
1051*4882a593Smuzhiyun */
1052*4882a593Smuzhiyun rdev->config.cayman.tile_config = 0;
1053*4882a593Smuzhiyun switch (rdev->config.cayman.num_tile_pipes) {
1054*4882a593Smuzhiyun case 1:
1055*4882a593Smuzhiyun default:
1056*4882a593Smuzhiyun rdev->config.cayman.tile_config |= (0 << 0);
1057*4882a593Smuzhiyun break;
1058*4882a593Smuzhiyun case 2:
1059*4882a593Smuzhiyun rdev->config.cayman.tile_config |= (1 << 0);
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun case 4:
1062*4882a593Smuzhiyun rdev->config.cayman.tile_config |= (2 << 0);
1063*4882a593Smuzhiyun break;
1064*4882a593Smuzhiyun case 8:
1065*4882a593Smuzhiyun rdev->config.cayman.tile_config |= (3 << 0);
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
1070*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
1071*4882a593Smuzhiyun rdev->config.cayman.tile_config |= 1 << 4;
1072*4882a593Smuzhiyun else {
1073*4882a593Smuzhiyun switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
1074*4882a593Smuzhiyun case 0: /* four banks */
1075*4882a593Smuzhiyun rdev->config.cayman.tile_config |= 0 << 4;
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun case 1: /* eight banks */
1078*4882a593Smuzhiyun rdev->config.cayman.tile_config |= 1 << 4;
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case 2: /* sixteen banks */
1081*4882a593Smuzhiyun default:
1082*4882a593Smuzhiyun rdev->config.cayman.tile_config |= 2 << 4;
1083*4882a593Smuzhiyun break;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun rdev->config.cayman.tile_config |=
1087*4882a593Smuzhiyun ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
1088*4882a593Smuzhiyun rdev->config.cayman.tile_config |=
1089*4882a593Smuzhiyun ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun tmp = 0;
1092*4882a593Smuzhiyun for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
1093*4882a593Smuzhiyun u32 rb_disable_bitmap;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1096*4882a593Smuzhiyun WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1097*4882a593Smuzhiyun rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
1098*4882a593Smuzhiyun tmp <<= 4;
1099*4882a593Smuzhiyun tmp |= rb_disable_bitmap;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun /* enabled rb are just the one not disabled :) */
1102*4882a593Smuzhiyun disabled_rb_mask = tmp;
1103*4882a593Smuzhiyun tmp = 0;
1104*4882a593Smuzhiyun for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1105*4882a593Smuzhiyun tmp |= (1 << i);
1106*4882a593Smuzhiyun /* if all the backends are disabled, fix it up here */
1107*4882a593Smuzhiyun if ((disabled_rb_mask & tmp) == tmp) {
1108*4882a593Smuzhiyun for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
1109*4882a593Smuzhiyun disabled_rb_mask &= ~(1 << i);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun for (i = 0; i < rdev->config.cayman.max_shader_engines; i++) {
1113*4882a593Smuzhiyun u32 simd_disable_bitmap;
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1116*4882a593Smuzhiyun WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
1117*4882a593Smuzhiyun simd_disable_bitmap = (RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffff0000) >> 16;
1118*4882a593Smuzhiyun simd_disable_bitmap |= 0xffffffff << rdev->config.cayman.max_simds_per_se;
1119*4882a593Smuzhiyun tmp <<= 16;
1120*4882a593Smuzhiyun tmp |= simd_disable_bitmap;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun rdev->config.cayman.active_simds = hweight32(~tmp);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1125*4882a593Smuzhiyun WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun WREG32(GB_ADDR_CONFIG, gb_addr_config);
1128*4882a593Smuzhiyun WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
1129*4882a593Smuzhiyun if (ASIC_IS_DCE6(rdev))
1130*4882a593Smuzhiyun WREG32(DMIF_ADDR_CALC, gb_addr_config);
1131*4882a593Smuzhiyun WREG32(HDP_ADDR_CONFIG, gb_addr_config);
1132*4882a593Smuzhiyun WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
1133*4882a593Smuzhiyun WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
1134*4882a593Smuzhiyun WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
1135*4882a593Smuzhiyun WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
1136*4882a593Smuzhiyun WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun if ((rdev->config.cayman.max_backends_per_se == 1) &&
1139*4882a593Smuzhiyun (rdev->flags & RADEON_IS_IGP)) {
1140*4882a593Smuzhiyun if ((disabled_rb_mask & 3) == 2) {
1141*4882a593Smuzhiyun /* RB1 disabled, RB0 enabled */
1142*4882a593Smuzhiyun tmp = 0x00000000;
1143*4882a593Smuzhiyun } else {
1144*4882a593Smuzhiyun /* RB0 disabled, RB1 enabled */
1145*4882a593Smuzhiyun tmp = 0x11111111;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun } else {
1148*4882a593Smuzhiyun tmp = gb_addr_config & NUM_PIPES_MASK;
1149*4882a593Smuzhiyun tmp = r6xx_remap_render_backend(rdev, tmp,
1150*4882a593Smuzhiyun rdev->config.cayman.max_backends_per_se *
1151*4882a593Smuzhiyun rdev->config.cayman.max_shader_engines,
1152*4882a593Smuzhiyun CAYMAN_MAX_BACKENDS, disabled_rb_mask);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun rdev->config.cayman.backend_map = tmp;
1155*4882a593Smuzhiyun WREG32(GB_BACKEND_MAP, tmp);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun cgts_tcc_disable = 0xffff0000;
1158*4882a593Smuzhiyun for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
1159*4882a593Smuzhiyun cgts_tcc_disable &= ~(1 << (16 + i));
1160*4882a593Smuzhiyun WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
1161*4882a593Smuzhiyun WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
1162*4882a593Smuzhiyun WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
1163*4882a593Smuzhiyun WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun /* reprogram the shader complex */
1166*4882a593Smuzhiyun cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
1167*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1168*4882a593Smuzhiyun WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
1169*4882a593Smuzhiyun WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* set HW defaults for 3D engine */
1172*4882a593Smuzhiyun WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun sx_debug_1 = RREG32(SX_DEBUG_1);
1175*4882a593Smuzhiyun sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
1176*4882a593Smuzhiyun WREG32(SX_DEBUG_1, sx_debug_1);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
1179*4882a593Smuzhiyun smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
1180*4882a593Smuzhiyun smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
1181*4882a593Smuzhiyun WREG32(SMX_DC_CTL0, smx_dc_ctl0);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* need to be explicitly zero-ed */
1186*4882a593Smuzhiyun WREG32(VGT_OFFCHIP_LDS_BASE, 0);
1187*4882a593Smuzhiyun WREG32(SQ_LSTMP_RING_BASE, 0);
1188*4882a593Smuzhiyun WREG32(SQ_HSTMP_RING_BASE, 0);
1189*4882a593Smuzhiyun WREG32(SQ_ESTMP_RING_BASE, 0);
1190*4882a593Smuzhiyun WREG32(SQ_GSTMP_RING_BASE, 0);
1191*4882a593Smuzhiyun WREG32(SQ_VSTMP_RING_BASE, 0);
1192*4882a593Smuzhiyun WREG32(SQ_PSTMP_RING_BASE, 0);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
1197*4882a593Smuzhiyun POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
1198*4882a593Smuzhiyun SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
1201*4882a593Smuzhiyun SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
1202*4882a593Smuzhiyun SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun WREG32(VGT_NUM_INSTANCES, 1);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun WREG32(CP_PERFMON_CNTL, 0);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
1210*4882a593Smuzhiyun FETCH_FIFO_HIWATER(0x4) |
1211*4882a593Smuzhiyun DONE_FIFO_HIWATER(0xe0) |
1212*4882a593Smuzhiyun ALU_UPDATE_FIFO_HIWATER(0x8)));
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
1215*4882a593Smuzhiyun WREG32(SQ_CONFIG, (VC_ENABLE |
1216*4882a593Smuzhiyun EXPORT_SRC_C |
1217*4882a593Smuzhiyun GFX_PRIO(0) |
1218*4882a593Smuzhiyun CS1_PRIO(0) |
1219*4882a593Smuzhiyun CS2_PRIO(1)));
1220*4882a593Smuzhiyun WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
1223*4882a593Smuzhiyun FORCE_EOV_MAX_REZ_CNT(255)));
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
1226*4882a593Smuzhiyun AUTO_INVLD_EN(ES_AND_GS_AUTO));
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun WREG32(VGT_GS_VERTEX_REUSE, 16);
1229*4882a593Smuzhiyun WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun WREG32(CB_PERF_CTR0_SEL_0, 0);
1232*4882a593Smuzhiyun WREG32(CB_PERF_CTR0_SEL_1, 0);
1233*4882a593Smuzhiyun WREG32(CB_PERF_CTR1_SEL_0, 0);
1234*4882a593Smuzhiyun WREG32(CB_PERF_CTR1_SEL_1, 0);
1235*4882a593Smuzhiyun WREG32(CB_PERF_CTR2_SEL_0, 0);
1236*4882a593Smuzhiyun WREG32(CB_PERF_CTR2_SEL_1, 0);
1237*4882a593Smuzhiyun WREG32(CB_PERF_CTR3_SEL_0, 0);
1238*4882a593Smuzhiyun WREG32(CB_PERF_CTR3_SEL_1, 0);
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun tmp = RREG32(HDP_MISC_CNTL);
1241*4882a593Smuzhiyun tmp |= HDP_FLUSH_INVALIDATE_CACHE;
1242*4882a593Smuzhiyun WREG32(HDP_MISC_CNTL, tmp);
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1245*4882a593Smuzhiyun WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun udelay(50);
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* set clockgating golden values on TN */
1252*4882a593Smuzhiyun if (rdev->family == CHIP_ARUBA) {
1253*4882a593Smuzhiyun tmp = RREG32_CG(CG_CGTT_LOCAL_0);
1254*4882a593Smuzhiyun tmp &= ~0x00380000;
1255*4882a593Smuzhiyun WREG32_CG(CG_CGTT_LOCAL_0, tmp);
1256*4882a593Smuzhiyun tmp = RREG32_CG(CG_CGTT_LOCAL_1);
1257*4882a593Smuzhiyun tmp &= ~0x0e000000;
1258*4882a593Smuzhiyun WREG32_CG(CG_CGTT_LOCAL_1, tmp);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /*
1263*4882a593Smuzhiyun * GART
1264*4882a593Smuzhiyun */
cayman_pcie_gart_tlb_flush(struct radeon_device * rdev)1265*4882a593Smuzhiyun void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun /* flush hdp cache */
1268*4882a593Smuzhiyun WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun /* bits 0-7 are the VM contexts0-7 */
1271*4882a593Smuzhiyun WREG32(VM_INVALIDATE_REQUEST, 1);
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun
cayman_pcie_gart_enable(struct radeon_device * rdev)1274*4882a593Smuzhiyun static int cayman_pcie_gart_enable(struct radeon_device *rdev)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun int i, r;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun if (rdev->gart.robj == NULL) {
1279*4882a593Smuzhiyun dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1280*4882a593Smuzhiyun return -EINVAL;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun r = radeon_gart_table_vram_pin(rdev);
1283*4882a593Smuzhiyun if (r)
1284*4882a593Smuzhiyun return r;
1285*4882a593Smuzhiyun /* Setup TLB control */
1286*4882a593Smuzhiyun WREG32(MC_VM_MX_L1_TLB_CNTL,
1287*4882a593Smuzhiyun (0xA << 7) |
1288*4882a593Smuzhiyun ENABLE_L1_TLB |
1289*4882a593Smuzhiyun ENABLE_L1_FRAGMENT_PROCESSING |
1290*4882a593Smuzhiyun SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1291*4882a593Smuzhiyun ENABLE_ADVANCED_DRIVER_MODEL |
1292*4882a593Smuzhiyun SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1293*4882a593Smuzhiyun /* Setup L2 cache */
1294*4882a593Smuzhiyun WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
1295*4882a593Smuzhiyun ENABLE_L2_FRAGMENT_PROCESSING |
1296*4882a593Smuzhiyun ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1297*4882a593Smuzhiyun ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1298*4882a593Smuzhiyun EFFECTIVE_L2_QUEUE_SIZE(7) |
1299*4882a593Smuzhiyun CONTEXT1_IDENTITY_ACCESS_MODE(1));
1300*4882a593Smuzhiyun WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
1301*4882a593Smuzhiyun WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1302*4882a593Smuzhiyun BANK_SELECT(6) |
1303*4882a593Smuzhiyun L2_CACHE_BIGK_FRAGMENT_SIZE(6));
1304*4882a593Smuzhiyun /* setup context0 */
1305*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1306*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1307*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1308*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1309*4882a593Smuzhiyun (u32)(rdev->dummy_page.addr >> 12));
1310*4882a593Smuzhiyun WREG32(VM_CONTEXT0_CNTL2, 0);
1311*4882a593Smuzhiyun WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1312*4882a593Smuzhiyun RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun WREG32(0x15D4, 0);
1315*4882a593Smuzhiyun WREG32(0x15D8, 0);
1316*4882a593Smuzhiyun WREG32(0x15DC, 0);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun /* empty context1-7 */
1319*4882a593Smuzhiyun /* Assign the pt base to something valid for now; the pts used for
1320*4882a593Smuzhiyun * the VMs are determined by the application and setup and assigned
1321*4882a593Smuzhiyun * on the fly in the vm part of radeon_gart.c
1322*4882a593Smuzhiyun */
1323*4882a593Smuzhiyun for (i = 1; i < 8; i++) {
1324*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
1325*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2),
1326*4882a593Smuzhiyun rdev->vm_manager.max_pfn - 1);
1327*4882a593Smuzhiyun WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
1328*4882a593Smuzhiyun rdev->vm_manager.saved_table_addr[i]);
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun /* enable context1-7 */
1332*4882a593Smuzhiyun WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
1333*4882a593Smuzhiyun (u32)(rdev->dummy_page.addr >> 12));
1334*4882a593Smuzhiyun WREG32(VM_CONTEXT1_CNTL2, 4);
1335*4882a593Smuzhiyun WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
1336*4882a593Smuzhiyun PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
1337*4882a593Smuzhiyun RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1338*4882a593Smuzhiyun RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1339*4882a593Smuzhiyun DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1340*4882a593Smuzhiyun DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
1341*4882a593Smuzhiyun PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
1342*4882a593Smuzhiyun PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
1343*4882a593Smuzhiyun VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
1344*4882a593Smuzhiyun VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
1345*4882a593Smuzhiyun READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
1346*4882a593Smuzhiyun READ_PROTECTION_FAULT_ENABLE_DEFAULT |
1347*4882a593Smuzhiyun WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
1348*4882a593Smuzhiyun WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun cayman_pcie_gart_tlb_flush(rdev);
1351*4882a593Smuzhiyun DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1352*4882a593Smuzhiyun (unsigned)(rdev->mc.gtt_size >> 20),
1353*4882a593Smuzhiyun (unsigned long long)rdev->gart.table_addr);
1354*4882a593Smuzhiyun rdev->gart.ready = true;
1355*4882a593Smuzhiyun return 0;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
cayman_pcie_gart_disable(struct radeon_device * rdev)1358*4882a593Smuzhiyun static void cayman_pcie_gart_disable(struct radeon_device *rdev)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun unsigned i;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun for (i = 1; i < 8; ++i) {
1363*4882a593Smuzhiyun rdev->vm_manager.saved_table_addr[i] = RREG32(
1364*4882a593Smuzhiyun VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2));
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* Disable all tables */
1368*4882a593Smuzhiyun WREG32(VM_CONTEXT0_CNTL, 0);
1369*4882a593Smuzhiyun WREG32(VM_CONTEXT1_CNTL, 0);
1370*4882a593Smuzhiyun /* Setup TLB control */
1371*4882a593Smuzhiyun WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
1372*4882a593Smuzhiyun SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1373*4882a593Smuzhiyun SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1374*4882a593Smuzhiyun /* Setup L2 cache */
1375*4882a593Smuzhiyun WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1376*4882a593Smuzhiyun ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1377*4882a593Smuzhiyun EFFECTIVE_L2_QUEUE_SIZE(7) |
1378*4882a593Smuzhiyun CONTEXT1_IDENTITY_ACCESS_MODE(1));
1379*4882a593Smuzhiyun WREG32(VM_L2_CNTL2, 0);
1380*4882a593Smuzhiyun WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1381*4882a593Smuzhiyun L2_CACHE_BIGK_FRAGMENT_SIZE(6));
1382*4882a593Smuzhiyun radeon_gart_table_vram_unpin(rdev);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
cayman_pcie_gart_fini(struct radeon_device * rdev)1385*4882a593Smuzhiyun static void cayman_pcie_gart_fini(struct radeon_device *rdev)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun cayman_pcie_gart_disable(rdev);
1388*4882a593Smuzhiyun radeon_gart_table_vram_free(rdev);
1389*4882a593Smuzhiyun radeon_gart_fini(rdev);
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
cayman_cp_int_cntl_setup(struct radeon_device * rdev,int ring,u32 cp_int_cntl)1392*4882a593Smuzhiyun void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
1393*4882a593Smuzhiyun int ring, u32 cp_int_cntl)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun WREG32(SRBM_GFX_CNTL, RINGID(ring));
1396*4882a593Smuzhiyun WREG32(CP_INT_CNTL, cp_int_cntl);
1397*4882a593Smuzhiyun }
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /*
1400*4882a593Smuzhiyun * CP.
1401*4882a593Smuzhiyun */
cayman_fence_ring_emit(struct radeon_device * rdev,struct radeon_fence * fence)1402*4882a593Smuzhiyun void cayman_fence_ring_emit(struct radeon_device *rdev,
1403*4882a593Smuzhiyun struct radeon_fence *fence)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[fence->ring];
1406*4882a593Smuzhiyun u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
1407*4882a593Smuzhiyun u32 cp_coher_cntl = PACKET3_FULL_CACHE_ENA | PACKET3_TC_ACTION_ENA |
1408*4882a593Smuzhiyun PACKET3_SH_ACTION_ENA;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* flush read cache over gart for this vmid */
1411*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1412*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3_ENGINE_ME | cp_coher_cntl);
1413*4882a593Smuzhiyun radeon_ring_write(ring, 0xFFFFFFFF);
1414*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1415*4882a593Smuzhiyun radeon_ring_write(ring, 10); /* poll interval */
1416*4882a593Smuzhiyun /* EVENT_WRITE_EOP - flush caches, send int */
1417*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1418*4882a593Smuzhiyun radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
1419*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(addr));
1420*4882a593Smuzhiyun radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
1421*4882a593Smuzhiyun radeon_ring_write(ring, fence->seq);
1422*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
cayman_ring_ib_execute(struct radeon_device * rdev,struct radeon_ib * ib)1425*4882a593Smuzhiyun void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[ib->ring];
1428*4882a593Smuzhiyun unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
1429*4882a593Smuzhiyun u32 cp_coher_cntl = PACKET3_FULL_CACHE_ENA | PACKET3_TC_ACTION_ENA |
1430*4882a593Smuzhiyun PACKET3_SH_ACTION_ENA;
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun /* set to DX10/11 mode */
1433*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1434*4882a593Smuzhiyun radeon_ring_write(ring, 1);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun if (ring->rptr_save_reg) {
1437*4882a593Smuzhiyun uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
1438*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1439*4882a593Smuzhiyun radeon_ring_write(ring, ((ring->rptr_save_reg -
1440*4882a593Smuzhiyun PACKET3_SET_CONFIG_REG_START) >> 2));
1441*4882a593Smuzhiyun radeon_ring_write(ring, next_rptr);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1445*4882a593Smuzhiyun radeon_ring_write(ring,
1446*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1447*4882a593Smuzhiyun (2 << 0) |
1448*4882a593Smuzhiyun #endif
1449*4882a593Smuzhiyun (ib->gpu_addr & 0xFFFFFFFC));
1450*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1451*4882a593Smuzhiyun radeon_ring_write(ring, ib->length_dw | (vm_id << 24));
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun /* flush read cache over gart for this vmid */
1454*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1455*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3_ENGINE_ME | cp_coher_cntl);
1456*4882a593Smuzhiyun radeon_ring_write(ring, 0xFFFFFFFF);
1457*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1458*4882a593Smuzhiyun radeon_ring_write(ring, (vm_id << 24) | 10); /* poll interval */
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
cayman_cp_enable(struct radeon_device * rdev,bool enable)1461*4882a593Smuzhiyun static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun if (enable)
1464*4882a593Smuzhiyun WREG32(CP_ME_CNTL, 0);
1465*4882a593Smuzhiyun else {
1466*4882a593Smuzhiyun if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
1467*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1468*4882a593Smuzhiyun WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
1469*4882a593Smuzhiyun WREG32(SCRATCH_UMSK, 0);
1470*4882a593Smuzhiyun rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
cayman_gfx_get_rptr(struct radeon_device * rdev,struct radeon_ring * ring)1474*4882a593Smuzhiyun u32 cayman_gfx_get_rptr(struct radeon_device *rdev,
1475*4882a593Smuzhiyun struct radeon_ring *ring)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun u32 rptr;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun if (rdev->wb.enabled)
1480*4882a593Smuzhiyun rptr = rdev->wb.wb[ring->rptr_offs/4];
1481*4882a593Smuzhiyun else {
1482*4882a593Smuzhiyun if (ring->idx == RADEON_RING_TYPE_GFX_INDEX)
1483*4882a593Smuzhiyun rptr = RREG32(CP_RB0_RPTR);
1484*4882a593Smuzhiyun else if (ring->idx == CAYMAN_RING_TYPE_CP1_INDEX)
1485*4882a593Smuzhiyun rptr = RREG32(CP_RB1_RPTR);
1486*4882a593Smuzhiyun else
1487*4882a593Smuzhiyun rptr = RREG32(CP_RB2_RPTR);
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun return rptr;
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun
cayman_gfx_get_wptr(struct radeon_device * rdev,struct radeon_ring * ring)1493*4882a593Smuzhiyun u32 cayman_gfx_get_wptr(struct radeon_device *rdev,
1494*4882a593Smuzhiyun struct radeon_ring *ring)
1495*4882a593Smuzhiyun {
1496*4882a593Smuzhiyun u32 wptr;
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun if (ring->idx == RADEON_RING_TYPE_GFX_INDEX)
1499*4882a593Smuzhiyun wptr = RREG32(CP_RB0_WPTR);
1500*4882a593Smuzhiyun else if (ring->idx == CAYMAN_RING_TYPE_CP1_INDEX)
1501*4882a593Smuzhiyun wptr = RREG32(CP_RB1_WPTR);
1502*4882a593Smuzhiyun else
1503*4882a593Smuzhiyun wptr = RREG32(CP_RB2_WPTR);
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun return wptr;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
cayman_gfx_set_wptr(struct radeon_device * rdev,struct radeon_ring * ring)1508*4882a593Smuzhiyun void cayman_gfx_set_wptr(struct radeon_device *rdev,
1509*4882a593Smuzhiyun struct radeon_ring *ring)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun if (ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
1512*4882a593Smuzhiyun WREG32(CP_RB0_WPTR, ring->wptr);
1513*4882a593Smuzhiyun (void)RREG32(CP_RB0_WPTR);
1514*4882a593Smuzhiyun } else if (ring->idx == CAYMAN_RING_TYPE_CP1_INDEX) {
1515*4882a593Smuzhiyun WREG32(CP_RB1_WPTR, ring->wptr);
1516*4882a593Smuzhiyun (void)RREG32(CP_RB1_WPTR);
1517*4882a593Smuzhiyun } else {
1518*4882a593Smuzhiyun WREG32(CP_RB2_WPTR, ring->wptr);
1519*4882a593Smuzhiyun (void)RREG32(CP_RB2_WPTR);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
cayman_cp_load_microcode(struct radeon_device * rdev)1523*4882a593Smuzhiyun static int cayman_cp_load_microcode(struct radeon_device *rdev)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun const __be32 *fw_data;
1526*4882a593Smuzhiyun int i;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (!rdev->me_fw || !rdev->pfp_fw)
1529*4882a593Smuzhiyun return -EINVAL;
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun cayman_cp_enable(rdev, false);
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun fw_data = (const __be32 *)rdev->pfp_fw->data;
1534*4882a593Smuzhiyun WREG32(CP_PFP_UCODE_ADDR, 0);
1535*4882a593Smuzhiyun for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
1536*4882a593Smuzhiyun WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1537*4882a593Smuzhiyun WREG32(CP_PFP_UCODE_ADDR, 0);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun fw_data = (const __be32 *)rdev->me_fw->data;
1540*4882a593Smuzhiyun WREG32(CP_ME_RAM_WADDR, 0);
1541*4882a593Smuzhiyun for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
1542*4882a593Smuzhiyun WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun WREG32(CP_PFP_UCODE_ADDR, 0);
1545*4882a593Smuzhiyun WREG32(CP_ME_RAM_WADDR, 0);
1546*4882a593Smuzhiyun WREG32(CP_ME_RAM_RADDR, 0);
1547*4882a593Smuzhiyun return 0;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
cayman_cp_start(struct radeon_device * rdev)1550*4882a593Smuzhiyun static int cayman_cp_start(struct radeon_device *rdev)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1553*4882a593Smuzhiyun int r, i;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 7);
1556*4882a593Smuzhiyun if (r) {
1557*4882a593Smuzhiyun DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1558*4882a593Smuzhiyun return r;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1561*4882a593Smuzhiyun radeon_ring_write(ring, 0x1);
1562*4882a593Smuzhiyun radeon_ring_write(ring, 0x0);
1563*4882a593Smuzhiyun radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
1564*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1565*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1566*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1567*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun cayman_cp_enable(rdev, true);
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
1572*4882a593Smuzhiyun if (r) {
1573*4882a593Smuzhiyun DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1574*4882a593Smuzhiyun return r;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /* setup clear context state */
1578*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1579*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun for (i = 0; i < cayman_default_size; i++)
1582*4882a593Smuzhiyun radeon_ring_write(ring, cayman_default_state[i]);
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1585*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun /* set clear context state */
1588*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1589*4882a593Smuzhiyun radeon_ring_write(ring, 0);
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun /* SQ_VTX_BASE_VTX_LOC */
1592*4882a593Smuzhiyun radeon_ring_write(ring, 0xc0026f00);
1593*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000000);
1594*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000000);
1595*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000000);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun /* Clear consts */
1598*4882a593Smuzhiyun radeon_ring_write(ring, 0xc0036f00);
1599*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000bc4);
1600*4882a593Smuzhiyun radeon_ring_write(ring, 0xffffffff);
1601*4882a593Smuzhiyun radeon_ring_write(ring, 0xffffffff);
1602*4882a593Smuzhiyun radeon_ring_write(ring, 0xffffffff);
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun radeon_ring_write(ring, 0xc0026900);
1605*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000316);
1606*4882a593Smuzhiyun radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1607*4882a593Smuzhiyun radeon_ring_write(ring, 0x00000010); /* */
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* XXX init other rings */
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun return 0;
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun
cayman_cp_fini(struct radeon_device * rdev)1616*4882a593Smuzhiyun static void cayman_cp_fini(struct radeon_device *rdev)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1619*4882a593Smuzhiyun cayman_cp_enable(rdev, false);
1620*4882a593Smuzhiyun radeon_ring_fini(rdev, ring);
1621*4882a593Smuzhiyun radeon_scratch_free(rdev, ring->rptr_save_reg);
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun
cayman_cp_resume(struct radeon_device * rdev)1624*4882a593Smuzhiyun static int cayman_cp_resume(struct radeon_device *rdev)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun static const int ridx[] = {
1627*4882a593Smuzhiyun RADEON_RING_TYPE_GFX_INDEX,
1628*4882a593Smuzhiyun CAYMAN_RING_TYPE_CP1_INDEX,
1629*4882a593Smuzhiyun CAYMAN_RING_TYPE_CP2_INDEX
1630*4882a593Smuzhiyun };
1631*4882a593Smuzhiyun static const unsigned cp_rb_cntl[] = {
1632*4882a593Smuzhiyun CP_RB0_CNTL,
1633*4882a593Smuzhiyun CP_RB1_CNTL,
1634*4882a593Smuzhiyun CP_RB2_CNTL,
1635*4882a593Smuzhiyun };
1636*4882a593Smuzhiyun static const unsigned cp_rb_rptr_addr[] = {
1637*4882a593Smuzhiyun CP_RB0_RPTR_ADDR,
1638*4882a593Smuzhiyun CP_RB1_RPTR_ADDR,
1639*4882a593Smuzhiyun CP_RB2_RPTR_ADDR
1640*4882a593Smuzhiyun };
1641*4882a593Smuzhiyun static const unsigned cp_rb_rptr_addr_hi[] = {
1642*4882a593Smuzhiyun CP_RB0_RPTR_ADDR_HI,
1643*4882a593Smuzhiyun CP_RB1_RPTR_ADDR_HI,
1644*4882a593Smuzhiyun CP_RB2_RPTR_ADDR_HI
1645*4882a593Smuzhiyun };
1646*4882a593Smuzhiyun static const unsigned cp_rb_base[] = {
1647*4882a593Smuzhiyun CP_RB0_BASE,
1648*4882a593Smuzhiyun CP_RB1_BASE,
1649*4882a593Smuzhiyun CP_RB2_BASE
1650*4882a593Smuzhiyun };
1651*4882a593Smuzhiyun static const unsigned cp_rb_rptr[] = {
1652*4882a593Smuzhiyun CP_RB0_RPTR,
1653*4882a593Smuzhiyun CP_RB1_RPTR,
1654*4882a593Smuzhiyun CP_RB2_RPTR
1655*4882a593Smuzhiyun };
1656*4882a593Smuzhiyun static const unsigned cp_rb_wptr[] = {
1657*4882a593Smuzhiyun CP_RB0_WPTR,
1658*4882a593Smuzhiyun CP_RB1_WPTR,
1659*4882a593Smuzhiyun CP_RB2_WPTR
1660*4882a593Smuzhiyun };
1661*4882a593Smuzhiyun struct radeon_ring *ring;
1662*4882a593Smuzhiyun int i, r;
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1665*4882a593Smuzhiyun WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1666*4882a593Smuzhiyun SOFT_RESET_PA |
1667*4882a593Smuzhiyun SOFT_RESET_SH |
1668*4882a593Smuzhiyun SOFT_RESET_VGT |
1669*4882a593Smuzhiyun SOFT_RESET_SPI |
1670*4882a593Smuzhiyun SOFT_RESET_SX));
1671*4882a593Smuzhiyun RREG32(GRBM_SOFT_RESET);
1672*4882a593Smuzhiyun mdelay(15);
1673*4882a593Smuzhiyun WREG32(GRBM_SOFT_RESET, 0);
1674*4882a593Smuzhiyun RREG32(GRBM_SOFT_RESET);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun WREG32(CP_SEM_WAIT_TIMER, 0x0);
1677*4882a593Smuzhiyun WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /* Set the write pointer delay */
1680*4882a593Smuzhiyun WREG32(CP_RB_WPTR_DELAY, 0);
1681*4882a593Smuzhiyun
1682*4882a593Smuzhiyun WREG32(CP_DEBUG, (1 << 27));
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /* set the wb address whether it's enabled or not */
1685*4882a593Smuzhiyun WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1686*4882a593Smuzhiyun WREG32(SCRATCH_UMSK, 0xff);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun for (i = 0; i < 3; ++i) {
1689*4882a593Smuzhiyun uint32_t rb_cntl;
1690*4882a593Smuzhiyun uint64_t addr;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun /* Set ring buffer size */
1693*4882a593Smuzhiyun ring = &rdev->ring[ridx[i]];
1694*4882a593Smuzhiyun rb_cntl = order_base_2(ring->ring_size / 8);
1695*4882a593Smuzhiyun rb_cntl |= order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8;
1696*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
1697*4882a593Smuzhiyun rb_cntl |= BUF_SWAP_32BIT;
1698*4882a593Smuzhiyun #endif
1699*4882a593Smuzhiyun WREG32(cp_rb_cntl[i], rb_cntl);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /* set the wb address whether it's enabled or not */
1702*4882a593Smuzhiyun addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
1703*4882a593Smuzhiyun WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
1704*4882a593Smuzhiyun WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
1705*4882a593Smuzhiyun }
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun /* set the rb base addr, this causes an internal reset of ALL rings */
1708*4882a593Smuzhiyun for (i = 0; i < 3; ++i) {
1709*4882a593Smuzhiyun ring = &rdev->ring[ridx[i]];
1710*4882a593Smuzhiyun WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun for (i = 0; i < 3; ++i) {
1714*4882a593Smuzhiyun /* Initialize the ring buffer's read and write pointers */
1715*4882a593Smuzhiyun ring = &rdev->ring[ridx[i]];
1716*4882a593Smuzhiyun WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun ring->wptr = 0;
1719*4882a593Smuzhiyun WREG32(cp_rb_rptr[i], 0);
1720*4882a593Smuzhiyun WREG32(cp_rb_wptr[i], ring->wptr);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun mdelay(1);
1723*4882a593Smuzhiyun WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* start the rings */
1727*4882a593Smuzhiyun cayman_cp_start(rdev);
1728*4882a593Smuzhiyun rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
1729*4882a593Smuzhiyun rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1730*4882a593Smuzhiyun rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
1731*4882a593Smuzhiyun /* this only test cp0 */
1732*4882a593Smuzhiyun r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1733*4882a593Smuzhiyun if (r) {
1734*4882a593Smuzhiyun rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1735*4882a593Smuzhiyun rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1736*4882a593Smuzhiyun rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
1737*4882a593Smuzhiyun return r;
1738*4882a593Smuzhiyun }
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
1741*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun return 0;
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun
cayman_gpu_check_soft_reset(struct radeon_device * rdev)1746*4882a593Smuzhiyun u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun u32 reset_mask = 0;
1749*4882a593Smuzhiyun u32 tmp;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun /* GRBM_STATUS */
1752*4882a593Smuzhiyun tmp = RREG32(GRBM_STATUS);
1753*4882a593Smuzhiyun if (tmp & (PA_BUSY | SC_BUSY |
1754*4882a593Smuzhiyun SH_BUSY | SX_BUSY |
1755*4882a593Smuzhiyun TA_BUSY | VGT_BUSY |
1756*4882a593Smuzhiyun DB_BUSY | CB_BUSY |
1757*4882a593Smuzhiyun GDS_BUSY | SPI_BUSY |
1758*4882a593Smuzhiyun IA_BUSY | IA_BUSY_NO_DMA))
1759*4882a593Smuzhiyun reset_mask |= RADEON_RESET_GFX;
1760*4882a593Smuzhiyun
1761*4882a593Smuzhiyun if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
1762*4882a593Smuzhiyun CP_BUSY | CP_COHERENCY_BUSY))
1763*4882a593Smuzhiyun reset_mask |= RADEON_RESET_CP;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun if (tmp & GRBM_EE_BUSY)
1766*4882a593Smuzhiyun reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun /* DMA_STATUS_REG 0 */
1769*4882a593Smuzhiyun tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
1770*4882a593Smuzhiyun if (!(tmp & DMA_IDLE))
1771*4882a593Smuzhiyun reset_mask |= RADEON_RESET_DMA;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun /* DMA_STATUS_REG 1 */
1774*4882a593Smuzhiyun tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
1775*4882a593Smuzhiyun if (!(tmp & DMA_IDLE))
1776*4882a593Smuzhiyun reset_mask |= RADEON_RESET_DMA1;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* SRBM_STATUS2 */
1779*4882a593Smuzhiyun tmp = RREG32(SRBM_STATUS2);
1780*4882a593Smuzhiyun if (tmp & DMA_BUSY)
1781*4882a593Smuzhiyun reset_mask |= RADEON_RESET_DMA;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun if (tmp & DMA1_BUSY)
1784*4882a593Smuzhiyun reset_mask |= RADEON_RESET_DMA1;
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* SRBM_STATUS */
1787*4882a593Smuzhiyun tmp = RREG32(SRBM_STATUS);
1788*4882a593Smuzhiyun if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
1789*4882a593Smuzhiyun reset_mask |= RADEON_RESET_RLC;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun if (tmp & IH_BUSY)
1792*4882a593Smuzhiyun reset_mask |= RADEON_RESET_IH;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun if (tmp & SEM_BUSY)
1795*4882a593Smuzhiyun reset_mask |= RADEON_RESET_SEM;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if (tmp & GRBM_RQ_PENDING)
1798*4882a593Smuzhiyun reset_mask |= RADEON_RESET_GRBM;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (tmp & VMC_BUSY)
1801*4882a593Smuzhiyun reset_mask |= RADEON_RESET_VMC;
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
1804*4882a593Smuzhiyun MCC_BUSY | MCD_BUSY))
1805*4882a593Smuzhiyun reset_mask |= RADEON_RESET_MC;
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun if (evergreen_is_display_hung(rdev))
1808*4882a593Smuzhiyun reset_mask |= RADEON_RESET_DISPLAY;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun /* VM_L2_STATUS */
1811*4882a593Smuzhiyun tmp = RREG32(VM_L2_STATUS);
1812*4882a593Smuzhiyun if (tmp & L2_BUSY)
1813*4882a593Smuzhiyun reset_mask |= RADEON_RESET_VMC;
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun /* Skip MC reset as it's mostly likely not hung, just busy */
1816*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_MC) {
1817*4882a593Smuzhiyun DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1818*4882a593Smuzhiyun reset_mask &= ~RADEON_RESET_MC;
1819*4882a593Smuzhiyun }
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun return reset_mask;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
cayman_gpu_soft_reset(struct radeon_device * rdev,u32 reset_mask)1824*4882a593Smuzhiyun static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
1825*4882a593Smuzhiyun {
1826*4882a593Smuzhiyun struct evergreen_mc_save save;
1827*4882a593Smuzhiyun u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1828*4882a593Smuzhiyun u32 tmp;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun if (reset_mask == 0)
1831*4882a593Smuzhiyun return;
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun evergreen_print_gpu_status_regs(rdev);
1836*4882a593Smuzhiyun dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
1837*4882a593Smuzhiyun RREG32(0x14F8));
1838*4882a593Smuzhiyun dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
1839*4882a593Smuzhiyun RREG32(0x14D8));
1840*4882a593Smuzhiyun dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
1841*4882a593Smuzhiyun RREG32(0x14FC));
1842*4882a593Smuzhiyun dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
1843*4882a593Smuzhiyun RREG32(0x14DC));
1844*4882a593Smuzhiyun
1845*4882a593Smuzhiyun /* Disable CP parsing/prefetching */
1846*4882a593Smuzhiyun WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_DMA) {
1849*4882a593Smuzhiyun /* dma0 */
1850*4882a593Smuzhiyun tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
1851*4882a593Smuzhiyun tmp &= ~DMA_RB_ENABLE;
1852*4882a593Smuzhiyun WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_DMA1) {
1856*4882a593Smuzhiyun /* dma1 */
1857*4882a593Smuzhiyun tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
1858*4882a593Smuzhiyun tmp &= ~DMA_RB_ENABLE;
1859*4882a593Smuzhiyun WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun
1862*4882a593Smuzhiyun udelay(50);
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun evergreen_mc_stop(rdev, &save);
1865*4882a593Smuzhiyun if (evergreen_mc_wait_for_idle(rdev)) {
1866*4882a593Smuzhiyun dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1870*4882a593Smuzhiyun grbm_soft_reset = SOFT_RESET_CB |
1871*4882a593Smuzhiyun SOFT_RESET_DB |
1872*4882a593Smuzhiyun SOFT_RESET_GDS |
1873*4882a593Smuzhiyun SOFT_RESET_PA |
1874*4882a593Smuzhiyun SOFT_RESET_SC |
1875*4882a593Smuzhiyun SOFT_RESET_SPI |
1876*4882a593Smuzhiyun SOFT_RESET_SH |
1877*4882a593Smuzhiyun SOFT_RESET_SX |
1878*4882a593Smuzhiyun SOFT_RESET_TC |
1879*4882a593Smuzhiyun SOFT_RESET_TA |
1880*4882a593Smuzhiyun SOFT_RESET_VGT |
1881*4882a593Smuzhiyun SOFT_RESET_IA;
1882*4882a593Smuzhiyun }
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_CP) {
1885*4882a593Smuzhiyun grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_GRBM;
1888*4882a593Smuzhiyun }
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_DMA)
1891*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_DMA;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_DMA1)
1894*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_DMA1;
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_DISPLAY)
1897*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_DC;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_RLC)
1900*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_RLC;
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_SEM)
1903*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_SEM;
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_IH)
1906*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_IH;
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_GRBM)
1909*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_GRBM;
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_VMC)
1912*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_VMC;
1913*4882a593Smuzhiyun
1914*4882a593Smuzhiyun if (!(rdev->flags & RADEON_IS_IGP)) {
1915*4882a593Smuzhiyun if (reset_mask & RADEON_RESET_MC)
1916*4882a593Smuzhiyun srbm_soft_reset |= SOFT_RESET_MC;
1917*4882a593Smuzhiyun }
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun if (grbm_soft_reset) {
1920*4882a593Smuzhiyun tmp = RREG32(GRBM_SOFT_RESET);
1921*4882a593Smuzhiyun tmp |= grbm_soft_reset;
1922*4882a593Smuzhiyun dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
1923*4882a593Smuzhiyun WREG32(GRBM_SOFT_RESET, tmp);
1924*4882a593Smuzhiyun tmp = RREG32(GRBM_SOFT_RESET);
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun udelay(50);
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun tmp &= ~grbm_soft_reset;
1929*4882a593Smuzhiyun WREG32(GRBM_SOFT_RESET, tmp);
1930*4882a593Smuzhiyun tmp = RREG32(GRBM_SOFT_RESET);
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun if (srbm_soft_reset) {
1934*4882a593Smuzhiyun tmp = RREG32(SRBM_SOFT_RESET);
1935*4882a593Smuzhiyun tmp |= srbm_soft_reset;
1936*4882a593Smuzhiyun dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1937*4882a593Smuzhiyun WREG32(SRBM_SOFT_RESET, tmp);
1938*4882a593Smuzhiyun tmp = RREG32(SRBM_SOFT_RESET);
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun udelay(50);
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun tmp &= ~srbm_soft_reset;
1943*4882a593Smuzhiyun WREG32(SRBM_SOFT_RESET, tmp);
1944*4882a593Smuzhiyun tmp = RREG32(SRBM_SOFT_RESET);
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /* Wait a little for things to settle down */
1948*4882a593Smuzhiyun udelay(50);
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun evergreen_mc_resume(rdev, &save);
1951*4882a593Smuzhiyun udelay(50);
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun evergreen_print_gpu_status_regs(rdev);
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
cayman_asic_reset(struct radeon_device * rdev,bool hard)1956*4882a593Smuzhiyun int cayman_asic_reset(struct radeon_device *rdev, bool hard)
1957*4882a593Smuzhiyun {
1958*4882a593Smuzhiyun u32 reset_mask;
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun if (hard) {
1961*4882a593Smuzhiyun evergreen_gpu_pci_config_reset(rdev);
1962*4882a593Smuzhiyun return 0;
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun reset_mask = cayman_gpu_check_soft_reset(rdev);
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun if (reset_mask)
1968*4882a593Smuzhiyun r600_set_bios_scratch_engine_hung(rdev, true);
1969*4882a593Smuzhiyun
1970*4882a593Smuzhiyun cayman_gpu_soft_reset(rdev, reset_mask);
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun reset_mask = cayman_gpu_check_soft_reset(rdev);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun if (reset_mask)
1975*4882a593Smuzhiyun evergreen_gpu_pci_config_reset(rdev);
1976*4882a593Smuzhiyun
1977*4882a593Smuzhiyun r600_set_bios_scratch_engine_hung(rdev, false);
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun return 0;
1980*4882a593Smuzhiyun }
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun /**
1983*4882a593Smuzhiyun * cayman_gfx_is_lockup - Check if the GFX engine is locked up
1984*4882a593Smuzhiyun *
1985*4882a593Smuzhiyun * @rdev: radeon_device pointer
1986*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
1987*4882a593Smuzhiyun *
1988*4882a593Smuzhiyun * Check if the GFX engine is locked up.
1989*4882a593Smuzhiyun * Returns true if the engine appears to be locked up, false if not.
1990*4882a593Smuzhiyun */
cayman_gfx_is_lockup(struct radeon_device * rdev,struct radeon_ring * ring)1991*4882a593Smuzhiyun bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun if (!(reset_mask & (RADEON_RESET_GFX |
1996*4882a593Smuzhiyun RADEON_RESET_COMPUTE |
1997*4882a593Smuzhiyun RADEON_RESET_CP))) {
1998*4882a593Smuzhiyun radeon_ring_lockup_update(rdev, ring);
1999*4882a593Smuzhiyun return false;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun return radeon_ring_test_lockup(rdev, ring);
2002*4882a593Smuzhiyun }
2003*4882a593Smuzhiyun
cayman_uvd_init(struct radeon_device * rdev)2004*4882a593Smuzhiyun static void cayman_uvd_init(struct radeon_device *rdev)
2005*4882a593Smuzhiyun {
2006*4882a593Smuzhiyun int r;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (!rdev->has_uvd)
2009*4882a593Smuzhiyun return;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun r = radeon_uvd_init(rdev);
2012*4882a593Smuzhiyun if (r) {
2013*4882a593Smuzhiyun dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
2014*4882a593Smuzhiyun /*
2015*4882a593Smuzhiyun * At this point rdev->uvd.vcpu_bo is NULL which trickles down
2016*4882a593Smuzhiyun * to early fails uvd_v2_2_resume() and thus nothing happens
2017*4882a593Smuzhiyun * there. So it is pointless to try to go through that code
2018*4882a593Smuzhiyun * hence why we disable uvd here.
2019*4882a593Smuzhiyun */
2020*4882a593Smuzhiyun rdev->has_uvd = false;
2021*4882a593Smuzhiyun return;
2022*4882a593Smuzhiyun }
2023*4882a593Smuzhiyun rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
2024*4882a593Smuzhiyun r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
cayman_uvd_start(struct radeon_device * rdev)2027*4882a593Smuzhiyun static void cayman_uvd_start(struct radeon_device *rdev)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun int r;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun if (!rdev->has_uvd)
2032*4882a593Smuzhiyun return;
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun r = uvd_v2_2_resume(rdev);
2035*4882a593Smuzhiyun if (r) {
2036*4882a593Smuzhiyun dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
2037*4882a593Smuzhiyun goto error;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
2040*4882a593Smuzhiyun if (r) {
2041*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
2042*4882a593Smuzhiyun goto error;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun return;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun error:
2047*4882a593Smuzhiyun rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
2048*4882a593Smuzhiyun }
2049*4882a593Smuzhiyun
cayman_uvd_resume(struct radeon_device * rdev)2050*4882a593Smuzhiyun static void cayman_uvd_resume(struct radeon_device *rdev)
2051*4882a593Smuzhiyun {
2052*4882a593Smuzhiyun struct radeon_ring *ring;
2053*4882a593Smuzhiyun int r;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
2056*4882a593Smuzhiyun return;
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2059*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
2060*4882a593Smuzhiyun if (r) {
2061*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
2062*4882a593Smuzhiyun return;
2063*4882a593Smuzhiyun }
2064*4882a593Smuzhiyun r = uvd_v1_0_init(rdev);
2065*4882a593Smuzhiyun if (r) {
2066*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
2067*4882a593Smuzhiyun return;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
cayman_vce_init(struct radeon_device * rdev)2071*4882a593Smuzhiyun static void cayman_vce_init(struct radeon_device *rdev)
2072*4882a593Smuzhiyun {
2073*4882a593Smuzhiyun int r;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun /* Only set for CHIP_ARUBA */
2076*4882a593Smuzhiyun if (!rdev->has_vce)
2077*4882a593Smuzhiyun return;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun r = radeon_vce_init(rdev);
2080*4882a593Smuzhiyun if (r) {
2081*4882a593Smuzhiyun dev_err(rdev->dev, "failed VCE (%d) init.\n", r);
2082*4882a593Smuzhiyun /*
2083*4882a593Smuzhiyun * At this point rdev->vce.vcpu_bo is NULL which trickles down
2084*4882a593Smuzhiyun * to early fails cayman_vce_start() and thus nothing happens
2085*4882a593Smuzhiyun * there. So it is pointless to try to go through that code
2086*4882a593Smuzhiyun * hence why we disable vce here.
2087*4882a593Smuzhiyun */
2088*4882a593Smuzhiyun rdev->has_vce = false;
2089*4882a593Smuzhiyun return;
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_obj = NULL;
2092*4882a593Smuzhiyun r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE1_INDEX], 4096);
2093*4882a593Smuzhiyun rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_obj = NULL;
2094*4882a593Smuzhiyun r600_ring_init(rdev, &rdev->ring[TN_RING_TYPE_VCE2_INDEX], 4096);
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun
cayman_vce_start(struct radeon_device * rdev)2097*4882a593Smuzhiyun static void cayman_vce_start(struct radeon_device *rdev)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun int r;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun if (!rdev->has_vce)
2102*4882a593Smuzhiyun return;
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun r = radeon_vce_resume(rdev);
2105*4882a593Smuzhiyun if (r) {
2106*4882a593Smuzhiyun dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
2107*4882a593Smuzhiyun goto error;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun r = vce_v1_0_resume(rdev);
2110*4882a593Smuzhiyun if (r) {
2111*4882a593Smuzhiyun dev_err(rdev->dev, "failed VCE resume (%d).\n", r);
2112*4882a593Smuzhiyun goto error;
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE1_INDEX);
2115*4882a593Smuzhiyun if (r) {
2116*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing VCE1 fences (%d).\n", r);
2117*4882a593Smuzhiyun goto error;
2118*4882a593Smuzhiyun }
2119*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, TN_RING_TYPE_VCE2_INDEX);
2120*4882a593Smuzhiyun if (r) {
2121*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing VCE2 fences (%d).\n", r);
2122*4882a593Smuzhiyun goto error;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun return;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun error:
2127*4882a593Smuzhiyun rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
2128*4882a593Smuzhiyun rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun
cayman_vce_resume(struct radeon_device * rdev)2131*4882a593Smuzhiyun static void cayman_vce_resume(struct radeon_device *rdev)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun struct radeon_ring *ring;
2134*4882a593Smuzhiyun int r;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun if (!rdev->has_vce || !rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size)
2137*4882a593Smuzhiyun return;
2138*4882a593Smuzhiyun
2139*4882a593Smuzhiyun ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
2140*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, 0, 0x0);
2141*4882a593Smuzhiyun if (r) {
2142*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
2143*4882a593Smuzhiyun return;
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
2146*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, 0, 0x0);
2147*4882a593Smuzhiyun if (r) {
2148*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing VCE1 ring (%d).\n", r);
2149*4882a593Smuzhiyun return;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun r = vce_v1_0_init(rdev);
2152*4882a593Smuzhiyun if (r) {
2153*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing VCE (%d).\n", r);
2154*4882a593Smuzhiyun return;
2155*4882a593Smuzhiyun }
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
cayman_startup(struct radeon_device * rdev)2158*4882a593Smuzhiyun static int cayman_startup(struct radeon_device *rdev)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2161*4882a593Smuzhiyun int r;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /* enable pcie gen2 link */
2164*4882a593Smuzhiyun evergreen_pcie_gen2_enable(rdev);
2165*4882a593Smuzhiyun /* enable aspm */
2166*4882a593Smuzhiyun evergreen_program_aspm(rdev);
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun /* scratch needs to be initialized before MC */
2169*4882a593Smuzhiyun r = r600_vram_scratch_init(rdev);
2170*4882a593Smuzhiyun if (r)
2171*4882a593Smuzhiyun return r;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun evergreen_mc_program(rdev);
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
2176*4882a593Smuzhiyun r = ni_mc_load_microcode(rdev);
2177*4882a593Smuzhiyun if (r) {
2178*4882a593Smuzhiyun DRM_ERROR("Failed to load MC firmware!\n");
2179*4882a593Smuzhiyun return r;
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun
2183*4882a593Smuzhiyun r = cayman_pcie_gart_enable(rdev);
2184*4882a593Smuzhiyun if (r)
2185*4882a593Smuzhiyun return r;
2186*4882a593Smuzhiyun cayman_gpu_init(rdev);
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun /* allocate rlc buffers */
2189*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2190*4882a593Smuzhiyun rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
2191*4882a593Smuzhiyun rdev->rlc.reg_list_size =
2192*4882a593Smuzhiyun (u32)ARRAY_SIZE(tn_rlc_save_restore_register_list);
2193*4882a593Smuzhiyun rdev->rlc.cs_data = cayman_cs_data;
2194*4882a593Smuzhiyun r = sumo_rlc_init(rdev);
2195*4882a593Smuzhiyun if (r) {
2196*4882a593Smuzhiyun DRM_ERROR("Failed to init rlc BOs!\n");
2197*4882a593Smuzhiyun return r;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun }
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun /* allocate wb buffer */
2202*4882a593Smuzhiyun r = radeon_wb_init(rdev);
2203*4882a593Smuzhiyun if (r)
2204*4882a593Smuzhiyun return r;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2207*4882a593Smuzhiyun if (r) {
2208*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2209*4882a593Smuzhiyun return r;
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun cayman_uvd_start(rdev);
2213*4882a593Smuzhiyun cayman_vce_start(rdev);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
2216*4882a593Smuzhiyun if (r) {
2217*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2218*4882a593Smuzhiyun return r;
2219*4882a593Smuzhiyun }
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
2222*4882a593Smuzhiyun if (r) {
2223*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2224*4882a593Smuzhiyun return r;
2225*4882a593Smuzhiyun }
2226*4882a593Smuzhiyun
2227*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
2228*4882a593Smuzhiyun if (r) {
2229*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2230*4882a593Smuzhiyun return r;
2231*4882a593Smuzhiyun }
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
2234*4882a593Smuzhiyun if (r) {
2235*4882a593Smuzhiyun dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
2236*4882a593Smuzhiyun return r;
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun
2239*4882a593Smuzhiyun /* Enable IRQ */
2240*4882a593Smuzhiyun if (!rdev->irq.installed) {
2241*4882a593Smuzhiyun r = radeon_irq_kms_init(rdev);
2242*4882a593Smuzhiyun if (r)
2243*4882a593Smuzhiyun return r;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun r = r600_irq_init(rdev);
2247*4882a593Smuzhiyun if (r) {
2248*4882a593Smuzhiyun DRM_ERROR("radeon: IH init failed (%d).\n", r);
2249*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
2250*4882a593Smuzhiyun return r;
2251*4882a593Smuzhiyun }
2252*4882a593Smuzhiyun evergreen_irq_set(rdev);
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
2255*4882a593Smuzhiyun RADEON_CP_PACKET2);
2256*4882a593Smuzhiyun if (r)
2257*4882a593Smuzhiyun return r;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2260*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
2261*4882a593Smuzhiyun DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2262*4882a593Smuzhiyun if (r)
2263*4882a593Smuzhiyun return r;
2264*4882a593Smuzhiyun
2265*4882a593Smuzhiyun ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2266*4882a593Smuzhiyun r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
2267*4882a593Smuzhiyun DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
2268*4882a593Smuzhiyun if (r)
2269*4882a593Smuzhiyun return r;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun r = cayman_cp_load_microcode(rdev);
2272*4882a593Smuzhiyun if (r)
2273*4882a593Smuzhiyun return r;
2274*4882a593Smuzhiyun r = cayman_cp_resume(rdev);
2275*4882a593Smuzhiyun if (r)
2276*4882a593Smuzhiyun return r;
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun r = cayman_dma_resume(rdev);
2279*4882a593Smuzhiyun if (r)
2280*4882a593Smuzhiyun return r;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun cayman_uvd_resume(rdev);
2283*4882a593Smuzhiyun cayman_vce_resume(rdev);
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun r = radeon_ib_pool_init(rdev);
2286*4882a593Smuzhiyun if (r) {
2287*4882a593Smuzhiyun dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
2288*4882a593Smuzhiyun return r;
2289*4882a593Smuzhiyun }
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun r = radeon_vm_manager_init(rdev);
2292*4882a593Smuzhiyun if (r) {
2293*4882a593Smuzhiyun dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
2294*4882a593Smuzhiyun return r;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun r = radeon_audio_init(rdev);
2298*4882a593Smuzhiyun if (r)
2299*4882a593Smuzhiyun return r;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun return 0;
2302*4882a593Smuzhiyun }
2303*4882a593Smuzhiyun
cayman_resume(struct radeon_device * rdev)2304*4882a593Smuzhiyun int cayman_resume(struct radeon_device *rdev)
2305*4882a593Smuzhiyun {
2306*4882a593Smuzhiyun int r;
2307*4882a593Smuzhiyun
2308*4882a593Smuzhiyun /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
2309*4882a593Smuzhiyun * posting will perform necessary task to bring back GPU into good
2310*4882a593Smuzhiyun * shape.
2311*4882a593Smuzhiyun */
2312*4882a593Smuzhiyun /* post card */
2313*4882a593Smuzhiyun atom_asic_init(rdev->mode_info.atom_context);
2314*4882a593Smuzhiyun
2315*4882a593Smuzhiyun /* init golden registers */
2316*4882a593Smuzhiyun ni_init_golden_registers(rdev);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun if (rdev->pm.pm_method == PM_METHOD_DPM)
2319*4882a593Smuzhiyun radeon_pm_resume(rdev);
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun rdev->accel_working = true;
2322*4882a593Smuzhiyun r = cayman_startup(rdev);
2323*4882a593Smuzhiyun if (r) {
2324*4882a593Smuzhiyun DRM_ERROR("cayman startup failed on resume\n");
2325*4882a593Smuzhiyun rdev->accel_working = false;
2326*4882a593Smuzhiyun return r;
2327*4882a593Smuzhiyun }
2328*4882a593Smuzhiyun return r;
2329*4882a593Smuzhiyun }
2330*4882a593Smuzhiyun
cayman_suspend(struct radeon_device * rdev)2331*4882a593Smuzhiyun int cayman_suspend(struct radeon_device *rdev)
2332*4882a593Smuzhiyun {
2333*4882a593Smuzhiyun radeon_pm_suspend(rdev);
2334*4882a593Smuzhiyun radeon_audio_fini(rdev);
2335*4882a593Smuzhiyun radeon_vm_manager_fini(rdev);
2336*4882a593Smuzhiyun cayman_cp_enable(rdev, false);
2337*4882a593Smuzhiyun cayman_dma_stop(rdev);
2338*4882a593Smuzhiyun if (rdev->has_uvd) {
2339*4882a593Smuzhiyun uvd_v1_0_fini(rdev);
2340*4882a593Smuzhiyun radeon_uvd_suspend(rdev);
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun evergreen_irq_suspend(rdev);
2343*4882a593Smuzhiyun radeon_wb_disable(rdev);
2344*4882a593Smuzhiyun cayman_pcie_gart_disable(rdev);
2345*4882a593Smuzhiyun return 0;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun /* Plan is to move initialization in that function and use
2349*4882a593Smuzhiyun * helper function so that radeon_device_init pretty much
2350*4882a593Smuzhiyun * do nothing more than calling asic specific function. This
2351*4882a593Smuzhiyun * should also allow to remove a bunch of callback function
2352*4882a593Smuzhiyun * like vram_info.
2353*4882a593Smuzhiyun */
cayman_init(struct radeon_device * rdev)2354*4882a593Smuzhiyun int cayman_init(struct radeon_device *rdev)
2355*4882a593Smuzhiyun {
2356*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2357*4882a593Smuzhiyun int r;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun /* Read BIOS */
2360*4882a593Smuzhiyun if (!radeon_get_bios(rdev)) {
2361*4882a593Smuzhiyun if (ASIC_IS_AVIVO(rdev))
2362*4882a593Smuzhiyun return -EINVAL;
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun /* Must be an ATOMBIOS */
2365*4882a593Smuzhiyun if (!rdev->is_atom_bios) {
2366*4882a593Smuzhiyun dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
2367*4882a593Smuzhiyun return -EINVAL;
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun r = radeon_atombios_init(rdev);
2370*4882a593Smuzhiyun if (r)
2371*4882a593Smuzhiyun return r;
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun /* Post card if necessary */
2374*4882a593Smuzhiyun if (!radeon_card_posted(rdev)) {
2375*4882a593Smuzhiyun if (!rdev->bios) {
2376*4882a593Smuzhiyun dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2377*4882a593Smuzhiyun return -EINVAL;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun DRM_INFO("GPU not posted. posting now...\n");
2380*4882a593Smuzhiyun atom_asic_init(rdev->mode_info.atom_context);
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun /* init golden registers */
2383*4882a593Smuzhiyun ni_init_golden_registers(rdev);
2384*4882a593Smuzhiyun /* Initialize scratch registers */
2385*4882a593Smuzhiyun r600_scratch_init(rdev);
2386*4882a593Smuzhiyun /* Initialize surface registers */
2387*4882a593Smuzhiyun radeon_surface_init(rdev);
2388*4882a593Smuzhiyun /* Initialize clocks */
2389*4882a593Smuzhiyun radeon_get_clock_info(rdev->ddev);
2390*4882a593Smuzhiyun /* Fence driver */
2391*4882a593Smuzhiyun r = radeon_fence_driver_init(rdev);
2392*4882a593Smuzhiyun if (r)
2393*4882a593Smuzhiyun return r;
2394*4882a593Smuzhiyun /* initialize memory controller */
2395*4882a593Smuzhiyun r = evergreen_mc_init(rdev);
2396*4882a593Smuzhiyun if (r)
2397*4882a593Smuzhiyun return r;
2398*4882a593Smuzhiyun /* Memory manager */
2399*4882a593Smuzhiyun r = radeon_bo_init(rdev);
2400*4882a593Smuzhiyun if (r)
2401*4882a593Smuzhiyun return r;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2404*4882a593Smuzhiyun if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2405*4882a593Smuzhiyun r = ni_init_microcode(rdev);
2406*4882a593Smuzhiyun if (r) {
2407*4882a593Smuzhiyun DRM_ERROR("Failed to load firmware!\n");
2408*4882a593Smuzhiyun return r;
2409*4882a593Smuzhiyun }
2410*4882a593Smuzhiyun }
2411*4882a593Smuzhiyun } else {
2412*4882a593Smuzhiyun if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
2413*4882a593Smuzhiyun r = ni_init_microcode(rdev);
2414*4882a593Smuzhiyun if (r) {
2415*4882a593Smuzhiyun DRM_ERROR("Failed to load firmware!\n");
2416*4882a593Smuzhiyun return r;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun /* Initialize power management */
2422*4882a593Smuzhiyun radeon_pm_init(rdev);
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun ring->ring_obj = NULL;
2425*4882a593Smuzhiyun r600_ring_init(rdev, ring, 1024 * 1024);
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2428*4882a593Smuzhiyun ring->ring_obj = NULL;
2429*4882a593Smuzhiyun r600_ring_init(rdev, ring, 64 * 1024);
2430*4882a593Smuzhiyun
2431*4882a593Smuzhiyun ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2432*4882a593Smuzhiyun ring->ring_obj = NULL;
2433*4882a593Smuzhiyun r600_ring_init(rdev, ring, 64 * 1024);
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun cayman_uvd_init(rdev);
2436*4882a593Smuzhiyun cayman_vce_init(rdev);
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun rdev->ih.ring_obj = NULL;
2439*4882a593Smuzhiyun r600_ih_ring_init(rdev, 64 * 1024);
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun r = r600_pcie_gart_init(rdev);
2442*4882a593Smuzhiyun if (r)
2443*4882a593Smuzhiyun return r;
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun rdev->accel_working = true;
2446*4882a593Smuzhiyun r = cayman_startup(rdev);
2447*4882a593Smuzhiyun if (r) {
2448*4882a593Smuzhiyun dev_err(rdev->dev, "disabling GPU acceleration\n");
2449*4882a593Smuzhiyun cayman_cp_fini(rdev);
2450*4882a593Smuzhiyun cayman_dma_fini(rdev);
2451*4882a593Smuzhiyun r600_irq_fini(rdev);
2452*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
2453*4882a593Smuzhiyun sumo_rlc_fini(rdev);
2454*4882a593Smuzhiyun radeon_wb_fini(rdev);
2455*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
2456*4882a593Smuzhiyun radeon_vm_manager_fini(rdev);
2457*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
2458*4882a593Smuzhiyun cayman_pcie_gart_fini(rdev);
2459*4882a593Smuzhiyun rdev->accel_working = false;
2460*4882a593Smuzhiyun }
2461*4882a593Smuzhiyun
2462*4882a593Smuzhiyun /* Don't start up if the MC ucode is missing.
2463*4882a593Smuzhiyun * The default clocks and voltages before the MC ucode
2464*4882a593Smuzhiyun * is loaded are not suffient for advanced operations.
2465*4882a593Smuzhiyun *
2466*4882a593Smuzhiyun * We can skip this check for TN, because there is no MC
2467*4882a593Smuzhiyun * ucode.
2468*4882a593Smuzhiyun */
2469*4882a593Smuzhiyun if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
2470*4882a593Smuzhiyun DRM_ERROR("radeon: MC ucode required for NI+.\n");
2471*4882a593Smuzhiyun return -EINVAL;
2472*4882a593Smuzhiyun }
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun return 0;
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
cayman_fini(struct radeon_device * rdev)2477*4882a593Smuzhiyun void cayman_fini(struct radeon_device *rdev)
2478*4882a593Smuzhiyun {
2479*4882a593Smuzhiyun radeon_pm_fini(rdev);
2480*4882a593Smuzhiyun cayman_cp_fini(rdev);
2481*4882a593Smuzhiyun cayman_dma_fini(rdev);
2482*4882a593Smuzhiyun r600_irq_fini(rdev);
2483*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP)
2484*4882a593Smuzhiyun sumo_rlc_fini(rdev);
2485*4882a593Smuzhiyun radeon_wb_fini(rdev);
2486*4882a593Smuzhiyun radeon_vm_manager_fini(rdev);
2487*4882a593Smuzhiyun radeon_ib_pool_fini(rdev);
2488*4882a593Smuzhiyun radeon_irq_kms_fini(rdev);
2489*4882a593Smuzhiyun uvd_v1_0_fini(rdev);
2490*4882a593Smuzhiyun radeon_uvd_fini(rdev);
2491*4882a593Smuzhiyun if (rdev->has_vce)
2492*4882a593Smuzhiyun radeon_vce_fini(rdev);
2493*4882a593Smuzhiyun cayman_pcie_gart_fini(rdev);
2494*4882a593Smuzhiyun r600_vram_scratch_fini(rdev);
2495*4882a593Smuzhiyun radeon_gem_fini(rdev);
2496*4882a593Smuzhiyun radeon_fence_driver_fini(rdev);
2497*4882a593Smuzhiyun radeon_bo_fini(rdev);
2498*4882a593Smuzhiyun radeon_atombios_fini(rdev);
2499*4882a593Smuzhiyun kfree(rdev->bios);
2500*4882a593Smuzhiyun rdev->bios = NULL;
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun /*
2504*4882a593Smuzhiyun * vm
2505*4882a593Smuzhiyun */
cayman_vm_init(struct radeon_device * rdev)2506*4882a593Smuzhiyun int cayman_vm_init(struct radeon_device *rdev)
2507*4882a593Smuzhiyun {
2508*4882a593Smuzhiyun /* number of VMs */
2509*4882a593Smuzhiyun rdev->vm_manager.nvm = 8;
2510*4882a593Smuzhiyun /* base offset of vram pages */
2511*4882a593Smuzhiyun if (rdev->flags & RADEON_IS_IGP) {
2512*4882a593Smuzhiyun u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
2513*4882a593Smuzhiyun tmp <<= 22;
2514*4882a593Smuzhiyun rdev->vm_manager.vram_base_offset = tmp;
2515*4882a593Smuzhiyun } else
2516*4882a593Smuzhiyun rdev->vm_manager.vram_base_offset = 0;
2517*4882a593Smuzhiyun return 0;
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
cayman_vm_fini(struct radeon_device * rdev)2520*4882a593Smuzhiyun void cayman_vm_fini(struct radeon_device *rdev)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun
2524*4882a593Smuzhiyun /**
2525*4882a593Smuzhiyun * cayman_vm_decode_fault - print human readable fault info
2526*4882a593Smuzhiyun *
2527*4882a593Smuzhiyun * @rdev: radeon_device pointer
2528*4882a593Smuzhiyun * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
2529*4882a593Smuzhiyun * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
2530*4882a593Smuzhiyun *
2531*4882a593Smuzhiyun * Print human readable fault information (cayman/TN).
2532*4882a593Smuzhiyun */
cayman_vm_decode_fault(struct radeon_device * rdev,u32 status,u32 addr)2533*4882a593Smuzhiyun void cayman_vm_decode_fault(struct radeon_device *rdev,
2534*4882a593Smuzhiyun u32 status, u32 addr)
2535*4882a593Smuzhiyun {
2536*4882a593Smuzhiyun u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
2537*4882a593Smuzhiyun u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
2538*4882a593Smuzhiyun u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
2539*4882a593Smuzhiyun char *block;
2540*4882a593Smuzhiyun
2541*4882a593Smuzhiyun switch (mc_id) {
2542*4882a593Smuzhiyun case 32:
2543*4882a593Smuzhiyun case 16:
2544*4882a593Smuzhiyun case 96:
2545*4882a593Smuzhiyun case 80:
2546*4882a593Smuzhiyun case 160:
2547*4882a593Smuzhiyun case 144:
2548*4882a593Smuzhiyun case 224:
2549*4882a593Smuzhiyun case 208:
2550*4882a593Smuzhiyun block = "CB";
2551*4882a593Smuzhiyun break;
2552*4882a593Smuzhiyun case 33:
2553*4882a593Smuzhiyun case 17:
2554*4882a593Smuzhiyun case 97:
2555*4882a593Smuzhiyun case 81:
2556*4882a593Smuzhiyun case 161:
2557*4882a593Smuzhiyun case 145:
2558*4882a593Smuzhiyun case 225:
2559*4882a593Smuzhiyun case 209:
2560*4882a593Smuzhiyun block = "CB_FMASK";
2561*4882a593Smuzhiyun break;
2562*4882a593Smuzhiyun case 34:
2563*4882a593Smuzhiyun case 18:
2564*4882a593Smuzhiyun case 98:
2565*4882a593Smuzhiyun case 82:
2566*4882a593Smuzhiyun case 162:
2567*4882a593Smuzhiyun case 146:
2568*4882a593Smuzhiyun case 226:
2569*4882a593Smuzhiyun case 210:
2570*4882a593Smuzhiyun block = "CB_CMASK";
2571*4882a593Smuzhiyun break;
2572*4882a593Smuzhiyun case 35:
2573*4882a593Smuzhiyun case 19:
2574*4882a593Smuzhiyun case 99:
2575*4882a593Smuzhiyun case 83:
2576*4882a593Smuzhiyun case 163:
2577*4882a593Smuzhiyun case 147:
2578*4882a593Smuzhiyun case 227:
2579*4882a593Smuzhiyun case 211:
2580*4882a593Smuzhiyun block = "CB_IMMED";
2581*4882a593Smuzhiyun break;
2582*4882a593Smuzhiyun case 36:
2583*4882a593Smuzhiyun case 20:
2584*4882a593Smuzhiyun case 100:
2585*4882a593Smuzhiyun case 84:
2586*4882a593Smuzhiyun case 164:
2587*4882a593Smuzhiyun case 148:
2588*4882a593Smuzhiyun case 228:
2589*4882a593Smuzhiyun case 212:
2590*4882a593Smuzhiyun block = "DB";
2591*4882a593Smuzhiyun break;
2592*4882a593Smuzhiyun case 37:
2593*4882a593Smuzhiyun case 21:
2594*4882a593Smuzhiyun case 101:
2595*4882a593Smuzhiyun case 85:
2596*4882a593Smuzhiyun case 165:
2597*4882a593Smuzhiyun case 149:
2598*4882a593Smuzhiyun case 229:
2599*4882a593Smuzhiyun case 213:
2600*4882a593Smuzhiyun block = "DB_HTILE";
2601*4882a593Smuzhiyun break;
2602*4882a593Smuzhiyun case 38:
2603*4882a593Smuzhiyun case 22:
2604*4882a593Smuzhiyun case 102:
2605*4882a593Smuzhiyun case 86:
2606*4882a593Smuzhiyun case 166:
2607*4882a593Smuzhiyun case 150:
2608*4882a593Smuzhiyun case 230:
2609*4882a593Smuzhiyun case 214:
2610*4882a593Smuzhiyun block = "SX";
2611*4882a593Smuzhiyun break;
2612*4882a593Smuzhiyun case 39:
2613*4882a593Smuzhiyun case 23:
2614*4882a593Smuzhiyun case 103:
2615*4882a593Smuzhiyun case 87:
2616*4882a593Smuzhiyun case 167:
2617*4882a593Smuzhiyun case 151:
2618*4882a593Smuzhiyun case 231:
2619*4882a593Smuzhiyun case 215:
2620*4882a593Smuzhiyun block = "DB_STEN";
2621*4882a593Smuzhiyun break;
2622*4882a593Smuzhiyun case 40:
2623*4882a593Smuzhiyun case 24:
2624*4882a593Smuzhiyun case 104:
2625*4882a593Smuzhiyun case 88:
2626*4882a593Smuzhiyun case 232:
2627*4882a593Smuzhiyun case 216:
2628*4882a593Smuzhiyun case 168:
2629*4882a593Smuzhiyun case 152:
2630*4882a593Smuzhiyun block = "TC_TFETCH";
2631*4882a593Smuzhiyun break;
2632*4882a593Smuzhiyun case 41:
2633*4882a593Smuzhiyun case 25:
2634*4882a593Smuzhiyun case 105:
2635*4882a593Smuzhiyun case 89:
2636*4882a593Smuzhiyun case 233:
2637*4882a593Smuzhiyun case 217:
2638*4882a593Smuzhiyun case 169:
2639*4882a593Smuzhiyun case 153:
2640*4882a593Smuzhiyun block = "TC_VFETCH";
2641*4882a593Smuzhiyun break;
2642*4882a593Smuzhiyun case 42:
2643*4882a593Smuzhiyun case 26:
2644*4882a593Smuzhiyun case 106:
2645*4882a593Smuzhiyun case 90:
2646*4882a593Smuzhiyun case 234:
2647*4882a593Smuzhiyun case 218:
2648*4882a593Smuzhiyun case 170:
2649*4882a593Smuzhiyun case 154:
2650*4882a593Smuzhiyun block = "VC";
2651*4882a593Smuzhiyun break;
2652*4882a593Smuzhiyun case 112:
2653*4882a593Smuzhiyun block = "CP";
2654*4882a593Smuzhiyun break;
2655*4882a593Smuzhiyun case 113:
2656*4882a593Smuzhiyun case 114:
2657*4882a593Smuzhiyun block = "SH";
2658*4882a593Smuzhiyun break;
2659*4882a593Smuzhiyun case 115:
2660*4882a593Smuzhiyun block = "VGT";
2661*4882a593Smuzhiyun break;
2662*4882a593Smuzhiyun case 178:
2663*4882a593Smuzhiyun block = "IH";
2664*4882a593Smuzhiyun break;
2665*4882a593Smuzhiyun case 51:
2666*4882a593Smuzhiyun block = "RLC";
2667*4882a593Smuzhiyun break;
2668*4882a593Smuzhiyun case 55:
2669*4882a593Smuzhiyun block = "DMA";
2670*4882a593Smuzhiyun break;
2671*4882a593Smuzhiyun case 56:
2672*4882a593Smuzhiyun block = "HDP";
2673*4882a593Smuzhiyun break;
2674*4882a593Smuzhiyun default:
2675*4882a593Smuzhiyun block = "unknown";
2676*4882a593Smuzhiyun break;
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
2680*4882a593Smuzhiyun protections, vmid, addr,
2681*4882a593Smuzhiyun (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
2682*4882a593Smuzhiyun block, mc_id);
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun /**
2686*4882a593Smuzhiyun * cayman_vm_flush - vm flush using the CP
2687*4882a593Smuzhiyun *
2688*4882a593Smuzhiyun * @rdev: radeon_device pointer
2689*4882a593Smuzhiyun *
2690*4882a593Smuzhiyun * Update the page table base and flush the VM TLB
2691*4882a593Smuzhiyun * using the CP (cayman-si).
2692*4882a593Smuzhiyun */
cayman_vm_flush(struct radeon_device * rdev,struct radeon_ring * ring,unsigned vm_id,uint64_t pd_addr)2693*4882a593Smuzhiyun void cayman_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
2694*4882a593Smuzhiyun unsigned vm_id, uint64_t pd_addr)
2695*4882a593Smuzhiyun {
2696*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2), 0));
2697*4882a593Smuzhiyun radeon_ring_write(ring, pd_addr >> 12);
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun /* flush hdp cache */
2700*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
2701*4882a593Smuzhiyun radeon_ring_write(ring, 0x1);
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun /* bits 0-7 are the VM contexts0-7 */
2704*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
2705*4882a593Smuzhiyun radeon_ring_write(ring, 1 << vm_id);
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun /* wait for the invalidate to complete */
2708*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
2709*4882a593Smuzhiyun radeon_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
2710*4882a593Smuzhiyun WAIT_REG_MEM_ENGINE(0))); /* me */
2711*4882a593Smuzhiyun radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
2712*4882a593Smuzhiyun radeon_ring_write(ring, 0);
2713*4882a593Smuzhiyun radeon_ring_write(ring, 0); /* ref */
2714*4882a593Smuzhiyun radeon_ring_write(ring, 0); /* mask */
2715*4882a593Smuzhiyun radeon_ring_write(ring, 0x20); /* poll interval */
2716*4882a593Smuzhiyun
2717*4882a593Smuzhiyun /* sync PFP to ME, otherwise we might get invalid PFP reads */
2718*4882a593Smuzhiyun radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2719*4882a593Smuzhiyun radeon_ring_write(ring, 0x0);
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun
tn_set_vce_clocks(struct radeon_device * rdev,u32 evclk,u32 ecclk)2722*4882a593Smuzhiyun int tn_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
2723*4882a593Smuzhiyun {
2724*4882a593Smuzhiyun struct atom_clock_dividers dividers;
2725*4882a593Smuzhiyun int r, i;
2726*4882a593Smuzhiyun
2727*4882a593Smuzhiyun r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
2728*4882a593Smuzhiyun ecclk, false, ÷rs);
2729*4882a593Smuzhiyun if (r)
2730*4882a593Smuzhiyun return r;
2731*4882a593Smuzhiyun
2732*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
2733*4882a593Smuzhiyun if (RREG32(CG_ECLK_STATUS) & ECLK_STATUS)
2734*4882a593Smuzhiyun break;
2735*4882a593Smuzhiyun mdelay(10);
2736*4882a593Smuzhiyun }
2737*4882a593Smuzhiyun if (i == 100)
2738*4882a593Smuzhiyun return -ETIMEDOUT;
2739*4882a593Smuzhiyun
2740*4882a593Smuzhiyun WREG32_P(CG_ECLK_CNTL, dividers.post_div, ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK));
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
2743*4882a593Smuzhiyun if (RREG32(CG_ECLK_STATUS) & ECLK_STATUS)
2744*4882a593Smuzhiyun break;
2745*4882a593Smuzhiyun mdelay(10);
2746*4882a593Smuzhiyun }
2747*4882a593Smuzhiyun if (i == 100)
2748*4882a593Smuzhiyun return -ETIMEDOUT;
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun return 0;
2751*4882a593Smuzhiyun }
2752