1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Alex Deucher
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "cikd.h"
27*4882a593Smuzhiyun #include "kv_dpm.h"
28*4882a593Smuzhiyun
kv_notify_message_to_smu(struct radeon_device * rdev,u32 id)29*4882a593Smuzhiyun int kv_notify_message_to_smu(struct radeon_device *rdev, u32 id)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun u32 i;
32*4882a593Smuzhiyun u32 tmp = 0;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun WREG32(SMC_MESSAGE_0, id & SMC_MSG_MASK);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
37*4882a593Smuzhiyun if ((RREG32(SMC_RESP_0) & SMC_RESP_MASK) != 0)
38*4882a593Smuzhiyun break;
39*4882a593Smuzhiyun udelay(1);
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun tmp = RREG32(SMC_RESP_0) & SMC_RESP_MASK;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (tmp != 1) {
44*4882a593Smuzhiyun if (tmp == 0xFF)
45*4882a593Smuzhiyun return -EINVAL;
46*4882a593Smuzhiyun else if (tmp == 0xFE)
47*4882a593Smuzhiyun return -EINVAL;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
kv_dpm_get_enable_mask(struct radeon_device * rdev,u32 * enable_mask)53*4882a593Smuzhiyun int kv_dpm_get_enable_mask(struct radeon_device *rdev, u32 *enable_mask)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun int ret;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_SCLKDPM_GetEnabledMask);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (ret == 0)
60*4882a593Smuzhiyun *enable_mask = RREG32_SMC(SMC_SYSCON_MSG_ARG_0);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun return ret;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
kv_send_msg_to_smc_with_parameter(struct radeon_device * rdev,PPSMC_Msg msg,u32 parameter)65*4882a593Smuzhiyun int kv_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
66*4882a593Smuzhiyun PPSMC_Msg msg, u32 parameter)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun WREG32(SMC_MSG_ARG_0, parameter);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return kv_notify_message_to_smu(rdev, msg);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
kv_set_smc_sram_address(struct radeon_device * rdev,u32 smc_address,u32 limit)74*4882a593Smuzhiyun static int kv_set_smc_sram_address(struct radeon_device *rdev,
75*4882a593Smuzhiyun u32 smc_address, u32 limit)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun if (smc_address & 3)
78*4882a593Smuzhiyun return -EINVAL;
79*4882a593Smuzhiyun if ((smc_address + 3) > limit)
80*4882a593Smuzhiyun return -EINVAL;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun WREG32(SMC_IND_INDEX_0, smc_address);
83*4882a593Smuzhiyun WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
kv_read_smc_sram_dword(struct radeon_device * rdev,u32 smc_address,u32 * value,u32 limit)88*4882a593Smuzhiyun int kv_read_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
89*4882a593Smuzhiyun u32 *value, u32 limit)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun int ret;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, smc_address, limit);
94*4882a593Smuzhiyun if (ret)
95*4882a593Smuzhiyun return ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun *value = RREG32(SMC_IND_DATA_0);
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
kv_smc_dpm_enable(struct radeon_device * rdev,bool enable)101*4882a593Smuzhiyun int kv_smc_dpm_enable(struct radeon_device *rdev, bool enable)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun if (enable)
104*4882a593Smuzhiyun return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Enable);
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Disable);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
kv_smc_bapm_enable(struct radeon_device * rdev,bool enable)109*4882a593Smuzhiyun int kv_smc_bapm_enable(struct radeon_device *rdev, bool enable)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun if (enable)
112*4882a593Smuzhiyun return kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableBAPM);
113*4882a593Smuzhiyun else
114*4882a593Smuzhiyun return kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableBAPM);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
kv_copy_bytes_to_smc(struct radeon_device * rdev,u32 smc_start_address,const u8 * src,u32 byte_count,u32 limit)117*4882a593Smuzhiyun int kv_copy_bytes_to_smc(struct radeon_device *rdev,
118*4882a593Smuzhiyun u32 smc_start_address,
119*4882a593Smuzhiyun const u8 *src, u32 byte_count, u32 limit)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int ret;
122*4882a593Smuzhiyun u32 data, original_data, addr, extra_shift, t_byte, count, mask;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if ((smc_start_address + byte_count) > limit)
125*4882a593Smuzhiyun return -EINVAL;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun addr = smc_start_address;
128*4882a593Smuzhiyun t_byte = addr & 3;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* RMW for the initial bytes */
131*4882a593Smuzhiyun if (t_byte != 0) {
132*4882a593Smuzhiyun addr -= t_byte;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, addr, limit);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun original_data = RREG32(SMC_IND_DATA_0);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun data = 0;
141*4882a593Smuzhiyun mask = 0;
142*4882a593Smuzhiyun count = 4;
143*4882a593Smuzhiyun while (count > 0) {
144*4882a593Smuzhiyun if (t_byte > 0) {
145*4882a593Smuzhiyun mask = (mask << 8) | 0xff;
146*4882a593Smuzhiyun t_byte--;
147*4882a593Smuzhiyun } else if (byte_count > 0) {
148*4882a593Smuzhiyun data = (data << 8) + *src++;
149*4882a593Smuzhiyun byte_count--;
150*4882a593Smuzhiyun mask <<= 8;
151*4882a593Smuzhiyun } else {
152*4882a593Smuzhiyun data <<= 8;
153*4882a593Smuzhiyun mask = (mask << 8) | 0xff;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun count--;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun data |= original_data & mask;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, addr, limit);
161*4882a593Smuzhiyun if (ret)
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun WREG32(SMC_IND_DATA_0, data);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun addr += 4;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun while (byte_count >= 4) {
170*4882a593Smuzhiyun /* SMC address space is BE */
171*4882a593Smuzhiyun data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3];
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, addr, limit);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun WREG32(SMC_IND_DATA_0, data);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun src += 4;
180*4882a593Smuzhiyun byte_count -= 4;
181*4882a593Smuzhiyun addr += 4;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* RMW for the final bytes */
185*4882a593Smuzhiyun if (byte_count > 0) {
186*4882a593Smuzhiyun data = 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, addr, limit);
189*4882a593Smuzhiyun if (ret)
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun original_data= RREG32(SMC_IND_DATA_0);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun extra_shift = 8 * (4 - byte_count);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun while (byte_count > 0) {
197*4882a593Smuzhiyun /* SMC address space is BE */
198*4882a593Smuzhiyun data = (data << 8) + *src++;
199*4882a593Smuzhiyun byte_count--;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun data <<= extra_shift;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun data |= (original_data & ~((~0UL) << extra_shift));
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun ret = kv_set_smc_sram_address(rdev, addr, limit);
207*4882a593Smuzhiyun if (ret)
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun WREG32(SMC_IND_DATA_0, data);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215