xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/kv_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/seq_file.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "cikd.h"
28*4882a593Smuzhiyun #include "kv_dpm.h"
29*4882a593Smuzhiyun #include "r600_dpm.h"
30*4882a593Smuzhiyun #include "radeon.h"
31*4882a593Smuzhiyun #include "radeon_asic.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define KV_MAX_DEEPSLEEP_DIVIDER_ID     5
34*4882a593Smuzhiyun #define KV_MINIMUM_ENGINE_CLOCK         800
35*4882a593Smuzhiyun #define SMC_RAM_END                     0x40000
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static int kv_enable_nb_dpm(struct radeon_device *rdev,
38*4882a593Smuzhiyun 			    bool enable);
39*4882a593Smuzhiyun static void kv_init_graphics_levels(struct radeon_device *rdev);
40*4882a593Smuzhiyun static int kv_calculate_ds_divider(struct radeon_device *rdev);
41*4882a593Smuzhiyun static int kv_calculate_nbps_level_settings(struct radeon_device *rdev);
42*4882a593Smuzhiyun static int kv_calculate_dpm_settings(struct radeon_device *rdev);
43*4882a593Smuzhiyun static void kv_enable_new_levels(struct radeon_device *rdev);
44*4882a593Smuzhiyun static void kv_program_nbps_index_settings(struct radeon_device *rdev,
45*4882a593Smuzhiyun 					   struct radeon_ps *new_rps);
46*4882a593Smuzhiyun static int kv_set_enabled_level(struct radeon_device *rdev, u32 level);
47*4882a593Smuzhiyun static int kv_set_enabled_levels(struct radeon_device *rdev);
48*4882a593Smuzhiyun static int kv_force_dpm_highest(struct radeon_device *rdev);
49*4882a593Smuzhiyun static int kv_force_dpm_lowest(struct radeon_device *rdev);
50*4882a593Smuzhiyun static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
51*4882a593Smuzhiyun 					struct radeon_ps *new_rps,
52*4882a593Smuzhiyun 					struct radeon_ps *old_rps);
53*4882a593Smuzhiyun static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
54*4882a593Smuzhiyun 					    int min_temp, int max_temp);
55*4882a593Smuzhiyun static int kv_init_fps_limits(struct radeon_device *rdev);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
58*4882a593Smuzhiyun static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate);
59*4882a593Smuzhiyun static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate);
60*4882a593Smuzhiyun static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun extern void cik_enter_rlc_safe_mode(struct radeon_device *rdev);
63*4882a593Smuzhiyun extern void cik_exit_rlc_safe_mode(struct radeon_device *rdev);
64*4882a593Smuzhiyun extern void cik_update_cg(struct radeon_device *rdev,
65*4882a593Smuzhiyun 			  u32 block, bool enable);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun static const struct kv_lcac_config_values sx_local_cac_cfg_kv[] =
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	{  0,       4,        1    },
70*4882a593Smuzhiyun 	{  1,       4,        1    },
71*4882a593Smuzhiyun 	{  2,       5,        1    },
72*4882a593Smuzhiyun 	{  3,       4,        2    },
73*4882a593Smuzhiyun 	{  4,       1,        1    },
74*4882a593Smuzhiyun 	{  5,       5,        2    },
75*4882a593Smuzhiyun 	{  6,       6,        1    },
76*4882a593Smuzhiyun 	{  7,       9,        2    },
77*4882a593Smuzhiyun 	{ 0xffffffff }
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct kv_lcac_config_values mc0_local_cac_cfg_kv[] =
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	{  0,       4,        1    },
83*4882a593Smuzhiyun 	{ 0xffffffff }
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const struct kv_lcac_config_values mc1_local_cac_cfg_kv[] =
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	{  0,       4,        1    },
89*4882a593Smuzhiyun 	{ 0xffffffff }
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun static const struct kv_lcac_config_values mc2_local_cac_cfg_kv[] =
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	{  0,       4,        1    },
95*4882a593Smuzhiyun 	{ 0xffffffff }
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const struct kv_lcac_config_values mc3_local_cac_cfg_kv[] =
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	{  0,       4,        1    },
101*4882a593Smuzhiyun 	{ 0xffffffff }
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun static const struct kv_lcac_config_values cpl_local_cac_cfg_kv[] =
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	{  0,       4,        1    },
107*4882a593Smuzhiyun 	{  1,       4,        1    },
108*4882a593Smuzhiyun 	{  2,       5,        1    },
109*4882a593Smuzhiyun 	{  3,       4,        1    },
110*4882a593Smuzhiyun 	{  4,       1,        1    },
111*4882a593Smuzhiyun 	{  5,       5,        1    },
112*4882a593Smuzhiyun 	{  6,       6,        1    },
113*4882a593Smuzhiyun 	{  7,       9,        1    },
114*4882a593Smuzhiyun 	{  8,       4,        1    },
115*4882a593Smuzhiyun 	{  9,       2,        1    },
116*4882a593Smuzhiyun 	{  10,      3,        1    },
117*4882a593Smuzhiyun 	{  11,      6,        1    },
118*4882a593Smuzhiyun 	{  12,      8,        2    },
119*4882a593Smuzhiyun 	{  13,      1,        1    },
120*4882a593Smuzhiyun 	{  14,      2,        1    },
121*4882a593Smuzhiyun 	{  15,      3,        1    },
122*4882a593Smuzhiyun 	{  16,      1,        1    },
123*4882a593Smuzhiyun 	{  17,      4,        1    },
124*4882a593Smuzhiyun 	{  18,      3,        1    },
125*4882a593Smuzhiyun 	{  19,      1,        1    },
126*4882a593Smuzhiyun 	{  20,      8,        1    },
127*4882a593Smuzhiyun 	{  21,      5,        1    },
128*4882a593Smuzhiyun 	{  22,      1,        1    },
129*4882a593Smuzhiyun 	{  23,      1,        1    },
130*4882a593Smuzhiyun 	{  24,      4,        1    },
131*4882a593Smuzhiyun 	{  27,      6,        1    },
132*4882a593Smuzhiyun 	{  28,      1,        1    },
133*4882a593Smuzhiyun 	{ 0xffffffff }
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static const struct kv_lcac_config_reg sx0_cac_config_reg[] =
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	{ 0xc0400d00, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct kv_lcac_config_reg mc0_cac_config_reg[] =
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	{ 0xc0400d30, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct kv_lcac_config_reg mc1_cac_config_reg[] =
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	{ 0xc0400d3c, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct kv_lcac_config_reg mc2_cac_config_reg[] =
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	{ 0xc0400d48, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct kv_lcac_config_reg mc3_cac_config_reg[] =
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	{ 0xc0400d54, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static const struct kv_lcac_config_reg cpl_cac_config_reg[] =
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	{ 0xc0400d80, 0x003e0000, 17, 0x3fc00000, 22, 0x0001fffe, 1, 0x00000001, 0 }
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const struct kv_pt_config_reg didt_config_kv[] =
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	{ 0x10, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
169*4882a593Smuzhiyun 	{ 0x10, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
170*4882a593Smuzhiyun 	{ 0x10, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
171*4882a593Smuzhiyun 	{ 0x10, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
172*4882a593Smuzhiyun 	{ 0x11, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
173*4882a593Smuzhiyun 	{ 0x11, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
174*4882a593Smuzhiyun 	{ 0x11, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
175*4882a593Smuzhiyun 	{ 0x11, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
176*4882a593Smuzhiyun 	{ 0x12, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
177*4882a593Smuzhiyun 	{ 0x12, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
178*4882a593Smuzhiyun 	{ 0x12, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
179*4882a593Smuzhiyun 	{ 0x12, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
180*4882a593Smuzhiyun 	{ 0x2, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
181*4882a593Smuzhiyun 	{ 0x2, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
182*4882a593Smuzhiyun 	{ 0x2, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
183*4882a593Smuzhiyun 	{ 0x1, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
184*4882a593Smuzhiyun 	{ 0x1, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
185*4882a593Smuzhiyun 	{ 0x0, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
186*4882a593Smuzhiyun 	{ 0x30, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
187*4882a593Smuzhiyun 	{ 0x30, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
188*4882a593Smuzhiyun 	{ 0x30, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
189*4882a593Smuzhiyun 	{ 0x30, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
190*4882a593Smuzhiyun 	{ 0x31, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
191*4882a593Smuzhiyun 	{ 0x31, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
192*4882a593Smuzhiyun 	{ 0x31, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
193*4882a593Smuzhiyun 	{ 0x31, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
194*4882a593Smuzhiyun 	{ 0x32, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
195*4882a593Smuzhiyun 	{ 0x32, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
196*4882a593Smuzhiyun 	{ 0x32, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
197*4882a593Smuzhiyun 	{ 0x32, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
198*4882a593Smuzhiyun 	{ 0x22, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
199*4882a593Smuzhiyun 	{ 0x22, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
200*4882a593Smuzhiyun 	{ 0x22, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
201*4882a593Smuzhiyun 	{ 0x21, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
202*4882a593Smuzhiyun 	{ 0x21, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
203*4882a593Smuzhiyun 	{ 0x20, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
204*4882a593Smuzhiyun 	{ 0x50, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
205*4882a593Smuzhiyun 	{ 0x50, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
206*4882a593Smuzhiyun 	{ 0x50, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
207*4882a593Smuzhiyun 	{ 0x50, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
208*4882a593Smuzhiyun 	{ 0x51, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
209*4882a593Smuzhiyun 	{ 0x51, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
210*4882a593Smuzhiyun 	{ 0x51, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
211*4882a593Smuzhiyun 	{ 0x51, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
212*4882a593Smuzhiyun 	{ 0x52, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
213*4882a593Smuzhiyun 	{ 0x52, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
214*4882a593Smuzhiyun 	{ 0x52, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
215*4882a593Smuzhiyun 	{ 0x52, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
216*4882a593Smuzhiyun 	{ 0x42, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
217*4882a593Smuzhiyun 	{ 0x42, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
218*4882a593Smuzhiyun 	{ 0x42, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
219*4882a593Smuzhiyun 	{ 0x41, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
220*4882a593Smuzhiyun 	{ 0x41, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
221*4882a593Smuzhiyun 	{ 0x40, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
222*4882a593Smuzhiyun 	{ 0x70, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
223*4882a593Smuzhiyun 	{ 0x70, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
224*4882a593Smuzhiyun 	{ 0x70, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
225*4882a593Smuzhiyun 	{ 0x70, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
226*4882a593Smuzhiyun 	{ 0x71, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
227*4882a593Smuzhiyun 	{ 0x71, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
228*4882a593Smuzhiyun 	{ 0x71, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
229*4882a593Smuzhiyun 	{ 0x71, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
230*4882a593Smuzhiyun 	{ 0x72, 0x000000ff, 0, 0x0, KV_CONFIGREG_DIDT_IND },
231*4882a593Smuzhiyun 	{ 0x72, 0x0000ff00, 8, 0x0, KV_CONFIGREG_DIDT_IND },
232*4882a593Smuzhiyun 	{ 0x72, 0x00ff0000, 16, 0x0, KV_CONFIGREG_DIDT_IND },
233*4882a593Smuzhiyun 	{ 0x72, 0xff000000, 24, 0x0, KV_CONFIGREG_DIDT_IND },
234*4882a593Smuzhiyun 	{ 0x62, 0x00003fff, 0, 0x4, KV_CONFIGREG_DIDT_IND },
235*4882a593Smuzhiyun 	{ 0x62, 0x03ff0000, 16, 0x80, KV_CONFIGREG_DIDT_IND },
236*4882a593Smuzhiyun 	{ 0x62, 0x78000000, 27, 0x3, KV_CONFIGREG_DIDT_IND },
237*4882a593Smuzhiyun 	{ 0x61, 0x0000ffff, 0, 0x3FFF, KV_CONFIGREG_DIDT_IND },
238*4882a593Smuzhiyun 	{ 0x61, 0xffff0000, 16, 0x3FFF, KV_CONFIGREG_DIDT_IND },
239*4882a593Smuzhiyun 	{ 0x60, 0x00000001, 0, 0x0, KV_CONFIGREG_DIDT_IND },
240*4882a593Smuzhiyun 	{ 0xFFFFFFFF }
241*4882a593Smuzhiyun };
242*4882a593Smuzhiyun 
kv_get_ps(struct radeon_ps * rps)243*4882a593Smuzhiyun static struct kv_ps *kv_get_ps(struct radeon_ps *rps)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	struct kv_ps *ps = rps->ps_priv;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return ps;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
kv_get_pi(struct radeon_device * rdev)250*4882a593Smuzhiyun static struct kv_power_info *kv_get_pi(struct radeon_device *rdev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	struct kv_power_info *pi = rdev->pm.dpm.priv;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	return pi;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #if 0
258*4882a593Smuzhiyun static void kv_program_local_cac_table(struct radeon_device *rdev,
259*4882a593Smuzhiyun 				       const struct kv_lcac_config_values *local_cac_table,
260*4882a593Smuzhiyun 				       const struct kv_lcac_config_reg *local_cac_reg)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	u32 i, count, data;
263*4882a593Smuzhiyun 	const struct kv_lcac_config_values *values = local_cac_table;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	while (values->block_id != 0xffffffff) {
266*4882a593Smuzhiyun 		count = values->signal_id;
267*4882a593Smuzhiyun 		for (i = 0; i < count; i++) {
268*4882a593Smuzhiyun 			data = ((values->block_id << local_cac_reg->block_shift) &
269*4882a593Smuzhiyun 				local_cac_reg->block_mask);
270*4882a593Smuzhiyun 			data |= ((i << local_cac_reg->signal_shift) &
271*4882a593Smuzhiyun 				 local_cac_reg->signal_mask);
272*4882a593Smuzhiyun 			data |= ((values->t << local_cac_reg->t_shift) &
273*4882a593Smuzhiyun 				 local_cac_reg->t_mask);
274*4882a593Smuzhiyun 			data |= ((1 << local_cac_reg->enable_shift) &
275*4882a593Smuzhiyun 				 local_cac_reg->enable_mask);
276*4882a593Smuzhiyun 			WREG32_SMC(local_cac_reg->cntl, data);
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 		values++;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun 
kv_program_pt_config_registers(struct radeon_device * rdev,const struct kv_pt_config_reg * cac_config_regs)283*4882a593Smuzhiyun static int kv_program_pt_config_registers(struct radeon_device *rdev,
284*4882a593Smuzhiyun 					  const struct kv_pt_config_reg *cac_config_regs)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	const struct kv_pt_config_reg *config_regs = cac_config_regs;
287*4882a593Smuzhiyun 	u32 data;
288*4882a593Smuzhiyun 	u32 cache = 0;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (config_regs == NULL)
291*4882a593Smuzhiyun 		return -EINVAL;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	while (config_regs->offset != 0xFFFFFFFF) {
294*4882a593Smuzhiyun 		if (config_regs->type == KV_CONFIGREG_CACHE) {
295*4882a593Smuzhiyun 			cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
296*4882a593Smuzhiyun 		} else {
297*4882a593Smuzhiyun 			switch (config_regs->type) {
298*4882a593Smuzhiyun 			case KV_CONFIGREG_SMC_IND:
299*4882a593Smuzhiyun 				data = RREG32_SMC(config_regs->offset);
300*4882a593Smuzhiyun 				break;
301*4882a593Smuzhiyun 			case KV_CONFIGREG_DIDT_IND:
302*4882a593Smuzhiyun 				data = RREG32_DIDT(config_regs->offset);
303*4882a593Smuzhiyun 				break;
304*4882a593Smuzhiyun 			default:
305*4882a593Smuzhiyun 				data = RREG32(config_regs->offset << 2);
306*4882a593Smuzhiyun 				break;
307*4882a593Smuzhiyun 			}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 			data &= ~config_regs->mask;
310*4882a593Smuzhiyun 			data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
311*4882a593Smuzhiyun 			data |= cache;
312*4882a593Smuzhiyun 			cache = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			switch (config_regs->type) {
315*4882a593Smuzhiyun 			case KV_CONFIGREG_SMC_IND:
316*4882a593Smuzhiyun 				WREG32_SMC(config_regs->offset, data);
317*4882a593Smuzhiyun 				break;
318*4882a593Smuzhiyun 			case KV_CONFIGREG_DIDT_IND:
319*4882a593Smuzhiyun 				WREG32_DIDT(config_regs->offset, data);
320*4882a593Smuzhiyun 				break;
321*4882a593Smuzhiyun 			default:
322*4882a593Smuzhiyun 				WREG32(config_regs->offset << 2, data);
323*4882a593Smuzhiyun 				break;
324*4882a593Smuzhiyun 			}
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 		config_regs++;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	return 0;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun 
kv_do_enable_didt(struct radeon_device * rdev,bool enable)332*4882a593Smuzhiyun static void kv_do_enable_didt(struct radeon_device *rdev, bool enable)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
335*4882a593Smuzhiyun 	u32 data;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (pi->caps_sq_ramping) {
338*4882a593Smuzhiyun 		data = RREG32_DIDT(DIDT_SQ_CTRL0);
339*4882a593Smuzhiyun 		if (enable)
340*4882a593Smuzhiyun 			data |= DIDT_CTRL_EN;
341*4882a593Smuzhiyun 		else
342*4882a593Smuzhiyun 			data &= ~DIDT_CTRL_EN;
343*4882a593Smuzhiyun 		WREG32_DIDT(DIDT_SQ_CTRL0, data);
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (pi->caps_db_ramping) {
347*4882a593Smuzhiyun 		data = RREG32_DIDT(DIDT_DB_CTRL0);
348*4882a593Smuzhiyun 		if (enable)
349*4882a593Smuzhiyun 			data |= DIDT_CTRL_EN;
350*4882a593Smuzhiyun 		else
351*4882a593Smuzhiyun 			data &= ~DIDT_CTRL_EN;
352*4882a593Smuzhiyun 		WREG32_DIDT(DIDT_DB_CTRL0, data);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (pi->caps_td_ramping) {
356*4882a593Smuzhiyun 		data = RREG32_DIDT(DIDT_TD_CTRL0);
357*4882a593Smuzhiyun 		if (enable)
358*4882a593Smuzhiyun 			data |= DIDT_CTRL_EN;
359*4882a593Smuzhiyun 		else
360*4882a593Smuzhiyun 			data &= ~DIDT_CTRL_EN;
361*4882a593Smuzhiyun 		WREG32_DIDT(DIDT_TD_CTRL0, data);
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (pi->caps_tcp_ramping) {
365*4882a593Smuzhiyun 		data = RREG32_DIDT(DIDT_TCP_CTRL0);
366*4882a593Smuzhiyun 		if (enable)
367*4882a593Smuzhiyun 			data |= DIDT_CTRL_EN;
368*4882a593Smuzhiyun 		else
369*4882a593Smuzhiyun 			data &= ~DIDT_CTRL_EN;
370*4882a593Smuzhiyun 		WREG32_DIDT(DIDT_TCP_CTRL0, data);
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
kv_enable_didt(struct radeon_device * rdev,bool enable)374*4882a593Smuzhiyun static int kv_enable_didt(struct radeon_device *rdev, bool enable)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
377*4882a593Smuzhiyun 	int ret;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (pi->caps_sq_ramping ||
380*4882a593Smuzhiyun 	    pi->caps_db_ramping ||
381*4882a593Smuzhiyun 	    pi->caps_td_ramping ||
382*4882a593Smuzhiyun 	    pi->caps_tcp_ramping) {
383*4882a593Smuzhiyun 		cik_enter_rlc_safe_mode(rdev);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		if (enable) {
386*4882a593Smuzhiyun 			ret = kv_program_pt_config_registers(rdev, didt_config_kv);
387*4882a593Smuzhiyun 			if (ret) {
388*4882a593Smuzhiyun 				cik_exit_rlc_safe_mode(rdev);
389*4882a593Smuzhiyun 				return ret;
390*4882a593Smuzhiyun 			}
391*4882a593Smuzhiyun 		}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 		kv_do_enable_didt(rdev, enable);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		cik_exit_rlc_safe_mode(rdev);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #if 0
402*4882a593Smuzhiyun static void kv_initialize_hardware_cac_manager(struct radeon_device *rdev)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (pi->caps_cac) {
407*4882a593Smuzhiyun 		WREG32_SMC(LCAC_SX0_OVR_SEL, 0);
408*4882a593Smuzhiyun 		WREG32_SMC(LCAC_SX0_OVR_VAL, 0);
409*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, sx_local_cac_cfg_kv, sx0_cac_config_reg);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC0_OVR_SEL, 0);
412*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC0_OVR_VAL, 0);
413*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, mc0_local_cac_cfg_kv, mc0_cac_config_reg);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC1_OVR_SEL, 0);
416*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC1_OVR_VAL, 0);
417*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, mc1_local_cac_cfg_kv, mc1_cac_config_reg);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC2_OVR_SEL, 0);
420*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC2_OVR_VAL, 0);
421*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, mc2_local_cac_cfg_kv, mc2_cac_config_reg);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC3_OVR_SEL, 0);
424*4882a593Smuzhiyun 		WREG32_SMC(LCAC_MC3_OVR_VAL, 0);
425*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, mc3_local_cac_cfg_kv, mc3_cac_config_reg);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		WREG32_SMC(LCAC_CPL_OVR_SEL, 0);
428*4882a593Smuzhiyun 		WREG32_SMC(LCAC_CPL_OVR_VAL, 0);
429*4882a593Smuzhiyun 		kv_program_local_cac_table(rdev, cpl_local_cac_cfg_kv, cpl_cac_config_reg);
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun 
kv_enable_smc_cac(struct radeon_device * rdev,bool enable)434*4882a593Smuzhiyun static int kv_enable_smc_cac(struct radeon_device *rdev, bool enable)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
437*4882a593Smuzhiyun 	int ret = 0;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	if (pi->caps_cac) {
440*4882a593Smuzhiyun 		if (enable) {
441*4882a593Smuzhiyun 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableCac);
442*4882a593Smuzhiyun 			if (ret)
443*4882a593Smuzhiyun 				pi->cac_enabled = false;
444*4882a593Smuzhiyun 			else
445*4882a593Smuzhiyun 				pi->cac_enabled = true;
446*4882a593Smuzhiyun 		} else if (pi->cac_enabled) {
447*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableCac);
448*4882a593Smuzhiyun 			pi->cac_enabled = false;
449*4882a593Smuzhiyun 		}
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return ret;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
kv_process_firmware_header(struct radeon_device * rdev)455*4882a593Smuzhiyun static int kv_process_firmware_header(struct radeon_device *rdev)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
458*4882a593Smuzhiyun 	u32 tmp;
459*4882a593Smuzhiyun 	int ret;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
462*4882a593Smuzhiyun 				     offsetof(SMU7_Firmware_Header, DpmTable),
463*4882a593Smuzhiyun 				     &tmp, pi->sram_end);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (ret == 0)
466*4882a593Smuzhiyun 		pi->dpm_table_start = tmp;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	ret = kv_read_smc_sram_dword(rdev, SMU7_FIRMWARE_HEADER_LOCATION +
469*4882a593Smuzhiyun 				     offsetof(SMU7_Firmware_Header, SoftRegisters),
470*4882a593Smuzhiyun 				     &tmp, pi->sram_end);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	if (ret == 0)
473*4882a593Smuzhiyun 		pi->soft_regs_start = tmp;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return ret;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
kv_enable_dpm_voltage_scaling(struct radeon_device * rdev)478*4882a593Smuzhiyun static int kv_enable_dpm_voltage_scaling(struct radeon_device *rdev)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
481*4882a593Smuzhiyun 	int ret;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	pi->graphics_voltage_change_enable = 1;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
486*4882a593Smuzhiyun 				   pi->dpm_table_start +
487*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsVoltageChangeEnable),
488*4882a593Smuzhiyun 				   &pi->graphics_voltage_change_enable,
489*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return ret;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
kv_set_dpm_interval(struct radeon_device * rdev)494*4882a593Smuzhiyun static int kv_set_dpm_interval(struct radeon_device *rdev)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
497*4882a593Smuzhiyun 	int ret;
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	pi->graphics_interval = 1;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
502*4882a593Smuzhiyun 				   pi->dpm_table_start +
503*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsInterval),
504*4882a593Smuzhiyun 				   &pi->graphics_interval,
505*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
kv_set_dpm_boot_state(struct radeon_device * rdev)510*4882a593Smuzhiyun static int kv_set_dpm_boot_state(struct radeon_device *rdev)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
513*4882a593Smuzhiyun 	int ret;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
516*4882a593Smuzhiyun 				   pi->dpm_table_start +
517*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsBootLevel),
518*4882a593Smuzhiyun 				   &pi->graphics_boot_level,
519*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return ret;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
kv_program_vc(struct radeon_device * rdev)524*4882a593Smuzhiyun static void kv_program_vc(struct radeon_device *rdev)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	WREG32_SMC(CG_FTV_0, 0x3FFFC100);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
kv_clear_vc(struct radeon_device * rdev)529*4882a593Smuzhiyun static void kv_clear_vc(struct radeon_device *rdev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	WREG32_SMC(CG_FTV_0, 0);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
kv_set_divider_value(struct radeon_device * rdev,u32 index,u32 sclk)534*4882a593Smuzhiyun static int kv_set_divider_value(struct radeon_device *rdev,
535*4882a593Smuzhiyun 				u32 index, u32 sclk)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
538*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
539*4882a593Smuzhiyun 	int ret;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
542*4882a593Smuzhiyun 					     sclk, false, &dividers);
543*4882a593Smuzhiyun 	if (ret)
544*4882a593Smuzhiyun 		return ret;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	pi->graphics_level[index].SclkDid = (u8)dividers.post_div;
547*4882a593Smuzhiyun 	pi->graphics_level[index].SclkFrequency = cpu_to_be32(sclk);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
kv_convert_vid2_to_vid7(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_2bit)552*4882a593Smuzhiyun static u32 kv_convert_vid2_to_vid7(struct radeon_device *rdev,
553*4882a593Smuzhiyun 				   struct sumo_vid_mapping_table *vid_mapping_table,
554*4882a593Smuzhiyun 				   u32 vid_2bit)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
557*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
558*4882a593Smuzhiyun 	u32 i;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (vddc_sclk_table && vddc_sclk_table->count) {
561*4882a593Smuzhiyun 		if (vid_2bit < vddc_sclk_table->count)
562*4882a593Smuzhiyun 			return vddc_sclk_table->entries[vid_2bit].v;
563*4882a593Smuzhiyun 		else
564*4882a593Smuzhiyun 			return vddc_sclk_table->entries[vddc_sclk_table->count - 1].v;
565*4882a593Smuzhiyun 	} else {
566*4882a593Smuzhiyun 		for (i = 0; i < vid_mapping_table->num_entries; i++) {
567*4882a593Smuzhiyun 			if (vid_mapping_table->entries[i].vid_2bit == vid_2bit)
568*4882a593Smuzhiyun 				return vid_mapping_table->entries[i].vid_7bit;
569*4882a593Smuzhiyun 		}
570*4882a593Smuzhiyun 		return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_7bit;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
kv_convert_vid7_to_vid2(struct radeon_device * rdev,struct sumo_vid_mapping_table * vid_mapping_table,u32 vid_7bit)574*4882a593Smuzhiyun static u32 kv_convert_vid7_to_vid2(struct radeon_device *rdev,
575*4882a593Smuzhiyun 				   struct sumo_vid_mapping_table *vid_mapping_table,
576*4882a593Smuzhiyun 				   u32 vid_7bit)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *vddc_sclk_table =
579*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
580*4882a593Smuzhiyun 	u32 i;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if (vddc_sclk_table && vddc_sclk_table->count) {
583*4882a593Smuzhiyun 		for (i = 0; i < vddc_sclk_table->count; i++) {
584*4882a593Smuzhiyun 			if (vddc_sclk_table->entries[i].v == vid_7bit)
585*4882a593Smuzhiyun 				return i;
586*4882a593Smuzhiyun 		}
587*4882a593Smuzhiyun 		return vddc_sclk_table->count - 1;
588*4882a593Smuzhiyun 	} else {
589*4882a593Smuzhiyun 		for (i = 0; i < vid_mapping_table->num_entries; i++) {
590*4882a593Smuzhiyun 			if (vid_mapping_table->entries[i].vid_7bit == vid_7bit)
591*4882a593Smuzhiyun 				return vid_mapping_table->entries[i].vid_2bit;
592*4882a593Smuzhiyun 		}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		return vid_mapping_table->entries[vid_mapping_table->num_entries - 1].vid_2bit;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
kv_convert_8bit_index_to_voltage(struct radeon_device * rdev,u16 voltage)598*4882a593Smuzhiyun static u16 kv_convert_8bit_index_to_voltage(struct radeon_device *rdev,
599*4882a593Smuzhiyun 					    u16 voltage)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	return 6200 - (voltage * 25);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
kv_convert_2bit_index_to_voltage(struct radeon_device * rdev,u32 vid_2bit)604*4882a593Smuzhiyun static u16 kv_convert_2bit_index_to_voltage(struct radeon_device *rdev,
605*4882a593Smuzhiyun 					    u32 vid_2bit)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
608*4882a593Smuzhiyun 	u32 vid_8bit = kv_convert_vid2_to_vid7(rdev,
609*4882a593Smuzhiyun 					       &pi->sys_info.vid_mapping_table,
610*4882a593Smuzhiyun 					       vid_2bit);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	return kv_convert_8bit_index_to_voltage(rdev, (u16)vid_8bit);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 
kv_set_vid(struct radeon_device * rdev,u32 index,u32 vid)616*4882a593Smuzhiyun static int kv_set_vid(struct radeon_device *rdev, u32 index, u32 vid)
617*4882a593Smuzhiyun {
618*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	pi->graphics_level[index].VoltageDownH = (u8)pi->voltage_drop_t;
621*4882a593Smuzhiyun 	pi->graphics_level[index].MinVddNb =
622*4882a593Smuzhiyun 		cpu_to_be32(kv_convert_2bit_index_to_voltage(rdev, vid));
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
kv_set_at(struct radeon_device * rdev,u32 index,u32 at)627*4882a593Smuzhiyun static int kv_set_at(struct radeon_device *rdev, u32 index, u32 at)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	pi->graphics_level[index].AT = cpu_to_be16((u16)at);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
kv_dpm_power_level_enable(struct radeon_device * rdev,u32 index,bool enable)636*4882a593Smuzhiyun static void kv_dpm_power_level_enable(struct radeon_device *rdev,
637*4882a593Smuzhiyun 				      u32 index, bool enable)
638*4882a593Smuzhiyun {
639*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	pi->graphics_level[index].EnabledForActivity = enable ? 1 : 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
kv_start_dpm(struct radeon_device * rdev)644*4882a593Smuzhiyun static void kv_start_dpm(struct radeon_device *rdev)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	u32 tmp = RREG32_SMC(GENERAL_PWRMGT);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	tmp |= GLOBAL_PWRMGT_EN;
649*4882a593Smuzhiyun 	WREG32_SMC(GENERAL_PWRMGT, tmp);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	kv_smc_dpm_enable(rdev, true);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
kv_stop_dpm(struct radeon_device * rdev)654*4882a593Smuzhiyun static void kv_stop_dpm(struct radeon_device *rdev)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	kv_smc_dpm_enable(rdev, false);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
kv_start_am(struct radeon_device * rdev)659*4882a593Smuzhiyun static void kv_start_am(struct radeon_device *rdev)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	sclk_pwrmgt_cntl &= ~(RESET_SCLK_CNT | RESET_BUSY_CNT);
664*4882a593Smuzhiyun 	sclk_pwrmgt_cntl |= DYNAMIC_PM_EN;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
kv_reset_am(struct radeon_device * rdev)669*4882a593Smuzhiyun static void kv_reset_am(struct radeon_device *rdev)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	u32 sclk_pwrmgt_cntl = RREG32_SMC(SCLK_PWRMGT_CNTL);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	sclk_pwrmgt_cntl |= (RESET_SCLK_CNT | RESET_BUSY_CNT);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	WREG32_SMC(SCLK_PWRMGT_CNTL, sclk_pwrmgt_cntl);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
kv_freeze_sclk_dpm(struct radeon_device * rdev,bool freeze)678*4882a593Smuzhiyun static int kv_freeze_sclk_dpm(struct radeon_device *rdev, bool freeze)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, freeze ?
681*4882a593Smuzhiyun 					PPSMC_MSG_SCLKDPM_FreezeLevel : PPSMC_MSG_SCLKDPM_UnfreezeLevel);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
kv_force_lowest_valid(struct radeon_device * rdev)684*4882a593Smuzhiyun static int kv_force_lowest_valid(struct radeon_device *rdev)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	return kv_force_dpm_lowest(rdev);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun 
kv_unforce_levels(struct radeon_device * rdev)689*4882a593Smuzhiyun static int kv_unforce_levels(struct radeon_device *rdev)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
692*4882a593Smuzhiyun 		return kv_notify_message_to_smu(rdev, PPSMC_MSG_NoForcedLevel);
693*4882a593Smuzhiyun 	else
694*4882a593Smuzhiyun 		return kv_set_enabled_levels(rdev);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
kv_update_sclk_t(struct radeon_device * rdev)697*4882a593Smuzhiyun static int kv_update_sclk_t(struct radeon_device *rdev)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
700*4882a593Smuzhiyun 	u32 low_sclk_interrupt_t = 0;
701*4882a593Smuzhiyun 	int ret = 0;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (pi->caps_sclk_throttle_low_notification) {
704*4882a593Smuzhiyun 		low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
707*4882a593Smuzhiyun 					   pi->dpm_table_start +
708*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, LowSclkInterruptT),
709*4882a593Smuzhiyun 					   (u8 *)&low_sclk_interrupt_t,
710*4882a593Smuzhiyun 					   sizeof(u32), pi->sram_end);
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 	return ret;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun 
kv_program_bootup_state(struct radeon_device * rdev)715*4882a593Smuzhiyun static int kv_program_bootup_state(struct radeon_device *rdev)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
718*4882a593Smuzhiyun 	u32 i;
719*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
720*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (table && table->count) {
723*4882a593Smuzhiyun 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
724*4882a593Smuzhiyun 			if (table->entries[i].clk == pi->boot_pl.sclk)
725*4882a593Smuzhiyun 				break;
726*4882a593Smuzhiyun 		}
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		pi->graphics_boot_level = (u8)i;
729*4882a593Smuzhiyun 		kv_dpm_power_level_enable(rdev, i, true);
730*4882a593Smuzhiyun 	} else {
731*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
732*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 		if (table->num_max_dpm_entries == 0)
735*4882a593Smuzhiyun 			return -EINVAL;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
738*4882a593Smuzhiyun 			if (table->entries[i].sclk_frequency == pi->boot_pl.sclk)
739*4882a593Smuzhiyun 				break;
740*4882a593Smuzhiyun 		}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		pi->graphics_boot_level = (u8)i;
743*4882a593Smuzhiyun 		kv_dpm_power_level_enable(rdev, i, true);
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
kv_enable_auto_thermal_throttling(struct radeon_device * rdev)748*4882a593Smuzhiyun static int kv_enable_auto_thermal_throttling(struct radeon_device *rdev)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
751*4882a593Smuzhiyun 	int ret;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	pi->graphics_therm_throttle_enable = 1;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
756*4882a593Smuzhiyun 				   pi->dpm_table_start +
757*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsThermThrottleEnable),
758*4882a593Smuzhiyun 				   &pi->graphics_therm_throttle_enable,
759*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	return ret;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun 
kv_upload_dpm_settings(struct radeon_device * rdev)764*4882a593Smuzhiyun static int kv_upload_dpm_settings(struct radeon_device *rdev)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
767*4882a593Smuzhiyun 	int ret;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
770*4882a593Smuzhiyun 				   pi->dpm_table_start +
771*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsLevel),
772*4882a593Smuzhiyun 				   (u8 *)&pi->graphics_level,
773*4882a593Smuzhiyun 				   sizeof(SMU7_Fusion_GraphicsLevel) * SMU7_MAX_LEVELS_GRAPHICS,
774*4882a593Smuzhiyun 				   pi->sram_end);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	if (ret)
777*4882a593Smuzhiyun 		return ret;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
780*4882a593Smuzhiyun 				   pi->dpm_table_start +
781*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, GraphicsDpmLevelCount),
782*4882a593Smuzhiyun 				   &pi->graphics_dpm_level_count,
783*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	return ret;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
kv_get_clock_difference(u32 a,u32 b)788*4882a593Smuzhiyun static u32 kv_get_clock_difference(u32 a, u32 b)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	return (a >= b) ? a - b : b - a;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
kv_get_clk_bypass(struct radeon_device * rdev,u32 clk)793*4882a593Smuzhiyun static u32 kv_get_clk_bypass(struct radeon_device *rdev, u32 clk)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
796*4882a593Smuzhiyun 	u32 value;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (pi->caps_enable_dfs_bypass) {
799*4882a593Smuzhiyun 		if (kv_get_clock_difference(clk, 40000) < 200)
800*4882a593Smuzhiyun 			value = 3;
801*4882a593Smuzhiyun 		else if (kv_get_clock_difference(clk, 30000) < 200)
802*4882a593Smuzhiyun 			value = 2;
803*4882a593Smuzhiyun 		else if (kv_get_clock_difference(clk, 20000) < 200)
804*4882a593Smuzhiyun 			value = 7;
805*4882a593Smuzhiyun 		else if (kv_get_clock_difference(clk, 15000) < 200)
806*4882a593Smuzhiyun 			value = 6;
807*4882a593Smuzhiyun 		else if (kv_get_clock_difference(clk, 10000) < 200)
808*4882a593Smuzhiyun 			value = 8;
809*4882a593Smuzhiyun 		else
810*4882a593Smuzhiyun 			value = 0;
811*4882a593Smuzhiyun 	} else {
812*4882a593Smuzhiyun 		value = 0;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return value;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
kv_populate_uvd_table(struct radeon_device * rdev)818*4882a593Smuzhiyun static int kv_populate_uvd_table(struct radeon_device *rdev)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
821*4882a593Smuzhiyun 	struct radeon_uvd_clock_voltage_dependency_table *table =
822*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
823*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
824*4882a593Smuzhiyun 	int ret;
825*4882a593Smuzhiyun 	u32 i;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	if (table == NULL || table->count == 0)
828*4882a593Smuzhiyun 		return 0;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	pi->uvd_level_count = 0;
831*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
832*4882a593Smuzhiyun 		if (pi->high_voltage_t &&
833*4882a593Smuzhiyun 		    (pi->high_voltage_t < table->entries[i].v))
834*4882a593Smuzhiyun 			break;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 		pi->uvd_level[i].VclkFrequency = cpu_to_be32(table->entries[i].vclk);
837*4882a593Smuzhiyun 		pi->uvd_level[i].DclkFrequency = cpu_to_be32(table->entries[i].dclk);
838*4882a593Smuzhiyun 		pi->uvd_level[i].MinVddNb = cpu_to_be16(table->entries[i].v);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		pi->uvd_level[i].VClkBypassCntl =
841*4882a593Smuzhiyun 			(u8)kv_get_clk_bypass(rdev, table->entries[i].vclk);
842*4882a593Smuzhiyun 		pi->uvd_level[i].DClkBypassCntl =
843*4882a593Smuzhiyun 			(u8)kv_get_clk_bypass(rdev, table->entries[i].dclk);
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
846*4882a593Smuzhiyun 						     table->entries[i].vclk, false, &dividers);
847*4882a593Smuzhiyun 		if (ret)
848*4882a593Smuzhiyun 			return ret;
849*4882a593Smuzhiyun 		pi->uvd_level[i].VclkDivider = (u8)dividers.post_div;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
852*4882a593Smuzhiyun 						     table->entries[i].dclk, false, &dividers);
853*4882a593Smuzhiyun 		if (ret)
854*4882a593Smuzhiyun 			return ret;
855*4882a593Smuzhiyun 		pi->uvd_level[i].DclkDivider = (u8)dividers.post_div;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 		pi->uvd_level_count++;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
861*4882a593Smuzhiyun 				   pi->dpm_table_start +
862*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, UvdLevelCount),
863*4882a593Smuzhiyun 				   (u8 *)&pi->uvd_level_count,
864*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
865*4882a593Smuzhiyun 	if (ret)
866*4882a593Smuzhiyun 		return ret;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	pi->uvd_interval = 1;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
871*4882a593Smuzhiyun 				   pi->dpm_table_start +
872*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, UVDInterval),
873*4882a593Smuzhiyun 				   &pi->uvd_interval,
874*4882a593Smuzhiyun 				   sizeof(u8), pi->sram_end);
875*4882a593Smuzhiyun 	if (ret)
876*4882a593Smuzhiyun 		return ret;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
879*4882a593Smuzhiyun 				   pi->dpm_table_start +
880*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, UvdLevel),
881*4882a593Smuzhiyun 				   (u8 *)&pi->uvd_level,
882*4882a593Smuzhiyun 				   sizeof(SMU7_Fusion_UvdLevel) * SMU7_MAX_LEVELS_UVD,
883*4882a593Smuzhiyun 				   pi->sram_end);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	return ret;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
kv_populate_vce_table(struct radeon_device * rdev)889*4882a593Smuzhiyun static int kv_populate_vce_table(struct radeon_device *rdev)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
892*4882a593Smuzhiyun 	int ret;
893*4882a593Smuzhiyun 	u32 i;
894*4882a593Smuzhiyun 	struct radeon_vce_clock_voltage_dependency_table *table =
895*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
896*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	if (table == NULL || table->count == 0)
899*4882a593Smuzhiyun 		return 0;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	pi->vce_level_count = 0;
902*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
903*4882a593Smuzhiyun 		if (pi->high_voltage_t &&
904*4882a593Smuzhiyun 		    pi->high_voltage_t < table->entries[i].v)
905*4882a593Smuzhiyun 			break;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 		pi->vce_level[i].Frequency = cpu_to_be32(table->entries[i].evclk);
908*4882a593Smuzhiyun 		pi->vce_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 		pi->vce_level[i].ClkBypassCntl =
911*4882a593Smuzhiyun 			(u8)kv_get_clk_bypass(rdev, table->entries[i].evclk);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
914*4882a593Smuzhiyun 						     table->entries[i].evclk, false, &dividers);
915*4882a593Smuzhiyun 		if (ret)
916*4882a593Smuzhiyun 			return ret;
917*4882a593Smuzhiyun 		pi->vce_level[i].Divider = (u8)dividers.post_div;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 		pi->vce_level_count++;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
923*4882a593Smuzhiyun 				   pi->dpm_table_start +
924*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, VceLevelCount),
925*4882a593Smuzhiyun 				   (u8 *)&pi->vce_level_count,
926*4882a593Smuzhiyun 				   sizeof(u8),
927*4882a593Smuzhiyun 				   pi->sram_end);
928*4882a593Smuzhiyun 	if (ret)
929*4882a593Smuzhiyun 		return ret;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	pi->vce_interval = 1;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
934*4882a593Smuzhiyun 				   pi->dpm_table_start +
935*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, VCEInterval),
936*4882a593Smuzhiyun 				   (u8 *)&pi->vce_interval,
937*4882a593Smuzhiyun 				   sizeof(u8),
938*4882a593Smuzhiyun 				   pi->sram_end);
939*4882a593Smuzhiyun 	if (ret)
940*4882a593Smuzhiyun 		return ret;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
943*4882a593Smuzhiyun 				   pi->dpm_table_start +
944*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, VceLevel),
945*4882a593Smuzhiyun 				   (u8 *)&pi->vce_level,
946*4882a593Smuzhiyun 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_VCE,
947*4882a593Smuzhiyun 				   pi->sram_end);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	return ret;
950*4882a593Smuzhiyun }
951*4882a593Smuzhiyun 
kv_populate_samu_table(struct radeon_device * rdev)952*4882a593Smuzhiyun static int kv_populate_samu_table(struct radeon_device *rdev)
953*4882a593Smuzhiyun {
954*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
955*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
956*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
957*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
958*4882a593Smuzhiyun 	int ret;
959*4882a593Smuzhiyun 	u32 i;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	if (table == NULL || table->count == 0)
962*4882a593Smuzhiyun 		return 0;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	pi->samu_level_count = 0;
965*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
966*4882a593Smuzhiyun 		if (pi->high_voltage_t &&
967*4882a593Smuzhiyun 		    pi->high_voltage_t < table->entries[i].v)
968*4882a593Smuzhiyun 			break;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		pi->samu_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
971*4882a593Smuzhiyun 		pi->samu_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 		pi->samu_level[i].ClkBypassCntl =
974*4882a593Smuzhiyun 			(u8)kv_get_clk_bypass(rdev, table->entries[i].clk);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
977*4882a593Smuzhiyun 						     table->entries[i].clk, false, &dividers);
978*4882a593Smuzhiyun 		if (ret)
979*4882a593Smuzhiyun 			return ret;
980*4882a593Smuzhiyun 		pi->samu_level[i].Divider = (u8)dividers.post_div;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 		pi->samu_level_count++;
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
986*4882a593Smuzhiyun 				   pi->dpm_table_start +
987*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, SamuLevelCount),
988*4882a593Smuzhiyun 				   (u8 *)&pi->samu_level_count,
989*4882a593Smuzhiyun 				   sizeof(u8),
990*4882a593Smuzhiyun 				   pi->sram_end);
991*4882a593Smuzhiyun 	if (ret)
992*4882a593Smuzhiyun 		return ret;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	pi->samu_interval = 1;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
997*4882a593Smuzhiyun 				   pi->dpm_table_start +
998*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, SAMUInterval),
999*4882a593Smuzhiyun 				   (u8 *)&pi->samu_interval,
1000*4882a593Smuzhiyun 				   sizeof(u8),
1001*4882a593Smuzhiyun 				   pi->sram_end);
1002*4882a593Smuzhiyun 	if (ret)
1003*4882a593Smuzhiyun 		return ret;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
1006*4882a593Smuzhiyun 				   pi->dpm_table_start +
1007*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, SamuLevel),
1008*4882a593Smuzhiyun 				   (u8 *)&pi->samu_level,
1009*4882a593Smuzhiyun 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_SAMU,
1010*4882a593Smuzhiyun 				   pi->sram_end);
1011*4882a593Smuzhiyun 	if (ret)
1012*4882a593Smuzhiyun 		return ret;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	return ret;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 
kv_populate_acp_table(struct radeon_device * rdev)1018*4882a593Smuzhiyun static int kv_populate_acp_table(struct radeon_device *rdev)
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1021*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1022*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1023*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
1024*4882a593Smuzhiyun 	int ret;
1025*4882a593Smuzhiyun 	u32 i;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	if (table == NULL || table->count == 0)
1028*4882a593Smuzhiyun 		return 0;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	pi->acp_level_count = 0;
1031*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1032*4882a593Smuzhiyun 		pi->acp_level[i].Frequency = cpu_to_be32(table->entries[i].clk);
1033*4882a593Smuzhiyun 		pi->acp_level[i].MinVoltage = cpu_to_be16(table->entries[i].v);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 		ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
1036*4882a593Smuzhiyun 						     table->entries[i].clk, false, &dividers);
1037*4882a593Smuzhiyun 		if (ret)
1038*4882a593Smuzhiyun 			return ret;
1039*4882a593Smuzhiyun 		pi->acp_level[i].Divider = (u8)dividers.post_div;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 		pi->acp_level_count++;
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
1045*4882a593Smuzhiyun 				   pi->dpm_table_start +
1046*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, AcpLevelCount),
1047*4882a593Smuzhiyun 				   (u8 *)&pi->acp_level_count,
1048*4882a593Smuzhiyun 				   sizeof(u8),
1049*4882a593Smuzhiyun 				   pi->sram_end);
1050*4882a593Smuzhiyun 	if (ret)
1051*4882a593Smuzhiyun 		return ret;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	pi->acp_interval = 1;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
1056*4882a593Smuzhiyun 				   pi->dpm_table_start +
1057*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, ACPInterval),
1058*4882a593Smuzhiyun 				   (u8 *)&pi->acp_interval,
1059*4882a593Smuzhiyun 				   sizeof(u8),
1060*4882a593Smuzhiyun 				   pi->sram_end);
1061*4882a593Smuzhiyun 	if (ret)
1062*4882a593Smuzhiyun 		return ret;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ret = kv_copy_bytes_to_smc(rdev,
1065*4882a593Smuzhiyun 				   pi->dpm_table_start +
1066*4882a593Smuzhiyun 				   offsetof(SMU7_Fusion_DpmTable, AcpLevel),
1067*4882a593Smuzhiyun 				   (u8 *)&pi->acp_level,
1068*4882a593Smuzhiyun 				   sizeof(SMU7_Fusion_ExtClkLevel) * SMU7_MAX_LEVELS_ACP,
1069*4882a593Smuzhiyun 				   pi->sram_end);
1070*4882a593Smuzhiyun 	if (ret)
1071*4882a593Smuzhiyun 		return ret;
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return ret;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
kv_calculate_dfs_bypass_settings(struct radeon_device * rdev)1076*4882a593Smuzhiyun static void kv_calculate_dfs_bypass_settings(struct radeon_device *rdev)
1077*4882a593Smuzhiyun {
1078*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1079*4882a593Smuzhiyun 	u32 i;
1080*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1081*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	if (table && table->count) {
1084*4882a593Smuzhiyun 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
1085*4882a593Smuzhiyun 			if (pi->caps_enable_dfs_bypass) {
1086*4882a593Smuzhiyun 				if (kv_get_clock_difference(table->entries[i].clk, 40000) < 200)
1087*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 3;
1088*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].clk, 30000) < 200)
1089*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 2;
1090*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].clk, 26600) < 200)
1091*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 7;
1092*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].clk , 20000) < 200)
1093*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 6;
1094*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].clk , 10000) < 200)
1095*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 8;
1096*4882a593Smuzhiyun 				else
1097*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 0;
1098*4882a593Smuzhiyun 			} else {
1099*4882a593Smuzhiyun 				pi->graphics_level[i].ClkBypassCntl = 0;
1100*4882a593Smuzhiyun 			}
1101*4882a593Smuzhiyun 		}
1102*4882a593Smuzhiyun 	} else {
1103*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
1104*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
1105*4882a593Smuzhiyun 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
1106*4882a593Smuzhiyun 			if (pi->caps_enable_dfs_bypass) {
1107*4882a593Smuzhiyun 				if (kv_get_clock_difference(table->entries[i].sclk_frequency, 40000) < 200)
1108*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 3;
1109*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 30000) < 200)
1110*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 2;
1111*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 26600) < 200)
1112*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 7;
1113*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 20000) < 200)
1114*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 6;
1115*4882a593Smuzhiyun 				else if (kv_get_clock_difference(table->entries[i].sclk_frequency, 10000) < 200)
1116*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 8;
1117*4882a593Smuzhiyun 				else
1118*4882a593Smuzhiyun 					pi->graphics_level[i].ClkBypassCntl = 0;
1119*4882a593Smuzhiyun 			} else {
1120*4882a593Smuzhiyun 				pi->graphics_level[i].ClkBypassCntl = 0;
1121*4882a593Smuzhiyun 			}
1122*4882a593Smuzhiyun 		}
1123*4882a593Smuzhiyun 	}
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
kv_enable_ulv(struct radeon_device * rdev,bool enable)1126*4882a593Smuzhiyun static int kv_enable_ulv(struct radeon_device *rdev, bool enable)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, enable ?
1129*4882a593Smuzhiyun 					PPSMC_MSG_EnableULV : PPSMC_MSG_DisableULV);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
kv_reset_acp_boot_level(struct radeon_device * rdev)1132*4882a593Smuzhiyun static void kv_reset_acp_boot_level(struct radeon_device *rdev)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	pi->acp_boot_level = 0xff;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
kv_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)1139*4882a593Smuzhiyun static void kv_update_current_ps(struct radeon_device *rdev,
1140*4882a593Smuzhiyun 				 struct radeon_ps *rps)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct kv_ps *new_ps = kv_get_ps(rps);
1143*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	pi->current_rps = *rps;
1146*4882a593Smuzhiyun 	pi->current_ps = *new_ps;
1147*4882a593Smuzhiyun 	pi->current_rps.ps_priv = &pi->current_ps;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
kv_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)1150*4882a593Smuzhiyun static void kv_update_requested_ps(struct radeon_device *rdev,
1151*4882a593Smuzhiyun 				   struct radeon_ps *rps)
1152*4882a593Smuzhiyun {
1153*4882a593Smuzhiyun 	struct kv_ps *new_ps = kv_get_ps(rps);
1154*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	pi->requested_rps = *rps;
1157*4882a593Smuzhiyun 	pi->requested_ps = *new_ps;
1158*4882a593Smuzhiyun 	pi->requested_rps.ps_priv = &pi->requested_ps;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun 
kv_dpm_enable_bapm(struct radeon_device * rdev,bool enable)1161*4882a593Smuzhiyun void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1164*4882a593Smuzhiyun 	int ret;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (pi->bapm_enable) {
1167*4882a593Smuzhiyun 		ret = kv_smc_bapm_enable(rdev, enable);
1168*4882a593Smuzhiyun 		if (ret)
1169*4882a593Smuzhiyun 			DRM_ERROR("kv_smc_bapm_enable failed\n");
1170*4882a593Smuzhiyun 	}
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun 
kv_enable_thermal_int(struct radeon_device * rdev,bool enable)1173*4882a593Smuzhiyun static void kv_enable_thermal_int(struct radeon_device *rdev, bool enable)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun 	u32 thermal_int;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL);
1178*4882a593Smuzhiyun 	if (enable)
1179*4882a593Smuzhiyun 		thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
1180*4882a593Smuzhiyun 	else
1181*4882a593Smuzhiyun 		thermal_int &= ~(THERM_INTH_MASK | THERM_INTL_MASK);
1182*4882a593Smuzhiyun 	WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun 
kv_dpm_enable(struct radeon_device * rdev)1186*4882a593Smuzhiyun int kv_dpm_enable(struct radeon_device *rdev)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1189*4882a593Smuzhiyun 	int ret;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ret = kv_process_firmware_header(rdev);
1192*4882a593Smuzhiyun 	if (ret) {
1193*4882a593Smuzhiyun 		DRM_ERROR("kv_process_firmware_header failed\n");
1194*4882a593Smuzhiyun 		return ret;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 	kv_init_fps_limits(rdev);
1197*4882a593Smuzhiyun 	kv_init_graphics_levels(rdev);
1198*4882a593Smuzhiyun 	ret = kv_program_bootup_state(rdev);
1199*4882a593Smuzhiyun 	if (ret) {
1200*4882a593Smuzhiyun 		DRM_ERROR("kv_program_bootup_state failed\n");
1201*4882a593Smuzhiyun 		return ret;
1202*4882a593Smuzhiyun 	}
1203*4882a593Smuzhiyun 	kv_calculate_dfs_bypass_settings(rdev);
1204*4882a593Smuzhiyun 	ret = kv_upload_dpm_settings(rdev);
1205*4882a593Smuzhiyun 	if (ret) {
1206*4882a593Smuzhiyun 		DRM_ERROR("kv_upload_dpm_settings failed\n");
1207*4882a593Smuzhiyun 		return ret;
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 	ret = kv_populate_uvd_table(rdev);
1210*4882a593Smuzhiyun 	if (ret) {
1211*4882a593Smuzhiyun 		DRM_ERROR("kv_populate_uvd_table failed\n");
1212*4882a593Smuzhiyun 		return ret;
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 	ret = kv_populate_vce_table(rdev);
1215*4882a593Smuzhiyun 	if (ret) {
1216*4882a593Smuzhiyun 		DRM_ERROR("kv_populate_vce_table failed\n");
1217*4882a593Smuzhiyun 		return ret;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 	ret = kv_populate_samu_table(rdev);
1220*4882a593Smuzhiyun 	if (ret) {
1221*4882a593Smuzhiyun 		DRM_ERROR("kv_populate_samu_table failed\n");
1222*4882a593Smuzhiyun 		return ret;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 	ret = kv_populate_acp_table(rdev);
1225*4882a593Smuzhiyun 	if (ret) {
1226*4882a593Smuzhiyun 		DRM_ERROR("kv_populate_acp_table failed\n");
1227*4882a593Smuzhiyun 		return ret;
1228*4882a593Smuzhiyun 	}
1229*4882a593Smuzhiyun 	kv_program_vc(rdev);
1230*4882a593Smuzhiyun #if 0
1231*4882a593Smuzhiyun 	kv_initialize_hardware_cac_manager(rdev);
1232*4882a593Smuzhiyun #endif
1233*4882a593Smuzhiyun 	kv_start_am(rdev);
1234*4882a593Smuzhiyun 	if (pi->enable_auto_thermal_throttling) {
1235*4882a593Smuzhiyun 		ret = kv_enable_auto_thermal_throttling(rdev);
1236*4882a593Smuzhiyun 		if (ret) {
1237*4882a593Smuzhiyun 			DRM_ERROR("kv_enable_auto_thermal_throttling failed\n");
1238*4882a593Smuzhiyun 			return ret;
1239*4882a593Smuzhiyun 		}
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 	ret = kv_enable_dpm_voltage_scaling(rdev);
1242*4882a593Smuzhiyun 	if (ret) {
1243*4882a593Smuzhiyun 		DRM_ERROR("kv_enable_dpm_voltage_scaling failed\n");
1244*4882a593Smuzhiyun 		return ret;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 	ret = kv_set_dpm_interval(rdev);
1247*4882a593Smuzhiyun 	if (ret) {
1248*4882a593Smuzhiyun 		DRM_ERROR("kv_set_dpm_interval failed\n");
1249*4882a593Smuzhiyun 		return ret;
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 	ret = kv_set_dpm_boot_state(rdev);
1252*4882a593Smuzhiyun 	if (ret) {
1253*4882a593Smuzhiyun 		DRM_ERROR("kv_set_dpm_boot_state failed\n");
1254*4882a593Smuzhiyun 		return ret;
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 	ret = kv_enable_ulv(rdev, true);
1257*4882a593Smuzhiyun 	if (ret) {
1258*4882a593Smuzhiyun 		DRM_ERROR("kv_enable_ulv failed\n");
1259*4882a593Smuzhiyun 		return ret;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun 	kv_start_dpm(rdev);
1262*4882a593Smuzhiyun 	ret = kv_enable_didt(rdev, true);
1263*4882a593Smuzhiyun 	if (ret) {
1264*4882a593Smuzhiyun 		DRM_ERROR("kv_enable_didt failed\n");
1265*4882a593Smuzhiyun 		return ret;
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun 	ret = kv_enable_smc_cac(rdev, true);
1268*4882a593Smuzhiyun 	if (ret) {
1269*4882a593Smuzhiyun 		DRM_ERROR("kv_enable_smc_cac failed\n");
1270*4882a593Smuzhiyun 		return ret;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	kv_reset_acp_boot_level(rdev);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	ret = kv_smc_bapm_enable(rdev, false);
1276*4882a593Smuzhiyun 	if (ret) {
1277*4882a593Smuzhiyun 		DRM_ERROR("kv_smc_bapm_enable failed\n");
1278*4882a593Smuzhiyun 		return ret;
1279*4882a593Smuzhiyun 	}
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	return ret;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
kv_dpm_late_enable(struct radeon_device * rdev)1286*4882a593Smuzhiyun int kv_dpm_late_enable(struct radeon_device *rdev)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	int ret = 0;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1291*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1292*4882a593Smuzhiyun 		ret = kv_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1293*4882a593Smuzhiyun 		if (ret) {
1294*4882a593Smuzhiyun 			DRM_ERROR("kv_set_thermal_temperature_range failed\n");
1295*4882a593Smuzhiyun 			return ret;
1296*4882a593Smuzhiyun 		}
1297*4882a593Smuzhiyun 		kv_enable_thermal_int(rdev, true);
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	/* powerdown unused blocks for now */
1301*4882a593Smuzhiyun 	kv_dpm_powergate_acp(rdev, true);
1302*4882a593Smuzhiyun 	kv_dpm_powergate_samu(rdev, true);
1303*4882a593Smuzhiyun 	kv_dpm_powergate_vce(rdev, true);
1304*4882a593Smuzhiyun 	kv_dpm_powergate_uvd(rdev, true);
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	return ret;
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun 
kv_dpm_disable(struct radeon_device * rdev)1309*4882a593Smuzhiyun void kv_dpm_disable(struct radeon_device *rdev)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	kv_smc_bapm_enable(rdev, false);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	if (rdev->family == CHIP_MULLINS)
1314*4882a593Smuzhiyun 		kv_enable_nb_dpm(rdev, false);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	/* powerup blocks */
1317*4882a593Smuzhiyun 	kv_dpm_powergate_acp(rdev, false);
1318*4882a593Smuzhiyun 	kv_dpm_powergate_samu(rdev, false);
1319*4882a593Smuzhiyun 	kv_dpm_powergate_vce(rdev, false);
1320*4882a593Smuzhiyun 	kv_dpm_powergate_uvd(rdev, false);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	kv_enable_smc_cac(rdev, false);
1323*4882a593Smuzhiyun 	kv_enable_didt(rdev, false);
1324*4882a593Smuzhiyun 	kv_clear_vc(rdev);
1325*4882a593Smuzhiyun 	kv_stop_dpm(rdev);
1326*4882a593Smuzhiyun 	kv_enable_ulv(rdev, false);
1327*4882a593Smuzhiyun 	kv_reset_am(rdev);
1328*4882a593Smuzhiyun 	kv_enable_thermal_int(rdev, false);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	kv_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun #if 0
1334*4882a593Smuzhiyun static int kv_write_smc_soft_register(struct radeon_device *rdev,
1335*4882a593Smuzhiyun 				      u16 reg_offset, u32 value)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	return kv_copy_bytes_to_smc(rdev, pi->soft_regs_start + reg_offset,
1340*4882a593Smuzhiyun 				    (u8 *)&value, sizeof(u16), pi->sram_end);
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun static int kv_read_smc_soft_register(struct radeon_device *rdev,
1344*4882a593Smuzhiyun 				     u16 reg_offset, u32 *value)
1345*4882a593Smuzhiyun {
1346*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	return kv_read_smc_sram_dword(rdev, pi->soft_regs_start + reg_offset,
1349*4882a593Smuzhiyun 				      value, pi->sram_end);
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun #endif
1352*4882a593Smuzhiyun 
kv_init_sclk_t(struct radeon_device * rdev)1353*4882a593Smuzhiyun static void kv_init_sclk_t(struct radeon_device *rdev)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	pi->low_sclk_interrupt_t = 0;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun 
kv_init_fps_limits(struct radeon_device * rdev)1360*4882a593Smuzhiyun static int kv_init_fps_limits(struct radeon_device *rdev)
1361*4882a593Smuzhiyun {
1362*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1363*4882a593Smuzhiyun 	int ret = 0;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (pi->caps_fps) {
1366*4882a593Smuzhiyun 		u16 tmp;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 		tmp = 45;
1369*4882a593Smuzhiyun 		pi->fps_high_t = cpu_to_be16(tmp);
1370*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1371*4882a593Smuzhiyun 					   pi->dpm_table_start +
1372*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, FpsHighT),
1373*4882a593Smuzhiyun 					   (u8 *)&pi->fps_high_t,
1374*4882a593Smuzhiyun 					   sizeof(u16), pi->sram_end);
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 		tmp = 30;
1377*4882a593Smuzhiyun 		pi->fps_low_t = cpu_to_be16(tmp);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1380*4882a593Smuzhiyun 					   pi->dpm_table_start +
1381*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, FpsLowT),
1382*4882a593Smuzhiyun 					   (u8 *)&pi->fps_low_t,
1383*4882a593Smuzhiyun 					   sizeof(u16), pi->sram_end);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	}
1386*4882a593Smuzhiyun 	return ret;
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
kv_init_powergate_state(struct radeon_device * rdev)1389*4882a593Smuzhiyun static void kv_init_powergate_state(struct radeon_device *rdev)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	pi->uvd_power_gated = false;
1394*4882a593Smuzhiyun 	pi->vce_power_gated = false;
1395*4882a593Smuzhiyun 	pi->samu_power_gated = false;
1396*4882a593Smuzhiyun 	pi->acp_power_gated = false;
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun }
1399*4882a593Smuzhiyun 
kv_enable_uvd_dpm(struct radeon_device * rdev,bool enable)1400*4882a593Smuzhiyun static int kv_enable_uvd_dpm(struct radeon_device *rdev, bool enable)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, enable ?
1403*4882a593Smuzhiyun 					PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable);
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun 
kv_enable_vce_dpm(struct radeon_device * rdev,bool enable)1406*4882a593Smuzhiyun static int kv_enable_vce_dpm(struct radeon_device *rdev, bool enable)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, enable ?
1409*4882a593Smuzhiyun 					PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable);
1410*4882a593Smuzhiyun }
1411*4882a593Smuzhiyun 
kv_enable_samu_dpm(struct radeon_device * rdev,bool enable)1412*4882a593Smuzhiyun static int kv_enable_samu_dpm(struct radeon_device *rdev, bool enable)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, enable ?
1415*4882a593Smuzhiyun 					PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable);
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun 
kv_enable_acp_dpm(struct radeon_device * rdev,bool enable)1418*4882a593Smuzhiyun static int kv_enable_acp_dpm(struct radeon_device *rdev, bool enable)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun 	return kv_notify_message_to_smu(rdev, enable ?
1421*4882a593Smuzhiyun 					PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable);
1422*4882a593Smuzhiyun }
1423*4882a593Smuzhiyun 
kv_update_uvd_dpm(struct radeon_device * rdev,bool gate)1424*4882a593Smuzhiyun static int kv_update_uvd_dpm(struct radeon_device *rdev, bool gate)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1427*4882a593Smuzhiyun 	struct radeon_uvd_clock_voltage_dependency_table *table =
1428*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1429*4882a593Smuzhiyun 	int ret;
1430*4882a593Smuzhiyun 	u32 mask;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	if (!gate) {
1433*4882a593Smuzhiyun 		if (table->count)
1434*4882a593Smuzhiyun 			pi->uvd_boot_level = table->count - 1;
1435*4882a593Smuzhiyun 		else
1436*4882a593Smuzhiyun 			pi->uvd_boot_level = 0;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 		if (!pi->caps_uvd_dpm || pi->caps_stable_p_state) {
1439*4882a593Smuzhiyun 			mask = 1 << pi->uvd_boot_level;
1440*4882a593Smuzhiyun 		} else {
1441*4882a593Smuzhiyun 			mask = 0x1f;
1442*4882a593Smuzhiyun 		}
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1445*4882a593Smuzhiyun 					   pi->dpm_table_start +
1446*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, UvdBootLevel),
1447*4882a593Smuzhiyun 					   (uint8_t *)&pi->uvd_boot_level,
1448*4882a593Smuzhiyun 					   sizeof(u8), pi->sram_end);
1449*4882a593Smuzhiyun 		if (ret)
1450*4882a593Smuzhiyun 			return ret;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 		kv_send_msg_to_smc_with_parameter(rdev,
1453*4882a593Smuzhiyun 						  PPSMC_MSG_UVDDPM_SetEnabledMask,
1454*4882a593Smuzhiyun 						  mask);
1455*4882a593Smuzhiyun 	}
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	return kv_enable_uvd_dpm(rdev, !gate);
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun 
kv_get_vce_boot_level(struct radeon_device * rdev,u32 evclk)1460*4882a593Smuzhiyun static u8 kv_get_vce_boot_level(struct radeon_device *rdev, u32 evclk)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun 	u8 i;
1463*4882a593Smuzhiyun 	struct radeon_vce_clock_voltage_dependency_table *table =
1464*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1467*4882a593Smuzhiyun 		if (table->entries[i].evclk >= evclk)
1468*4882a593Smuzhiyun 			break;
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	return i;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
kv_update_vce_dpm(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)1474*4882a593Smuzhiyun static int kv_update_vce_dpm(struct radeon_device *rdev,
1475*4882a593Smuzhiyun 			     struct radeon_ps *radeon_new_state,
1476*4882a593Smuzhiyun 			     struct radeon_ps *radeon_current_state)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1479*4882a593Smuzhiyun 	struct radeon_vce_clock_voltage_dependency_table *table =
1480*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1481*4882a593Smuzhiyun 	int ret;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	if (radeon_new_state->evclk > 0 && radeon_current_state->evclk == 0) {
1484*4882a593Smuzhiyun 		kv_dpm_powergate_vce(rdev, false);
1485*4882a593Smuzhiyun 		/* turn the clocks on when encoding */
1486*4882a593Smuzhiyun 		cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, false);
1487*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1488*4882a593Smuzhiyun 			pi->vce_boot_level = table->count - 1;
1489*4882a593Smuzhiyun 		else
1490*4882a593Smuzhiyun 			pi->vce_boot_level = kv_get_vce_boot_level(rdev, radeon_new_state->evclk);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1493*4882a593Smuzhiyun 					   pi->dpm_table_start +
1494*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, VceBootLevel),
1495*4882a593Smuzhiyun 					   (u8 *)&pi->vce_boot_level,
1496*4882a593Smuzhiyun 					   sizeof(u8),
1497*4882a593Smuzhiyun 					   pi->sram_end);
1498*4882a593Smuzhiyun 		if (ret)
1499*4882a593Smuzhiyun 			return ret;
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1502*4882a593Smuzhiyun 			kv_send_msg_to_smc_with_parameter(rdev,
1503*4882a593Smuzhiyun 							  PPSMC_MSG_VCEDPM_SetEnabledMask,
1504*4882a593Smuzhiyun 							  (1 << pi->vce_boot_level));
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 		kv_enable_vce_dpm(rdev, true);
1507*4882a593Smuzhiyun 	} else if (radeon_new_state->evclk == 0 && radeon_current_state->evclk > 0) {
1508*4882a593Smuzhiyun 		kv_enable_vce_dpm(rdev, false);
1509*4882a593Smuzhiyun 		/* turn the clocks off when not encoding */
1510*4882a593Smuzhiyun 		cik_update_cg(rdev, RADEON_CG_BLOCK_VCE, true);
1511*4882a593Smuzhiyun 		kv_dpm_powergate_vce(rdev, true);
1512*4882a593Smuzhiyun 	}
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	return 0;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun 
kv_update_samu_dpm(struct radeon_device * rdev,bool gate)1517*4882a593Smuzhiyun static int kv_update_samu_dpm(struct radeon_device *rdev, bool gate)
1518*4882a593Smuzhiyun {
1519*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1520*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1521*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1522*4882a593Smuzhiyun 	int ret;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	if (!gate) {
1525*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1526*4882a593Smuzhiyun 			pi->samu_boot_level = table->count - 1;
1527*4882a593Smuzhiyun 		else
1528*4882a593Smuzhiyun 			pi->samu_boot_level = 0;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1531*4882a593Smuzhiyun 					   pi->dpm_table_start +
1532*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, SamuBootLevel),
1533*4882a593Smuzhiyun 					   (u8 *)&pi->samu_boot_level,
1534*4882a593Smuzhiyun 					   sizeof(u8),
1535*4882a593Smuzhiyun 					   pi->sram_end);
1536*4882a593Smuzhiyun 		if (ret)
1537*4882a593Smuzhiyun 			return ret;
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1540*4882a593Smuzhiyun 			kv_send_msg_to_smc_with_parameter(rdev,
1541*4882a593Smuzhiyun 							  PPSMC_MSG_SAMUDPM_SetEnabledMask,
1542*4882a593Smuzhiyun 							  (1 << pi->samu_boot_level));
1543*4882a593Smuzhiyun 	}
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	return kv_enable_samu_dpm(rdev, !gate);
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun 
kv_get_acp_boot_level(struct radeon_device * rdev)1548*4882a593Smuzhiyun static u8 kv_get_acp_boot_level(struct radeon_device *rdev)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun 	u8 i;
1551*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1552*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1555*4882a593Smuzhiyun 		if (table->entries[i].clk >= 0) /* XXX */
1556*4882a593Smuzhiyun 			break;
1557*4882a593Smuzhiyun 	}
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	if (i >= table->count)
1560*4882a593Smuzhiyun 		i = table->count - 1;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	return i;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun 
kv_update_acp_boot_level(struct radeon_device * rdev)1565*4882a593Smuzhiyun static void kv_update_acp_boot_level(struct radeon_device *rdev)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1568*4882a593Smuzhiyun 	u8 acp_boot_level;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	if (!pi->caps_stable_p_state) {
1571*4882a593Smuzhiyun 		acp_boot_level = kv_get_acp_boot_level(rdev);
1572*4882a593Smuzhiyun 		if (acp_boot_level != pi->acp_boot_level) {
1573*4882a593Smuzhiyun 			pi->acp_boot_level = acp_boot_level;
1574*4882a593Smuzhiyun 			kv_send_msg_to_smc_with_parameter(rdev,
1575*4882a593Smuzhiyun 							  PPSMC_MSG_ACPDPM_SetEnabledMask,
1576*4882a593Smuzhiyun 							  (1 << pi->acp_boot_level));
1577*4882a593Smuzhiyun 		}
1578*4882a593Smuzhiyun 	}
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun 
kv_update_acp_dpm(struct radeon_device * rdev,bool gate)1581*4882a593Smuzhiyun static int kv_update_acp_dpm(struct radeon_device *rdev, bool gate)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1584*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1585*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1586*4882a593Smuzhiyun 	int ret;
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	if (!gate) {
1589*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1590*4882a593Smuzhiyun 			pi->acp_boot_level = table->count - 1;
1591*4882a593Smuzhiyun 		else
1592*4882a593Smuzhiyun 			pi->acp_boot_level = kv_get_acp_boot_level(rdev);
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1595*4882a593Smuzhiyun 					   pi->dpm_table_start +
1596*4882a593Smuzhiyun 					   offsetof(SMU7_Fusion_DpmTable, AcpBootLevel),
1597*4882a593Smuzhiyun 					   (u8 *)&pi->acp_boot_level,
1598*4882a593Smuzhiyun 					   sizeof(u8),
1599*4882a593Smuzhiyun 					   pi->sram_end);
1600*4882a593Smuzhiyun 		if (ret)
1601*4882a593Smuzhiyun 			return ret;
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 		if (pi->caps_stable_p_state)
1604*4882a593Smuzhiyun 			kv_send_msg_to_smc_with_parameter(rdev,
1605*4882a593Smuzhiyun 							  PPSMC_MSG_ACPDPM_SetEnabledMask,
1606*4882a593Smuzhiyun 							  (1 << pi->acp_boot_level));
1607*4882a593Smuzhiyun 	}
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	return kv_enable_acp_dpm(rdev, !gate);
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
kv_dpm_powergate_uvd(struct radeon_device * rdev,bool gate)1612*4882a593Smuzhiyun void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate)
1613*4882a593Smuzhiyun {
1614*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	if (pi->uvd_power_gated == gate)
1617*4882a593Smuzhiyun 		return;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	pi->uvd_power_gated = gate;
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	if (gate) {
1622*4882a593Smuzhiyun 		if (pi->caps_uvd_pg) {
1623*4882a593Smuzhiyun 			uvd_v1_0_stop(rdev);
1624*4882a593Smuzhiyun 			cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, false);
1625*4882a593Smuzhiyun 		}
1626*4882a593Smuzhiyun 		kv_update_uvd_dpm(rdev, gate);
1627*4882a593Smuzhiyun 		if (pi->caps_uvd_pg)
1628*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerOFF);
1629*4882a593Smuzhiyun 	} else {
1630*4882a593Smuzhiyun 		if (pi->caps_uvd_pg) {
1631*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_UVDPowerON);
1632*4882a593Smuzhiyun 			uvd_v4_2_resume(rdev);
1633*4882a593Smuzhiyun 			uvd_v1_0_start(rdev);
1634*4882a593Smuzhiyun 			cik_update_cg(rdev, RADEON_CG_BLOCK_UVD, true);
1635*4882a593Smuzhiyun 		}
1636*4882a593Smuzhiyun 		kv_update_uvd_dpm(rdev, gate);
1637*4882a593Smuzhiyun 	}
1638*4882a593Smuzhiyun }
1639*4882a593Smuzhiyun 
kv_dpm_powergate_vce(struct radeon_device * rdev,bool gate)1640*4882a593Smuzhiyun static void kv_dpm_powergate_vce(struct radeon_device *rdev, bool gate)
1641*4882a593Smuzhiyun {
1642*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	if (pi->vce_power_gated == gate)
1645*4882a593Smuzhiyun 		return;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	pi->vce_power_gated = gate;
1648*4882a593Smuzhiyun 
1649*4882a593Smuzhiyun 	if (gate) {
1650*4882a593Smuzhiyun 		if (pi->caps_vce_pg) {
1651*4882a593Smuzhiyun 			/* XXX do we need a vce_v1_0_stop() ?  */
1652*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerOFF);
1653*4882a593Smuzhiyun 		}
1654*4882a593Smuzhiyun 	} else {
1655*4882a593Smuzhiyun 		if (pi->caps_vce_pg) {
1656*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_VCEPowerON);
1657*4882a593Smuzhiyun 			vce_v2_0_resume(rdev);
1658*4882a593Smuzhiyun 			vce_v1_0_start(rdev);
1659*4882a593Smuzhiyun 		}
1660*4882a593Smuzhiyun 	}
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun 
kv_dpm_powergate_samu(struct radeon_device * rdev,bool gate)1663*4882a593Smuzhiyun static void kv_dpm_powergate_samu(struct radeon_device *rdev, bool gate)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (pi->samu_power_gated == gate)
1668*4882a593Smuzhiyun 		return;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	pi->samu_power_gated = gate;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	if (gate) {
1673*4882a593Smuzhiyun 		kv_update_samu_dpm(rdev, true);
1674*4882a593Smuzhiyun 		if (pi->caps_samu_pg)
1675*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerOFF);
1676*4882a593Smuzhiyun 	} else {
1677*4882a593Smuzhiyun 		if (pi->caps_samu_pg)
1678*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_SAMPowerON);
1679*4882a593Smuzhiyun 		kv_update_samu_dpm(rdev, false);
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
kv_dpm_powergate_acp(struct radeon_device * rdev,bool gate)1683*4882a593Smuzhiyun static void kv_dpm_powergate_acp(struct radeon_device *rdev, bool gate)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	if (pi->acp_power_gated == gate)
1688*4882a593Smuzhiyun 		return;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
1691*4882a593Smuzhiyun 		return;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	pi->acp_power_gated = gate;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	if (gate) {
1696*4882a593Smuzhiyun 		kv_update_acp_dpm(rdev, true);
1697*4882a593Smuzhiyun 		if (pi->caps_acp_pg)
1698*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerOFF);
1699*4882a593Smuzhiyun 	} else {
1700*4882a593Smuzhiyun 		if (pi->caps_acp_pg)
1701*4882a593Smuzhiyun 			kv_notify_message_to_smu(rdev, PPSMC_MSG_ACPPowerON);
1702*4882a593Smuzhiyun 		kv_update_acp_dpm(rdev, false);
1703*4882a593Smuzhiyun 	}
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun 
kv_set_valid_clock_range(struct radeon_device * rdev,struct radeon_ps * new_rps)1706*4882a593Smuzhiyun static void kv_set_valid_clock_range(struct radeon_device *rdev,
1707*4882a593Smuzhiyun 				     struct radeon_ps *new_rps)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun 	struct kv_ps *new_ps = kv_get_ps(new_rps);
1710*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1711*4882a593Smuzhiyun 	u32 i;
1712*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
1713*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	if (table && table->count) {
1716*4882a593Smuzhiyun 		for (i = 0; i < pi->graphics_dpm_level_count; i++) {
1717*4882a593Smuzhiyun 			if ((table->entries[i].clk >= new_ps->levels[0].sclk) ||
1718*4882a593Smuzhiyun 			    (i == (pi->graphics_dpm_level_count - 1))) {
1719*4882a593Smuzhiyun 				pi->lowest_valid = i;
1720*4882a593Smuzhiyun 				break;
1721*4882a593Smuzhiyun 			}
1722*4882a593Smuzhiyun 		}
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1725*4882a593Smuzhiyun 			if (table->entries[i].clk <= new_ps->levels[new_ps->num_levels - 1].sclk)
1726*4882a593Smuzhiyun 				break;
1727*4882a593Smuzhiyun 		}
1728*4882a593Smuzhiyun 		pi->highest_valid = i;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 		if (pi->lowest_valid > pi->highest_valid) {
1731*4882a593Smuzhiyun 			if ((new_ps->levels[0].sclk - table->entries[pi->highest_valid].clk) >
1732*4882a593Smuzhiyun 			    (table->entries[pi->lowest_valid].clk - new_ps->levels[new_ps->num_levels - 1].sclk))
1733*4882a593Smuzhiyun 				pi->highest_valid = pi->lowest_valid;
1734*4882a593Smuzhiyun 			else
1735*4882a593Smuzhiyun 				pi->lowest_valid =  pi->highest_valid;
1736*4882a593Smuzhiyun 		}
1737*4882a593Smuzhiyun 	} else {
1738*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
1739*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 		for (i = 0; i < (int)pi->graphics_dpm_level_count; i++) {
1742*4882a593Smuzhiyun 			if (table->entries[i].sclk_frequency >= new_ps->levels[0].sclk ||
1743*4882a593Smuzhiyun 			    i == (int)(pi->graphics_dpm_level_count - 1)) {
1744*4882a593Smuzhiyun 				pi->lowest_valid = i;
1745*4882a593Smuzhiyun 				break;
1746*4882a593Smuzhiyun 			}
1747*4882a593Smuzhiyun 		}
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 		for (i = pi->graphics_dpm_level_count - 1; i > 0; i--) {
1750*4882a593Smuzhiyun 			if (table->entries[i].sclk_frequency <=
1751*4882a593Smuzhiyun 			    new_ps->levels[new_ps->num_levels - 1].sclk)
1752*4882a593Smuzhiyun 				break;
1753*4882a593Smuzhiyun 		}
1754*4882a593Smuzhiyun 		pi->highest_valid = i;
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 		if (pi->lowest_valid > pi->highest_valid) {
1757*4882a593Smuzhiyun 			if ((new_ps->levels[0].sclk -
1758*4882a593Smuzhiyun 			     table->entries[pi->highest_valid].sclk_frequency) >
1759*4882a593Smuzhiyun 			    (table->entries[pi->lowest_valid].sclk_frequency -
1760*4882a593Smuzhiyun 			     new_ps->levels[new_ps->num_levels -1].sclk))
1761*4882a593Smuzhiyun 				pi->highest_valid = pi->lowest_valid;
1762*4882a593Smuzhiyun 			else
1763*4882a593Smuzhiyun 				pi->lowest_valid =  pi->highest_valid;
1764*4882a593Smuzhiyun 		}
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun 
kv_update_dfs_bypass_settings(struct radeon_device * rdev,struct radeon_ps * new_rps)1768*4882a593Smuzhiyun static int kv_update_dfs_bypass_settings(struct radeon_device *rdev,
1769*4882a593Smuzhiyun 					 struct radeon_ps *new_rps)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	struct kv_ps *new_ps = kv_get_ps(new_rps);
1772*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1773*4882a593Smuzhiyun 	int ret = 0;
1774*4882a593Smuzhiyun 	u8 clk_bypass_cntl;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	if (pi->caps_enable_dfs_bypass) {
1777*4882a593Smuzhiyun 		clk_bypass_cntl = new_ps->need_dfs_bypass ?
1778*4882a593Smuzhiyun 			pi->graphics_level[pi->graphics_boot_level].ClkBypassCntl : 0;
1779*4882a593Smuzhiyun 		ret = kv_copy_bytes_to_smc(rdev,
1780*4882a593Smuzhiyun 					   (pi->dpm_table_start +
1781*4882a593Smuzhiyun 					    offsetof(SMU7_Fusion_DpmTable, GraphicsLevel) +
1782*4882a593Smuzhiyun 					    (pi->graphics_boot_level * sizeof(SMU7_Fusion_GraphicsLevel)) +
1783*4882a593Smuzhiyun 					    offsetof(SMU7_Fusion_GraphicsLevel, ClkBypassCntl)),
1784*4882a593Smuzhiyun 					   &clk_bypass_cntl,
1785*4882a593Smuzhiyun 					   sizeof(u8), pi->sram_end);
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	return ret;
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun 
kv_enable_nb_dpm(struct radeon_device * rdev,bool enable)1791*4882a593Smuzhiyun static int kv_enable_nb_dpm(struct radeon_device *rdev,
1792*4882a593Smuzhiyun 			    bool enable)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1795*4882a593Smuzhiyun 	int ret = 0;
1796*4882a593Smuzhiyun 
1797*4882a593Smuzhiyun 	if (enable) {
1798*4882a593Smuzhiyun 		if (pi->enable_nb_dpm && !pi->nb_dpm_enabled) {
1799*4882a593Smuzhiyun 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Enable);
1800*4882a593Smuzhiyun 			if (ret == 0)
1801*4882a593Smuzhiyun 				pi->nb_dpm_enabled = true;
1802*4882a593Smuzhiyun 		}
1803*4882a593Smuzhiyun 	} else {
1804*4882a593Smuzhiyun 		if (pi->enable_nb_dpm && pi->nb_dpm_enabled) {
1805*4882a593Smuzhiyun 			ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_NBDPM_Disable);
1806*4882a593Smuzhiyun 			if (ret == 0)
1807*4882a593Smuzhiyun 				pi->nb_dpm_enabled = false;
1808*4882a593Smuzhiyun 		}
1809*4882a593Smuzhiyun 	}
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	return ret;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun 
kv_dpm_force_performance_level(struct radeon_device * rdev,enum radeon_dpm_forced_level level)1814*4882a593Smuzhiyun int kv_dpm_force_performance_level(struct radeon_device *rdev,
1815*4882a593Smuzhiyun 				   enum radeon_dpm_forced_level level)
1816*4882a593Smuzhiyun {
1817*4882a593Smuzhiyun 	int ret;
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun 	if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
1820*4882a593Smuzhiyun 		ret = kv_force_dpm_highest(rdev);
1821*4882a593Smuzhiyun 		if (ret)
1822*4882a593Smuzhiyun 			return ret;
1823*4882a593Smuzhiyun 	} else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
1824*4882a593Smuzhiyun 		ret = kv_force_dpm_lowest(rdev);
1825*4882a593Smuzhiyun 		if (ret)
1826*4882a593Smuzhiyun 			return ret;
1827*4882a593Smuzhiyun 	} else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
1828*4882a593Smuzhiyun 		ret = kv_unforce_levels(rdev);
1829*4882a593Smuzhiyun 		if (ret)
1830*4882a593Smuzhiyun 			return ret;
1831*4882a593Smuzhiyun 	}
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	rdev->pm.dpm.forced_level = level;
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	return 0;
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun 
kv_dpm_pre_set_power_state(struct radeon_device * rdev)1838*4882a593Smuzhiyun int kv_dpm_pre_set_power_state(struct radeon_device *rdev)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1841*4882a593Smuzhiyun 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
1842*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &requested_ps;
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	kv_update_requested_ps(rdev, new_ps);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	kv_apply_state_adjust_rules(rdev,
1847*4882a593Smuzhiyun 				    &pi->requested_rps,
1848*4882a593Smuzhiyun 				    &pi->current_rps);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	return 0;
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun 
kv_dpm_set_power_state(struct radeon_device * rdev)1853*4882a593Smuzhiyun int kv_dpm_set_power_state(struct radeon_device *rdev)
1854*4882a593Smuzhiyun {
1855*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1856*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1857*4882a593Smuzhiyun 	struct radeon_ps *old_ps = &pi->current_rps;
1858*4882a593Smuzhiyun 	int ret;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	if (pi->bapm_enable) {
1861*4882a593Smuzhiyun 		ret = kv_smc_bapm_enable(rdev, rdev->pm.dpm.ac_power);
1862*4882a593Smuzhiyun 		if (ret) {
1863*4882a593Smuzhiyun 			DRM_ERROR("kv_smc_bapm_enable failed\n");
1864*4882a593Smuzhiyun 			return ret;
1865*4882a593Smuzhiyun 		}
1866*4882a593Smuzhiyun 	}
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
1869*4882a593Smuzhiyun 		if (pi->enable_dpm) {
1870*4882a593Smuzhiyun 			kv_set_valid_clock_range(rdev, new_ps);
1871*4882a593Smuzhiyun 			kv_update_dfs_bypass_settings(rdev, new_ps);
1872*4882a593Smuzhiyun 			ret = kv_calculate_ds_divider(rdev);
1873*4882a593Smuzhiyun 			if (ret) {
1874*4882a593Smuzhiyun 				DRM_ERROR("kv_calculate_ds_divider failed\n");
1875*4882a593Smuzhiyun 				return ret;
1876*4882a593Smuzhiyun 			}
1877*4882a593Smuzhiyun 			kv_calculate_nbps_level_settings(rdev);
1878*4882a593Smuzhiyun 			kv_calculate_dpm_settings(rdev);
1879*4882a593Smuzhiyun 			kv_force_lowest_valid(rdev);
1880*4882a593Smuzhiyun 			kv_enable_new_levels(rdev);
1881*4882a593Smuzhiyun 			kv_upload_dpm_settings(rdev);
1882*4882a593Smuzhiyun 			kv_program_nbps_index_settings(rdev, new_ps);
1883*4882a593Smuzhiyun 			kv_unforce_levels(rdev);
1884*4882a593Smuzhiyun 			kv_set_enabled_levels(rdev);
1885*4882a593Smuzhiyun 			kv_force_lowest_valid(rdev);
1886*4882a593Smuzhiyun 			kv_unforce_levels(rdev);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 			ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1889*4882a593Smuzhiyun 			if (ret) {
1890*4882a593Smuzhiyun 				DRM_ERROR("kv_update_vce_dpm failed\n");
1891*4882a593Smuzhiyun 				return ret;
1892*4882a593Smuzhiyun 			}
1893*4882a593Smuzhiyun 			kv_update_sclk_t(rdev);
1894*4882a593Smuzhiyun 			if (rdev->family == CHIP_MULLINS)
1895*4882a593Smuzhiyun 				kv_enable_nb_dpm(rdev, true);
1896*4882a593Smuzhiyun 		}
1897*4882a593Smuzhiyun 	} else {
1898*4882a593Smuzhiyun 		if (pi->enable_dpm) {
1899*4882a593Smuzhiyun 			kv_set_valid_clock_range(rdev, new_ps);
1900*4882a593Smuzhiyun 			kv_update_dfs_bypass_settings(rdev, new_ps);
1901*4882a593Smuzhiyun 			ret = kv_calculate_ds_divider(rdev);
1902*4882a593Smuzhiyun 			if (ret) {
1903*4882a593Smuzhiyun 				DRM_ERROR("kv_calculate_ds_divider failed\n");
1904*4882a593Smuzhiyun 				return ret;
1905*4882a593Smuzhiyun 			}
1906*4882a593Smuzhiyun 			kv_calculate_nbps_level_settings(rdev);
1907*4882a593Smuzhiyun 			kv_calculate_dpm_settings(rdev);
1908*4882a593Smuzhiyun 			kv_freeze_sclk_dpm(rdev, true);
1909*4882a593Smuzhiyun 			kv_upload_dpm_settings(rdev);
1910*4882a593Smuzhiyun 			kv_program_nbps_index_settings(rdev, new_ps);
1911*4882a593Smuzhiyun 			kv_freeze_sclk_dpm(rdev, false);
1912*4882a593Smuzhiyun 			kv_set_enabled_levels(rdev);
1913*4882a593Smuzhiyun 			ret = kv_update_vce_dpm(rdev, new_ps, old_ps);
1914*4882a593Smuzhiyun 			if (ret) {
1915*4882a593Smuzhiyun 				DRM_ERROR("kv_update_vce_dpm failed\n");
1916*4882a593Smuzhiyun 				return ret;
1917*4882a593Smuzhiyun 			}
1918*4882a593Smuzhiyun 			kv_update_acp_boot_level(rdev);
1919*4882a593Smuzhiyun 			kv_update_sclk_t(rdev);
1920*4882a593Smuzhiyun 			kv_enable_nb_dpm(rdev, true);
1921*4882a593Smuzhiyun 		}
1922*4882a593Smuzhiyun 	}
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	return 0;
1925*4882a593Smuzhiyun }
1926*4882a593Smuzhiyun 
kv_dpm_post_set_power_state(struct radeon_device * rdev)1927*4882a593Smuzhiyun void kv_dpm_post_set_power_state(struct radeon_device *rdev)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1930*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &pi->requested_rps;
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	kv_update_current_ps(rdev, new_ps);
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun 
kv_dpm_setup_asic(struct radeon_device * rdev)1935*4882a593Smuzhiyun void kv_dpm_setup_asic(struct radeon_device *rdev)
1936*4882a593Smuzhiyun {
1937*4882a593Smuzhiyun 	sumo_take_smu_control(rdev, true);
1938*4882a593Smuzhiyun 	kv_init_powergate_state(rdev);
1939*4882a593Smuzhiyun 	kv_init_sclk_t(rdev);
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun #if 0
1943*4882a593Smuzhiyun void kv_dpm_reset_asic(struct radeon_device *rdev)
1944*4882a593Smuzhiyun {
1945*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
1948*4882a593Smuzhiyun 		kv_force_lowest_valid(rdev);
1949*4882a593Smuzhiyun 		kv_init_graphics_levels(rdev);
1950*4882a593Smuzhiyun 		kv_program_bootup_state(rdev);
1951*4882a593Smuzhiyun 		kv_upload_dpm_settings(rdev);
1952*4882a593Smuzhiyun 		kv_force_lowest_valid(rdev);
1953*4882a593Smuzhiyun 		kv_unforce_levels(rdev);
1954*4882a593Smuzhiyun 	} else {
1955*4882a593Smuzhiyun 		kv_init_graphics_levels(rdev);
1956*4882a593Smuzhiyun 		kv_program_bootup_state(rdev);
1957*4882a593Smuzhiyun 		kv_freeze_sclk_dpm(rdev, true);
1958*4882a593Smuzhiyun 		kv_upload_dpm_settings(rdev);
1959*4882a593Smuzhiyun 		kv_freeze_sclk_dpm(rdev, false);
1960*4882a593Smuzhiyun 		kv_set_enabled_level(rdev, pi->graphics_boot_level);
1961*4882a593Smuzhiyun 	}
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun #endif
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun //XXX use sumo_dpm_display_configuration_changed
1966*4882a593Smuzhiyun 
kv_construct_max_power_limits_table(struct radeon_device * rdev,struct radeon_clock_and_voltage_limits * table)1967*4882a593Smuzhiyun static void kv_construct_max_power_limits_table(struct radeon_device *rdev,
1968*4882a593Smuzhiyun 						struct radeon_clock_and_voltage_limits *table)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	if (pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries > 0) {
1973*4882a593Smuzhiyun 		int idx = pi->sys_info.sclk_voltage_mapping_table.num_max_dpm_entries - 1;
1974*4882a593Smuzhiyun 		table->sclk =
1975*4882a593Smuzhiyun 			pi->sys_info.sclk_voltage_mapping_table.entries[idx].sclk_frequency;
1976*4882a593Smuzhiyun 		table->vddc =
1977*4882a593Smuzhiyun 			kv_convert_2bit_index_to_voltage(rdev,
1978*4882a593Smuzhiyun 							 pi->sys_info.sclk_voltage_mapping_table.entries[idx].vid_2bit);
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	table->mclk = pi->sys_info.nbp_memory_clock[0];
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
kv_patch_voltage_values(struct radeon_device * rdev)1984*4882a593Smuzhiyun static void kv_patch_voltage_values(struct radeon_device *rdev)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	int i;
1987*4882a593Smuzhiyun 	struct radeon_uvd_clock_voltage_dependency_table *uvd_table =
1988*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
1989*4882a593Smuzhiyun 	struct radeon_vce_clock_voltage_dependency_table *vce_table =
1990*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
1991*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *samu_table =
1992*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table;
1993*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *acp_table =
1994*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	if (uvd_table->count) {
1997*4882a593Smuzhiyun 		for (i = 0; i < uvd_table->count; i++)
1998*4882a593Smuzhiyun 			uvd_table->entries[i].v =
1999*4882a593Smuzhiyun 				kv_convert_8bit_index_to_voltage(rdev,
2000*4882a593Smuzhiyun 								 uvd_table->entries[i].v);
2001*4882a593Smuzhiyun 	}
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (vce_table->count) {
2004*4882a593Smuzhiyun 		for (i = 0; i < vce_table->count; i++)
2005*4882a593Smuzhiyun 			vce_table->entries[i].v =
2006*4882a593Smuzhiyun 				kv_convert_8bit_index_to_voltage(rdev,
2007*4882a593Smuzhiyun 								 vce_table->entries[i].v);
2008*4882a593Smuzhiyun 	}
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	if (samu_table->count) {
2011*4882a593Smuzhiyun 		for (i = 0; i < samu_table->count; i++)
2012*4882a593Smuzhiyun 			samu_table->entries[i].v =
2013*4882a593Smuzhiyun 				kv_convert_8bit_index_to_voltage(rdev,
2014*4882a593Smuzhiyun 								 samu_table->entries[i].v);
2015*4882a593Smuzhiyun 	}
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	if (acp_table->count) {
2018*4882a593Smuzhiyun 		for (i = 0; i < acp_table->count; i++)
2019*4882a593Smuzhiyun 			acp_table->entries[i].v =
2020*4882a593Smuzhiyun 				kv_convert_8bit_index_to_voltage(rdev,
2021*4882a593Smuzhiyun 								 acp_table->entries[i].v);
2022*4882a593Smuzhiyun 	}
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun }
2025*4882a593Smuzhiyun 
kv_construct_boot_state(struct radeon_device * rdev)2026*4882a593Smuzhiyun static void kv_construct_boot_state(struct radeon_device *rdev)
2027*4882a593Smuzhiyun {
2028*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
2031*4882a593Smuzhiyun 	pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
2032*4882a593Smuzhiyun 	pi->boot_pl.ds_divider_index = 0;
2033*4882a593Smuzhiyun 	pi->boot_pl.ss_divider_index = 0;
2034*4882a593Smuzhiyun 	pi->boot_pl.allow_gnb_slow = 1;
2035*4882a593Smuzhiyun 	pi->boot_pl.force_nbp_state = 0;
2036*4882a593Smuzhiyun 	pi->boot_pl.display_wm = 0;
2037*4882a593Smuzhiyun 	pi->boot_pl.vce_wm = 0;
2038*4882a593Smuzhiyun }
2039*4882a593Smuzhiyun 
kv_force_dpm_highest(struct radeon_device * rdev)2040*4882a593Smuzhiyun static int kv_force_dpm_highest(struct radeon_device *rdev)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun 	int ret;
2043*4882a593Smuzhiyun 	u32 enable_mask, i;
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
2046*4882a593Smuzhiyun 	if (ret)
2047*4882a593Smuzhiyun 		return ret;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	for (i = SMU7_MAX_LEVELS_GRAPHICS - 1; i > 0; i--) {
2050*4882a593Smuzhiyun 		if (enable_mask & (1 << i))
2051*4882a593Smuzhiyun 			break;
2052*4882a593Smuzhiyun 	}
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2055*4882a593Smuzhiyun 		return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
2056*4882a593Smuzhiyun 	else
2057*4882a593Smuzhiyun 		return kv_set_enabled_level(rdev, i);
2058*4882a593Smuzhiyun }
2059*4882a593Smuzhiyun 
kv_force_dpm_lowest(struct radeon_device * rdev)2060*4882a593Smuzhiyun static int kv_force_dpm_lowest(struct radeon_device *rdev)
2061*4882a593Smuzhiyun {
2062*4882a593Smuzhiyun 	int ret;
2063*4882a593Smuzhiyun 	u32 enable_mask, i;
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	ret = kv_dpm_get_enable_mask(rdev, &enable_mask);
2066*4882a593Smuzhiyun 	if (ret)
2067*4882a593Smuzhiyun 		return ret;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
2070*4882a593Smuzhiyun 		if (enable_mask & (1 << i))
2071*4882a593Smuzhiyun 			break;
2072*4882a593Smuzhiyun 	}
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2075*4882a593Smuzhiyun 		return kv_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_DPM_ForceState, i);
2076*4882a593Smuzhiyun 	else
2077*4882a593Smuzhiyun 		return kv_set_enabled_level(rdev, i);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun 
kv_get_sleep_divider_id_from_clock(struct radeon_device * rdev,u32 sclk,u32 min_sclk_in_sr)2080*4882a593Smuzhiyun static u8 kv_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
2081*4882a593Smuzhiyun 					     u32 sclk, u32 min_sclk_in_sr)
2082*4882a593Smuzhiyun {
2083*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2084*4882a593Smuzhiyun 	u32 i;
2085*4882a593Smuzhiyun 	u32 temp;
2086*4882a593Smuzhiyun 	u32 min = (min_sclk_in_sr > KV_MINIMUM_ENGINE_CLOCK) ?
2087*4882a593Smuzhiyun 		min_sclk_in_sr : KV_MINIMUM_ENGINE_CLOCK;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	if (sclk < min)
2090*4882a593Smuzhiyun 		return 0;
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	if (!pi->caps_sclk_ds)
2093*4882a593Smuzhiyun 		return 0;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	for (i = KV_MAX_DEEPSLEEP_DIVIDER_ID; i > 0; i--) {
2096*4882a593Smuzhiyun 		temp = sclk / sumo_get_sleep_divider_from_id(i);
2097*4882a593Smuzhiyun 		if (temp >= min)
2098*4882a593Smuzhiyun 			break;
2099*4882a593Smuzhiyun 	}
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	return (u8)i;
2102*4882a593Smuzhiyun }
2103*4882a593Smuzhiyun 
kv_get_high_voltage_limit(struct radeon_device * rdev,int * limit)2104*4882a593Smuzhiyun static int kv_get_high_voltage_limit(struct radeon_device *rdev, int *limit)
2105*4882a593Smuzhiyun {
2106*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2107*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
2108*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
2109*4882a593Smuzhiyun 	int i;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	if (table && table->count) {
2112*4882a593Smuzhiyun 		for (i = table->count - 1; i >= 0; i--) {
2113*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2114*4882a593Smuzhiyun 			    (kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v) <=
2115*4882a593Smuzhiyun 			     pi->high_voltage_t)) {
2116*4882a593Smuzhiyun 				*limit = i;
2117*4882a593Smuzhiyun 				return 0;
2118*4882a593Smuzhiyun 			}
2119*4882a593Smuzhiyun 		}
2120*4882a593Smuzhiyun 	} else {
2121*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
2122*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 		for (i = table->num_max_dpm_entries - 1; i >= 0; i--) {
2125*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2126*4882a593Smuzhiyun 			    (kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit) <=
2127*4882a593Smuzhiyun 			     pi->high_voltage_t)) {
2128*4882a593Smuzhiyun 				*limit = i;
2129*4882a593Smuzhiyun 				return 0;
2130*4882a593Smuzhiyun 			}
2131*4882a593Smuzhiyun 		}
2132*4882a593Smuzhiyun 	}
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 	*limit = 0;
2135*4882a593Smuzhiyun 	return 0;
2136*4882a593Smuzhiyun }
2137*4882a593Smuzhiyun 
kv_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * new_rps,struct radeon_ps * old_rps)2138*4882a593Smuzhiyun static void kv_apply_state_adjust_rules(struct radeon_device *rdev,
2139*4882a593Smuzhiyun 					struct radeon_ps *new_rps,
2140*4882a593Smuzhiyun 					struct radeon_ps *old_rps)
2141*4882a593Smuzhiyun {
2142*4882a593Smuzhiyun 	struct kv_ps *ps = kv_get_ps(new_rps);
2143*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2144*4882a593Smuzhiyun 	u32 min_sclk = 10000; /* ??? */
2145*4882a593Smuzhiyun 	u32 sclk, mclk = 0;
2146*4882a593Smuzhiyun 	int i, limit;
2147*4882a593Smuzhiyun 	bool force_high;
2148*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
2149*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
2150*4882a593Smuzhiyun 	u32 stable_p_state_sclk = 0;
2151*4882a593Smuzhiyun 	struct radeon_clock_and_voltage_limits *max_limits =
2152*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	if (new_rps->vce_active) {
2155*4882a593Smuzhiyun 		new_rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
2156*4882a593Smuzhiyun 		new_rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
2157*4882a593Smuzhiyun 	} else {
2158*4882a593Smuzhiyun 		new_rps->evclk = 0;
2159*4882a593Smuzhiyun 		new_rps->ecclk = 0;
2160*4882a593Smuzhiyun 	}
2161*4882a593Smuzhiyun 
2162*4882a593Smuzhiyun 	mclk = max_limits->mclk;
2163*4882a593Smuzhiyun 	sclk = min_sclk;
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	if (pi->caps_stable_p_state) {
2166*4882a593Smuzhiyun 		stable_p_state_sclk = (max_limits->sclk * 75) / 100;
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 		for (i = table->count - 1; i >= 0; i--) {
2169*4882a593Smuzhiyun 			if (stable_p_state_sclk >= table->entries[i].clk) {
2170*4882a593Smuzhiyun 				stable_p_state_sclk = table->entries[i].clk;
2171*4882a593Smuzhiyun 				break;
2172*4882a593Smuzhiyun 			}
2173*4882a593Smuzhiyun 		}
2174*4882a593Smuzhiyun 
2175*4882a593Smuzhiyun 		if (i > 0)
2176*4882a593Smuzhiyun 			stable_p_state_sclk = table->entries[0].clk;
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 		sclk = stable_p_state_sclk;
2179*4882a593Smuzhiyun 	}
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	if (new_rps->vce_active) {
2182*4882a593Smuzhiyun 		if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
2183*4882a593Smuzhiyun 			sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
2184*4882a593Smuzhiyun 	}
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	ps->need_dfs_bypass = true;
2187*4882a593Smuzhiyun 
2188*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
2189*4882a593Smuzhiyun 		if (ps->levels[i].sclk < sclk)
2190*4882a593Smuzhiyun 			ps->levels[i].sclk = sclk;
2191*4882a593Smuzhiyun 	}
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (table && table->count) {
2194*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels; i++) {
2195*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2196*4882a593Smuzhiyun 			    (pi->high_voltage_t <
2197*4882a593Smuzhiyun 			     kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
2198*4882a593Smuzhiyun 				kv_get_high_voltage_limit(rdev, &limit);
2199*4882a593Smuzhiyun 				ps->levels[i].sclk = table->entries[limit].clk;
2200*4882a593Smuzhiyun 			}
2201*4882a593Smuzhiyun 		}
2202*4882a593Smuzhiyun 	} else {
2203*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
2204*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels; i++) {
2207*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2208*4882a593Smuzhiyun 			    (pi->high_voltage_t <
2209*4882a593Smuzhiyun 			     kv_convert_8bit_index_to_voltage(rdev, ps->levels[i].vddc_index))) {
2210*4882a593Smuzhiyun 				kv_get_high_voltage_limit(rdev, &limit);
2211*4882a593Smuzhiyun 				ps->levels[i].sclk = table->entries[limit].sclk_frequency;
2212*4882a593Smuzhiyun 			}
2213*4882a593Smuzhiyun 		}
2214*4882a593Smuzhiyun 	}
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 	if (pi->caps_stable_p_state) {
2217*4882a593Smuzhiyun 		for (i = 0; i < ps->num_levels; i++) {
2218*4882a593Smuzhiyun 			ps->levels[i].sclk = stable_p_state_sclk;
2219*4882a593Smuzhiyun 		}
2220*4882a593Smuzhiyun 	}
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun 	pi->video_start = new_rps->dclk || new_rps->vclk ||
2223*4882a593Smuzhiyun 		new_rps->evclk || new_rps->ecclk;
2224*4882a593Smuzhiyun 
2225*4882a593Smuzhiyun 	if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
2226*4882a593Smuzhiyun 	    ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
2227*4882a593Smuzhiyun 		pi->battery_state = true;
2228*4882a593Smuzhiyun 	else
2229*4882a593Smuzhiyun 		pi->battery_state = false;
2230*4882a593Smuzhiyun 
2231*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2232*4882a593Smuzhiyun 		ps->dpm0_pg_nb_ps_lo = 0x1;
2233*4882a593Smuzhiyun 		ps->dpm0_pg_nb_ps_hi = 0x0;
2234*4882a593Smuzhiyun 		ps->dpmx_nb_ps_lo = 0x1;
2235*4882a593Smuzhiyun 		ps->dpmx_nb_ps_hi = 0x0;
2236*4882a593Smuzhiyun 	} else {
2237*4882a593Smuzhiyun 		ps->dpm0_pg_nb_ps_lo = 0x3;
2238*4882a593Smuzhiyun 		ps->dpm0_pg_nb_ps_hi = 0x0;
2239*4882a593Smuzhiyun 		ps->dpmx_nb_ps_lo = 0x3;
2240*4882a593Smuzhiyun 		ps->dpmx_nb_ps_hi = 0x0;
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 		if (pi->sys_info.nb_dpm_enable) {
2243*4882a593Smuzhiyun 			force_high = (mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2244*4882a593Smuzhiyun 				pi->video_start || (rdev->pm.dpm.new_active_crtc_count >= 3) ||
2245*4882a593Smuzhiyun 				pi->disable_nb_ps3_in_battery;
2246*4882a593Smuzhiyun 			ps->dpm0_pg_nb_ps_lo = force_high ? 0x2 : 0x3;
2247*4882a593Smuzhiyun 			ps->dpm0_pg_nb_ps_hi = 0x2;
2248*4882a593Smuzhiyun 			ps->dpmx_nb_ps_lo = force_high ? 0x2 : 0x3;
2249*4882a593Smuzhiyun 			ps->dpmx_nb_ps_hi = 0x2;
2250*4882a593Smuzhiyun 		}
2251*4882a593Smuzhiyun 	}
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun 
kv_dpm_power_level_enabled_for_throttle(struct radeon_device * rdev,u32 index,bool enable)2254*4882a593Smuzhiyun static void kv_dpm_power_level_enabled_for_throttle(struct radeon_device *rdev,
2255*4882a593Smuzhiyun 						    u32 index, bool enable)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2258*4882a593Smuzhiyun 
2259*4882a593Smuzhiyun 	pi->graphics_level[index].EnabledForThrottle = enable ? 1 : 0;
2260*4882a593Smuzhiyun }
2261*4882a593Smuzhiyun 
kv_calculate_ds_divider(struct radeon_device * rdev)2262*4882a593Smuzhiyun static int kv_calculate_ds_divider(struct radeon_device *rdev)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2265*4882a593Smuzhiyun 	u32 sclk_in_sr = 10000; /* ??? */
2266*4882a593Smuzhiyun 	u32 i;
2267*4882a593Smuzhiyun 
2268*4882a593Smuzhiyun 	if (pi->lowest_valid > pi->highest_valid)
2269*4882a593Smuzhiyun 		return -EINVAL;
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2272*4882a593Smuzhiyun 		pi->graphics_level[i].DeepSleepDivId =
2273*4882a593Smuzhiyun 			kv_get_sleep_divider_id_from_clock(rdev,
2274*4882a593Smuzhiyun 							   be32_to_cpu(pi->graphics_level[i].SclkFrequency),
2275*4882a593Smuzhiyun 							   sclk_in_sr);
2276*4882a593Smuzhiyun 	}
2277*4882a593Smuzhiyun 	return 0;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
kv_calculate_nbps_level_settings(struct radeon_device * rdev)2280*4882a593Smuzhiyun static int kv_calculate_nbps_level_settings(struct radeon_device *rdev)
2281*4882a593Smuzhiyun {
2282*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2283*4882a593Smuzhiyun 	u32 i;
2284*4882a593Smuzhiyun 	bool force_high;
2285*4882a593Smuzhiyun 	struct radeon_clock_and_voltage_limits *max_limits =
2286*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2287*4882a593Smuzhiyun 	u32 mclk = max_limits->mclk;
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	if (pi->lowest_valid > pi->highest_valid)
2290*4882a593Smuzhiyun 		return -EINVAL;
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS) {
2293*4882a593Smuzhiyun 		for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2294*4882a593Smuzhiyun 			pi->graphics_level[i].GnbSlow = 1;
2295*4882a593Smuzhiyun 			pi->graphics_level[i].ForceNbPs1 = 0;
2296*4882a593Smuzhiyun 			pi->graphics_level[i].UpH = 0;
2297*4882a593Smuzhiyun 		}
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 		if (!pi->sys_info.nb_dpm_enable)
2300*4882a593Smuzhiyun 			return 0;
2301*4882a593Smuzhiyun 
2302*4882a593Smuzhiyun 		force_high = ((mclk >= pi->sys_info.nbp_memory_clock[3]) ||
2303*4882a593Smuzhiyun 			      (rdev->pm.dpm.new_active_crtc_count >= 3) || pi->video_start);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 		if (force_high) {
2306*4882a593Smuzhiyun 			for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2307*4882a593Smuzhiyun 				pi->graphics_level[i].GnbSlow = 0;
2308*4882a593Smuzhiyun 		} else {
2309*4882a593Smuzhiyun 			if (pi->battery_state)
2310*4882a593Smuzhiyun 				pi->graphics_level[0].ForceNbPs1 = 1;
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 			pi->graphics_level[1].GnbSlow = 0;
2313*4882a593Smuzhiyun 			pi->graphics_level[2].GnbSlow = 0;
2314*4882a593Smuzhiyun 			pi->graphics_level[3].GnbSlow = 0;
2315*4882a593Smuzhiyun 			pi->graphics_level[4].GnbSlow = 0;
2316*4882a593Smuzhiyun 		}
2317*4882a593Smuzhiyun 	} else {
2318*4882a593Smuzhiyun 		for (i = pi->lowest_valid; i <= pi->highest_valid; i++) {
2319*4882a593Smuzhiyun 			pi->graphics_level[i].GnbSlow = 1;
2320*4882a593Smuzhiyun 			pi->graphics_level[i].ForceNbPs1 = 0;
2321*4882a593Smuzhiyun 			pi->graphics_level[i].UpH = 0;
2322*4882a593Smuzhiyun 		}
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 		if (pi->sys_info.nb_dpm_enable && pi->battery_state) {
2325*4882a593Smuzhiyun 			pi->graphics_level[pi->lowest_valid].UpH = 0x28;
2326*4882a593Smuzhiyun 			pi->graphics_level[pi->lowest_valid].GnbSlow = 0;
2327*4882a593Smuzhiyun 			if (pi->lowest_valid != pi->highest_valid)
2328*4882a593Smuzhiyun 				pi->graphics_level[pi->lowest_valid].ForceNbPs1 = 1;
2329*4882a593Smuzhiyun 		}
2330*4882a593Smuzhiyun 	}
2331*4882a593Smuzhiyun 	return 0;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun 
kv_calculate_dpm_settings(struct radeon_device * rdev)2334*4882a593Smuzhiyun static int kv_calculate_dpm_settings(struct radeon_device *rdev)
2335*4882a593Smuzhiyun {
2336*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2337*4882a593Smuzhiyun 	u32 i;
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	if (pi->lowest_valid > pi->highest_valid)
2340*4882a593Smuzhiyun 		return -EINVAL;
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2343*4882a593Smuzhiyun 		pi->graphics_level[i].DisplayWatermark = (i == pi->highest_valid) ? 1 : 0;
2344*4882a593Smuzhiyun 
2345*4882a593Smuzhiyun 	return 0;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun 
kv_init_graphics_levels(struct radeon_device * rdev)2348*4882a593Smuzhiyun static void kv_init_graphics_levels(struct radeon_device *rdev)
2349*4882a593Smuzhiyun {
2350*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2351*4882a593Smuzhiyun 	u32 i;
2352*4882a593Smuzhiyun 	struct radeon_clock_voltage_dependency_table *table =
2353*4882a593Smuzhiyun 		&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 	if (table && table->count) {
2356*4882a593Smuzhiyun 		u32 vid_2bit;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		pi->graphics_dpm_level_count = 0;
2359*4882a593Smuzhiyun 		for (i = 0; i < table->count; i++) {
2360*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2361*4882a593Smuzhiyun 			    (pi->high_voltage_t <
2362*4882a593Smuzhiyun 			     kv_convert_8bit_index_to_voltage(rdev, table->entries[i].v)))
2363*4882a593Smuzhiyun 				break;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 			kv_set_divider_value(rdev, i, table->entries[i].clk);
2366*4882a593Smuzhiyun 			vid_2bit = kv_convert_vid7_to_vid2(rdev,
2367*4882a593Smuzhiyun 							   &pi->sys_info.vid_mapping_table,
2368*4882a593Smuzhiyun 							   table->entries[i].v);
2369*4882a593Smuzhiyun 			kv_set_vid(rdev, i, vid_2bit);
2370*4882a593Smuzhiyun 			kv_set_at(rdev, i, pi->at[i]);
2371*4882a593Smuzhiyun 			kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2372*4882a593Smuzhiyun 			pi->graphics_dpm_level_count++;
2373*4882a593Smuzhiyun 		}
2374*4882a593Smuzhiyun 	} else {
2375*4882a593Smuzhiyun 		struct sumo_sclk_voltage_mapping_table *table =
2376*4882a593Smuzhiyun 			&pi->sys_info.sclk_voltage_mapping_table;
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 		pi->graphics_dpm_level_count = 0;
2379*4882a593Smuzhiyun 		for (i = 0; i < table->num_max_dpm_entries; i++) {
2380*4882a593Smuzhiyun 			if (pi->high_voltage_t &&
2381*4882a593Smuzhiyun 			    pi->high_voltage_t <
2382*4882a593Smuzhiyun 			    kv_convert_2bit_index_to_voltage(rdev, table->entries[i].vid_2bit))
2383*4882a593Smuzhiyun 				break;
2384*4882a593Smuzhiyun 
2385*4882a593Smuzhiyun 			kv_set_divider_value(rdev, i, table->entries[i].sclk_frequency);
2386*4882a593Smuzhiyun 			kv_set_vid(rdev, i, table->entries[i].vid_2bit);
2387*4882a593Smuzhiyun 			kv_set_at(rdev, i, pi->at[i]);
2388*4882a593Smuzhiyun 			kv_dpm_power_level_enabled_for_throttle(rdev, i, true);
2389*4882a593Smuzhiyun 			pi->graphics_dpm_level_count++;
2390*4882a593Smuzhiyun 		}
2391*4882a593Smuzhiyun 	}
2392*4882a593Smuzhiyun 
2393*4882a593Smuzhiyun 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++)
2394*4882a593Smuzhiyun 		kv_dpm_power_level_enable(rdev, i, false);
2395*4882a593Smuzhiyun }
2396*4882a593Smuzhiyun 
kv_enable_new_levels(struct radeon_device * rdev)2397*4882a593Smuzhiyun static void kv_enable_new_levels(struct radeon_device *rdev)
2398*4882a593Smuzhiyun {
2399*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2400*4882a593Smuzhiyun 	u32 i;
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	for (i = 0; i < SMU7_MAX_LEVELS_GRAPHICS; i++) {
2403*4882a593Smuzhiyun 		if (i >= pi->lowest_valid && i <= pi->highest_valid)
2404*4882a593Smuzhiyun 			kv_dpm_power_level_enable(rdev, i, true);
2405*4882a593Smuzhiyun 	}
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun 
kv_set_enabled_level(struct radeon_device * rdev,u32 level)2408*4882a593Smuzhiyun static int kv_set_enabled_level(struct radeon_device *rdev, u32 level)
2409*4882a593Smuzhiyun {
2410*4882a593Smuzhiyun 	u32 new_mask = (1 << level);
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	return kv_send_msg_to_smc_with_parameter(rdev,
2413*4882a593Smuzhiyun 						 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2414*4882a593Smuzhiyun 						 new_mask);
2415*4882a593Smuzhiyun }
2416*4882a593Smuzhiyun 
kv_set_enabled_levels(struct radeon_device * rdev)2417*4882a593Smuzhiyun static int kv_set_enabled_levels(struct radeon_device *rdev)
2418*4882a593Smuzhiyun {
2419*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2420*4882a593Smuzhiyun 	u32 i, new_mask = 0;
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	for (i = pi->lowest_valid; i <= pi->highest_valid; i++)
2423*4882a593Smuzhiyun 		new_mask |= (1 << i);
2424*4882a593Smuzhiyun 
2425*4882a593Smuzhiyun 	return kv_send_msg_to_smc_with_parameter(rdev,
2426*4882a593Smuzhiyun 						 PPSMC_MSG_SCLKDPM_SetEnabledMask,
2427*4882a593Smuzhiyun 						 new_mask);
2428*4882a593Smuzhiyun }
2429*4882a593Smuzhiyun 
kv_program_nbps_index_settings(struct radeon_device * rdev,struct radeon_ps * new_rps)2430*4882a593Smuzhiyun static void kv_program_nbps_index_settings(struct radeon_device *rdev,
2431*4882a593Smuzhiyun 					   struct radeon_ps *new_rps)
2432*4882a593Smuzhiyun {
2433*4882a593Smuzhiyun 	struct kv_ps *new_ps = kv_get_ps(new_rps);
2434*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2435*4882a593Smuzhiyun 	u32 nbdpmconfig1;
2436*4882a593Smuzhiyun 
2437*4882a593Smuzhiyun 	if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2438*4882a593Smuzhiyun 		return;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 	if (pi->sys_info.nb_dpm_enable) {
2441*4882a593Smuzhiyun 		nbdpmconfig1 = RREG32_SMC(NB_DPM_CONFIG_1);
2442*4882a593Smuzhiyun 		nbdpmconfig1 &= ~(Dpm0PgNbPsLo_MASK | Dpm0PgNbPsHi_MASK |
2443*4882a593Smuzhiyun 				  DpmXNbPsLo_MASK | DpmXNbPsHi_MASK);
2444*4882a593Smuzhiyun 		nbdpmconfig1 |= (Dpm0PgNbPsLo(new_ps->dpm0_pg_nb_ps_lo) |
2445*4882a593Smuzhiyun 				 Dpm0PgNbPsHi(new_ps->dpm0_pg_nb_ps_hi) |
2446*4882a593Smuzhiyun 				 DpmXNbPsLo(new_ps->dpmx_nb_ps_lo) |
2447*4882a593Smuzhiyun 				 DpmXNbPsHi(new_ps->dpmx_nb_ps_hi));
2448*4882a593Smuzhiyun 		WREG32_SMC(NB_DPM_CONFIG_1, nbdpmconfig1);
2449*4882a593Smuzhiyun 	}
2450*4882a593Smuzhiyun }
2451*4882a593Smuzhiyun 
kv_set_thermal_temperature_range(struct radeon_device * rdev,int min_temp,int max_temp)2452*4882a593Smuzhiyun static int kv_set_thermal_temperature_range(struct radeon_device *rdev,
2453*4882a593Smuzhiyun 					    int min_temp, int max_temp)
2454*4882a593Smuzhiyun {
2455*4882a593Smuzhiyun 	int low_temp = 0 * 1000;
2456*4882a593Smuzhiyun 	int high_temp = 255 * 1000;
2457*4882a593Smuzhiyun 	u32 tmp;
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 	if (low_temp < min_temp)
2460*4882a593Smuzhiyun 		low_temp = min_temp;
2461*4882a593Smuzhiyun 	if (high_temp > max_temp)
2462*4882a593Smuzhiyun 		high_temp = max_temp;
2463*4882a593Smuzhiyun 	if (high_temp < low_temp) {
2464*4882a593Smuzhiyun 		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
2465*4882a593Smuzhiyun 		return -EINVAL;
2466*4882a593Smuzhiyun 	}
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 	tmp = RREG32_SMC(CG_THERMAL_INT_CTRL);
2469*4882a593Smuzhiyun 	tmp &= ~(DIG_THERM_INTH_MASK | DIG_THERM_INTL_MASK);
2470*4882a593Smuzhiyun 	tmp |= (DIG_THERM_INTH(49 + (high_temp / 1000)) |
2471*4882a593Smuzhiyun 		DIG_THERM_INTL(49 + (low_temp / 1000)));
2472*4882a593Smuzhiyun 	WREG32_SMC(CG_THERMAL_INT_CTRL, tmp);
2473*4882a593Smuzhiyun 
2474*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.min_temp = low_temp;
2475*4882a593Smuzhiyun 	rdev->pm.dpm.thermal.max_temp = high_temp;
2476*4882a593Smuzhiyun 
2477*4882a593Smuzhiyun 	return 0;
2478*4882a593Smuzhiyun }
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun union igp_info {
2481*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
2482*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
2483*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V5 info_5;
2484*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
2485*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
2486*4882a593Smuzhiyun 	struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
2487*4882a593Smuzhiyun };
2488*4882a593Smuzhiyun 
kv_parse_sys_info_table(struct radeon_device * rdev)2489*4882a593Smuzhiyun static int kv_parse_sys_info_table(struct radeon_device *rdev)
2490*4882a593Smuzhiyun {
2491*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2492*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
2493*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
2494*4882a593Smuzhiyun 	union igp_info *igp_info;
2495*4882a593Smuzhiyun 	u8 frev, crev;
2496*4882a593Smuzhiyun 	u16 data_offset;
2497*4882a593Smuzhiyun 	int i;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 	if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2500*4882a593Smuzhiyun 				   &frev, &crev, &data_offset)) {
2501*4882a593Smuzhiyun 		igp_info = (union igp_info *)(mode_info->atom_context->bios +
2502*4882a593Smuzhiyun 					      data_offset);
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 		if (crev != 8) {
2505*4882a593Smuzhiyun 			DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
2506*4882a593Smuzhiyun 			return -EINVAL;
2507*4882a593Smuzhiyun 		}
2508*4882a593Smuzhiyun 		pi->sys_info.bootup_sclk = le32_to_cpu(igp_info->info_8.ulBootUpEngineClock);
2509*4882a593Smuzhiyun 		pi->sys_info.bootup_uma_clk = le32_to_cpu(igp_info->info_8.ulBootUpUMAClock);
2510*4882a593Smuzhiyun 		pi->sys_info.bootup_nb_voltage_index =
2511*4882a593Smuzhiyun 			le16_to_cpu(igp_info->info_8.usBootUpNBVoltage);
2512*4882a593Smuzhiyun 		if (igp_info->info_8.ucHtcTmpLmt == 0)
2513*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = 203;
2514*4882a593Smuzhiyun 		else
2515*4882a593Smuzhiyun 			pi->sys_info.htc_tmp_lmt = igp_info->info_8.ucHtcTmpLmt;
2516*4882a593Smuzhiyun 		if (igp_info->info_8.ucHtcHystLmt == 0)
2517*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = 5;
2518*4882a593Smuzhiyun 		else
2519*4882a593Smuzhiyun 			pi->sys_info.htc_hyst_lmt = igp_info->info_8.ucHtcHystLmt;
2520*4882a593Smuzhiyun 		if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
2521*4882a593Smuzhiyun 			DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
2522*4882a593Smuzhiyun 		}
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 		if (le32_to_cpu(igp_info->info_8.ulSystemConfig) & (1 << 3))
2525*4882a593Smuzhiyun 			pi->sys_info.nb_dpm_enable = true;
2526*4882a593Smuzhiyun 		else
2527*4882a593Smuzhiyun 			pi->sys_info.nb_dpm_enable = false;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 		for (i = 0; i < KV_NUM_NBPSTATES; i++) {
2530*4882a593Smuzhiyun 			pi->sys_info.nbp_memory_clock[i] =
2531*4882a593Smuzhiyun 				le32_to_cpu(igp_info->info_8.ulNbpStateMemclkFreq[i]);
2532*4882a593Smuzhiyun 			pi->sys_info.nbp_n_clock[i] =
2533*4882a593Smuzhiyun 				le32_to_cpu(igp_info->info_8.ulNbpStateNClkFreq[i]);
2534*4882a593Smuzhiyun 		}
2535*4882a593Smuzhiyun 		if (le32_to_cpu(igp_info->info_8.ulGPUCapInfo) &
2536*4882a593Smuzhiyun 		    SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
2537*4882a593Smuzhiyun 			pi->caps_enable_dfs_bypass = true;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 		sumo_construct_sclk_voltage_mapping_table(rdev,
2540*4882a593Smuzhiyun 							  &pi->sys_info.sclk_voltage_mapping_table,
2541*4882a593Smuzhiyun 							  igp_info->info_8.sAvail_SCLK);
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 		sumo_construct_vid_mapping_table(rdev,
2544*4882a593Smuzhiyun 						 &pi->sys_info.vid_mapping_table,
2545*4882a593Smuzhiyun 						 igp_info->info_8.sAvail_SCLK);
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 		kv_construct_max_power_limits_table(rdev,
2548*4882a593Smuzhiyun 						    &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
2549*4882a593Smuzhiyun 	}
2550*4882a593Smuzhiyun 	return 0;
2551*4882a593Smuzhiyun }
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun union power_info {
2554*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO info;
2555*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V2 info_2;
2556*4882a593Smuzhiyun 	struct _ATOM_POWERPLAY_INFO_V3 info_3;
2557*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
2558*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
2559*4882a593Smuzhiyun 	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
2560*4882a593Smuzhiyun };
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun union pplib_clock_info {
2563*4882a593Smuzhiyun 	struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
2564*4882a593Smuzhiyun 	struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
2565*4882a593Smuzhiyun 	struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
2566*4882a593Smuzhiyun 	struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
2567*4882a593Smuzhiyun };
2568*4882a593Smuzhiyun 
2569*4882a593Smuzhiyun union pplib_power_state {
2570*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE v1;
2571*4882a593Smuzhiyun 	struct _ATOM_PPLIB_STATE_V2 v2;
2572*4882a593Smuzhiyun };
2573*4882a593Smuzhiyun 
kv_patch_boot_state(struct radeon_device * rdev,struct kv_ps * ps)2574*4882a593Smuzhiyun static void kv_patch_boot_state(struct radeon_device *rdev,
2575*4882a593Smuzhiyun 				struct kv_ps *ps)
2576*4882a593Smuzhiyun {
2577*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	ps->num_levels = 1;
2580*4882a593Smuzhiyun 	ps->levels[0] = pi->boot_pl;
2581*4882a593Smuzhiyun }
2582*4882a593Smuzhiyun 
kv_parse_pplib_non_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,struct _ATOM_PPLIB_NONCLOCK_INFO * non_clock_info,u8 table_rev)2583*4882a593Smuzhiyun static void kv_parse_pplib_non_clock_info(struct radeon_device *rdev,
2584*4882a593Smuzhiyun 					  struct radeon_ps *rps,
2585*4882a593Smuzhiyun 					  struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
2586*4882a593Smuzhiyun 					  u8 table_rev)
2587*4882a593Smuzhiyun {
2588*4882a593Smuzhiyun 	struct kv_ps *ps = kv_get_ps(rps);
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2591*4882a593Smuzhiyun 	rps->class = le16_to_cpu(non_clock_info->usClassification);
2592*4882a593Smuzhiyun 	rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
2593*4882a593Smuzhiyun 
2594*4882a593Smuzhiyun 	if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
2595*4882a593Smuzhiyun 		rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
2596*4882a593Smuzhiyun 		rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
2597*4882a593Smuzhiyun 	} else {
2598*4882a593Smuzhiyun 		rps->vclk = 0;
2599*4882a593Smuzhiyun 		rps->dclk = 0;
2600*4882a593Smuzhiyun 	}
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2603*4882a593Smuzhiyun 		rdev->pm.dpm.boot_ps = rps;
2604*4882a593Smuzhiyun 		kv_patch_boot_state(rdev, ps);
2605*4882a593Smuzhiyun 	}
2606*4882a593Smuzhiyun 	if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
2607*4882a593Smuzhiyun 		rdev->pm.dpm.uvd_ps = rps;
2608*4882a593Smuzhiyun }
2609*4882a593Smuzhiyun 
kv_parse_pplib_clock_info(struct radeon_device * rdev,struct radeon_ps * rps,int index,union pplib_clock_info * clock_info)2610*4882a593Smuzhiyun static void kv_parse_pplib_clock_info(struct radeon_device *rdev,
2611*4882a593Smuzhiyun 				      struct radeon_ps *rps, int index,
2612*4882a593Smuzhiyun 					union pplib_clock_info *clock_info)
2613*4882a593Smuzhiyun {
2614*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2615*4882a593Smuzhiyun 	struct kv_ps *ps = kv_get_ps(rps);
2616*4882a593Smuzhiyun 	struct kv_pl *pl = &ps->levels[index];
2617*4882a593Smuzhiyun 	u32 sclk;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2620*4882a593Smuzhiyun 	sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2621*4882a593Smuzhiyun 	pl->sclk = sclk;
2622*4882a593Smuzhiyun 	pl->vddc_index = clock_info->sumo.vddcIndex;
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	ps->num_levels = index + 1;
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	if (pi->caps_sclk_ds) {
2627*4882a593Smuzhiyun 		pl->ds_divider_index = 5;
2628*4882a593Smuzhiyun 		pl->ss_divider_index = 5;
2629*4882a593Smuzhiyun 	}
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun 
kv_parse_power_table(struct radeon_device * rdev)2632*4882a593Smuzhiyun static int kv_parse_power_table(struct radeon_device *rdev)
2633*4882a593Smuzhiyun {
2634*4882a593Smuzhiyun 	struct radeon_mode_info *mode_info = &rdev->mode_info;
2635*4882a593Smuzhiyun 	struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2636*4882a593Smuzhiyun 	union pplib_power_state *power_state;
2637*4882a593Smuzhiyun 	int i, j, k, non_clock_array_index, clock_array_index;
2638*4882a593Smuzhiyun 	union pplib_clock_info *clock_info;
2639*4882a593Smuzhiyun 	struct _StateArray *state_array;
2640*4882a593Smuzhiyun 	struct _ClockInfoArray *clock_info_array;
2641*4882a593Smuzhiyun 	struct _NonClockInfoArray *non_clock_info_array;
2642*4882a593Smuzhiyun 	union power_info *power_info;
2643*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2644*4882a593Smuzhiyun 	u16 data_offset;
2645*4882a593Smuzhiyun 	u8 frev, crev;
2646*4882a593Smuzhiyun 	u8 *power_state_offset;
2647*4882a593Smuzhiyun 	struct kv_ps *ps;
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2650*4882a593Smuzhiyun 				   &frev, &crev, &data_offset))
2651*4882a593Smuzhiyun 		return -EINVAL;
2652*4882a593Smuzhiyun 	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	state_array = (struct _StateArray *)
2655*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
2656*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usStateArrayOffset));
2657*4882a593Smuzhiyun 	clock_info_array = (struct _ClockInfoArray *)
2658*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
2659*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
2660*4882a593Smuzhiyun 	non_clock_info_array = (struct _NonClockInfoArray *)
2661*4882a593Smuzhiyun 		(mode_info->atom_context->bios + data_offset +
2662*4882a593Smuzhiyun 		 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 	rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
2665*4882a593Smuzhiyun 				  sizeof(struct radeon_ps),
2666*4882a593Smuzhiyun 				  GFP_KERNEL);
2667*4882a593Smuzhiyun 	if (!rdev->pm.dpm.ps)
2668*4882a593Smuzhiyun 		return -ENOMEM;
2669*4882a593Smuzhiyun 	power_state_offset = (u8 *)state_array->states;
2670*4882a593Smuzhiyun 	for (i = 0; i < state_array->ucNumEntries; i++) {
2671*4882a593Smuzhiyun 		u8 *idx;
2672*4882a593Smuzhiyun 		power_state = (union pplib_power_state *)power_state_offset;
2673*4882a593Smuzhiyun 		non_clock_array_index = power_state->v2.nonClockInfoIndex;
2674*4882a593Smuzhiyun 		non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2675*4882a593Smuzhiyun 			&non_clock_info_array->nonClockInfo[non_clock_array_index];
2676*4882a593Smuzhiyun 		if (!rdev->pm.power_state[i].clock_info)
2677*4882a593Smuzhiyun 			return -EINVAL;
2678*4882a593Smuzhiyun 		ps = kzalloc(sizeof(struct kv_ps), GFP_KERNEL);
2679*4882a593Smuzhiyun 		if (ps == NULL) {
2680*4882a593Smuzhiyun 			kfree(rdev->pm.dpm.ps);
2681*4882a593Smuzhiyun 			return -ENOMEM;
2682*4882a593Smuzhiyun 		}
2683*4882a593Smuzhiyun 		rdev->pm.dpm.ps[i].ps_priv = ps;
2684*4882a593Smuzhiyun 		k = 0;
2685*4882a593Smuzhiyun 		idx = (u8 *)&power_state->v2.clockInfoIndex[0];
2686*4882a593Smuzhiyun 		for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2687*4882a593Smuzhiyun 			clock_array_index = idx[j];
2688*4882a593Smuzhiyun 			if (clock_array_index >= clock_info_array->ucNumEntries)
2689*4882a593Smuzhiyun 				continue;
2690*4882a593Smuzhiyun 			if (k >= SUMO_MAX_HARDWARE_POWERLEVELS)
2691*4882a593Smuzhiyun 				break;
2692*4882a593Smuzhiyun 			clock_info = (union pplib_clock_info *)
2693*4882a593Smuzhiyun 				((u8 *)&clock_info_array->clockInfo[0] +
2694*4882a593Smuzhiyun 				 (clock_array_index * clock_info_array->ucEntrySize));
2695*4882a593Smuzhiyun 			kv_parse_pplib_clock_info(rdev,
2696*4882a593Smuzhiyun 						  &rdev->pm.dpm.ps[i], k,
2697*4882a593Smuzhiyun 						  clock_info);
2698*4882a593Smuzhiyun 			k++;
2699*4882a593Smuzhiyun 		}
2700*4882a593Smuzhiyun 		kv_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
2701*4882a593Smuzhiyun 					      non_clock_info,
2702*4882a593Smuzhiyun 					      non_clock_info_array->ucEntrySize);
2703*4882a593Smuzhiyun 		power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
2704*4882a593Smuzhiyun 	}
2705*4882a593Smuzhiyun 	rdev->pm.dpm.num_ps = state_array->ucNumEntries;
2706*4882a593Smuzhiyun 
2707*4882a593Smuzhiyun 	/* fill in the vce power states */
2708*4882a593Smuzhiyun 	for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
2709*4882a593Smuzhiyun 		u32 sclk;
2710*4882a593Smuzhiyun 		clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
2711*4882a593Smuzhiyun 		clock_info = (union pplib_clock_info *)
2712*4882a593Smuzhiyun 			&clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
2713*4882a593Smuzhiyun 		sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2714*4882a593Smuzhiyun 		sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2715*4882a593Smuzhiyun 		rdev->pm.dpm.vce_states[i].sclk = sclk;
2716*4882a593Smuzhiyun 		rdev->pm.dpm.vce_states[i].mclk = 0;
2717*4882a593Smuzhiyun 	}
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	return 0;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun 
kv_dpm_init(struct radeon_device * rdev)2722*4882a593Smuzhiyun int kv_dpm_init(struct radeon_device *rdev)
2723*4882a593Smuzhiyun {
2724*4882a593Smuzhiyun 	struct kv_power_info *pi;
2725*4882a593Smuzhiyun 	int ret, i;
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	pi = kzalloc(sizeof(struct kv_power_info), GFP_KERNEL);
2728*4882a593Smuzhiyun 	if (pi == NULL)
2729*4882a593Smuzhiyun 		return -ENOMEM;
2730*4882a593Smuzhiyun 	rdev->pm.dpm.priv = pi;
2731*4882a593Smuzhiyun 
2732*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
2733*4882a593Smuzhiyun 	if (ret)
2734*4882a593Smuzhiyun 		return ret;
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	ret = r600_parse_extended_power_table(rdev);
2737*4882a593Smuzhiyun 	if (ret)
2738*4882a593Smuzhiyun 		return ret;
2739*4882a593Smuzhiyun 
2740*4882a593Smuzhiyun 	for (i = 0; i < SUMO_MAX_HARDWARE_POWERLEVELS; i++)
2741*4882a593Smuzhiyun 		pi->at[i] = TRINITY_AT_DFLT;
2742*4882a593Smuzhiyun 
2743*4882a593Smuzhiyun 	pi->sram_end = SMC_RAM_END;
2744*4882a593Smuzhiyun 
2745*4882a593Smuzhiyun 	/* Enabling nb dpm on an asrock system prevents dpm from working */
2746*4882a593Smuzhiyun 	if (rdev->pdev->subsystem_vendor == 0x1849)
2747*4882a593Smuzhiyun 		pi->enable_nb_dpm = false;
2748*4882a593Smuzhiyun 	else
2749*4882a593Smuzhiyun 		pi->enable_nb_dpm = true;
2750*4882a593Smuzhiyun 
2751*4882a593Smuzhiyun 	pi->caps_power_containment = true;
2752*4882a593Smuzhiyun 	pi->caps_cac = true;
2753*4882a593Smuzhiyun 	pi->enable_didt = false;
2754*4882a593Smuzhiyun 	if (pi->enable_didt) {
2755*4882a593Smuzhiyun 		pi->caps_sq_ramping = true;
2756*4882a593Smuzhiyun 		pi->caps_db_ramping = true;
2757*4882a593Smuzhiyun 		pi->caps_td_ramping = true;
2758*4882a593Smuzhiyun 		pi->caps_tcp_ramping = true;
2759*4882a593Smuzhiyun 	}
2760*4882a593Smuzhiyun 
2761*4882a593Smuzhiyun 	pi->caps_sclk_ds = true;
2762*4882a593Smuzhiyun 	pi->enable_auto_thermal_throttling = true;
2763*4882a593Smuzhiyun 	pi->disable_nb_ps3_in_battery = false;
2764*4882a593Smuzhiyun 	if (radeon_bapm == -1) {
2765*4882a593Smuzhiyun 		/* only enable bapm on KB, ML by default */
2766*4882a593Smuzhiyun 		if (rdev->family == CHIP_KABINI || rdev->family == CHIP_MULLINS)
2767*4882a593Smuzhiyun 			pi->bapm_enable = true;
2768*4882a593Smuzhiyun 		else
2769*4882a593Smuzhiyun 			pi->bapm_enable = false;
2770*4882a593Smuzhiyun 	} else if (radeon_bapm == 0) {
2771*4882a593Smuzhiyun 		pi->bapm_enable = false;
2772*4882a593Smuzhiyun 	} else {
2773*4882a593Smuzhiyun 		pi->bapm_enable = true;
2774*4882a593Smuzhiyun 	}
2775*4882a593Smuzhiyun 	pi->voltage_drop_t = 0;
2776*4882a593Smuzhiyun 	pi->caps_sclk_throttle_low_notification = false;
2777*4882a593Smuzhiyun 	pi->caps_fps = false; /* true? */
2778*4882a593Smuzhiyun 	pi->caps_uvd_pg = true;
2779*4882a593Smuzhiyun 	pi->caps_uvd_dpm = true;
2780*4882a593Smuzhiyun 	pi->caps_vce_pg = false; /* XXX true */
2781*4882a593Smuzhiyun 	pi->caps_samu_pg = false;
2782*4882a593Smuzhiyun 	pi->caps_acp_pg = false;
2783*4882a593Smuzhiyun 	pi->caps_stable_p_state = false;
2784*4882a593Smuzhiyun 
2785*4882a593Smuzhiyun 	ret = kv_parse_sys_info_table(rdev);
2786*4882a593Smuzhiyun 	if (ret)
2787*4882a593Smuzhiyun 		return ret;
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	kv_patch_voltage_values(rdev);
2790*4882a593Smuzhiyun 	kv_construct_boot_state(rdev);
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun 	ret = kv_parse_power_table(rdev);
2793*4882a593Smuzhiyun 	if (ret)
2794*4882a593Smuzhiyun 		return ret;
2795*4882a593Smuzhiyun 
2796*4882a593Smuzhiyun 	pi->enable_dpm = true;
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	return 0;
2799*4882a593Smuzhiyun }
2800*4882a593Smuzhiyun 
kv_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)2801*4882a593Smuzhiyun void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2802*4882a593Smuzhiyun 						    struct seq_file *m)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2805*4882a593Smuzhiyun 	u32 current_index =
2806*4882a593Smuzhiyun 		(RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2807*4882a593Smuzhiyun 		CURR_SCLK_INDEX_SHIFT;
2808*4882a593Smuzhiyun 	u32 sclk, tmp;
2809*4882a593Smuzhiyun 	u16 vddc;
2810*4882a593Smuzhiyun 
2811*4882a593Smuzhiyun 	if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2812*4882a593Smuzhiyun 		seq_printf(m, "invalid dpm profile %d\n", current_index);
2813*4882a593Smuzhiyun 	} else {
2814*4882a593Smuzhiyun 		sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2815*4882a593Smuzhiyun 		tmp = (RREG32_SMC(SMU_VOLTAGE_STATUS) & SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
2816*4882a593Smuzhiyun 			SMU_VOLTAGE_CURRENT_LEVEL_SHIFT;
2817*4882a593Smuzhiyun 		vddc = kv_convert_8bit_index_to_voltage(rdev, (u16)tmp);
2818*4882a593Smuzhiyun 		seq_printf(m, "uvd    %sabled\n", pi->uvd_power_gated ? "dis" : "en");
2819*4882a593Smuzhiyun 		seq_printf(m, "vce    %sabled\n", pi->vce_power_gated ? "dis" : "en");
2820*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u vddc: %u\n",
2821*4882a593Smuzhiyun 			   current_index, sclk, vddc);
2822*4882a593Smuzhiyun 	}
2823*4882a593Smuzhiyun }
2824*4882a593Smuzhiyun 
kv_dpm_get_current_sclk(struct radeon_device * rdev)2825*4882a593Smuzhiyun u32 kv_dpm_get_current_sclk(struct radeon_device *rdev)
2826*4882a593Smuzhiyun {
2827*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2828*4882a593Smuzhiyun 	u32 current_index =
2829*4882a593Smuzhiyun 		(RREG32_SMC(TARGET_AND_CURRENT_PROFILE_INDEX) & CURR_SCLK_INDEX_MASK) >>
2830*4882a593Smuzhiyun 		CURR_SCLK_INDEX_SHIFT;
2831*4882a593Smuzhiyun 	u32 sclk;
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	if (current_index >= SMU__NUM_SCLK_DPM_STATE) {
2834*4882a593Smuzhiyun 		return 0;
2835*4882a593Smuzhiyun 	} else {
2836*4882a593Smuzhiyun 		sclk = be32_to_cpu(pi->graphics_level[current_index].SclkFrequency);
2837*4882a593Smuzhiyun 		return sclk;
2838*4882a593Smuzhiyun 	}
2839*4882a593Smuzhiyun }
2840*4882a593Smuzhiyun 
kv_dpm_get_current_mclk(struct radeon_device * rdev)2841*4882a593Smuzhiyun u32 kv_dpm_get_current_mclk(struct radeon_device *rdev)
2842*4882a593Smuzhiyun {
2843*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
2846*4882a593Smuzhiyun }
2847*4882a593Smuzhiyun 
kv_dpm_print_power_state(struct radeon_device * rdev,struct radeon_ps * rps)2848*4882a593Smuzhiyun void kv_dpm_print_power_state(struct radeon_device *rdev,
2849*4882a593Smuzhiyun 			      struct radeon_ps *rps)
2850*4882a593Smuzhiyun {
2851*4882a593Smuzhiyun 	int i;
2852*4882a593Smuzhiyun 	struct kv_ps *ps = kv_get_ps(rps);
2853*4882a593Smuzhiyun 
2854*4882a593Smuzhiyun 	r600_dpm_print_class_info(rps->class, rps->class2);
2855*4882a593Smuzhiyun 	r600_dpm_print_cap_info(rps->caps);
2856*4882a593Smuzhiyun 	printk("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2857*4882a593Smuzhiyun 	for (i = 0; i < ps->num_levels; i++) {
2858*4882a593Smuzhiyun 		struct kv_pl *pl = &ps->levels[i];
2859*4882a593Smuzhiyun 		printk("\t\tpower level %d    sclk: %u vddc: %u\n",
2860*4882a593Smuzhiyun 		       i, pl->sclk,
2861*4882a593Smuzhiyun 		       kv_convert_8bit_index_to_voltage(rdev, pl->vddc_index));
2862*4882a593Smuzhiyun 	}
2863*4882a593Smuzhiyun 	r600_dpm_print_ps_status(rdev, rps);
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun 
kv_dpm_fini(struct radeon_device * rdev)2866*4882a593Smuzhiyun void kv_dpm_fini(struct radeon_device *rdev)
2867*4882a593Smuzhiyun {
2868*4882a593Smuzhiyun 	int i;
2869*4882a593Smuzhiyun 
2870*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2871*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
2872*4882a593Smuzhiyun 	}
2873*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
2874*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
2875*4882a593Smuzhiyun 	r600_free_extended_power_table(rdev);
2876*4882a593Smuzhiyun }
2877*4882a593Smuzhiyun 
kv_dpm_display_configuration_changed(struct radeon_device * rdev)2878*4882a593Smuzhiyun void kv_dpm_display_configuration_changed(struct radeon_device *rdev)
2879*4882a593Smuzhiyun {
2880*4882a593Smuzhiyun 
2881*4882a593Smuzhiyun }
2882*4882a593Smuzhiyun 
kv_dpm_get_sclk(struct radeon_device * rdev,bool low)2883*4882a593Smuzhiyun u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low)
2884*4882a593Smuzhiyun {
2885*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2886*4882a593Smuzhiyun 	struct kv_ps *requested_state = kv_get_ps(&pi->requested_rps);
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 	if (low)
2889*4882a593Smuzhiyun 		return requested_state->levels[0].sclk;
2890*4882a593Smuzhiyun 	else
2891*4882a593Smuzhiyun 		return requested_state->levels[requested_state->num_levels - 1].sclk;
2892*4882a593Smuzhiyun }
2893*4882a593Smuzhiyun 
kv_dpm_get_mclk(struct radeon_device * rdev,bool low)2894*4882a593Smuzhiyun u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low)
2895*4882a593Smuzhiyun {
2896*4882a593Smuzhiyun 	struct kv_power_info *pi = kv_get_pi(rdev);
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	return pi->sys_info.bootup_uma_clk;
2899*4882a593Smuzhiyun }
2900*4882a593Smuzhiyun 
2901