1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright 2010 Advanced Micro Devices, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a 5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"), 6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation 7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the 9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions: 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in 12*4882a593Smuzhiyun * all copies or substantial portions of the Software. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Authors: Alex Deucher 23*4882a593Smuzhiyun */ 24*4882a593Smuzhiyun #ifndef EVERGREEND_H 25*4882a593Smuzhiyun #define EVERGREEND_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define EVERGREEN_MAX_SH_GPRS 256 28*4882a593Smuzhiyun #define EVERGREEN_MAX_TEMP_GPRS 16 29*4882a593Smuzhiyun #define EVERGREEN_MAX_SH_THREADS 256 30*4882a593Smuzhiyun #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096 31*4882a593Smuzhiyun #define EVERGREEN_MAX_FRC_EOV_CNT 16384 32*4882a593Smuzhiyun #define EVERGREEN_MAX_BACKENDS 8 33*4882a593Smuzhiyun #define EVERGREEN_MAX_BACKENDS_MASK 0xFF 34*4882a593Smuzhiyun #define EVERGREEN_MAX_SIMDS 16 35*4882a593Smuzhiyun #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF 36*4882a593Smuzhiyun #define EVERGREEN_MAX_PIPES 8 37*4882a593Smuzhiyun #define EVERGREEN_MAX_PIPES_MASK 0xFF 38*4882a593Smuzhiyun #define EVERGREEN_MAX_LDS_NUM 0xFFFF 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003 41*4882a593Smuzhiyun #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003 42*4882a593Smuzhiyun #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003 43*4882a593Smuzhiyun #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002 44*4882a593Smuzhiyun #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002 45*4882a593Smuzhiyun #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002 46*4882a593Smuzhiyun #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001 47*4882a593Smuzhiyun #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001 48*4882a593Smuzhiyun #define SUMO_GB_ADDR_CONFIG_GOLDEN 0x02010002 49*4882a593Smuzhiyun #define SUMO2_GB_ADDR_CONFIG_GOLDEN 0x02010002 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun /* pm registers */ 52*4882a593Smuzhiyun #define SMC_MSG 0x20c 53*4882a593Smuzhiyun #define HOST_SMC_MSG(x) ((x) << 0) 54*4882a593Smuzhiyun #define HOST_SMC_MSG_MASK (0xff << 0) 55*4882a593Smuzhiyun #define HOST_SMC_MSG_SHIFT 0 56*4882a593Smuzhiyun #define HOST_SMC_RESP(x) ((x) << 8) 57*4882a593Smuzhiyun #define HOST_SMC_RESP_MASK (0xff << 8) 58*4882a593Smuzhiyun #define HOST_SMC_RESP_SHIFT 8 59*4882a593Smuzhiyun #define SMC_HOST_MSG(x) ((x) << 16) 60*4882a593Smuzhiyun #define SMC_HOST_MSG_MASK (0xff << 16) 61*4882a593Smuzhiyun #define SMC_HOST_MSG_SHIFT 16 62*4882a593Smuzhiyun #define SMC_HOST_RESP(x) ((x) << 24) 63*4882a593Smuzhiyun #define SMC_HOST_RESP_MASK (0xff << 24) 64*4882a593Smuzhiyun #define SMC_HOST_RESP_SHIFT 24 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun #define DCCG_DISP_SLOW_SELECT_REG 0x4fc 67*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT(x) ((x) << 0) 68*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_MASK (7 << 0) 69*4882a593Smuzhiyun #define DCCG_DISP1_SLOW_SELECT_SHIFT 0 70*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT(x) ((x) << 4) 71*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_MASK (7 << 4) 72*4882a593Smuzhiyun #define DCCG_DISP2_SLOW_SELECT_SHIFT 4 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL 0x600 75*4882a593Smuzhiyun #define SPLL_RESET (1 << 0) 76*4882a593Smuzhiyun #define SPLL_SLEEP (1 << 1) 77*4882a593Smuzhiyun #define SPLL_BYPASS_EN (1 << 3) 78*4882a593Smuzhiyun #define SPLL_REF_DIV(x) ((x) << 4) 79*4882a593Smuzhiyun #define SPLL_REF_DIV_MASK (0x3f << 4) 80*4882a593Smuzhiyun #define SPLL_PDIV_A(x) ((x) << 20) 81*4882a593Smuzhiyun #define SPLL_PDIV_A_MASK (0x7f << 20) 82*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_2 0x604 83*4882a593Smuzhiyun #define SCLK_MUX_SEL(x) ((x) << 0) 84*4882a593Smuzhiyun #define SCLK_MUX_SEL_MASK (0x1ff << 0) 85*4882a593Smuzhiyun #define SCLK_MUX_UPDATE (1 << 26) 86*4882a593Smuzhiyun #define CG_SPLL_FUNC_CNTL_3 0x608 87*4882a593Smuzhiyun #define SPLL_FB_DIV(x) ((x) << 0) 88*4882a593Smuzhiyun #define SPLL_FB_DIV_MASK (0x3ffffff << 0) 89*4882a593Smuzhiyun #define SPLL_DITHEN (1 << 28) 90*4882a593Smuzhiyun #define CG_SPLL_STATUS 0x60c 91*4882a593Smuzhiyun #define SPLL_CHG_STATUS (1 << 1) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define MPLL_CNTL_MODE 0x61c 94*4882a593Smuzhiyun # define MPLL_MCLK_SEL (1 << 11) 95*4882a593Smuzhiyun # define SS_SSEN (1 << 24) 96*4882a593Smuzhiyun # define SS_DSMODE_EN (1 << 25) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL 0x624 99*4882a593Smuzhiyun #define CLKF(x) ((x) << 0) 100*4882a593Smuzhiyun #define CLKF_MASK (0x7f << 0) 101*4882a593Smuzhiyun #define CLKR(x) ((x) << 7) 102*4882a593Smuzhiyun #define CLKR_MASK (0x1f << 7) 103*4882a593Smuzhiyun #define CLKFRAC(x) ((x) << 12) 104*4882a593Smuzhiyun #define CLKFRAC_MASK (0x1f << 12) 105*4882a593Smuzhiyun #define YCLK_POST_DIV(x) ((x) << 17) 106*4882a593Smuzhiyun #define YCLK_POST_DIV_MASK (3 << 17) 107*4882a593Smuzhiyun #define IBIAS(x) ((x) << 20) 108*4882a593Smuzhiyun #define IBIAS_MASK (0x3ff << 20) 109*4882a593Smuzhiyun #define RESET (1 << 30) 110*4882a593Smuzhiyun #define PDNB (1 << 31) 111*4882a593Smuzhiyun #define MPLL_AD_FUNC_CNTL_2 0x628 112*4882a593Smuzhiyun #define BYPASS (1 << 19) 113*4882a593Smuzhiyun #define BIAS_GEN_PDNB (1 << 24) 114*4882a593Smuzhiyun #define RESET_EN (1 << 25) 115*4882a593Smuzhiyun #define VCO_MODE (1 << 29) 116*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL 0x62c 117*4882a593Smuzhiyun #define MPLL_DQ_FUNC_CNTL_2 0x630 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define GENERAL_PWRMGT 0x63c 120*4882a593Smuzhiyun # define GLOBAL_PWRMGT_EN (1 << 0) 121*4882a593Smuzhiyun # define STATIC_PM_EN (1 << 1) 122*4882a593Smuzhiyun # define THERMAL_PROTECTION_DIS (1 << 2) 123*4882a593Smuzhiyun # define THERMAL_PROTECTION_TYPE (1 << 3) 124*4882a593Smuzhiyun # define ENABLE_GEN2PCIE (1 << 4) 125*4882a593Smuzhiyun # define ENABLE_GEN2XSP (1 << 5) 126*4882a593Smuzhiyun # define SW_SMIO_INDEX(x) ((x) << 6) 127*4882a593Smuzhiyun # define SW_SMIO_INDEX_MASK (3 << 6) 128*4882a593Smuzhiyun # define SW_SMIO_INDEX_SHIFT 6 129*4882a593Smuzhiyun # define LOW_VOLT_D2_ACPI (1 << 8) 130*4882a593Smuzhiyun # define LOW_VOLT_D3_ACPI (1 << 9) 131*4882a593Smuzhiyun # define VOLT_PWRMGT_EN (1 << 10) 132*4882a593Smuzhiyun # define BACKBIAS_PAD_EN (1 << 18) 133*4882a593Smuzhiyun # define BACKBIAS_VALUE (1 << 19) 134*4882a593Smuzhiyun # define DYN_SPREAD_SPECTRUM_EN (1 << 23) 135*4882a593Smuzhiyun # define AC_DC_SW (1 << 24) 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define SCLK_PWRMGT_CNTL 0x644 138*4882a593Smuzhiyun # define SCLK_PWRMGT_OFF (1 << 0) 139*4882a593Smuzhiyun # define SCLK_LOW_D1 (1 << 1) 140*4882a593Smuzhiyun # define FIR_RESET (1 << 4) 141*4882a593Smuzhiyun # define FIR_FORCE_TREND_SEL (1 << 5) 142*4882a593Smuzhiyun # define FIR_TREND_MODE (1 << 6) 143*4882a593Smuzhiyun # define DYN_GFX_CLK_OFF_EN (1 << 7) 144*4882a593Smuzhiyun # define GFX_CLK_FORCE_ON (1 << 8) 145*4882a593Smuzhiyun # define GFX_CLK_REQUEST_OFF (1 << 9) 146*4882a593Smuzhiyun # define GFX_CLK_FORCE_OFF (1 << 10) 147*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D1 (1 << 11) 148*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D2 (1 << 12) 149*4882a593Smuzhiyun # define GFX_CLK_OFF_ACPI_D3 (1 << 13) 150*4882a593Smuzhiyun # define DYN_LIGHT_SLEEP_EN (1 << 14) 151*4882a593Smuzhiyun #define MCLK_PWRMGT_CNTL 0x648 152*4882a593Smuzhiyun # define DLL_SPEED(x) ((x) << 0) 153*4882a593Smuzhiyun # define DLL_SPEED_MASK (0x1f << 0) 154*4882a593Smuzhiyun # define MPLL_PWRMGT_OFF (1 << 5) 155*4882a593Smuzhiyun # define DLL_READY (1 << 6) 156*4882a593Smuzhiyun # define MC_INT_CNTL (1 << 7) 157*4882a593Smuzhiyun # define MRDCKA0_PDNB (1 << 8) 158*4882a593Smuzhiyun # define MRDCKA1_PDNB (1 << 9) 159*4882a593Smuzhiyun # define MRDCKB0_PDNB (1 << 10) 160*4882a593Smuzhiyun # define MRDCKB1_PDNB (1 << 11) 161*4882a593Smuzhiyun # define MRDCKC0_PDNB (1 << 12) 162*4882a593Smuzhiyun # define MRDCKC1_PDNB (1 << 13) 163*4882a593Smuzhiyun # define MRDCKD0_PDNB (1 << 14) 164*4882a593Smuzhiyun # define MRDCKD1_PDNB (1 << 15) 165*4882a593Smuzhiyun # define MRDCKA0_RESET (1 << 16) 166*4882a593Smuzhiyun # define MRDCKA1_RESET (1 << 17) 167*4882a593Smuzhiyun # define MRDCKB0_RESET (1 << 18) 168*4882a593Smuzhiyun # define MRDCKB1_RESET (1 << 19) 169*4882a593Smuzhiyun # define MRDCKC0_RESET (1 << 20) 170*4882a593Smuzhiyun # define MRDCKC1_RESET (1 << 21) 171*4882a593Smuzhiyun # define MRDCKD0_RESET (1 << 22) 172*4882a593Smuzhiyun # define MRDCKD1_RESET (1 << 23) 173*4882a593Smuzhiyun # define DLL_READY_READ (1 << 24) 174*4882a593Smuzhiyun # define USE_DISPLAY_GAP (1 << 25) 175*4882a593Smuzhiyun # define USE_DISPLAY_URGENT_NORMAL (1 << 26) 176*4882a593Smuzhiyun # define MPLL_TURNOFF_D2 (1 << 28) 177*4882a593Smuzhiyun #define DLL_CNTL 0x64c 178*4882a593Smuzhiyun # define MRDCKA0_BYPASS (1 << 24) 179*4882a593Smuzhiyun # define MRDCKA1_BYPASS (1 << 25) 180*4882a593Smuzhiyun # define MRDCKB0_BYPASS (1 << 26) 181*4882a593Smuzhiyun # define MRDCKB1_BYPASS (1 << 27) 182*4882a593Smuzhiyun # define MRDCKC0_BYPASS (1 << 28) 183*4882a593Smuzhiyun # define MRDCKC1_BYPASS (1 << 29) 184*4882a593Smuzhiyun # define MRDCKD0_BYPASS (1 << 30) 185*4882a593Smuzhiyun # define MRDCKD1_BYPASS (1 << 31) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define CG_AT 0x6d4 188*4882a593Smuzhiyun # define CG_R(x) ((x) << 0) 189*4882a593Smuzhiyun # define CG_R_MASK (0xffff << 0) 190*4882a593Smuzhiyun # define CG_L(x) ((x) << 16) 191*4882a593Smuzhiyun # define CG_L_MASK (0xffff << 16) 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define CG_DISPLAY_GAP_CNTL 0x714 194*4882a593Smuzhiyun # define DISP1_GAP(x) ((x) << 0) 195*4882a593Smuzhiyun # define DISP1_GAP_MASK (3 << 0) 196*4882a593Smuzhiyun # define DISP2_GAP(x) ((x) << 2) 197*4882a593Smuzhiyun # define DISP2_GAP_MASK (3 << 2) 198*4882a593Smuzhiyun # define VBI_TIMER_COUNT(x) ((x) << 4) 199*4882a593Smuzhiyun # define VBI_TIMER_COUNT_MASK (0x3fff << 4) 200*4882a593Smuzhiyun # define VBI_TIMER_UNIT(x) ((x) << 20) 201*4882a593Smuzhiyun # define VBI_TIMER_UNIT_MASK (7 << 20) 202*4882a593Smuzhiyun # define DISP1_GAP_MCHG(x) ((x) << 24) 203*4882a593Smuzhiyun # define DISP1_GAP_MCHG_MASK (3 << 24) 204*4882a593Smuzhiyun # define DISP2_GAP_MCHG(x) ((x) << 26) 205*4882a593Smuzhiyun # define DISP2_GAP_MCHG_MASK (3 << 26) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define CG_BIF_REQ_AND_RSP 0x7f4 208*4882a593Smuzhiyun #define CG_CLIENT_REQ(x) ((x) << 0) 209*4882a593Smuzhiyun #define CG_CLIENT_REQ_MASK (0xff << 0) 210*4882a593Smuzhiyun #define CG_CLIENT_REQ_SHIFT 0 211*4882a593Smuzhiyun #define CG_CLIENT_RESP(x) ((x) << 8) 212*4882a593Smuzhiyun #define CG_CLIENT_RESP_MASK (0xff << 8) 213*4882a593Smuzhiyun #define CG_CLIENT_RESP_SHIFT 8 214*4882a593Smuzhiyun #define CLIENT_CG_REQ(x) ((x) << 16) 215*4882a593Smuzhiyun #define CLIENT_CG_REQ_MASK (0xff << 16) 216*4882a593Smuzhiyun #define CLIENT_CG_REQ_SHIFT 16 217*4882a593Smuzhiyun #define CLIENT_CG_RESP(x) ((x) << 24) 218*4882a593Smuzhiyun #define CLIENT_CG_RESP_MASK (0xff << 24) 219*4882a593Smuzhiyun #define CLIENT_CG_RESP_SHIFT 24 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM 0x790 222*4882a593Smuzhiyun #define SSEN (1 << 0) 223*4882a593Smuzhiyun #define CG_SPLL_SPREAD_SPECTRUM_2 0x794 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define MPLL_SS1 0x85c 226*4882a593Smuzhiyun #define CLKV(x) ((x) << 0) 227*4882a593Smuzhiyun #define CLKV_MASK (0x3ffffff << 0) 228*4882a593Smuzhiyun #define MPLL_SS2 0x860 229*4882a593Smuzhiyun #define CLKS(x) ((x) << 0) 230*4882a593Smuzhiyun #define CLKS_MASK (0xfff << 0) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define CG_IND_ADDR 0x8f8 233*4882a593Smuzhiyun #define CG_IND_DATA 0x8fc 234*4882a593Smuzhiyun /* CGIND regs */ 235*4882a593Smuzhiyun #define CG_CGTT_LOCAL_0 0x00 236*4882a593Smuzhiyun #define CG_CGTT_LOCAL_1 0x01 237*4882a593Smuzhiyun #define CG_CGTT_LOCAL_2 0x02 238*4882a593Smuzhiyun #define CG_CGTT_LOCAL_3 0x03 239*4882a593Smuzhiyun #define CG_CGLS_TILE_0 0x20 240*4882a593Smuzhiyun #define CG_CGLS_TILE_1 0x21 241*4882a593Smuzhiyun #define CG_CGLS_TILE_2 0x22 242*4882a593Smuzhiyun #define CG_CGLS_TILE_3 0x23 243*4882a593Smuzhiyun #define CG_CGLS_TILE_4 0x24 244*4882a593Smuzhiyun #define CG_CGLS_TILE_5 0x25 245*4882a593Smuzhiyun #define CG_CGLS_TILE_6 0x26 246*4882a593Smuzhiyun #define CG_CGLS_TILE_7 0x27 247*4882a593Smuzhiyun #define CG_CGLS_TILE_8 0x28 248*4882a593Smuzhiyun #define CG_CGLS_TILE_9 0x29 249*4882a593Smuzhiyun #define CG_CGLS_TILE_10 0x2a 250*4882a593Smuzhiyun #define CG_CGLS_TILE_11 0x2b 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun #define VM_L2_CG 0x15c0 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define MC_CONFIG 0x2000 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #define MC_CONFIG_MCD 0x20a0 257*4882a593Smuzhiyun #define MC_CG_CONFIG_MCD 0x20a4 258*4882a593Smuzhiyun #define MC_RD_ENABLE_MCD(x) ((x) << 8) 259*4882a593Smuzhiyun #define MC_RD_ENABLE_MCD_MASK (7 << 8) 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun #define MC_HUB_MISC_HUB_CG 0x20b8 262*4882a593Smuzhiyun #define MC_HUB_MISC_VM_CG 0x20bc 263*4882a593Smuzhiyun #define MC_HUB_MISC_SIP_CG 0x20c0 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun #define MC_XPB_CLK_GAT 0x2478 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun #define MC_CG_CONFIG 0x25bc 268*4882a593Smuzhiyun #define MC_RD_ENABLE(x) ((x) << 4) 269*4882a593Smuzhiyun #define MC_RD_ENABLE_MASK (3 << 4) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun #define MC_CITF_MISC_RD_CG 0x2648 272*4882a593Smuzhiyun #define MC_CITF_MISC_WR_CG 0x264c 273*4882a593Smuzhiyun #define MC_CITF_MISC_VM_CG 0x2650 274*4882a593Smuzhiyun # define MEM_LS_ENABLE (1 << 19) 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun #define MC_ARB_BURST_TIME 0x2808 277*4882a593Smuzhiyun #define STATE0(x) ((x) << 0) 278*4882a593Smuzhiyun #define STATE0_MASK (0x1f << 0) 279*4882a593Smuzhiyun #define STATE1(x) ((x) << 5) 280*4882a593Smuzhiyun #define STATE1_MASK (0x1f << 5) 281*4882a593Smuzhiyun #define STATE2(x) ((x) << 10) 282*4882a593Smuzhiyun #define STATE2_MASK (0x1f << 10) 283*4882a593Smuzhiyun #define STATE3(x) ((x) << 15) 284*4882a593Smuzhiyun #define STATE3_MASK (0x1f << 15) 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING 0x28a0 287*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING 0x28a4 288*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING 0x28a8 289*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2 0x28ac 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0 0x28b4 292*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1 0x28b8 293*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0 0x28bc 294*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1 0x28c0 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun #define MC_SEQ_STATUS_M 0x29f4 297*4882a593Smuzhiyun # define PMG_PWRSTATE (1 << 16) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define MC_SEQ_MISC1 0x2a04 300*4882a593Smuzhiyun #define MC_SEQ_RESERVE_M 0x2a08 301*4882a593Smuzhiyun #define MC_PMG_CMD_EMRS 0x2a0c 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define MC_SEQ_MISC3 0x2a2c 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #define MC_SEQ_MISC5 0x2a54 306*4882a593Smuzhiyun #define MC_SEQ_MISC6 0x2a58 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define MC_SEQ_MISC7 0x2a64 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun #define MC_SEQ_CG 0x2a68 311*4882a593Smuzhiyun #define CG_SEQ_REQ(x) ((x) << 0) 312*4882a593Smuzhiyun #define CG_SEQ_REQ_MASK (0xff << 0) 313*4882a593Smuzhiyun #define CG_SEQ_REQ_SHIFT 0 314*4882a593Smuzhiyun #define CG_SEQ_RESP(x) ((x) << 8) 315*4882a593Smuzhiyun #define CG_SEQ_RESP_MASK (0xff << 8) 316*4882a593Smuzhiyun #define CG_SEQ_RESP_SHIFT 8 317*4882a593Smuzhiyun #define SEQ_CG_REQ(x) ((x) << 16) 318*4882a593Smuzhiyun #define SEQ_CG_REQ_MASK (0xff << 16) 319*4882a593Smuzhiyun #define SEQ_CG_REQ_SHIFT 16 320*4882a593Smuzhiyun #define SEQ_CG_RESP(x) ((x) << 24) 321*4882a593Smuzhiyun #define SEQ_CG_RESP_MASK (0xff << 24) 322*4882a593Smuzhiyun #define SEQ_CG_RESP_SHIFT 24 323*4882a593Smuzhiyun #define MC_SEQ_RAS_TIMING_LP 0x2a6c 324*4882a593Smuzhiyun #define MC_SEQ_CAS_TIMING_LP 0x2a70 325*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING_LP 0x2a74 326*4882a593Smuzhiyun #define MC_SEQ_MISC_TIMING2_LP 0x2a78 327*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D0_LP 0x2a7c 328*4882a593Smuzhiyun #define MC_SEQ_WR_CTL_D1_LP 0x2a80 329*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84 330*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun #define MC_PMG_CMD_MRS 0x2aac 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D0_LP 0x2b1c 335*4882a593Smuzhiyun #define MC_SEQ_RD_CTL_D1_LP 0x2b20 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define MC_PMG_CMD_MRS1 0x2b44 338*4882a593Smuzhiyun #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define CGTS_SM_CTRL_REG 0x9150 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun /* Registers */ 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define RCU_IND_INDEX 0x100 345*4882a593Smuzhiyun #define RCU_IND_DATA 0x104 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun /* discrete uvd clocks */ 348*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL 0x718 349*4882a593Smuzhiyun # define UPLL_RESET_MASK 0x00000001 350*4882a593Smuzhiyun # define UPLL_SLEEP_MASK 0x00000002 351*4882a593Smuzhiyun # define UPLL_BYPASS_EN_MASK 0x00000004 352*4882a593Smuzhiyun # define UPLL_CTLREQ_MASK 0x00000008 353*4882a593Smuzhiyun # define UPLL_REF_DIV_MASK 0x003F0000 354*4882a593Smuzhiyun # define UPLL_VCO_MODE_MASK 0x00000200 355*4882a593Smuzhiyun # define UPLL_CTLACK_MASK 0x40000000 356*4882a593Smuzhiyun # define UPLL_CTLACK2_MASK 0x80000000 357*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_2 0x71c 358*4882a593Smuzhiyun # define UPLL_PDIV_A(x) ((x) << 0) 359*4882a593Smuzhiyun # define UPLL_PDIV_A_MASK 0x0000007F 360*4882a593Smuzhiyun # define UPLL_PDIV_B(x) ((x) << 8) 361*4882a593Smuzhiyun # define UPLL_PDIV_B_MASK 0x00007F00 362*4882a593Smuzhiyun # define VCLK_SRC_SEL(x) ((x) << 20) 363*4882a593Smuzhiyun # define VCLK_SRC_SEL_MASK 0x01F00000 364*4882a593Smuzhiyun # define DCLK_SRC_SEL(x) ((x) << 25) 365*4882a593Smuzhiyun # define DCLK_SRC_SEL_MASK 0x3E000000 366*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_3 0x720 367*4882a593Smuzhiyun # define UPLL_FB_DIV(x) ((x) << 0) 368*4882a593Smuzhiyun # define UPLL_FB_DIV_MASK 0x01FFFFFF 369*4882a593Smuzhiyun #define CG_UPLL_FUNC_CNTL_4 0x854 370*4882a593Smuzhiyun # define UPLL_SPARE_ISPARE9 0x00020000 371*4882a593Smuzhiyun #define CG_UPLL_SPREAD_SPECTRUM 0x79c 372*4882a593Smuzhiyun # define SSEN_MASK 0x00000001 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun /* fusion uvd clocks */ 375*4882a593Smuzhiyun #define CG_DCLK_CNTL 0x610 376*4882a593Smuzhiyun # define DCLK_DIVIDER_MASK 0x7f 377*4882a593Smuzhiyun # define DCLK_DIR_CNTL_EN (1 << 8) 378*4882a593Smuzhiyun #define CG_DCLK_STATUS 0x614 379*4882a593Smuzhiyun # define DCLK_STATUS (1 << 0) 380*4882a593Smuzhiyun #define CG_VCLK_CNTL 0x618 381*4882a593Smuzhiyun #define CG_VCLK_STATUS 0x61c 382*4882a593Smuzhiyun #define CG_SCRATCH1 0x820 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun #define RLC_CNTL 0x3f00 385*4882a593Smuzhiyun # define RLC_ENABLE (1 << 0) 386*4882a593Smuzhiyun # define GFX_POWER_GATING_ENABLE (1 << 7) 387*4882a593Smuzhiyun # define GFX_POWER_GATING_SRC (1 << 8) 388*4882a593Smuzhiyun # define DYN_PER_SIMD_PG_ENABLE (1 << 27) 389*4882a593Smuzhiyun # define LB_CNT_SPIM_ACTIVE (1 << 30) 390*4882a593Smuzhiyun # define LOAD_BALANCE_ENABLE (1 << 31) 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define RLC_HB_BASE 0x3f10 393*4882a593Smuzhiyun #define RLC_HB_CNTL 0x3f0c 394*4882a593Smuzhiyun #define RLC_HB_RPTR 0x3f20 395*4882a593Smuzhiyun #define RLC_HB_WPTR 0x3f1c 396*4882a593Smuzhiyun #define RLC_HB_WPTR_LSB_ADDR 0x3f14 397*4882a593Smuzhiyun #define RLC_HB_WPTR_MSB_ADDR 0x3f18 398*4882a593Smuzhiyun #define RLC_MC_CNTL 0x3f44 399*4882a593Smuzhiyun #define RLC_UCODE_CNTL 0x3f48 400*4882a593Smuzhiyun #define RLC_UCODE_ADDR 0x3f2c 401*4882a593Smuzhiyun #define RLC_UCODE_DATA 0x3f30 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun /* new for TN */ 404*4882a593Smuzhiyun #define TN_RLC_SAVE_AND_RESTORE_BASE 0x3f10 405*4882a593Smuzhiyun #define TN_RLC_LB_CNTR_MAX 0x3f14 406*4882a593Smuzhiyun #define TN_RLC_LB_CNTR_INIT 0x3f18 407*4882a593Smuzhiyun #define TN_RLC_CLEAR_STATE_RESTORE_BASE 0x3f20 408*4882a593Smuzhiyun #define TN_RLC_LB_INIT_SIMD_MASK 0x3fe4 409*4882a593Smuzhiyun #define TN_RLC_LB_ALWAYS_ACTIVE_SIMD_MASK 0x3fe8 410*4882a593Smuzhiyun #define TN_RLC_LB_PARAMS 0x3fec 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun #define GRBM_GFX_INDEX 0x802C 413*4882a593Smuzhiyun #define INSTANCE_INDEX(x) ((x) << 0) 414*4882a593Smuzhiyun #define SE_INDEX(x) ((x) << 16) 415*4882a593Smuzhiyun #define INSTANCE_BROADCAST_WRITES (1 << 30) 416*4882a593Smuzhiyun #define SE_BROADCAST_WRITES (1 << 31) 417*4882a593Smuzhiyun #define RLC_GFX_INDEX 0x3fC4 418*4882a593Smuzhiyun #define CC_GC_SHADER_PIPE_CONFIG 0x8950 419*4882a593Smuzhiyun #define WRITE_DIS (1 << 0) 420*4882a593Smuzhiyun #define CC_RB_BACKEND_DISABLE 0x98F4 421*4882a593Smuzhiyun #define BACKEND_DISABLE(x) ((x) << 16) 422*4882a593Smuzhiyun #define GB_ADDR_CONFIG 0x98F8 423*4882a593Smuzhiyun #define NUM_PIPES(x) ((x) << 0) 424*4882a593Smuzhiyun #define NUM_PIPES_MASK 0x0000000f 425*4882a593Smuzhiyun #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4) 426*4882a593Smuzhiyun #define BANK_INTERLEAVE_SIZE(x) ((x) << 8) 427*4882a593Smuzhiyun #define NUM_SHADER_ENGINES(x) ((x) << 12) 428*4882a593Smuzhiyun #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16) 429*4882a593Smuzhiyun #define NUM_GPUS(x) ((x) << 20) 430*4882a593Smuzhiyun #define MULTI_GPU_TILE_SIZE(x) ((x) << 24) 431*4882a593Smuzhiyun #define ROW_SIZE(x) ((x) << 28) 432*4882a593Smuzhiyun #define GB_BACKEND_MAP 0x98FC 433*4882a593Smuzhiyun #define DMIF_ADDR_CONFIG 0xBD4 434*4882a593Smuzhiyun #define HDP_ADDR_CONFIG 0x2F48 435*4882a593Smuzhiyun #define HDP_MISC_CNTL 0x2F4C 436*4882a593Smuzhiyun #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0) 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #define CC_SYS_RB_BACKEND_DISABLE 0x3F88 439*4882a593Smuzhiyun #define GC_USER_RB_BACKEND_DISABLE 0x9B7C 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun #define CGTS_SYS_TCC_DISABLE 0x3F90 442*4882a593Smuzhiyun #define CGTS_TCC_DISABLE 0x9148 443*4882a593Smuzhiyun #define CGTS_USER_SYS_TCC_DISABLE 0x3F94 444*4882a593Smuzhiyun #define CGTS_USER_TCC_DISABLE 0x914C 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun #define CONFIG_MEMSIZE 0x5428 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define BIF_FB_EN 0x5490 449*4882a593Smuzhiyun #define FB_READ_EN (1 << 0) 450*4882a593Smuzhiyun #define FB_WRITE_EN (1 << 1) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define CP_STRMOUT_CNTL 0x84FC 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun #define CP_COHER_CNTL 0x85F0 455*4882a593Smuzhiyun #define CP_COHER_SIZE 0x85F4 456*4882a593Smuzhiyun #define CP_COHER_BASE 0x85F8 457*4882a593Smuzhiyun #define CP_STALLED_STAT1 0x8674 458*4882a593Smuzhiyun #define CP_STALLED_STAT2 0x8678 459*4882a593Smuzhiyun #define CP_BUSY_STAT 0x867C 460*4882a593Smuzhiyun #define CP_STAT 0x8680 461*4882a593Smuzhiyun #define CP_ME_CNTL 0x86D8 462*4882a593Smuzhiyun #define CP_ME_HALT (1 << 28) 463*4882a593Smuzhiyun #define CP_PFP_HALT (1 << 26) 464*4882a593Smuzhiyun #define CP_ME_RAM_DATA 0xC160 465*4882a593Smuzhiyun #define CP_ME_RAM_RADDR 0xC158 466*4882a593Smuzhiyun #define CP_ME_RAM_WADDR 0xC15C 467*4882a593Smuzhiyun #define CP_MEQ_THRESHOLDS 0x8764 468*4882a593Smuzhiyun #define STQ_SPLIT(x) ((x) << 0) 469*4882a593Smuzhiyun #define CP_PERFMON_CNTL 0x87FC 470*4882a593Smuzhiyun #define CP_PFP_UCODE_ADDR 0xC150 471*4882a593Smuzhiyun #define CP_PFP_UCODE_DATA 0xC154 472*4882a593Smuzhiyun #define CP_QUEUE_THRESHOLDS 0x8760 473*4882a593Smuzhiyun #define ROQ_IB1_START(x) ((x) << 0) 474*4882a593Smuzhiyun #define ROQ_IB2_START(x) ((x) << 8) 475*4882a593Smuzhiyun #define CP_RB_BASE 0xC100 476*4882a593Smuzhiyun #define CP_RB_CNTL 0xC104 477*4882a593Smuzhiyun #define RB_BUFSZ(x) ((x) << 0) 478*4882a593Smuzhiyun #define RB_BLKSZ(x) ((x) << 8) 479*4882a593Smuzhiyun #define RB_NO_UPDATE (1 << 27) 480*4882a593Smuzhiyun #define RB_RPTR_WR_ENA (1 << 31) 481*4882a593Smuzhiyun #define BUF_SWAP_32BIT (2 << 16) 482*4882a593Smuzhiyun #define CP_RB_RPTR 0x8700 483*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR 0xC10C 484*4882a593Smuzhiyun #define RB_RPTR_SWAP(x) ((x) << 0) 485*4882a593Smuzhiyun #define CP_RB_RPTR_ADDR_HI 0xC110 486*4882a593Smuzhiyun #define CP_RB_RPTR_WR 0xC108 487*4882a593Smuzhiyun #define CP_RB_WPTR 0xC114 488*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR 0xC118 489*4882a593Smuzhiyun #define CP_RB_WPTR_ADDR_HI 0xC11C 490*4882a593Smuzhiyun #define CP_RB_WPTR_DELAY 0x8704 491*4882a593Smuzhiyun #define CP_SEM_WAIT_TIMER 0x85BC 492*4882a593Smuzhiyun #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8 493*4882a593Smuzhiyun #define CP_DEBUG 0xC1FC 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /* Audio clocks */ 496*4882a593Smuzhiyun #define DCCG_AUDIO_DTO_SOURCE 0x05ac 497*4882a593Smuzhiyun # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */ 498*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */ 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_PHASE 0x05b0 501*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_MODULE 0x05b4 502*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_LOAD 0x05b8 503*4882a593Smuzhiyun #define DCCG_AUDIO_DTO0_CNTL 0x05bc 504*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO(x) (((x) & 7) << 0) 505*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK 7 506*4882a593Smuzhiyun # define DCCG_AUDIO_DTO_WALLCLOCK_RATIO_SHIFT 0 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_PHASE 0x05c0 509*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_MODULE 0x05c4 510*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_LOAD 0x05c8 511*4882a593Smuzhiyun #define DCCG_AUDIO_DTO1_CNTL 0x05cc 512*4882a593Smuzhiyun # define DCCG_AUDIO_DTO1_USE_512FBR_DTO (1 << 3) 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun #define DCE41_DENTIST_DISPCLK_CNTL 0x049c 515*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER(x) (((x) & 0x7f) << 24) 516*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER_MASK (0x7f << 24) 517*4882a593Smuzhiyun # define DENTIST_DPREFCLK_WDIVIDER_SHIFT 24 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun /* DCE 4.0 AFMT */ 520*4882a593Smuzhiyun #define HDMI_CONTROL 0x7030 521*4882a593Smuzhiyun # define HDMI_KEEPOUT_MODE (1 << 0) 522*4882a593Smuzhiyun # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */ 523*4882a593Smuzhiyun # define HDMI_ERROR_ACK (1 << 8) 524*4882a593Smuzhiyun # define HDMI_ERROR_MASK (1 << 9) 525*4882a593Smuzhiyun # define HDMI_DEEP_COLOR_ENABLE (1 << 24) 526*4882a593Smuzhiyun # define HDMI_DEEP_COLOR_DEPTH(x) (((x) & 3) << 28) 527*4882a593Smuzhiyun # define HDMI_24BIT_DEEP_COLOR 0 528*4882a593Smuzhiyun # define HDMI_30BIT_DEEP_COLOR 1 529*4882a593Smuzhiyun # define HDMI_36BIT_DEEP_COLOR 2 530*4882a593Smuzhiyun # define HDMI_DEEP_COLOR_DEPTH_MASK (3 << 28) 531*4882a593Smuzhiyun #define HDMI_STATUS 0x7034 532*4882a593Smuzhiyun # define HDMI_ACTIVE_AVMUTE (1 << 0) 533*4882a593Smuzhiyun # define HDMI_AUDIO_PACKET_ERROR (1 << 16) 534*4882a593Smuzhiyun # define HDMI_VBI_PACKET_ERROR (1 << 20) 535*4882a593Smuzhiyun #define HDMI_AUDIO_PACKET_CONTROL 0x7038 536*4882a593Smuzhiyun # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4) 537*4882a593Smuzhiyun # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16) 538*4882a593Smuzhiyun #define HDMI_ACR_PACKET_CONTROL 0x703c 539*4882a593Smuzhiyun # define HDMI_ACR_SEND (1 << 0) 540*4882a593Smuzhiyun # define HDMI_ACR_CONT (1 << 1) 541*4882a593Smuzhiyun # define HDMI_ACR_SELECT(x) (((x) & 3) << 4) 542*4882a593Smuzhiyun # define HDMI_ACR_HW 0 543*4882a593Smuzhiyun # define HDMI_ACR_32 1 544*4882a593Smuzhiyun # define HDMI_ACR_44 2 545*4882a593Smuzhiyun # define HDMI_ACR_48 3 546*4882a593Smuzhiyun # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */ 547*4882a593Smuzhiyun # define HDMI_ACR_AUTO_SEND (1 << 12) 548*4882a593Smuzhiyun # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16) 549*4882a593Smuzhiyun # define HDMI_ACR_X1 1 550*4882a593Smuzhiyun # define HDMI_ACR_X2 2 551*4882a593Smuzhiyun # define HDMI_ACR_X4 4 552*4882a593Smuzhiyun # define HDMI_ACR_AUDIO_PRIORITY (1 << 31) 553*4882a593Smuzhiyun #define HDMI_VBI_PACKET_CONTROL 0x7040 554*4882a593Smuzhiyun # define HDMI_NULL_SEND (1 << 0) 555*4882a593Smuzhiyun # define HDMI_GC_SEND (1 << 4) 556*4882a593Smuzhiyun # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */ 557*4882a593Smuzhiyun #define HDMI_INFOFRAME_CONTROL0 0x7044 558*4882a593Smuzhiyun # define HDMI_AVI_INFO_SEND (1 << 0) 559*4882a593Smuzhiyun # define HDMI_AVI_INFO_CONT (1 << 1) 560*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_SEND (1 << 4) 561*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_CONT (1 << 5) 562*4882a593Smuzhiyun # define HDMI_MPEG_INFO_SEND (1 << 8) 563*4882a593Smuzhiyun # define HDMI_MPEG_INFO_CONT (1 << 9) 564*4882a593Smuzhiyun #define HDMI_INFOFRAME_CONTROL1 0x7048 565*4882a593Smuzhiyun # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0) 566*4882a593Smuzhiyun # define HDMI_AVI_INFO_LINE_MASK (0x3f << 0) 567*4882a593Smuzhiyun # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8) 568*4882a593Smuzhiyun # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16) 569*4882a593Smuzhiyun #define HDMI_GENERIC_PACKET_CONTROL 0x704c 570*4882a593Smuzhiyun # define HDMI_GENERIC0_SEND (1 << 0) 571*4882a593Smuzhiyun # define HDMI_GENERIC0_CONT (1 << 1) 572*4882a593Smuzhiyun # define HDMI_GENERIC1_SEND (1 << 4) 573*4882a593Smuzhiyun # define HDMI_GENERIC1_CONT (1 << 5) 574*4882a593Smuzhiyun # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16) 575*4882a593Smuzhiyun # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24) 576*4882a593Smuzhiyun #define HDMI_GC 0x7058 577*4882a593Smuzhiyun # define HDMI_GC_AVMUTE (1 << 0) 578*4882a593Smuzhiyun # define HDMI_GC_AVMUTE_CONT (1 << 2) 579*4882a593Smuzhiyun #define AFMT_AUDIO_PACKET_CONTROL2 0x705c 580*4882a593Smuzhiyun # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0) 581*4882a593Smuzhiyun # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1) 582*4882a593Smuzhiyun # define AFMT_60958_CS_SOURCE (1 << 4) 583*4882a593Smuzhiyun # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8) 584*4882a593Smuzhiyun # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16) 585*4882a593Smuzhiyun #define AFMT_AVI_INFO0 0x7084 586*4882a593Smuzhiyun # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 587*4882a593Smuzhiyun # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8) 588*4882a593Smuzhiyun # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10) 589*4882a593Smuzhiyun # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12) 590*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13) 591*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_RGB 0 592*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_YCBCR422 1 593*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_YCBCR444 2 594*4882a593Smuzhiyun # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8) 595*4882a593Smuzhiyun # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16) 596*4882a593Smuzhiyun # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20) 597*4882a593Smuzhiyun # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22) 598*4882a593Smuzhiyun # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16) 599*4882a593Smuzhiyun # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24) 600*4882a593Smuzhiyun # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26) 601*4882a593Smuzhiyun # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28) 602*4882a593Smuzhiyun # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31) 603*4882a593Smuzhiyun # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24) 604*4882a593Smuzhiyun #define AFMT_AVI_INFO1 0x7088 605*4882a593Smuzhiyun # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */ 606*4882a593Smuzhiyun # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */ 607*4882a593Smuzhiyun # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12) 608*4882a593Smuzhiyun # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14) 609*4882a593Smuzhiyun # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16) 610*4882a593Smuzhiyun #define AFMT_AVI_INFO2 0x708c 611*4882a593Smuzhiyun # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0) 612*4882a593Smuzhiyun # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16) 613*4882a593Smuzhiyun #define AFMT_AVI_INFO3 0x7090 614*4882a593Smuzhiyun # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0) 615*4882a593Smuzhiyun # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24) 616*4882a593Smuzhiyun #define AFMT_MPEG_INFO0 0x7094 617*4882a593Smuzhiyun # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 618*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8) 619*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16) 620*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24) 621*4882a593Smuzhiyun #define AFMT_MPEG_INFO1 0x7098 622*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0) 623*4882a593Smuzhiyun # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8) 624*4882a593Smuzhiyun # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12) 625*4882a593Smuzhiyun #define AFMT_GENERIC0_HDR 0x709c 626*4882a593Smuzhiyun #define AFMT_GENERIC0_0 0x70a0 627*4882a593Smuzhiyun #define AFMT_GENERIC0_1 0x70a4 628*4882a593Smuzhiyun #define AFMT_GENERIC0_2 0x70a8 629*4882a593Smuzhiyun #define AFMT_GENERIC0_3 0x70ac 630*4882a593Smuzhiyun #define AFMT_GENERIC0_4 0x70b0 631*4882a593Smuzhiyun #define AFMT_GENERIC0_5 0x70b4 632*4882a593Smuzhiyun #define AFMT_GENERIC0_6 0x70b8 633*4882a593Smuzhiyun #define AFMT_GENERIC1_HDR 0x70bc 634*4882a593Smuzhiyun #define AFMT_GENERIC1_0 0x70c0 635*4882a593Smuzhiyun #define AFMT_GENERIC1_1 0x70c4 636*4882a593Smuzhiyun #define AFMT_GENERIC1_2 0x70c8 637*4882a593Smuzhiyun #define AFMT_GENERIC1_3 0x70cc 638*4882a593Smuzhiyun #define AFMT_GENERIC1_4 0x70d0 639*4882a593Smuzhiyun #define AFMT_GENERIC1_5 0x70d4 640*4882a593Smuzhiyun #define AFMT_GENERIC1_6 0x70d8 641*4882a593Smuzhiyun #define HDMI_ACR_32_0 0x70dc 642*4882a593Smuzhiyun # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12) 643*4882a593Smuzhiyun #define HDMI_ACR_32_1 0x70e0 644*4882a593Smuzhiyun # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0) 645*4882a593Smuzhiyun #define HDMI_ACR_44_0 0x70e4 646*4882a593Smuzhiyun # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12) 647*4882a593Smuzhiyun #define HDMI_ACR_44_1 0x70e8 648*4882a593Smuzhiyun # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0) 649*4882a593Smuzhiyun #define HDMI_ACR_48_0 0x70ec 650*4882a593Smuzhiyun # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12) 651*4882a593Smuzhiyun #define HDMI_ACR_48_1 0x70f0 652*4882a593Smuzhiyun # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0) 653*4882a593Smuzhiyun #define HDMI_ACR_STATUS_0 0x70f4 654*4882a593Smuzhiyun #define HDMI_ACR_STATUS_1 0x70f8 655*4882a593Smuzhiyun #define AFMT_AUDIO_INFO0 0x70fc 656*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0) 657*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8) 658*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11) 659*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16) 660*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24) 661*4882a593Smuzhiyun #define AFMT_AUDIO_INFO1 0x7100 662*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0) 663*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11) 664*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15) 665*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8) 666*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16) 667*4882a593Smuzhiyun #define AFMT_60958_0 0x7104 668*4882a593Smuzhiyun # define AFMT_60958_CS_A(x) (((x) & 1) << 0) 669*4882a593Smuzhiyun # define AFMT_60958_CS_B(x) (((x) & 1) << 1) 670*4882a593Smuzhiyun # define AFMT_60958_CS_C(x) (((x) & 1) << 2) 671*4882a593Smuzhiyun # define AFMT_60958_CS_D(x) (((x) & 3) << 3) 672*4882a593Smuzhiyun # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6) 673*4882a593Smuzhiyun # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8) 674*4882a593Smuzhiyun # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16) 675*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20) 676*4882a593Smuzhiyun # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24) 677*4882a593Smuzhiyun # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28) 678*4882a593Smuzhiyun #define AFMT_60958_1 0x7108 679*4882a593Smuzhiyun # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0) 680*4882a593Smuzhiyun # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4) 681*4882a593Smuzhiyun # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16) 682*4882a593Smuzhiyun # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18) 683*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20) 684*4882a593Smuzhiyun #define AFMT_AUDIO_CRC_CONTROL 0x710c 685*4882a593Smuzhiyun # define AFMT_AUDIO_CRC_EN (1 << 0) 686*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL0 0x7110 687*4882a593Smuzhiyun # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0) 688*4882a593Smuzhiyun # define AFMT_RAMP_DATA_SIGN (1 << 31) 689*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL1 0x7114 690*4882a593Smuzhiyun # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0) 691*4882a593Smuzhiyun # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24) 692*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL2 0x7118 693*4882a593Smuzhiyun # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0) 694*4882a593Smuzhiyun #define AFMT_RAMP_CONTROL3 0x711c 695*4882a593Smuzhiyun # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0) 696*4882a593Smuzhiyun #define AFMT_60958_2 0x7120 697*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0) 698*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4) 699*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8) 700*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12) 701*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16) 702*4882a593Smuzhiyun # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20) 703*4882a593Smuzhiyun #define AFMT_STATUS 0x7128 704*4882a593Smuzhiyun # define AFMT_AUDIO_ENABLE (1 << 4) 705*4882a593Smuzhiyun # define AFMT_AUDIO_HBR_ENABLE (1 << 8) 706*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG (1 << 28) 707*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29) 708*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30) 709*4882a593Smuzhiyun #define AFMT_AUDIO_PACKET_CONTROL 0x712c 710*4882a593Smuzhiyun # define AFMT_AUDIO_SAMPLE_SEND (1 << 0) 711*4882a593Smuzhiyun # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */ 712*4882a593Smuzhiyun # define AFMT_AUDIO_TEST_EN (1 << 12) 713*4882a593Smuzhiyun # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24) 714*4882a593Smuzhiyun # define AFMT_60958_CS_UPDATE (1 << 26) 715*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27) 716*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28) 717*4882a593Smuzhiyun # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29) 718*4882a593Smuzhiyun # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30) 719*4882a593Smuzhiyun #define AFMT_VBI_PACKET_CONTROL 0x7130 720*4882a593Smuzhiyun # define AFMT_GENERIC0_UPDATE (1 << 2) 721*4882a593Smuzhiyun #define AFMT_INFOFRAME_CONTROL0 0x7134 722*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */ 723*4882a593Smuzhiyun # define AFMT_AUDIO_INFO_UPDATE (1 << 7) 724*4882a593Smuzhiyun # define AFMT_MPEG_INFO_UPDATE (1 << 10) 725*4882a593Smuzhiyun #define AFMT_GENERIC0_7 0x7138 726*4882a593Smuzhiyun 727*4882a593Smuzhiyun /* DCE4/5 ELD audio interface */ 728*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER 0x5f78 729*4882a593Smuzhiyun #define SPEAKER_ALLOCATION(x) (((x) & 0x7f) << 0) 730*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_MASK (0x7f << 0) 731*4882a593Smuzhiyun #define SPEAKER_ALLOCATION_SHIFT 0 732*4882a593Smuzhiyun #define HDMI_CONNECTION (1 << 16) 733*4882a593Smuzhiyun #define DP_CONNECTION (1 << 17) 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x5f84 /* LPCM */ 736*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x5f88 /* AC3 */ 737*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x5f8c /* MPEG1 */ 738*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x5f90 /* MP3 */ 739*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x5f94 /* MPEG2 */ 740*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x5f98 /* AAC */ 741*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x5f9c /* DTS */ 742*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x5fa0 /* ATRAC */ 743*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x5fa4 /* one bit audio - leave at 0 (default) */ 744*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x5fa8 /* Dolby Digital */ 745*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x5fac /* DTS-HD */ 746*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x5fb0 /* MAT-MLP */ 747*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x5fb4 /* DTS */ 748*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x5fb8 /* WMA Pro */ 749*4882a593Smuzhiyun # define MAX_CHANNELS(x) (((x) & 0x7) << 0) 750*4882a593Smuzhiyun /* max channels minus one. 7 = 8 channels */ 751*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8) 752*4882a593Smuzhiyun # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16) 753*4882a593Smuzhiyun # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */ 754*4882a593Smuzhiyun /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO 755*4882a593Smuzhiyun * bit0 = 32 kHz 756*4882a593Smuzhiyun * bit1 = 44.1 kHz 757*4882a593Smuzhiyun * bit2 = 48 kHz 758*4882a593Smuzhiyun * bit3 = 88.2 kHz 759*4882a593Smuzhiyun * bit4 = 96 kHz 760*4882a593Smuzhiyun * bit5 = 176.4 kHz 761*4882a593Smuzhiyun * bit6 = 192 kHz 762*4882a593Smuzhiyun */ 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun #define AZ_CHANNEL_COUNT_CONTROL 0x5fe4 765*4882a593Smuzhiyun # define HBR_CHANNEL_COUNT(x) (((x) & 0x7) << 0) 766*4882a593Smuzhiyun # define COMPRESSED_CHANNEL_COUNT(x) (((x) & 0x7) << 4) 767*4882a593Smuzhiyun /* HBR_CHANNEL_COUNT, COMPRESSED_CHANNEL_COUNT 768*4882a593Smuzhiyun * 0 = use stream header 769*4882a593Smuzhiyun * 1-7 = channel count - 1 770*4882a593Smuzhiyun */ 771*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC 0x5fe8 772*4882a593Smuzhiyun # define VIDEO_LIPSYNC(x) (((x) & 0xff) << 0) 773*4882a593Smuzhiyun # define AUDIO_LIPSYNC(x) (((x) & 0xff) << 8) 774*4882a593Smuzhiyun /* VIDEO_LIPSYNC, AUDIO_LIPSYNC 775*4882a593Smuzhiyun * 0 = invalid 776*4882a593Smuzhiyun * x = legal delay value 777*4882a593Smuzhiyun * 255 = sync not supported 778*4882a593Smuzhiyun */ 779*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_HBR 0x5fec 780*4882a593Smuzhiyun # define HBR_CAPABLE (1 << 0) /* enabled by default */ 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION0 0x5ff4 783*4882a593Smuzhiyun # define DISPLAY0_TYPE(x) (((x) & 0x3) << 0) 784*4882a593Smuzhiyun # define DISPLAY_TYPE_NONE 0 785*4882a593Smuzhiyun # define DISPLAY_TYPE_HDMI 1 786*4882a593Smuzhiyun # define DISPLAY_TYPE_DP 2 787*4882a593Smuzhiyun # define DISPLAY0_ID(x) (((x) & 0x3f) << 2) 788*4882a593Smuzhiyun # define DISPLAY1_TYPE(x) (((x) & 0x3) << 8) 789*4882a593Smuzhiyun # define DISPLAY1_ID(x) (((x) & 0x3f) << 10) 790*4882a593Smuzhiyun # define DISPLAY2_TYPE(x) (((x) & 0x3) << 16) 791*4882a593Smuzhiyun # define DISPLAY2_ID(x) (((x) & 0x3f) << 18) 792*4882a593Smuzhiyun # define DISPLAY3_TYPE(x) (((x) & 0x3) << 24) 793*4882a593Smuzhiyun # define DISPLAY3_ID(x) (((x) & 0x3f) << 26) 794*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_ASSOCIATION1 0x5ff8 795*4882a593Smuzhiyun # define DISPLAY4_TYPE(x) (((x) & 0x3) << 0) 796*4882a593Smuzhiyun # define DISPLAY4_ID(x) (((x) & 0x3f) << 2) 797*4882a593Smuzhiyun # define DISPLAY5_TYPE(x) (((x) & 0x3) << 8) 798*4882a593Smuzhiyun # define DISPLAY5_ID(x) (((x) & 0x3f) << 10) 799*4882a593Smuzhiyun #define AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_AV_NUMBER 0x5ffc 800*4882a593Smuzhiyun # define NUMBER_OF_DISPLAY_ID(x) (((x) & 0x7) << 0) 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define AZ_HOT_PLUG_CONTROL 0x5e78 803*4882a593Smuzhiyun # define AZ_FORCE_CODEC_WAKE (1 << 0) 804*4882a593Smuzhiyun # define PIN0_JACK_DETECTION_ENABLE (1 << 4) 805*4882a593Smuzhiyun # define PIN1_JACK_DETECTION_ENABLE (1 << 5) 806*4882a593Smuzhiyun # define PIN2_JACK_DETECTION_ENABLE (1 << 6) 807*4882a593Smuzhiyun # define PIN3_JACK_DETECTION_ENABLE (1 << 7) 808*4882a593Smuzhiyun # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8) 809*4882a593Smuzhiyun # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9) 810*4882a593Smuzhiyun # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10) 811*4882a593Smuzhiyun # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11) 812*4882a593Smuzhiyun # define CODEC_HOT_PLUG_ENABLE (1 << 12) 813*4882a593Smuzhiyun # define PIN0_AUDIO_ENABLED (1 << 24) 814*4882a593Smuzhiyun # define PIN1_AUDIO_ENABLED (1 << 25) 815*4882a593Smuzhiyun # define PIN2_AUDIO_ENABLED (1 << 26) 816*4882a593Smuzhiyun # define PIN3_AUDIO_ENABLED (1 << 27) 817*4882a593Smuzhiyun # define AUDIO_ENABLED (1 << 31) 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun #define GC_USER_SHADER_PIPE_CONFIG 0x8954 821*4882a593Smuzhiyun #define INACTIVE_QD_PIPES(x) ((x) << 8) 822*4882a593Smuzhiyun #define INACTIVE_QD_PIPES_MASK 0x0000FF00 823*4882a593Smuzhiyun #define INACTIVE_SIMDS(x) ((x) << 16) 824*4882a593Smuzhiyun #define INACTIVE_SIMDS_MASK 0x00FF0000 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun #define GRBM_CNTL 0x8000 827*4882a593Smuzhiyun #define GRBM_READ_TIMEOUT(x) ((x) << 0) 828*4882a593Smuzhiyun #define GRBM_SOFT_RESET 0x8020 829*4882a593Smuzhiyun #define SOFT_RESET_CP (1 << 0) 830*4882a593Smuzhiyun #define SOFT_RESET_CB (1 << 1) 831*4882a593Smuzhiyun #define SOFT_RESET_DB (1 << 3) 832*4882a593Smuzhiyun #define SOFT_RESET_PA (1 << 5) 833*4882a593Smuzhiyun #define SOFT_RESET_SC (1 << 6) 834*4882a593Smuzhiyun #define SOFT_RESET_SPI (1 << 8) 835*4882a593Smuzhiyun #define SOFT_RESET_SH (1 << 9) 836*4882a593Smuzhiyun #define SOFT_RESET_SX (1 << 10) 837*4882a593Smuzhiyun #define SOFT_RESET_TC (1 << 11) 838*4882a593Smuzhiyun #define SOFT_RESET_TA (1 << 12) 839*4882a593Smuzhiyun #define SOFT_RESET_VC (1 << 13) 840*4882a593Smuzhiyun #define SOFT_RESET_VGT (1 << 14) 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun #define GRBM_STATUS 0x8010 843*4882a593Smuzhiyun #define CMDFIFO_AVAIL_MASK 0x0000000F 844*4882a593Smuzhiyun #define SRBM_RQ_PENDING (1 << 5) 845*4882a593Smuzhiyun #define CF_RQ_PENDING (1 << 7) 846*4882a593Smuzhiyun #define PF_RQ_PENDING (1 << 8) 847*4882a593Smuzhiyun #define GRBM_EE_BUSY (1 << 10) 848*4882a593Smuzhiyun #define SX_CLEAN (1 << 11) 849*4882a593Smuzhiyun #define DB_CLEAN (1 << 12) 850*4882a593Smuzhiyun #define CB_CLEAN (1 << 13) 851*4882a593Smuzhiyun #define TA_BUSY (1 << 14) 852*4882a593Smuzhiyun #define VGT_BUSY_NO_DMA (1 << 16) 853*4882a593Smuzhiyun #define VGT_BUSY (1 << 17) 854*4882a593Smuzhiyun #define SX_BUSY (1 << 20) 855*4882a593Smuzhiyun #define SH_BUSY (1 << 21) 856*4882a593Smuzhiyun #define SPI_BUSY (1 << 22) 857*4882a593Smuzhiyun #define SC_BUSY (1 << 24) 858*4882a593Smuzhiyun #define PA_BUSY (1 << 25) 859*4882a593Smuzhiyun #define DB_BUSY (1 << 26) 860*4882a593Smuzhiyun #define CP_COHERENCY_BUSY (1 << 28) 861*4882a593Smuzhiyun #define CP_BUSY (1 << 29) 862*4882a593Smuzhiyun #define CB_BUSY (1 << 30) 863*4882a593Smuzhiyun #define GUI_ACTIVE (1 << 31) 864*4882a593Smuzhiyun #define GRBM_STATUS_SE0 0x8014 865*4882a593Smuzhiyun #define GRBM_STATUS_SE1 0x8018 866*4882a593Smuzhiyun #define SE_SX_CLEAN (1 << 0) 867*4882a593Smuzhiyun #define SE_DB_CLEAN (1 << 1) 868*4882a593Smuzhiyun #define SE_CB_CLEAN (1 << 2) 869*4882a593Smuzhiyun #define SE_TA_BUSY (1 << 25) 870*4882a593Smuzhiyun #define SE_SX_BUSY (1 << 26) 871*4882a593Smuzhiyun #define SE_SPI_BUSY (1 << 27) 872*4882a593Smuzhiyun #define SE_SH_BUSY (1 << 28) 873*4882a593Smuzhiyun #define SE_SC_BUSY (1 << 29) 874*4882a593Smuzhiyun #define SE_DB_BUSY (1 << 30) 875*4882a593Smuzhiyun #define SE_CB_BUSY (1 << 31) 876*4882a593Smuzhiyun /* evergreen */ 877*4882a593Smuzhiyun #define CG_THERMAL_CTRL 0x72c 878*4882a593Smuzhiyun #define TOFFSET_MASK 0x00003FE0 879*4882a593Smuzhiyun #define TOFFSET_SHIFT 5 880*4882a593Smuzhiyun #define DIG_THERM_DPM(x) ((x) << 14) 881*4882a593Smuzhiyun #define DIG_THERM_DPM_MASK 0x003FC000 882*4882a593Smuzhiyun #define DIG_THERM_DPM_SHIFT 14 883*4882a593Smuzhiyun 884*4882a593Smuzhiyun #define CG_THERMAL_INT 0x734 885*4882a593Smuzhiyun #define DIG_THERM_INTH(x) ((x) << 8) 886*4882a593Smuzhiyun #define DIG_THERM_INTH_MASK 0x0000FF00 887*4882a593Smuzhiyun #define DIG_THERM_INTH_SHIFT 8 888*4882a593Smuzhiyun #define DIG_THERM_INTL(x) ((x) << 16) 889*4882a593Smuzhiyun #define DIG_THERM_INTL_MASK 0x00FF0000 890*4882a593Smuzhiyun #define DIG_THERM_INTL_SHIFT 16 891*4882a593Smuzhiyun #define THERM_INT_MASK_HIGH (1 << 24) 892*4882a593Smuzhiyun #define THERM_INT_MASK_LOW (1 << 25) 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun #define TN_CG_THERMAL_INT_CTRL 0x738 895*4882a593Smuzhiyun #define TN_DIG_THERM_INTH(x) ((x) << 0) 896*4882a593Smuzhiyun #define TN_DIG_THERM_INTH_MASK 0x000000FF 897*4882a593Smuzhiyun #define TN_DIG_THERM_INTH_SHIFT 0 898*4882a593Smuzhiyun #define TN_DIG_THERM_INTL(x) ((x) << 8) 899*4882a593Smuzhiyun #define TN_DIG_THERM_INTL_MASK 0x0000FF00 900*4882a593Smuzhiyun #define TN_DIG_THERM_INTL_SHIFT 8 901*4882a593Smuzhiyun #define TN_THERM_INT_MASK_HIGH (1 << 24) 902*4882a593Smuzhiyun #define TN_THERM_INT_MASK_LOW (1 << 25) 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun #define CG_MULT_THERMAL_STATUS 0x740 905*4882a593Smuzhiyun #define ASIC_T(x) ((x) << 16) 906*4882a593Smuzhiyun #define ASIC_T_MASK 0x07FF0000 907*4882a593Smuzhiyun #define ASIC_T_SHIFT 16 908*4882a593Smuzhiyun #define CG_TS0_STATUS 0x760 909*4882a593Smuzhiyun #define TS0_ADC_DOUT_MASK 0x000003FF 910*4882a593Smuzhiyun #define TS0_ADC_DOUT_SHIFT 0 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun /* APU */ 913*4882a593Smuzhiyun #define CG_THERMAL_STATUS 0x678 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun #define HDP_HOST_PATH_CNTL 0x2C00 916*4882a593Smuzhiyun #define HDP_NONSURFACE_BASE 0x2C04 917*4882a593Smuzhiyun #define HDP_NONSURFACE_INFO 0x2C08 918*4882a593Smuzhiyun #define HDP_NONSURFACE_SIZE 0x2C0C 919*4882a593Smuzhiyun #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480 920*4882a593Smuzhiyun #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0 921*4882a593Smuzhiyun #define HDP_TILING_CONFIG 0x2F3C 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun #define MC_SHARED_CHMAP 0x2004 924*4882a593Smuzhiyun #define NOOFCHAN_SHIFT 12 925*4882a593Smuzhiyun #define NOOFCHAN_MASK 0x00003000 926*4882a593Smuzhiyun #define MC_SHARED_CHREMAP 0x2008 927*4882a593Smuzhiyun 928*4882a593Smuzhiyun #define MC_SHARED_BLACKOUT_CNTL 0x20ac 929*4882a593Smuzhiyun #define BLACKOUT_MODE_MASK 0x00000007 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun #define MC_ARB_RAMCFG 0x2760 932*4882a593Smuzhiyun #define NOOFBANK_SHIFT 0 933*4882a593Smuzhiyun #define NOOFBANK_MASK 0x00000003 934*4882a593Smuzhiyun #define NOOFRANK_SHIFT 2 935*4882a593Smuzhiyun #define NOOFRANK_MASK 0x00000004 936*4882a593Smuzhiyun #define NOOFROWS_SHIFT 3 937*4882a593Smuzhiyun #define NOOFROWS_MASK 0x00000038 938*4882a593Smuzhiyun #define NOOFCOLS_SHIFT 6 939*4882a593Smuzhiyun #define NOOFCOLS_MASK 0x000000C0 940*4882a593Smuzhiyun #define CHANSIZE_SHIFT 8 941*4882a593Smuzhiyun #define CHANSIZE_MASK 0x00000100 942*4882a593Smuzhiyun #define BURSTLENGTH_SHIFT 9 943*4882a593Smuzhiyun #define BURSTLENGTH_MASK 0x00000200 944*4882a593Smuzhiyun #define CHANSIZE_OVERRIDE (1 << 11) 945*4882a593Smuzhiyun #define FUS_MC_ARB_RAMCFG 0x2768 946*4882a593Smuzhiyun #define MC_VM_AGP_TOP 0x2028 947*4882a593Smuzhiyun #define MC_VM_AGP_BOT 0x202C 948*4882a593Smuzhiyun #define MC_VM_AGP_BASE 0x2030 949*4882a593Smuzhiyun #define MC_VM_FB_LOCATION 0x2024 950*4882a593Smuzhiyun #define MC_FUS_VM_FB_OFFSET 0x2898 951*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB0_CNTL 0x2234 952*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB1_CNTL 0x2238 953*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB2_CNTL 0x223C 954*4882a593Smuzhiyun #define MC_VM_MB_L1_TLB3_CNTL 0x2240 955*4882a593Smuzhiyun #define ENABLE_L1_TLB (1 << 0) 956*4882a593Smuzhiyun #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 957*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3) 958*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3) 959*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 960*4882a593Smuzhiyun #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3) 961*4882a593Smuzhiyun #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 962*4882a593Smuzhiyun #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15) 963*4882a593Smuzhiyun #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18) 964*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB0_CNTL 0x2654 965*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB1_CNTL 0x2658 966*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB2_CNTL 0x265C 967*4882a593Smuzhiyun #define MC_VM_MD_L1_TLB3_CNTL 0x2698 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C 970*4882a593Smuzhiyun #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660 971*4882a593Smuzhiyun #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C 974*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 975*4882a593Smuzhiyun #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun #define PA_CL_ENHANCE 0x8A14 978*4882a593Smuzhiyun #define CLIP_VTX_REORDER_ENA (1 << 0) 979*4882a593Smuzhiyun #define NUM_CLIP_SEQ(x) ((x) << 1) 980*4882a593Smuzhiyun #define PA_SC_ENHANCE 0x8BF0 981*4882a593Smuzhiyun #define PA_SC_AA_CONFIG 0x28C04 982*4882a593Smuzhiyun #define MSAA_NUM_SAMPLES_SHIFT 0 983*4882a593Smuzhiyun #define MSAA_NUM_SAMPLES_MASK 0x3 984*4882a593Smuzhiyun #define PA_SC_CLIPRECT_RULE 0x2820C 985*4882a593Smuzhiyun #define PA_SC_EDGERULE 0x28230 986*4882a593Smuzhiyun #define PA_SC_FIFO_SIZE 0x8BCC 987*4882a593Smuzhiyun #define SC_PRIM_FIFO_SIZE(x) ((x) << 0) 988*4882a593Smuzhiyun #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 989*4882a593Smuzhiyun #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 990*4882a593Smuzhiyun #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24 991*4882a593Smuzhiyun #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 992*4882a593Smuzhiyun #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 993*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE 0x28A0C 994*4882a593Smuzhiyun #define PA_SU_LINE_STIPPLE_VALUE 0x8A60 995*4882a593Smuzhiyun #define PA_SC_LINE_STIPPLE_STATE 0x8B10 996*4882a593Smuzhiyun 997*4882a593Smuzhiyun #define SCRATCH_REG0 0x8500 998*4882a593Smuzhiyun #define SCRATCH_REG1 0x8504 999*4882a593Smuzhiyun #define SCRATCH_REG2 0x8508 1000*4882a593Smuzhiyun #define SCRATCH_REG3 0x850C 1001*4882a593Smuzhiyun #define SCRATCH_REG4 0x8510 1002*4882a593Smuzhiyun #define SCRATCH_REG5 0x8514 1003*4882a593Smuzhiyun #define SCRATCH_REG6 0x8518 1004*4882a593Smuzhiyun #define SCRATCH_REG7 0x851C 1005*4882a593Smuzhiyun #define SCRATCH_UMSK 0x8540 1006*4882a593Smuzhiyun #define SCRATCH_ADDR 0x8544 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun #define SMX_SAR_CTL0 0xA008 1009*4882a593Smuzhiyun #define SMX_DC_CTL0 0xA020 1010*4882a593Smuzhiyun #define USE_HASH_FUNCTION (1 << 0) 1011*4882a593Smuzhiyun #define NUMBER_OF_SETS(x) ((x) << 1) 1012*4882a593Smuzhiyun #define FLUSH_ALL_ON_EVENT (1 << 10) 1013*4882a593Smuzhiyun #define STALL_ON_EVENT (1 << 11) 1014*4882a593Smuzhiyun #define SMX_EVENT_CTL 0xA02C 1015*4882a593Smuzhiyun #define ES_FLUSH_CTL(x) ((x) << 0) 1016*4882a593Smuzhiyun #define GS_FLUSH_CTL(x) ((x) << 3) 1017*4882a593Smuzhiyun #define ACK_FLUSH_CTL(x) ((x) << 6) 1018*4882a593Smuzhiyun #define SYNC_FLUSH_CTL (1 << 8) 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun #define SPI_CONFIG_CNTL 0x9100 1021*4882a593Smuzhiyun #define GPR_WRITE_PRIORITY(x) ((x) << 0) 1022*4882a593Smuzhiyun #define SPI_CONFIG_CNTL_1 0x913C 1023*4882a593Smuzhiyun #define VTX_DONE_DELAY(x) ((x) << 0) 1024*4882a593Smuzhiyun #define INTERP_ONE_PRIM_PER_ROW (1 << 4) 1025*4882a593Smuzhiyun #define SPI_INPUT_Z 0x286D8 1026*4882a593Smuzhiyun #define SPI_PS_IN_CONTROL_0 0x286CC 1027*4882a593Smuzhiyun #define NUM_INTERP(x) ((x)<<0) 1028*4882a593Smuzhiyun #define POSITION_ENA (1<<8) 1029*4882a593Smuzhiyun #define POSITION_CENTROID (1<<9) 1030*4882a593Smuzhiyun #define POSITION_ADDR(x) ((x)<<10) 1031*4882a593Smuzhiyun #define PARAM_GEN(x) ((x)<<15) 1032*4882a593Smuzhiyun #define PARAM_GEN_ADDR(x) ((x)<<19) 1033*4882a593Smuzhiyun #define BARYC_SAMPLE_CNTL(x) ((x)<<26) 1034*4882a593Smuzhiyun #define PERSP_GRADIENT_ENA (1<<28) 1035*4882a593Smuzhiyun #define LINEAR_GRADIENT_ENA (1<<29) 1036*4882a593Smuzhiyun #define POSITION_SAMPLE (1<<30) 1037*4882a593Smuzhiyun #define BARYC_AT_SAMPLE_ENA (1<<31) 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun #define SQ_CONFIG 0x8C00 1040*4882a593Smuzhiyun #define VC_ENABLE (1 << 0) 1041*4882a593Smuzhiyun #define EXPORT_SRC_C (1 << 1) 1042*4882a593Smuzhiyun #define CS_PRIO(x) ((x) << 18) 1043*4882a593Smuzhiyun #define LS_PRIO(x) ((x) << 20) 1044*4882a593Smuzhiyun #define HS_PRIO(x) ((x) << 22) 1045*4882a593Smuzhiyun #define PS_PRIO(x) ((x) << 24) 1046*4882a593Smuzhiyun #define VS_PRIO(x) ((x) << 26) 1047*4882a593Smuzhiyun #define GS_PRIO(x) ((x) << 28) 1048*4882a593Smuzhiyun #define ES_PRIO(x) ((x) << 30) 1049*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_1 0x8C04 1050*4882a593Smuzhiyun #define NUM_PS_GPRS(x) ((x) << 0) 1051*4882a593Smuzhiyun #define NUM_VS_GPRS(x) ((x) << 16) 1052*4882a593Smuzhiyun #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 1053*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_2 0x8C08 1054*4882a593Smuzhiyun #define NUM_GS_GPRS(x) ((x) << 0) 1055*4882a593Smuzhiyun #define NUM_ES_GPRS(x) ((x) << 16) 1056*4882a593Smuzhiyun #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C 1057*4882a593Smuzhiyun #define NUM_HS_GPRS(x) ((x) << 0) 1058*4882a593Smuzhiyun #define NUM_LS_GPRS(x) ((x) << 16) 1059*4882a593Smuzhiyun #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10 1060*4882a593Smuzhiyun #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14 1061*4882a593Smuzhiyun #define SQ_THREAD_RESOURCE_MGMT 0x8C18 1062*4882a593Smuzhiyun #define NUM_PS_THREADS(x) ((x) << 0) 1063*4882a593Smuzhiyun #define NUM_VS_THREADS(x) ((x) << 8) 1064*4882a593Smuzhiyun #define NUM_GS_THREADS(x) ((x) << 16) 1065*4882a593Smuzhiyun #define NUM_ES_THREADS(x) ((x) << 24) 1066*4882a593Smuzhiyun #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C 1067*4882a593Smuzhiyun #define NUM_HS_THREADS(x) ((x) << 0) 1068*4882a593Smuzhiyun #define NUM_LS_THREADS(x) ((x) << 8) 1069*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_1 0x8C20 1070*4882a593Smuzhiyun #define NUM_PS_STACK_ENTRIES(x) ((x) << 0) 1071*4882a593Smuzhiyun #define NUM_VS_STACK_ENTRIES(x) ((x) << 16) 1072*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_2 0x8C24 1073*4882a593Smuzhiyun #define NUM_GS_STACK_ENTRIES(x) ((x) << 0) 1074*4882a593Smuzhiyun #define NUM_ES_STACK_ENTRIES(x) ((x) << 16) 1075*4882a593Smuzhiyun #define SQ_STACK_RESOURCE_MGMT_3 0x8C28 1076*4882a593Smuzhiyun #define NUM_HS_STACK_ENTRIES(x) ((x) << 0) 1077*4882a593Smuzhiyun #define NUM_LS_STACK_ENTRIES(x) ((x) << 16) 1078*4882a593Smuzhiyun #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C 1079*4882a593Smuzhiyun #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94 1080*4882a593Smuzhiyun #define SQ_STATIC_THREAD_MGMT_1 0x8E20 1081*4882a593Smuzhiyun #define SQ_STATIC_THREAD_MGMT_2 0x8E24 1082*4882a593Smuzhiyun #define SQ_STATIC_THREAD_MGMT_3 0x8E28 1083*4882a593Smuzhiyun #define SQ_LDS_RESOURCE_MGMT 0x8E2C 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun #define SQ_MS_FIFO_SIZES 0x8CF0 1086*4882a593Smuzhiyun #define CACHE_FIFO_SIZE(x) ((x) << 0) 1087*4882a593Smuzhiyun #define FETCH_FIFO_HIWATER(x) ((x) << 8) 1088*4882a593Smuzhiyun #define DONE_FIFO_HIWATER(x) ((x) << 16) 1089*4882a593Smuzhiyun #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 1090*4882a593Smuzhiyun 1091*4882a593Smuzhiyun #define SX_DEBUG_1 0x9058 1092*4882a593Smuzhiyun #define ENABLE_NEW_SMX_ADDRESS (1 << 16) 1093*4882a593Smuzhiyun #define SX_EXPORT_BUFFER_SIZES 0x900C 1094*4882a593Smuzhiyun #define COLOR_BUFFER_SIZE(x) ((x) << 0) 1095*4882a593Smuzhiyun #define POSITION_BUFFER_SIZE(x) ((x) << 8) 1096*4882a593Smuzhiyun #define SMX_BUFFER_SIZE(x) ((x) << 16) 1097*4882a593Smuzhiyun #define SX_MEMORY_EXPORT_BASE 0x9010 1098*4882a593Smuzhiyun #define SX_MISC 0x28350 1099*4882a593Smuzhiyun 1100*4882a593Smuzhiyun #define CB_PERF_CTR0_SEL_0 0x9A20 1101*4882a593Smuzhiyun #define CB_PERF_CTR0_SEL_1 0x9A24 1102*4882a593Smuzhiyun #define CB_PERF_CTR1_SEL_0 0x9A28 1103*4882a593Smuzhiyun #define CB_PERF_CTR1_SEL_1 0x9A2C 1104*4882a593Smuzhiyun #define CB_PERF_CTR2_SEL_0 0x9A30 1105*4882a593Smuzhiyun #define CB_PERF_CTR2_SEL_1 0x9A34 1106*4882a593Smuzhiyun #define CB_PERF_CTR3_SEL_0 0x9A38 1107*4882a593Smuzhiyun #define CB_PERF_CTR3_SEL_1 0x9A3C 1108*4882a593Smuzhiyun 1109*4882a593Smuzhiyun #define TA_CNTL_AUX 0x9508 1110*4882a593Smuzhiyun #define DISABLE_CUBE_WRAP (1 << 0) 1111*4882a593Smuzhiyun #define DISABLE_CUBE_ANISO (1 << 1) 1112*4882a593Smuzhiyun #define SYNC_GRADIENT (1 << 24) 1113*4882a593Smuzhiyun #define SYNC_WALKER (1 << 25) 1114*4882a593Smuzhiyun #define SYNC_ALIGNER (1 << 26) 1115*4882a593Smuzhiyun 1116*4882a593Smuzhiyun #define TCP_CHAN_STEER_LO 0x960c 1117*4882a593Smuzhiyun #define TCP_CHAN_STEER_HI 0x9610 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun #define VGT_CACHE_INVALIDATION 0x88C4 1120*4882a593Smuzhiyun #define CACHE_INVALIDATION(x) ((x) << 0) 1121*4882a593Smuzhiyun #define VC_ONLY 0 1122*4882a593Smuzhiyun #define TC_ONLY 1 1123*4882a593Smuzhiyun #define VC_AND_TC 2 1124*4882a593Smuzhiyun #define AUTO_INVLD_EN(x) ((x) << 6) 1125*4882a593Smuzhiyun #define NO_AUTO 0 1126*4882a593Smuzhiyun #define ES_AUTO 1 1127*4882a593Smuzhiyun #define GS_AUTO 2 1128*4882a593Smuzhiyun #define ES_AND_GS_AUTO 3 1129*4882a593Smuzhiyun #define VGT_GS_VERTEX_REUSE 0x88D4 1130*4882a593Smuzhiyun #define VGT_NUM_INSTANCES 0x8974 1131*4882a593Smuzhiyun #define VGT_OUT_DEALLOC_CNTL 0x28C5C 1132*4882a593Smuzhiyun #define DEALLOC_DIST_MASK 0x0000007F 1133*4882a593Smuzhiyun #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58 1134*4882a593Smuzhiyun #define VTX_REUSE_DEPTH_MASK 0x000000FF 1135*4882a593Smuzhiyun 1136*4882a593Smuzhiyun #define VM_CONTEXT0_CNTL 0x1410 1137*4882a593Smuzhiyun #define ENABLE_CONTEXT (1 << 0) 1138*4882a593Smuzhiyun #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1) 1139*4882a593Smuzhiyun #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4) 1140*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL 0x1414 1141*4882a593Smuzhiyun #define VM_CONTEXT1_CNTL2 0x1434 1142*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C 1143*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C 1144*4882a593Smuzhiyun #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C 1145*4882a593Smuzhiyun #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518 1146*4882a593Smuzhiyun #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470 1147*4882a593Smuzhiyun #define REQUEST_TYPE(x) (((x) & 0xf) << 0) 1148*4882a593Smuzhiyun #define RESPONSE_TYPE_MASK 0x000000F0 1149*4882a593Smuzhiyun #define RESPONSE_TYPE_SHIFT 4 1150*4882a593Smuzhiyun #define VM_L2_CNTL 0x1400 1151*4882a593Smuzhiyun #define ENABLE_L2_CACHE (1 << 0) 1152*4882a593Smuzhiyun #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1) 1153*4882a593Smuzhiyun #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9) 1154*4882a593Smuzhiyun #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14) 1155*4882a593Smuzhiyun #define VM_L2_CNTL2 0x1404 1156*4882a593Smuzhiyun #define INVALIDATE_ALL_L1_TLBS (1 << 0) 1157*4882a593Smuzhiyun #define INVALIDATE_L2_CACHE (1 << 1) 1158*4882a593Smuzhiyun #define VM_L2_CNTL3 0x1408 1159*4882a593Smuzhiyun #define BANK_SELECT(x) ((x) << 0) 1160*4882a593Smuzhiyun #define CACHE_UPDATE_MODE(x) ((x) << 6) 1161*4882a593Smuzhiyun #define VM_L2_STATUS 0x140C 1162*4882a593Smuzhiyun #define L2_BUSY (1 << 0) 1163*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC 1164*4882a593Smuzhiyun #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC 1165*4882a593Smuzhiyun 1166*4882a593Smuzhiyun #define WAIT_UNTIL 0x8040 1167*4882a593Smuzhiyun 1168*4882a593Smuzhiyun #define SRBM_STATUS 0x0E50 1169*4882a593Smuzhiyun #define RLC_RQ_PENDING (1 << 3) 1170*4882a593Smuzhiyun #define GRBM_RQ_PENDING (1 << 5) 1171*4882a593Smuzhiyun #define VMC_BUSY (1 << 8) 1172*4882a593Smuzhiyun #define MCB_BUSY (1 << 9) 1173*4882a593Smuzhiyun #define MCB_NON_DISPLAY_BUSY (1 << 10) 1174*4882a593Smuzhiyun #define MCC_BUSY (1 << 11) 1175*4882a593Smuzhiyun #define MCD_BUSY (1 << 12) 1176*4882a593Smuzhiyun #define SEM_BUSY (1 << 14) 1177*4882a593Smuzhiyun #define RLC_BUSY (1 << 15) 1178*4882a593Smuzhiyun #define IH_BUSY (1 << 17) 1179*4882a593Smuzhiyun #define SRBM_STATUS2 0x0EC4 1180*4882a593Smuzhiyun #define DMA_BUSY (1 << 5) 1181*4882a593Smuzhiyun #define SRBM_SOFT_RESET 0x0E60 1182*4882a593Smuzhiyun #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6 1183*4882a593Smuzhiyun #define SOFT_RESET_BIF (1 << 1) 1184*4882a593Smuzhiyun #define SOFT_RESET_CG (1 << 2) 1185*4882a593Smuzhiyun #define SOFT_RESET_DC (1 << 5) 1186*4882a593Smuzhiyun #define SOFT_RESET_GRBM (1 << 8) 1187*4882a593Smuzhiyun #define SOFT_RESET_HDP (1 << 9) 1188*4882a593Smuzhiyun #define SOFT_RESET_IH (1 << 10) 1189*4882a593Smuzhiyun #define SOFT_RESET_MC (1 << 11) 1190*4882a593Smuzhiyun #define SOFT_RESET_RLC (1 << 13) 1191*4882a593Smuzhiyun #define SOFT_RESET_ROM (1 << 14) 1192*4882a593Smuzhiyun #define SOFT_RESET_SEM (1 << 15) 1193*4882a593Smuzhiyun #define SOFT_RESET_VMC (1 << 17) 1194*4882a593Smuzhiyun #define SOFT_RESET_DMA (1 << 20) 1195*4882a593Smuzhiyun #define SOFT_RESET_TST (1 << 21) 1196*4882a593Smuzhiyun #define SOFT_RESET_REGBB (1 << 22) 1197*4882a593Smuzhiyun #define SOFT_RESET_ORB (1 << 23) 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun #define SRBM_READ_ERROR 0xE98 1200*4882a593Smuzhiyun #define SRBM_INT_CNTL 0xEA0 1201*4882a593Smuzhiyun #define SRBM_INT_ACK 0xEA8 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun /* display watermarks */ 1204*4882a593Smuzhiyun #define DC_LB_MEMORY_SPLIT 0x6b0c 1205*4882a593Smuzhiyun #define PRIORITY_A_CNT 0x6b18 1206*4882a593Smuzhiyun #define PRIORITY_MARK_MASK 0x7fff 1207*4882a593Smuzhiyun #define PRIORITY_OFF (1 << 16) 1208*4882a593Smuzhiyun #define PRIORITY_ALWAYS_ON (1 << 20) 1209*4882a593Smuzhiyun #define PRIORITY_B_CNT 0x6b1c 1210*4882a593Smuzhiyun #define PIPE0_ARBITRATION_CONTROL3 0x0bf0 1211*4882a593Smuzhiyun # define LATENCY_WATERMARK_MASK(x) ((x) << 16) 1212*4882a593Smuzhiyun #define PIPE0_LATENCY_CONTROL 0x0bf4 1213*4882a593Smuzhiyun # define LATENCY_LOW_WATERMARK(x) ((x) << 0) 1214*4882a593Smuzhiyun # define LATENCY_HIGH_WATERMARK(x) ((x) << 16) 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun #define PIPE0_DMIF_BUFFER_CONTROL 0x0ca0 1217*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED(x) ((x) << 0) 1218*4882a593Smuzhiyun # define DMIF_BUFFERS_ALLOCATED_COMPLETED (1 << 4) 1219*4882a593Smuzhiyun 1220*4882a593Smuzhiyun #define IH_RB_CNTL 0x3e00 1221*4882a593Smuzhiyun # define IH_RB_ENABLE (1 << 0) 1222*4882a593Smuzhiyun # define IH_IB_SIZE(x) ((x) << 1) /* log2 */ 1223*4882a593Smuzhiyun # define IH_RB_FULL_DRAIN_ENABLE (1 << 6) 1224*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_ENABLE (1 << 8) 1225*4882a593Smuzhiyun # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */ 1226*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_ENABLE (1 << 16) 1227*4882a593Smuzhiyun # define IH_WPTR_OVERFLOW_CLEAR (1 << 31) 1228*4882a593Smuzhiyun #define IH_RB_BASE 0x3e04 1229*4882a593Smuzhiyun #define IH_RB_RPTR 0x3e08 1230*4882a593Smuzhiyun #define IH_RB_WPTR 0x3e0c 1231*4882a593Smuzhiyun # define RB_OVERFLOW (1 << 0) 1232*4882a593Smuzhiyun # define WPTR_OFFSET_MASK 0x3fffc 1233*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_HI 0x3e10 1234*4882a593Smuzhiyun #define IH_RB_WPTR_ADDR_LO 0x3e14 1235*4882a593Smuzhiyun #define IH_CNTL 0x3e18 1236*4882a593Smuzhiyun # define ENABLE_INTR (1 << 0) 1237*4882a593Smuzhiyun # define IH_MC_SWAP(x) ((x) << 1) 1238*4882a593Smuzhiyun # define IH_MC_SWAP_NONE 0 1239*4882a593Smuzhiyun # define IH_MC_SWAP_16BIT 1 1240*4882a593Smuzhiyun # define IH_MC_SWAP_32BIT 2 1241*4882a593Smuzhiyun # define IH_MC_SWAP_64BIT 3 1242*4882a593Smuzhiyun # define RPTR_REARM (1 << 4) 1243*4882a593Smuzhiyun # define MC_WRREQ_CREDIT(x) ((x) << 15) 1244*4882a593Smuzhiyun # define MC_WR_CLEAN_CNT(x) ((x) << 20) 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun #define CP_INT_CNTL 0xc124 1247*4882a593Smuzhiyun # define CNTX_BUSY_INT_ENABLE (1 << 19) 1248*4882a593Smuzhiyun # define CNTX_EMPTY_INT_ENABLE (1 << 20) 1249*4882a593Smuzhiyun # define SCRATCH_INT_ENABLE (1 << 25) 1250*4882a593Smuzhiyun # define TIME_STAMP_INT_ENABLE (1 << 26) 1251*4882a593Smuzhiyun # define IB2_INT_ENABLE (1 << 29) 1252*4882a593Smuzhiyun # define IB1_INT_ENABLE (1 << 30) 1253*4882a593Smuzhiyun # define RB_INT_ENABLE (1 << 31) 1254*4882a593Smuzhiyun #define CP_INT_STATUS 0xc128 1255*4882a593Smuzhiyun # define SCRATCH_INT_STAT (1 << 25) 1256*4882a593Smuzhiyun # define TIME_STAMP_INT_STAT (1 << 26) 1257*4882a593Smuzhiyun # define IB2_INT_STAT (1 << 29) 1258*4882a593Smuzhiyun # define IB1_INT_STAT (1 << 30) 1259*4882a593Smuzhiyun # define RB_INT_STAT (1 << 31) 1260*4882a593Smuzhiyun 1261*4882a593Smuzhiyun #define GRBM_INT_CNTL 0x8060 1262*4882a593Smuzhiyun # define RDERR_INT_ENABLE (1 << 0) 1263*4882a593Smuzhiyun # define GUI_IDLE_INT_ENABLE (1 << 19) 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */ 1266*4882a593Smuzhiyun #define CRTC_STATUS_FRAME_COUNT 0x6e98 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */ 1269*4882a593Smuzhiyun #define VLINE_STATUS 0x6bb8 1270*4882a593Smuzhiyun # define VLINE_OCCURRED (1 << 0) 1271*4882a593Smuzhiyun # define VLINE_ACK (1 << 4) 1272*4882a593Smuzhiyun # define VLINE_STAT (1 << 12) 1273*4882a593Smuzhiyun # define VLINE_INTERRUPT (1 << 16) 1274*4882a593Smuzhiyun # define VLINE_INTERRUPT_TYPE (1 << 17) 1275*4882a593Smuzhiyun /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */ 1276*4882a593Smuzhiyun #define VBLANK_STATUS 0x6bbc 1277*4882a593Smuzhiyun # define VBLANK_OCCURRED (1 << 0) 1278*4882a593Smuzhiyun # define VBLANK_ACK (1 << 4) 1279*4882a593Smuzhiyun # define VBLANK_STAT (1 << 12) 1280*4882a593Smuzhiyun # define VBLANK_INTERRUPT (1 << 16) 1281*4882a593Smuzhiyun # define VBLANK_INTERRUPT_TYPE (1 << 17) 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */ 1284*4882a593Smuzhiyun #define INT_MASK 0x6b40 1285*4882a593Smuzhiyun # define VBLANK_INT_MASK (1 << 0) 1286*4882a593Smuzhiyun # define VLINE_INT_MASK (1 << 4) 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS 0x60f4 1289*4882a593Smuzhiyun # define LB_D1_VLINE_INTERRUPT (1 << 2) 1290*4882a593Smuzhiyun # define LB_D1_VBLANK_INTERRUPT (1 << 3) 1291*4882a593Smuzhiyun # define DC_HPD1_INTERRUPT (1 << 17) 1292*4882a593Smuzhiyun # define DC_HPD1_RX_INTERRUPT (1 << 18) 1293*4882a593Smuzhiyun # define DACA_AUTODETECT_INTERRUPT (1 << 22) 1294*4882a593Smuzhiyun # define DACB_AUTODETECT_INTERRUPT (1 << 23) 1295*4882a593Smuzhiyun # define DC_I2C_SW_DONE_INTERRUPT (1 << 24) 1296*4882a593Smuzhiyun # define DC_I2C_HW_DONE_INTERRUPT (1 << 25) 1297*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8 1298*4882a593Smuzhiyun # define LB_D2_VLINE_INTERRUPT (1 << 2) 1299*4882a593Smuzhiyun # define LB_D2_VBLANK_INTERRUPT (1 << 3) 1300*4882a593Smuzhiyun # define DC_HPD2_INTERRUPT (1 << 17) 1301*4882a593Smuzhiyun # define DC_HPD2_RX_INTERRUPT (1 << 18) 1302*4882a593Smuzhiyun # define DISP_TIMER_INTERRUPT (1 << 24) 1303*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc 1304*4882a593Smuzhiyun # define LB_D3_VLINE_INTERRUPT (1 << 2) 1305*4882a593Smuzhiyun # define LB_D3_VBLANK_INTERRUPT (1 << 3) 1306*4882a593Smuzhiyun # define DC_HPD3_INTERRUPT (1 << 17) 1307*4882a593Smuzhiyun # define DC_HPD3_RX_INTERRUPT (1 << 18) 1308*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100 1309*4882a593Smuzhiyun # define LB_D4_VLINE_INTERRUPT (1 << 2) 1310*4882a593Smuzhiyun # define LB_D4_VBLANK_INTERRUPT (1 << 3) 1311*4882a593Smuzhiyun # define DC_HPD4_INTERRUPT (1 << 17) 1312*4882a593Smuzhiyun # define DC_HPD4_RX_INTERRUPT (1 << 18) 1313*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c 1314*4882a593Smuzhiyun # define LB_D5_VLINE_INTERRUPT (1 << 2) 1315*4882a593Smuzhiyun # define LB_D5_VBLANK_INTERRUPT (1 << 3) 1316*4882a593Smuzhiyun # define DC_HPD5_INTERRUPT (1 << 17) 1317*4882a593Smuzhiyun # define DC_HPD5_RX_INTERRUPT (1 << 18) 1318*4882a593Smuzhiyun #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150 1319*4882a593Smuzhiyun # define LB_D6_VLINE_INTERRUPT (1 << 2) 1320*4882a593Smuzhiyun # define LB_D6_VBLANK_INTERRUPT (1 << 3) 1321*4882a593Smuzhiyun # define DC_HPD6_INTERRUPT (1 << 17) 1322*4882a593Smuzhiyun # define DC_HPD6_RX_INTERRUPT (1 << 18) 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */ 1325*4882a593Smuzhiyun #define GRPH_INT_STATUS 0x6858 1326*4882a593Smuzhiyun # define GRPH_PFLIP_INT_OCCURRED (1 << 0) 1327*4882a593Smuzhiyun # define GRPH_PFLIP_INT_CLEAR (1 << 8) 1328*4882a593Smuzhiyun /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */ 1329*4882a593Smuzhiyun #define GRPH_INT_CONTROL 0x685c 1330*4882a593Smuzhiyun # define GRPH_PFLIP_INT_MASK (1 << 0) 1331*4882a593Smuzhiyun # define GRPH_PFLIP_INT_TYPE (1 << 8) 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun #define DACA_AUTODETECT_INT_CONTROL 0x66c8 1334*4882a593Smuzhiyun #define DACB_AUTODETECT_INT_CONTROL 0x67c8 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun #define DC_HPD1_INT_STATUS 0x601c 1337*4882a593Smuzhiyun #define DC_HPD2_INT_STATUS 0x6028 1338*4882a593Smuzhiyun #define DC_HPD3_INT_STATUS 0x6034 1339*4882a593Smuzhiyun #define DC_HPD4_INT_STATUS 0x6040 1340*4882a593Smuzhiyun #define DC_HPD5_INT_STATUS 0x604c 1341*4882a593Smuzhiyun #define DC_HPD6_INT_STATUS 0x6058 1342*4882a593Smuzhiyun # define DC_HPDx_INT_STATUS (1 << 0) 1343*4882a593Smuzhiyun # define DC_HPDx_SENSE (1 << 1) 1344*4882a593Smuzhiyun # define DC_HPDx_RX_INT_STATUS (1 << 8) 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun #define DC_HPD1_INT_CONTROL 0x6020 1347*4882a593Smuzhiyun #define DC_HPD2_INT_CONTROL 0x602c 1348*4882a593Smuzhiyun #define DC_HPD3_INT_CONTROL 0x6038 1349*4882a593Smuzhiyun #define DC_HPD4_INT_CONTROL 0x6044 1350*4882a593Smuzhiyun #define DC_HPD5_INT_CONTROL 0x6050 1351*4882a593Smuzhiyun #define DC_HPD6_INT_CONTROL 0x605c 1352*4882a593Smuzhiyun # define DC_HPDx_INT_ACK (1 << 0) 1353*4882a593Smuzhiyun # define DC_HPDx_INT_POLARITY (1 << 8) 1354*4882a593Smuzhiyun # define DC_HPDx_INT_EN (1 << 16) 1355*4882a593Smuzhiyun # define DC_HPDx_RX_INT_ACK (1 << 20) 1356*4882a593Smuzhiyun # define DC_HPDx_RX_INT_EN (1 << 24) 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun #define DC_HPD1_CONTROL 0x6024 1359*4882a593Smuzhiyun #define DC_HPD2_CONTROL 0x6030 1360*4882a593Smuzhiyun #define DC_HPD3_CONTROL 0x603c 1361*4882a593Smuzhiyun #define DC_HPD4_CONTROL 0x6048 1362*4882a593Smuzhiyun #define DC_HPD5_CONTROL 0x6054 1363*4882a593Smuzhiyun #define DC_HPD6_CONTROL 0x6060 1364*4882a593Smuzhiyun # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0) 1365*4882a593Smuzhiyun # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16) 1366*4882a593Smuzhiyun # define DC_HPDx_EN (1 << 28) 1367*4882a593Smuzhiyun 1368*4882a593Smuzhiyun /* DCE4/5/6 FMT blocks */ 1369*4882a593Smuzhiyun #define FMT_DYNAMIC_EXP_CNTL 0x6fb4 1370*4882a593Smuzhiyun # define FMT_DYNAMIC_EXP_EN (1 << 0) 1371*4882a593Smuzhiyun # define FMT_DYNAMIC_EXP_MODE (1 << 4) 1372*4882a593Smuzhiyun /* 0 = 10bit -> 12bit, 1 = 8bit -> 12bit */ 1373*4882a593Smuzhiyun #define FMT_CONTROL 0x6fb8 1374*4882a593Smuzhiyun # define FMT_PIXEL_ENCODING (1 << 16) 1375*4882a593Smuzhiyun /* 0 = RGB 4:4:4 or YCbCr 4:4:4, 1 = YCbCr 4:2:2 */ 1376*4882a593Smuzhiyun #define FMT_BIT_DEPTH_CONTROL 0x6fc8 1377*4882a593Smuzhiyun # define FMT_TRUNCATE_EN (1 << 0) 1378*4882a593Smuzhiyun # define FMT_TRUNCATE_DEPTH (1 << 4) 1379*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_EN (1 << 8) 1380*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_MODE(x) ((x) << 9) 1381*4882a593Smuzhiyun # define FMT_SPATIAL_DITHER_DEPTH (1 << 12) 1382*4882a593Smuzhiyun # define FMT_FRAME_RANDOM_ENABLE (1 << 13) 1383*4882a593Smuzhiyun # define FMT_RGB_RANDOM_ENABLE (1 << 14) 1384*4882a593Smuzhiyun # define FMT_HIGHPASS_RANDOM_ENABLE (1 << 15) 1385*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_EN (1 << 16) 1386*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_DEPTH (1 << 20) 1387*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_OFFSET(x) ((x) << 21) 1388*4882a593Smuzhiyun # define FMT_TEMPORAL_LEVEL (1 << 24) 1389*4882a593Smuzhiyun # define FMT_TEMPORAL_DITHER_RESET (1 << 25) 1390*4882a593Smuzhiyun # define FMT_25FRC_SEL(x) ((x) << 26) 1391*4882a593Smuzhiyun # define FMT_50FRC_SEL(x) ((x) << 28) 1392*4882a593Smuzhiyun # define FMT_75FRC_SEL(x) ((x) << 30) 1393*4882a593Smuzhiyun #define FMT_CLAMP_CONTROL 0x6fe4 1394*4882a593Smuzhiyun # define FMT_CLAMP_DATA_EN (1 << 0) 1395*4882a593Smuzhiyun # define FMT_CLAMP_COLOR_FORMAT(x) ((x) << 16) 1396*4882a593Smuzhiyun # define FMT_CLAMP_6BPC 0 1397*4882a593Smuzhiyun # define FMT_CLAMP_8BPC 1 1398*4882a593Smuzhiyun # define FMT_CLAMP_10BPC 2 1399*4882a593Smuzhiyun 1400*4882a593Smuzhiyun /* ASYNC DMA */ 1401*4882a593Smuzhiyun #define DMA_RB_RPTR 0xd008 1402*4882a593Smuzhiyun #define DMA_RB_WPTR 0xd00c 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun #define DMA_CNTL 0xd02c 1405*4882a593Smuzhiyun # define TRAP_ENABLE (1 << 0) 1406*4882a593Smuzhiyun # define SEM_INCOMPLETE_INT_ENABLE (1 << 1) 1407*4882a593Smuzhiyun # define SEM_WAIT_INT_ENABLE (1 << 2) 1408*4882a593Smuzhiyun # define DATA_SWAP_ENABLE (1 << 3) 1409*4882a593Smuzhiyun # define FENCE_SWAP_ENABLE (1 << 4) 1410*4882a593Smuzhiyun # define CTXEMPTY_INT_ENABLE (1 << 28) 1411*4882a593Smuzhiyun #define DMA_TILING_CONFIG 0xD0B8 1412*4882a593Smuzhiyun 1413*4882a593Smuzhiyun #define CAYMAN_DMA1_CNTL 0xd82c 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun /* async DMA packets */ 1416*4882a593Smuzhiyun #define DMA_PACKET(cmd, sub_cmd, n) ((((cmd) & 0xF) << 28) | \ 1417*4882a593Smuzhiyun (((sub_cmd) & 0xFF) << 20) |\ 1418*4882a593Smuzhiyun (((n) & 0xFFFFF) << 0)) 1419*4882a593Smuzhiyun #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28) 1420*4882a593Smuzhiyun #define GET_DMA_COUNT(h) ((h) & 0x000fffff) 1421*4882a593Smuzhiyun #define GET_DMA_SUB_CMD(h) (((h) & 0x0ff00000) >> 20) 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun /* async DMA Packet types */ 1424*4882a593Smuzhiyun #define DMA_PACKET_WRITE 0x2 1425*4882a593Smuzhiyun #define DMA_PACKET_COPY 0x3 1426*4882a593Smuzhiyun #define DMA_PACKET_INDIRECT_BUFFER 0x4 1427*4882a593Smuzhiyun #define DMA_PACKET_SEMAPHORE 0x5 1428*4882a593Smuzhiyun #define DMA_PACKET_FENCE 0x6 1429*4882a593Smuzhiyun #define DMA_PACKET_TRAP 0x7 1430*4882a593Smuzhiyun #define DMA_PACKET_SRBM_WRITE 0x9 1431*4882a593Smuzhiyun #define DMA_PACKET_CONSTANT_FILL 0xd 1432*4882a593Smuzhiyun #define DMA_PACKET_NOP 0xf 1433*4882a593Smuzhiyun 1434*4882a593Smuzhiyun /* PIF PHY0 indirect regs */ 1435*4882a593Smuzhiyun #define PB0_PIF_CNTL 0x10 1436*4882a593Smuzhiyun # define LS2_EXIT_TIME(x) ((x) << 17) 1437*4882a593Smuzhiyun # define LS2_EXIT_TIME_MASK (0x7 << 17) 1438*4882a593Smuzhiyun # define LS2_EXIT_TIME_SHIFT 17 1439*4882a593Smuzhiyun #define PB0_PIF_PAIRING 0x11 1440*4882a593Smuzhiyun # define MULTI_PIF (1 << 25) 1441*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_0 0x12 1442*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0(x) ((x) << 7) 1443*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_MASK (0x7 << 7) 1444*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_0_SHIFT 7 1445*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0(x) ((x) << 10) 1446*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_MASK (0x7 << 10) 1447*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_0_SHIFT 10 1448*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0(x) ((x) << 24) 1449*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_MASK (0x7 << 24) 1450*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_0_SHIFT 24 1451*4882a593Smuzhiyun #define PB0_PIF_PWRDOWN_1 0x13 1452*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1(x) ((x) << 7) 1453*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_MASK (0x7 << 7) 1454*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_TXS2_1_SHIFT 7 1455*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1(x) ((x) << 10) 1456*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_MASK (0x7 << 10) 1457*4882a593Smuzhiyun # define PLL_POWER_STATE_IN_OFF_1_SHIFT 10 1458*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1(x) ((x) << 24) 1459*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_MASK (0x7 << 24) 1460*4882a593Smuzhiyun # define PLL_RAMP_UP_TIME_1_SHIFT 24 1461*4882a593Smuzhiyun /* PIF PHY1 indirect regs */ 1462*4882a593Smuzhiyun #define PB1_PIF_CNTL 0x10 1463*4882a593Smuzhiyun #define PB1_PIF_PAIRING 0x11 1464*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_0 0x12 1465*4882a593Smuzhiyun #define PB1_PIF_PWRDOWN_1 0x13 1466*4882a593Smuzhiyun /* PCIE PORT indirect regs */ 1467*4882a593Smuzhiyun #define PCIE_LC_CNTL 0xa0 1468*4882a593Smuzhiyun # define LC_L0S_INACTIVITY(x) ((x) << 8) 1469*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_MASK (0xf << 8) 1470*4882a593Smuzhiyun # define LC_L0S_INACTIVITY_SHIFT 8 1471*4882a593Smuzhiyun # define LC_L1_INACTIVITY(x) ((x) << 12) 1472*4882a593Smuzhiyun # define LC_L1_INACTIVITY_MASK (0xf << 12) 1473*4882a593Smuzhiyun # define LC_L1_INACTIVITY_SHIFT 12 1474*4882a593Smuzhiyun # define LC_PMI_TO_L1_DIS (1 << 16) 1475*4882a593Smuzhiyun # define LC_ASPM_TO_L1_DIS (1 << 24) 1476*4882a593Smuzhiyun #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */ 1477*4882a593Smuzhiyun #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */ 1478*4882a593Smuzhiyun # define LC_LINK_WIDTH_SHIFT 0 1479*4882a593Smuzhiyun # define LC_LINK_WIDTH_MASK 0x7 1480*4882a593Smuzhiyun # define LC_LINK_WIDTH_X0 0 1481*4882a593Smuzhiyun # define LC_LINK_WIDTH_X1 1 1482*4882a593Smuzhiyun # define LC_LINK_WIDTH_X2 2 1483*4882a593Smuzhiyun # define LC_LINK_WIDTH_X4 3 1484*4882a593Smuzhiyun # define LC_LINK_WIDTH_X8 4 1485*4882a593Smuzhiyun # define LC_LINK_WIDTH_X16 6 1486*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_SHIFT 4 1487*4882a593Smuzhiyun # define LC_LINK_WIDTH_RD_MASK 0x70 1488*4882a593Smuzhiyun # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7) 1489*4882a593Smuzhiyun # define LC_RECONFIG_NOW (1 << 8) 1490*4882a593Smuzhiyun # define LC_RENEGOTIATION_SUPPORT (1 << 9) 1491*4882a593Smuzhiyun # define LC_RENEGOTIATE_EN (1 << 10) 1492*4882a593Smuzhiyun # define LC_SHORT_RECONFIG_EN (1 << 11) 1493*4882a593Smuzhiyun # define LC_UPCONFIGURE_SUPPORT (1 << 12) 1494*4882a593Smuzhiyun # define LC_UPCONFIGURE_DIS (1 << 13) 1495*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE(x) ((x) << 21) 1496*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_MASK (0x3 << 21) 1497*4882a593Smuzhiyun # define LC_DYN_LANES_PWR_STATE_SHIFT 21 1498*4882a593Smuzhiyun #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */ 1499*4882a593Smuzhiyun # define LC_GEN2_EN_STRAP (1 << 0) 1500*4882a593Smuzhiyun # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1) 1501*4882a593Smuzhiyun # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5) 1502*4882a593Smuzhiyun # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6) 1503*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8) 1504*4882a593Smuzhiyun # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3 1505*4882a593Smuzhiyun # define LC_CURRENT_DATA_RATE (1 << 11) 1506*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12) 1507*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12) 1508*4882a593Smuzhiyun # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12 1509*4882a593Smuzhiyun # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14) 1510*4882a593Smuzhiyun # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21) 1511*4882a593Smuzhiyun # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23) 1512*4882a593Smuzhiyun # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24) 1513*4882a593Smuzhiyun #define MM_CFGREGS_CNTL 0x544c 1514*4882a593Smuzhiyun # define MM_WR_TO_CFG_EN (1 << 3) 1515*4882a593Smuzhiyun #define LINK_CNTL2 0x88 /* F0 */ 1516*4882a593Smuzhiyun # define TARGET_LINK_SPEED_MASK (0xf << 0) 1517*4882a593Smuzhiyun # define SELECTABLE_DEEMPHASIS (1 << 6) 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun 1520*4882a593Smuzhiyun /* 1521*4882a593Smuzhiyun * UVD 1522*4882a593Smuzhiyun */ 1523*4882a593Smuzhiyun #define UVD_UDEC_ADDR_CONFIG 0xef4c 1524*4882a593Smuzhiyun #define UVD_UDEC_DB_ADDR_CONFIG 0xef50 1525*4882a593Smuzhiyun #define UVD_UDEC_DBW_ADDR_CONFIG 0xef54 1526*4882a593Smuzhiyun #define UVD_NO_OP 0xeffc 1527*4882a593Smuzhiyun #define UVD_RBC_RB_RPTR 0xf690 1528*4882a593Smuzhiyun #define UVD_RBC_RB_WPTR 0xf694 1529*4882a593Smuzhiyun #define UVD_STATUS 0xf6bc 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun /* 1532*4882a593Smuzhiyun * PM4 1533*4882a593Smuzhiyun */ 1534*4882a593Smuzhiyun #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \ 1535*4882a593Smuzhiyun (((reg) >> 2) & 0xFFFF) | \ 1536*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1537*4882a593Smuzhiyun #define CP_PACKET2 0x80000000 1538*4882a593Smuzhiyun #define PACKET2_PAD_SHIFT 0 1539*4882a593Smuzhiyun #define PACKET2_PAD_MASK (0x3fffffff << 0) 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 1542*4882a593Smuzhiyun 1543*4882a593Smuzhiyun #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \ 1544*4882a593Smuzhiyun (((op) & 0xFF) << 8) | \ 1545*4882a593Smuzhiyun ((n) & 0x3FFF) << 16) 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun /* Packet 3 types */ 1548*4882a593Smuzhiyun #define PACKET3_NOP 0x10 1549*4882a593Smuzhiyun #define PACKET3_SET_BASE 0x11 1550*4882a593Smuzhiyun #define PACKET3_CLEAR_STATE 0x12 1551*4882a593Smuzhiyun #define PACKET3_INDEX_BUFFER_SIZE 0x13 1552*4882a593Smuzhiyun #define PACKET3_DISPATCH_DIRECT 0x15 1553*4882a593Smuzhiyun #define PACKET3_DISPATCH_INDIRECT 0x16 1554*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER_END 0x17 1555*4882a593Smuzhiyun #define PACKET3_MODE_CONTROL 0x18 1556*4882a593Smuzhiyun #define PACKET3_SET_PREDICATION 0x20 1557*4882a593Smuzhiyun #define PACKET3_REG_RMW 0x21 1558*4882a593Smuzhiyun #define PACKET3_COND_EXEC 0x22 1559*4882a593Smuzhiyun #define PACKET3_PRED_EXEC 0x23 1560*4882a593Smuzhiyun #define PACKET3_DRAW_INDIRECT 0x24 1561*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_INDIRECT 0x25 1562*4882a593Smuzhiyun #define PACKET3_INDEX_BASE 0x26 1563*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_2 0x27 1564*4882a593Smuzhiyun #define PACKET3_CONTEXT_CONTROL 0x28 1565*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET 0x29 1566*4882a593Smuzhiyun #define PACKET3_INDEX_TYPE 0x2A 1567*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX 0x2B 1568*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_AUTO 0x2D 1569*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_IMMD 0x2E 1570*4882a593Smuzhiyun #define PACKET3_NUM_INSTANCES 0x2F 1571*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 1572*4882a593Smuzhiyun #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 1573*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_OFFSET_2 0x35 1574*4882a593Smuzhiyun #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36 1575*4882a593Smuzhiyun #define PACKET3_MEM_SEMAPHORE 0x39 1576*4882a593Smuzhiyun #define PACKET3_MPEG_INDEX 0x3A 1577*4882a593Smuzhiyun #define PACKET3_COPY_DW 0x3B 1578*4882a593Smuzhiyun #define PACKET3_WAIT_REG_MEM 0x3C 1579*4882a593Smuzhiyun #define PACKET3_MEM_WRITE 0x3D 1580*4882a593Smuzhiyun #define PACKET3_INDIRECT_BUFFER 0x32 1581*4882a593Smuzhiyun #define PACKET3_CP_DMA 0x41 1582*4882a593Smuzhiyun /* 1. header 1583*4882a593Smuzhiyun * 2. SRC_ADDR_LO or DATA [31:0] 1584*4882a593Smuzhiyun * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] | 1585*4882a593Smuzhiyun * SRC_ADDR_HI [7:0] 1586*4882a593Smuzhiyun * 4. DST_ADDR_LO [31:0] 1587*4882a593Smuzhiyun * 5. DST_ADDR_HI [7:0] 1588*4882a593Smuzhiyun * 6. COMMAND [29:22] | BYTE_COUNT [20:0] 1589*4882a593Smuzhiyun */ 1590*4882a593Smuzhiyun # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20) 1591*4882a593Smuzhiyun /* 0 - DST_ADDR 1592*4882a593Smuzhiyun * 1 - GDS 1593*4882a593Smuzhiyun */ 1594*4882a593Smuzhiyun # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27) 1595*4882a593Smuzhiyun /* 0 - ME 1596*4882a593Smuzhiyun * 1 - PFP 1597*4882a593Smuzhiyun */ 1598*4882a593Smuzhiyun # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29) 1599*4882a593Smuzhiyun /* 0 - SRC_ADDR 1600*4882a593Smuzhiyun * 1 - GDS 1601*4882a593Smuzhiyun * 2 - DATA 1602*4882a593Smuzhiyun */ 1603*4882a593Smuzhiyun # define PACKET3_CP_DMA_CP_SYNC (1 << 31) 1604*4882a593Smuzhiyun /* COMMAND */ 1605*4882a593Smuzhiyun # define PACKET3_CP_DMA_DIS_WC (1 << 21) 1606*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 22) 1607*4882a593Smuzhiyun /* 0 - none 1608*4882a593Smuzhiyun * 1 - 8 in 16 1609*4882a593Smuzhiyun * 2 - 8 in 32 1610*4882a593Smuzhiyun * 3 - 8 in 64 1611*4882a593Smuzhiyun */ 1612*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24) 1613*4882a593Smuzhiyun /* 0 - none 1614*4882a593Smuzhiyun * 1 - 8 in 16 1615*4882a593Smuzhiyun * 2 - 8 in 32 1616*4882a593Smuzhiyun * 3 - 8 in 64 1617*4882a593Smuzhiyun */ 1618*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAS (1 << 26) 1619*4882a593Smuzhiyun /* 0 - memory 1620*4882a593Smuzhiyun * 1 - register 1621*4882a593Smuzhiyun */ 1622*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAS (1 << 27) 1623*4882a593Smuzhiyun /* 0 - memory 1624*4882a593Smuzhiyun * 1 - register 1625*4882a593Smuzhiyun */ 1626*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_SAIC (1 << 28) 1627*4882a593Smuzhiyun # define PACKET3_CP_DMA_CMD_DAIC (1 << 29) 1628*4882a593Smuzhiyun #define PACKET3_PFP_SYNC_ME 0x42 1629*4882a593Smuzhiyun #define PACKET3_SURFACE_SYNC 0x43 1630*4882a593Smuzhiyun # define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 1631*4882a593Smuzhiyun # define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 1632*4882a593Smuzhiyun # define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 1633*4882a593Smuzhiyun # define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 1634*4882a593Smuzhiyun # define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 1635*4882a593Smuzhiyun # define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 1636*4882a593Smuzhiyun # define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 1637*4882a593Smuzhiyun # define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 1638*4882a593Smuzhiyun # define PACKET3_DB_DEST_BASE_ENA (1 << 14) 1639*4882a593Smuzhiyun # define PACKET3_CB8_DEST_BASE_ENA (1 << 15) 1640*4882a593Smuzhiyun # define PACKET3_CB9_DEST_BASE_ENA (1 << 16) 1641*4882a593Smuzhiyun # define PACKET3_CB10_DEST_BASE_ENA (1 << 17) 1642*4882a593Smuzhiyun # define PACKET3_CB11_DEST_BASE_ENA (1 << 18) 1643*4882a593Smuzhiyun # define PACKET3_FULL_CACHE_ENA (1 << 20) 1644*4882a593Smuzhiyun # define PACKET3_TC_ACTION_ENA (1 << 23) 1645*4882a593Smuzhiyun # define PACKET3_VC_ACTION_ENA (1 << 24) 1646*4882a593Smuzhiyun # define PACKET3_CB_ACTION_ENA (1 << 25) 1647*4882a593Smuzhiyun # define PACKET3_DB_ACTION_ENA (1 << 26) 1648*4882a593Smuzhiyun # define PACKET3_SH_ACTION_ENA (1 << 27) 1649*4882a593Smuzhiyun # define PACKET3_SX_ACTION_ENA (1 << 28) 1650*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE 0x44 1651*4882a593Smuzhiyun #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 1652*4882a593Smuzhiyun #define PACKET3_COND_WRITE 0x45 1653*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE 0x46 1654*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOP 0x47 1655*4882a593Smuzhiyun #define PACKET3_EVENT_WRITE_EOS 0x48 1656*4882a593Smuzhiyun #define PACKET3_PREAMBLE_CNTL 0x4A 1657*4882a593Smuzhiyun # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 1658*4882a593Smuzhiyun # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 1659*4882a593Smuzhiyun #define PACKET3_RB_OFFSET 0x4B 1660*4882a593Smuzhiyun #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C 1661*4882a593Smuzhiyun #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D 1662*4882a593Smuzhiyun #define PACKET3_ALU_PS_CONST_UPDATE 0x4E 1663*4882a593Smuzhiyun #define PACKET3_ALU_VS_CONST_UPDATE 0x4F 1664*4882a593Smuzhiyun #define PACKET3_ONE_REG_WRITE 0x57 1665*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG 0x68 1666*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_START 0x00008000 1667*4882a593Smuzhiyun #define PACKET3_SET_CONFIG_REG_END 0x0000ac00 1668*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG 0x69 1669*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_START 0x00028000 1670*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_END 0x00029000 1671*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST 0x6A 1672*4882a593Smuzhiyun /* alu const buffers only; no reg file */ 1673*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST 0x6B 1674*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST_START 0x0003a500 1675*4882a593Smuzhiyun #define PACKET3_SET_BOOL_CONST_END 0x0003a518 1676*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST 0x6C 1677*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST_START 0x0003a200 1678*4882a593Smuzhiyun #define PACKET3_SET_LOOP_CONST_END 0x0003a500 1679*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE 0x6D 1680*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_START 0x00030000 1681*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_END 0x00038000 1682*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER 0x6E 1683*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER_START 0x0003c000 1684*4882a593Smuzhiyun #define PACKET3_SET_SAMPLER_END 0x0003c600 1685*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST 0x6F 1686*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST_START 0x0003cff0 1687*4882a593Smuzhiyun #define PACKET3_SET_CTL_CONST_END 0x0003ff0c 1688*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_OFFSET 0x70 1689*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST_VS 0x71 1690*4882a593Smuzhiyun #define PACKET3_SET_ALU_CONST_DI 0x72 1691*4882a593Smuzhiyun #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 1692*4882a593Smuzhiyun #define PACKET3_SET_RESOURCE_INDIRECT 0x74 1693*4882a593Smuzhiyun #define PACKET3_SET_APPEND_CNT 0x75 1694*4882a593Smuzhiyun /* SET_APPEND_CNT - documentation 1695*4882a593Smuzhiyun * 1. header 1696*4882a593Smuzhiyun * 2. COMMAND 1697*4882a593Smuzhiyun * 1:0 - SOURCE SEL 1698*4882a593Smuzhiyun * 15:2 - Reserved 1699*4882a593Smuzhiyun * 31:16 - WR_REG_OFFSET - context register to write source data to. 1700*4882a593Smuzhiyun * (one of R_02872C_GDS_APPEND_COUNT_0-11) 1701*4882a593Smuzhiyun * 3. CONTROL 1702*4882a593Smuzhiyun * (for source == mem) 1703*4882a593Smuzhiyun * 31:2 SRC_ADDRESS_LO 1704*4882a593Smuzhiyun * 0:1 SWAP 1705*4882a593Smuzhiyun * (for source == GDS) 1706*4882a593Smuzhiyun * 31:0 GDS offset 1707*4882a593Smuzhiyun * (for source == DATA) 1708*4882a593Smuzhiyun * 31:0 DATA 1709*4882a593Smuzhiyun * (for source == REG) 1710*4882a593Smuzhiyun * 31:0 REG 1711*4882a593Smuzhiyun * 4. SRC_ADDRESS_HI[7:0] 1712*4882a593Smuzhiyun * kernel driver 2.44 only supports SRC == MEM. 1713*4882a593Smuzhiyun */ 1714*4882a593Smuzhiyun #define PACKET3_SET_APPEND_CNT_SRC_SELECT(x) ((x) << 0) 1715*4882a593Smuzhiyun #define G_PACKET3_SET_APPEND_CNT_SRC_SELECT(x) ((x & 0x3) >> 0) 1716*4882a593Smuzhiyun /* source is from the data in CONTROL */ 1717*4882a593Smuzhiyun #define PACKET3_SAC_SRC_SEL_DATA 0x0 1718*4882a593Smuzhiyun /* source is from register */ 1719*4882a593Smuzhiyun #define PACKET3_SAC_SRC_SEL_REG 0x1 1720*4882a593Smuzhiyun /* source is from GDS offset in CONTROL */ 1721*4882a593Smuzhiyun #define PACKET3_SAC_SRC_SEL_GDS 0x2 1722*4882a593Smuzhiyun /* source is from memory address */ 1723*4882a593Smuzhiyun #define PACKET3_SAC_SRC_SEL_MEM 0x3 1724*4882a593Smuzhiyun 1725*4882a593Smuzhiyun #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c 1726*4882a593Smuzhiyun #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30) 1727*4882a593Smuzhiyun #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3) 1728*4882a593Smuzhiyun #define SQ_TEX_VTX_INVALID_TEXTURE 0x0 1729*4882a593Smuzhiyun #define SQ_TEX_VTX_INVALID_BUFFER 0x1 1730*4882a593Smuzhiyun #define SQ_TEX_VTX_VALID_TEXTURE 0x2 1731*4882a593Smuzhiyun #define SQ_TEX_VTX_VALID_BUFFER 0x3 1732*4882a593Smuzhiyun 1733*4882a593Smuzhiyun #define VGT_VTX_VECT_EJECT_REG 0x88b0 1734*4882a593Smuzhiyun 1735*4882a593Smuzhiyun #define SQ_CONST_MEM_BASE 0x8df8 1736*4882a593Smuzhiyun 1737*4882a593Smuzhiyun #define SQ_ESGS_RING_BASE 0x8c40 1738*4882a593Smuzhiyun #define SQ_ESGS_RING_SIZE 0x8c44 1739*4882a593Smuzhiyun #define SQ_GSVS_RING_BASE 0x8c48 1740*4882a593Smuzhiyun #define SQ_GSVS_RING_SIZE 0x8c4c 1741*4882a593Smuzhiyun #define SQ_ESTMP_RING_BASE 0x8c50 1742*4882a593Smuzhiyun #define SQ_ESTMP_RING_SIZE 0x8c54 1743*4882a593Smuzhiyun #define SQ_GSTMP_RING_BASE 0x8c58 1744*4882a593Smuzhiyun #define SQ_GSTMP_RING_SIZE 0x8c5c 1745*4882a593Smuzhiyun #define SQ_VSTMP_RING_BASE 0x8c60 1746*4882a593Smuzhiyun #define SQ_VSTMP_RING_SIZE 0x8c64 1747*4882a593Smuzhiyun #define SQ_PSTMP_RING_BASE 0x8c68 1748*4882a593Smuzhiyun #define SQ_PSTMP_RING_SIZE 0x8c6c 1749*4882a593Smuzhiyun #define SQ_LSTMP_RING_BASE 0x8e10 1750*4882a593Smuzhiyun #define SQ_LSTMP_RING_SIZE 0x8e14 1751*4882a593Smuzhiyun #define SQ_HSTMP_RING_BASE 0x8e18 1752*4882a593Smuzhiyun #define SQ_HSTMP_RING_SIZE 0x8e1c 1753*4882a593Smuzhiyun #define VGT_TF_RING_SIZE 0x8988 1754*4882a593Smuzhiyun 1755*4882a593Smuzhiyun #define SQ_ESGS_RING_ITEMSIZE 0x28900 1756*4882a593Smuzhiyun #define SQ_GSVS_RING_ITEMSIZE 0x28904 1757*4882a593Smuzhiyun #define SQ_ESTMP_RING_ITEMSIZE 0x28908 1758*4882a593Smuzhiyun #define SQ_GSTMP_RING_ITEMSIZE 0x2890c 1759*4882a593Smuzhiyun #define SQ_VSTMP_RING_ITEMSIZE 0x28910 1760*4882a593Smuzhiyun #define SQ_PSTMP_RING_ITEMSIZE 0x28914 1761*4882a593Smuzhiyun #define SQ_LSTMP_RING_ITEMSIZE 0x28830 1762*4882a593Smuzhiyun #define SQ_HSTMP_RING_ITEMSIZE 0x28834 1763*4882a593Smuzhiyun 1764*4882a593Smuzhiyun #define SQ_GS_VERT_ITEMSIZE 0x2891c 1765*4882a593Smuzhiyun #define SQ_GS_VERT_ITEMSIZE_1 0x28920 1766*4882a593Smuzhiyun #define SQ_GS_VERT_ITEMSIZE_2 0x28924 1767*4882a593Smuzhiyun #define SQ_GS_VERT_ITEMSIZE_3 0x28928 1768*4882a593Smuzhiyun #define SQ_GSVS_RING_OFFSET_1 0x2892c 1769*4882a593Smuzhiyun #define SQ_GSVS_RING_OFFSET_2 0x28930 1770*4882a593Smuzhiyun #define SQ_GSVS_RING_OFFSET_3 0x28934 1771*4882a593Smuzhiyun 1772*4882a593Smuzhiyun #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140 1773*4882a593Smuzhiyun #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80 1774*4882a593Smuzhiyun 1775*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_0 0x28940 1776*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_1 0x28944 1777*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_2 0x28948 1778*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_3 0x2894c 1779*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_4 0x28950 1780*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_5 0x28954 1781*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_6 0x28958 1782*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_7 0x2895c 1783*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_8 0x28960 1784*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_9 0x28964 1785*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_10 0x28968 1786*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_11 0x2896c 1787*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_12 0x28970 1788*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_13 0x28974 1789*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_14 0x28978 1790*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_PS_15 0x2897c 1791*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_0 0x28980 1792*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_1 0x28984 1793*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_2 0x28988 1794*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_3 0x2898c 1795*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_4 0x28990 1796*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_5 0x28994 1797*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_6 0x28998 1798*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_7 0x2899c 1799*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_8 0x289a0 1800*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_9 0x289a4 1801*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_10 0x289a8 1802*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_11 0x289ac 1803*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_12 0x289b0 1804*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_13 0x289b4 1805*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_14 0x289b8 1806*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_VS_15 0x289bc 1807*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_0 0x289c0 1808*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_1 0x289c4 1809*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_2 0x289c8 1810*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_3 0x289cc 1811*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_4 0x289d0 1812*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_5 0x289d4 1813*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_6 0x289d8 1814*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_7 0x289dc 1815*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_8 0x289e0 1816*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_9 0x289e4 1817*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_10 0x289e8 1818*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_11 0x289ec 1819*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_12 0x289f0 1820*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_13 0x289f4 1821*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_14 0x289f8 1822*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_GS_15 0x289fc 1823*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_0 0x28f00 1824*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_1 0x28f04 1825*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_2 0x28f08 1826*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c 1827*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_4 0x28f10 1828*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_5 0x28f14 1829*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_6 0x28f18 1830*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c 1831*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_8 0x28f20 1832*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_9 0x28f24 1833*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_10 0x28f28 1834*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c 1835*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_12 0x28f30 1836*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_13 0x28f34 1837*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_14 0x28f38 1838*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c 1839*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_0 0x28f40 1840*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_1 0x28f44 1841*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_2 0x28f48 1842*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c 1843*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_4 0x28f50 1844*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_5 0x28f54 1845*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_6 0x28f58 1846*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c 1847*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_8 0x28f60 1848*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_9 0x28f64 1849*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_10 0x28f68 1850*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c 1851*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_12 0x28f70 1852*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_13 0x28f74 1853*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_14 0x28f78 1854*4882a593Smuzhiyun #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c 1855*4882a593Smuzhiyun 1856*4882a593Smuzhiyun #define PA_SC_SCREEN_SCISSOR_TL 0x28030 1857*4882a593Smuzhiyun #define PA_SC_GENERIC_SCISSOR_TL 0x28240 1858*4882a593Smuzhiyun #define PA_SC_WINDOW_SCISSOR_TL 0x28204 1859*4882a593Smuzhiyun 1860*4882a593Smuzhiyun #define VGT_PRIMITIVE_TYPE 0x8958 1861*4882a593Smuzhiyun #define VGT_INDEX_TYPE 0x895C 1862*4882a593Smuzhiyun 1863*4882a593Smuzhiyun #define VGT_NUM_INDICES 0x8970 1864*4882a593Smuzhiyun 1865*4882a593Smuzhiyun #define VGT_COMPUTE_DIM_X 0x8990 1866*4882a593Smuzhiyun #define VGT_COMPUTE_DIM_Y 0x8994 1867*4882a593Smuzhiyun #define VGT_COMPUTE_DIM_Z 0x8998 1868*4882a593Smuzhiyun #define VGT_COMPUTE_START_X 0x899C 1869*4882a593Smuzhiyun #define VGT_COMPUTE_START_Y 0x89A0 1870*4882a593Smuzhiyun #define VGT_COMPUTE_START_Z 0x89A4 1871*4882a593Smuzhiyun #define VGT_COMPUTE_INDEX 0x89A8 1872*4882a593Smuzhiyun #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC 1873*4882a593Smuzhiyun #define VGT_HS_OFFCHIP_PARAM 0x89B0 1874*4882a593Smuzhiyun 1875*4882a593Smuzhiyun #define DB_DEBUG 0x9830 1876*4882a593Smuzhiyun #define DB_DEBUG2 0x9834 1877*4882a593Smuzhiyun #define DB_DEBUG3 0x9838 1878*4882a593Smuzhiyun #define DB_DEBUG4 0x983C 1879*4882a593Smuzhiyun #define DB_WATERMARKS 0x9854 1880*4882a593Smuzhiyun #define DB_DEPTH_CONTROL 0x28800 1881*4882a593Smuzhiyun #define R_028800_DB_DEPTH_CONTROL 0x028800 1882*4882a593Smuzhiyun #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0) 1883*4882a593Smuzhiyun #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1) 1884*4882a593Smuzhiyun #define C_028800_STENCIL_ENABLE 0xFFFFFFFE 1885*4882a593Smuzhiyun #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1) 1886*4882a593Smuzhiyun #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1) 1887*4882a593Smuzhiyun #define C_028800_Z_ENABLE 0xFFFFFFFD 1888*4882a593Smuzhiyun #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2) 1889*4882a593Smuzhiyun #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1) 1890*4882a593Smuzhiyun #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB 1891*4882a593Smuzhiyun #define S_028800_ZFUNC(x) (((x) & 0x7) << 4) 1892*4882a593Smuzhiyun #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7) 1893*4882a593Smuzhiyun #define C_028800_ZFUNC 0xFFFFFF8F 1894*4882a593Smuzhiyun #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7) 1895*4882a593Smuzhiyun #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1) 1896*4882a593Smuzhiyun #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F 1897*4882a593Smuzhiyun #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8) 1898*4882a593Smuzhiyun #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7) 1899*4882a593Smuzhiyun #define C_028800_STENCILFUNC 0xFFFFF8FF 1900*4882a593Smuzhiyun #define V_028800_STENCILFUNC_NEVER 0x00000000 1901*4882a593Smuzhiyun #define V_028800_STENCILFUNC_LESS 0x00000001 1902*4882a593Smuzhiyun #define V_028800_STENCILFUNC_EQUAL 0x00000002 1903*4882a593Smuzhiyun #define V_028800_STENCILFUNC_LEQUAL 0x00000003 1904*4882a593Smuzhiyun #define V_028800_STENCILFUNC_GREATER 0x00000004 1905*4882a593Smuzhiyun #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005 1906*4882a593Smuzhiyun #define V_028800_STENCILFUNC_GEQUAL 0x00000006 1907*4882a593Smuzhiyun #define V_028800_STENCILFUNC_ALWAYS 0x00000007 1908*4882a593Smuzhiyun #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11) 1909*4882a593Smuzhiyun #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7) 1910*4882a593Smuzhiyun #define C_028800_STENCILFAIL 0xFFFFC7FF 1911*4882a593Smuzhiyun #define V_028800_STENCIL_KEEP 0x00000000 1912*4882a593Smuzhiyun #define V_028800_STENCIL_ZERO 0x00000001 1913*4882a593Smuzhiyun #define V_028800_STENCIL_REPLACE 0x00000002 1914*4882a593Smuzhiyun #define V_028800_STENCIL_INCR 0x00000003 1915*4882a593Smuzhiyun #define V_028800_STENCIL_DECR 0x00000004 1916*4882a593Smuzhiyun #define V_028800_STENCIL_INVERT 0x00000005 1917*4882a593Smuzhiyun #define V_028800_STENCIL_INCR_WRAP 0x00000006 1918*4882a593Smuzhiyun #define V_028800_STENCIL_DECR_WRAP 0x00000007 1919*4882a593Smuzhiyun #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14) 1920*4882a593Smuzhiyun #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7) 1921*4882a593Smuzhiyun #define C_028800_STENCILZPASS 0xFFFE3FFF 1922*4882a593Smuzhiyun #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17) 1923*4882a593Smuzhiyun #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7) 1924*4882a593Smuzhiyun #define C_028800_STENCILZFAIL 0xFFF1FFFF 1925*4882a593Smuzhiyun #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20) 1926*4882a593Smuzhiyun #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7) 1927*4882a593Smuzhiyun #define C_028800_STENCILFUNC_BF 0xFF8FFFFF 1928*4882a593Smuzhiyun #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23) 1929*4882a593Smuzhiyun #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7) 1930*4882a593Smuzhiyun #define C_028800_STENCILFAIL_BF 0xFC7FFFFF 1931*4882a593Smuzhiyun #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26) 1932*4882a593Smuzhiyun #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7) 1933*4882a593Smuzhiyun #define C_028800_STENCILZPASS_BF 0xE3FFFFFF 1934*4882a593Smuzhiyun #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29) 1935*4882a593Smuzhiyun #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7) 1936*4882a593Smuzhiyun #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF 1937*4882a593Smuzhiyun #define DB_DEPTH_VIEW 0x28008 1938*4882a593Smuzhiyun #define R_028008_DB_DEPTH_VIEW 0x00028008 1939*4882a593Smuzhiyun #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0) 1940*4882a593Smuzhiyun #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF) 1941*4882a593Smuzhiyun #define C_028008_SLICE_START 0xFFFFF800 1942*4882a593Smuzhiyun #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13) 1943*4882a593Smuzhiyun #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 1944*4882a593Smuzhiyun #define C_028008_SLICE_MAX 0xFF001FFF 1945*4882a593Smuzhiyun #define DB_HTILE_DATA_BASE 0x28014 1946*4882a593Smuzhiyun #define DB_HTILE_SURFACE 0x28abc 1947*4882a593Smuzhiyun #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0) 1948*4882a593Smuzhiyun #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1) 1949*4882a593Smuzhiyun #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE 1950*4882a593Smuzhiyun #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1) 1951*4882a593Smuzhiyun #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1) 1952*4882a593Smuzhiyun #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD 1953*4882a593Smuzhiyun #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1) 1954*4882a593Smuzhiyun #define DB_Z_INFO 0x28040 1955*4882a593Smuzhiyun # define Z_ARRAY_MODE(x) ((x) << 4) 1956*4882a593Smuzhiyun # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8) 1957*4882a593Smuzhiyun # define DB_NUM_BANKS(x) (((x) & 0x3) << 12) 1958*4882a593Smuzhiyun # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16) 1959*4882a593Smuzhiyun # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20) 1960*4882a593Smuzhiyun # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24) 1961*4882a593Smuzhiyun #define R_028040_DB_Z_INFO 0x028040 1962*4882a593Smuzhiyun #define S_028040_FORMAT(x) (((x) & 0x3) << 0) 1963*4882a593Smuzhiyun #define G_028040_FORMAT(x) (((x) >> 0) & 0x3) 1964*4882a593Smuzhiyun #define C_028040_FORMAT 0xFFFFFFFC 1965*4882a593Smuzhiyun #define V_028040_Z_INVALID 0x00000000 1966*4882a593Smuzhiyun #define V_028040_Z_16 0x00000001 1967*4882a593Smuzhiyun #define V_028040_Z_24 0x00000002 1968*4882a593Smuzhiyun #define V_028040_Z_32_FLOAT 0x00000003 1969*4882a593Smuzhiyun #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4) 1970*4882a593Smuzhiyun #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF) 1971*4882a593Smuzhiyun #define C_028040_ARRAY_MODE 0xFFFFFF0F 1972*4882a593Smuzhiyun #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28) 1973*4882a593Smuzhiyun #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1) 1974*4882a593Smuzhiyun #define C_028040_READ_SIZE 0xEFFFFFFF 1975*4882a593Smuzhiyun #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29) 1976*4882a593Smuzhiyun #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1) 1977*4882a593Smuzhiyun #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF 1978*4882a593Smuzhiyun #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31) 1979*4882a593Smuzhiyun #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1) 1980*4882a593Smuzhiyun #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF 1981*4882a593Smuzhiyun #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8) 1982*4882a593Smuzhiyun #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7) 1983*4882a593Smuzhiyun #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12) 1984*4882a593Smuzhiyun #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3) 1985*4882a593Smuzhiyun #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16) 1986*4882a593Smuzhiyun #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3) 1987*4882a593Smuzhiyun #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20) 1988*4882a593Smuzhiyun #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3) 1989*4882a593Smuzhiyun #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24) 1990*4882a593Smuzhiyun #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3) 1991*4882a593Smuzhiyun #define DB_STENCIL_INFO 0x28044 1992*4882a593Smuzhiyun #define R_028044_DB_STENCIL_INFO 0x028044 1993*4882a593Smuzhiyun #define S_028044_FORMAT(x) (((x) & 0x1) << 0) 1994*4882a593Smuzhiyun #define G_028044_FORMAT(x) (((x) >> 0) & 0x1) 1995*4882a593Smuzhiyun #define C_028044_FORMAT 0xFFFFFFFE 1996*4882a593Smuzhiyun #define V_028044_STENCIL_INVALID 0 1997*4882a593Smuzhiyun #define V_028044_STENCIL_8 1 1998*4882a593Smuzhiyun #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7) 1999*4882a593Smuzhiyun #define DB_Z_READ_BASE 0x28048 2000*4882a593Smuzhiyun #define DB_STENCIL_READ_BASE 0x2804c 2001*4882a593Smuzhiyun #define DB_Z_WRITE_BASE 0x28050 2002*4882a593Smuzhiyun #define DB_STENCIL_WRITE_BASE 0x28054 2003*4882a593Smuzhiyun #define DB_DEPTH_SIZE 0x28058 2004*4882a593Smuzhiyun #define R_028058_DB_DEPTH_SIZE 0x028058 2005*4882a593Smuzhiyun #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0) 2006*4882a593Smuzhiyun #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF) 2007*4882a593Smuzhiyun #define C_028058_PITCH_TILE_MAX 0xFFFFF800 2008*4882a593Smuzhiyun #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11) 2009*4882a593Smuzhiyun #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF) 2010*4882a593Smuzhiyun #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF 2011*4882a593Smuzhiyun #define R_02805C_DB_DEPTH_SLICE 0x02805C 2012*4882a593Smuzhiyun #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0) 2013*4882a593Smuzhiyun #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF) 2014*4882a593Smuzhiyun #define C_02805C_SLICE_TILE_MAX 0xFFC00000 2015*4882a593Smuzhiyun 2016*4882a593Smuzhiyun #define SQ_PGM_START_PS 0x28840 2017*4882a593Smuzhiyun #define SQ_PGM_START_VS 0x2885c 2018*4882a593Smuzhiyun #define SQ_PGM_START_GS 0x28874 2019*4882a593Smuzhiyun #define SQ_PGM_START_ES 0x2888c 2020*4882a593Smuzhiyun #define SQ_PGM_START_FS 0x288a4 2021*4882a593Smuzhiyun #define SQ_PGM_START_HS 0x288b8 2022*4882a593Smuzhiyun #define SQ_PGM_START_LS 0x288d0 2023*4882a593Smuzhiyun 2024*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8 2025*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8 2026*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8 2027*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08 2028*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0 2029*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0 2030*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0 2031*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00 2032*4882a593Smuzhiyun #define VGT_STRMOUT_CONFIG 0x28b94 2033*4882a593Smuzhiyun #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98 2034*4882a593Smuzhiyun 2035*4882a593Smuzhiyun #define CB_TARGET_MASK 0x28238 2036*4882a593Smuzhiyun #define CB_SHADER_MASK 0x2823c 2037*4882a593Smuzhiyun 2038*4882a593Smuzhiyun #define GDS_ADDR_BASE 0x28720 2039*4882a593Smuzhiyun 2040*4882a593Smuzhiyun #define GDS_APPEND_COUNT_0 0x2872C 2041*4882a593Smuzhiyun #define GDS_APPEND_COUNT_1 0x28730 2042*4882a593Smuzhiyun #define GDS_APPEND_COUNT_2 0x28734 2043*4882a593Smuzhiyun #define GDS_APPEND_COUNT_3 0x28738 2044*4882a593Smuzhiyun #define GDS_APPEND_COUNT_4 0x2873C 2045*4882a593Smuzhiyun #define GDS_APPEND_COUNT_5 0x28740 2046*4882a593Smuzhiyun #define GDS_APPEND_COUNT_6 0x28744 2047*4882a593Smuzhiyun #define GDS_APPEND_COUNT_7 0x28748 2048*4882a593Smuzhiyun #define GDS_APPEND_COUNT_8 0x2874c 2049*4882a593Smuzhiyun #define GDS_APPEND_COUNT_9 0x28750 2050*4882a593Smuzhiyun #define GDS_APPEND_COUNT_10 0x28754 2051*4882a593Smuzhiyun #define GDS_APPEND_COUNT_11 0x28758 2052*4882a593Smuzhiyun 2053*4882a593Smuzhiyun #define CB_IMMED0_BASE 0x28b9c 2054*4882a593Smuzhiyun #define CB_IMMED1_BASE 0x28ba0 2055*4882a593Smuzhiyun #define CB_IMMED2_BASE 0x28ba4 2056*4882a593Smuzhiyun #define CB_IMMED3_BASE 0x28ba8 2057*4882a593Smuzhiyun #define CB_IMMED4_BASE 0x28bac 2058*4882a593Smuzhiyun #define CB_IMMED5_BASE 0x28bb0 2059*4882a593Smuzhiyun #define CB_IMMED6_BASE 0x28bb4 2060*4882a593Smuzhiyun #define CB_IMMED7_BASE 0x28bb8 2061*4882a593Smuzhiyun #define CB_IMMED8_BASE 0x28bbc 2062*4882a593Smuzhiyun #define CB_IMMED9_BASE 0x28bc0 2063*4882a593Smuzhiyun #define CB_IMMED10_BASE 0x28bc4 2064*4882a593Smuzhiyun #define CB_IMMED11_BASE 0x28bc8 2065*4882a593Smuzhiyun 2066*4882a593Smuzhiyun /* all 12 CB blocks have these regs */ 2067*4882a593Smuzhiyun #define CB_COLOR0_BASE 0x28c60 2068*4882a593Smuzhiyun #define CB_COLOR0_PITCH 0x28c64 2069*4882a593Smuzhiyun #define CB_COLOR0_SLICE 0x28c68 2070*4882a593Smuzhiyun #define CB_COLOR0_VIEW 0x28c6c 2071*4882a593Smuzhiyun #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C 2072*4882a593Smuzhiyun #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0) 2073*4882a593Smuzhiyun #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF) 2074*4882a593Smuzhiyun #define C_028C6C_SLICE_START 0xFFFFF800 2075*4882a593Smuzhiyun #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13) 2076*4882a593Smuzhiyun #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF) 2077*4882a593Smuzhiyun #define C_028C6C_SLICE_MAX 0xFF001FFF 2078*4882a593Smuzhiyun #define R_028C70_CB_COLOR0_INFO 0x028C70 2079*4882a593Smuzhiyun #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0) 2080*4882a593Smuzhiyun #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3) 2081*4882a593Smuzhiyun #define C_028C70_ENDIAN 0xFFFFFFFC 2082*4882a593Smuzhiyun #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2) 2083*4882a593Smuzhiyun #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F) 2084*4882a593Smuzhiyun #define C_028C70_FORMAT 0xFFFFFF03 2085*4882a593Smuzhiyun #define V_028C70_COLOR_INVALID 0x00000000 2086*4882a593Smuzhiyun #define V_028C70_COLOR_8 0x00000001 2087*4882a593Smuzhiyun #define V_028C70_COLOR_4_4 0x00000002 2088*4882a593Smuzhiyun #define V_028C70_COLOR_3_3_2 0x00000003 2089*4882a593Smuzhiyun #define V_028C70_COLOR_16 0x00000005 2090*4882a593Smuzhiyun #define V_028C70_COLOR_16_FLOAT 0x00000006 2091*4882a593Smuzhiyun #define V_028C70_COLOR_8_8 0x00000007 2092*4882a593Smuzhiyun #define V_028C70_COLOR_5_6_5 0x00000008 2093*4882a593Smuzhiyun #define V_028C70_COLOR_6_5_5 0x00000009 2094*4882a593Smuzhiyun #define V_028C70_COLOR_1_5_5_5 0x0000000A 2095*4882a593Smuzhiyun #define V_028C70_COLOR_4_4_4_4 0x0000000B 2096*4882a593Smuzhiyun #define V_028C70_COLOR_5_5_5_1 0x0000000C 2097*4882a593Smuzhiyun #define V_028C70_COLOR_32 0x0000000D 2098*4882a593Smuzhiyun #define V_028C70_COLOR_32_FLOAT 0x0000000E 2099*4882a593Smuzhiyun #define V_028C70_COLOR_16_16 0x0000000F 2100*4882a593Smuzhiyun #define V_028C70_COLOR_16_16_FLOAT 0x00000010 2101*4882a593Smuzhiyun #define V_028C70_COLOR_8_24 0x00000011 2102*4882a593Smuzhiyun #define V_028C70_COLOR_8_24_FLOAT 0x00000012 2103*4882a593Smuzhiyun #define V_028C70_COLOR_24_8 0x00000013 2104*4882a593Smuzhiyun #define V_028C70_COLOR_24_8_FLOAT 0x00000014 2105*4882a593Smuzhiyun #define V_028C70_COLOR_10_11_11 0x00000015 2106*4882a593Smuzhiyun #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016 2107*4882a593Smuzhiyun #define V_028C70_COLOR_11_11_10 0x00000017 2108*4882a593Smuzhiyun #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018 2109*4882a593Smuzhiyun #define V_028C70_COLOR_2_10_10_10 0x00000019 2110*4882a593Smuzhiyun #define V_028C70_COLOR_8_8_8_8 0x0000001A 2111*4882a593Smuzhiyun #define V_028C70_COLOR_10_10_10_2 0x0000001B 2112*4882a593Smuzhiyun #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C 2113*4882a593Smuzhiyun #define V_028C70_COLOR_32_32 0x0000001D 2114*4882a593Smuzhiyun #define V_028C70_COLOR_32_32_FLOAT 0x0000001E 2115*4882a593Smuzhiyun #define V_028C70_COLOR_16_16_16_16 0x0000001F 2116*4882a593Smuzhiyun #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020 2117*4882a593Smuzhiyun #define V_028C70_COLOR_32_32_32_32 0x00000022 2118*4882a593Smuzhiyun #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023 2119*4882a593Smuzhiyun #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030 2120*4882a593Smuzhiyun #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8) 2121*4882a593Smuzhiyun #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF) 2122*4882a593Smuzhiyun #define C_028C70_ARRAY_MODE 0xFFFFF0FF 2123*4882a593Smuzhiyun #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000 2124*4882a593Smuzhiyun #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001 2125*4882a593Smuzhiyun #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002 2126*4882a593Smuzhiyun #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004 2127*4882a593Smuzhiyun #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12) 2128*4882a593Smuzhiyun #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7) 2129*4882a593Smuzhiyun #define C_028C70_NUMBER_TYPE 0xFFFF8FFF 2130*4882a593Smuzhiyun #define V_028C70_NUMBER_UNORM 0x00000000 2131*4882a593Smuzhiyun #define V_028C70_NUMBER_SNORM 0x00000001 2132*4882a593Smuzhiyun #define V_028C70_NUMBER_USCALED 0x00000002 2133*4882a593Smuzhiyun #define V_028C70_NUMBER_SSCALED 0x00000003 2134*4882a593Smuzhiyun #define V_028C70_NUMBER_UINT 0x00000004 2135*4882a593Smuzhiyun #define V_028C70_NUMBER_SINT 0x00000005 2136*4882a593Smuzhiyun #define V_028C70_NUMBER_SRGB 0x00000006 2137*4882a593Smuzhiyun #define V_028C70_NUMBER_FLOAT 0x00000007 2138*4882a593Smuzhiyun #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15) 2139*4882a593Smuzhiyun #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3) 2140*4882a593Smuzhiyun #define C_028C70_COMP_SWAP 0xFFFE7FFF 2141*4882a593Smuzhiyun #define V_028C70_SWAP_STD 0x00000000 2142*4882a593Smuzhiyun #define V_028C70_SWAP_ALT 0x00000001 2143*4882a593Smuzhiyun #define V_028C70_SWAP_STD_REV 0x00000002 2144*4882a593Smuzhiyun #define V_028C70_SWAP_ALT_REV 0x00000003 2145*4882a593Smuzhiyun #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17) 2146*4882a593Smuzhiyun #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1) 2147*4882a593Smuzhiyun #define C_028C70_FAST_CLEAR 0xFFFDFFFF 2148*4882a593Smuzhiyun #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18) 2149*4882a593Smuzhiyun #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3) 2150*4882a593Smuzhiyun #define C_028C70_COMPRESSION 0xFFF3FFFF 2151*4882a593Smuzhiyun #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19) 2152*4882a593Smuzhiyun #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1) 2153*4882a593Smuzhiyun #define C_028C70_BLEND_CLAMP 0xFFF7FFFF 2154*4882a593Smuzhiyun #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20) 2155*4882a593Smuzhiyun #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1) 2156*4882a593Smuzhiyun #define C_028C70_BLEND_BYPASS 0xFFEFFFFF 2157*4882a593Smuzhiyun #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21) 2158*4882a593Smuzhiyun #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1) 2159*4882a593Smuzhiyun #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF 2160*4882a593Smuzhiyun #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22) 2161*4882a593Smuzhiyun #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1) 2162*4882a593Smuzhiyun #define C_028C70_ROUND_MODE 0xFFBFFFFF 2163*4882a593Smuzhiyun #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23) 2164*4882a593Smuzhiyun #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1) 2165*4882a593Smuzhiyun #define C_028C70_TILE_COMPACT 0xFF7FFFFF 2166*4882a593Smuzhiyun #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24) 2167*4882a593Smuzhiyun #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3) 2168*4882a593Smuzhiyun #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF 2169*4882a593Smuzhiyun #define V_028C70_EXPORT_4C_32BPC 0x0 2170*4882a593Smuzhiyun #define V_028C70_EXPORT_4C_16BPC 0x1 2171*4882a593Smuzhiyun #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */ 2172*4882a593Smuzhiyun #define S_028C70_RAT(x) (((x) & 0x1) << 26) 2173*4882a593Smuzhiyun #define G_028C70_RAT(x) (((x) >> 26) & 0x1) 2174*4882a593Smuzhiyun #define C_028C70_RAT 0xFBFFFFFF 2175*4882a593Smuzhiyun #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27) 2176*4882a593Smuzhiyun #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7) 2177*4882a593Smuzhiyun #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF 2178*4882a593Smuzhiyun 2179*4882a593Smuzhiyun #define CB_COLOR0_INFO 0x28c70 2180*4882a593Smuzhiyun # define CB_FORMAT(x) ((x) << 2) 2181*4882a593Smuzhiyun # define CB_ARRAY_MODE(x) ((x) << 8) 2182*4882a593Smuzhiyun # define ARRAY_LINEAR_GENERAL 0 2183*4882a593Smuzhiyun # define ARRAY_LINEAR_ALIGNED 1 2184*4882a593Smuzhiyun # define ARRAY_1D_TILED_THIN1 2 2185*4882a593Smuzhiyun # define ARRAY_2D_TILED_THIN1 4 2186*4882a593Smuzhiyun # define CB_SOURCE_FORMAT(x) ((x) << 24) 2187*4882a593Smuzhiyun # define CB_SF_EXPORT_FULL 0 2188*4882a593Smuzhiyun # define CB_SF_EXPORT_NORM 1 2189*4882a593Smuzhiyun #define R_028C74_CB_COLOR0_ATTRIB 0x028C74 2190*4882a593Smuzhiyun #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4) 2191*4882a593Smuzhiyun #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1) 2192*4882a593Smuzhiyun #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF 2193*4882a593Smuzhiyun #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5) 2194*4882a593Smuzhiyun #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf) 2195*4882a593Smuzhiyun #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10) 2196*4882a593Smuzhiyun #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3) 2197*4882a593Smuzhiyun #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13) 2198*4882a593Smuzhiyun #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3) 2199*4882a593Smuzhiyun #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16) 2200*4882a593Smuzhiyun #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3) 2201*4882a593Smuzhiyun #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19) 2202*4882a593Smuzhiyun #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3) 2203*4882a593Smuzhiyun #define CB_COLOR0_ATTRIB 0x28c74 2204*4882a593Smuzhiyun # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5) 2205*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_64B 0 2206*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_128B 1 2207*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_256B 2 2208*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_512B 3 2209*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_1KB 4 2210*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_2KB 5 2211*4882a593Smuzhiyun # define ADDR_SURF_TILE_SPLIT_4KB 6 2212*4882a593Smuzhiyun # define CB_NUM_BANKS(x) (((x) & 0x3) << 10) 2213*4882a593Smuzhiyun # define ADDR_SURF_2_BANK 0 2214*4882a593Smuzhiyun # define ADDR_SURF_4_BANK 1 2215*4882a593Smuzhiyun # define ADDR_SURF_8_BANK 2 2216*4882a593Smuzhiyun # define ADDR_SURF_16_BANK 3 2217*4882a593Smuzhiyun # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13) 2218*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_1 0 2219*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_2 1 2220*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_4 2 2221*4882a593Smuzhiyun # define ADDR_SURF_BANK_WIDTH_8 3 2222*4882a593Smuzhiyun # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16) 2223*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_1 0 2224*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_2 1 2225*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_4 2 2226*4882a593Smuzhiyun # define ADDR_SURF_BANK_HEIGHT_8 3 2227*4882a593Smuzhiyun # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19) 2228*4882a593Smuzhiyun #define CB_COLOR0_DIM 0x28c78 2229*4882a593Smuzhiyun /* only CB0-7 blocks have these regs */ 2230*4882a593Smuzhiyun #define CB_COLOR0_CMASK 0x28c7c 2231*4882a593Smuzhiyun #define CB_COLOR0_CMASK_SLICE 0x28c80 2232*4882a593Smuzhiyun #define CB_COLOR0_FMASK 0x28c84 2233*4882a593Smuzhiyun #define CB_COLOR0_FMASK_SLICE 0x28c88 2234*4882a593Smuzhiyun #define CB_COLOR0_CLEAR_WORD0 0x28c8c 2235*4882a593Smuzhiyun #define CB_COLOR0_CLEAR_WORD1 0x28c90 2236*4882a593Smuzhiyun #define CB_COLOR0_CLEAR_WORD2 0x28c94 2237*4882a593Smuzhiyun #define CB_COLOR0_CLEAR_WORD3 0x28c98 2238*4882a593Smuzhiyun 2239*4882a593Smuzhiyun #define CB_COLOR1_BASE 0x28c9c 2240*4882a593Smuzhiyun #define CB_COLOR2_BASE 0x28cd8 2241*4882a593Smuzhiyun #define CB_COLOR3_BASE 0x28d14 2242*4882a593Smuzhiyun #define CB_COLOR4_BASE 0x28d50 2243*4882a593Smuzhiyun #define CB_COLOR5_BASE 0x28d8c 2244*4882a593Smuzhiyun #define CB_COLOR6_BASE 0x28dc8 2245*4882a593Smuzhiyun #define CB_COLOR7_BASE 0x28e04 2246*4882a593Smuzhiyun #define CB_COLOR8_BASE 0x28e40 2247*4882a593Smuzhiyun #define CB_COLOR9_BASE 0x28e5c 2248*4882a593Smuzhiyun #define CB_COLOR10_BASE 0x28e78 2249*4882a593Smuzhiyun #define CB_COLOR11_BASE 0x28e94 2250*4882a593Smuzhiyun 2251*4882a593Smuzhiyun #define CB_COLOR1_PITCH 0x28ca0 2252*4882a593Smuzhiyun #define CB_COLOR2_PITCH 0x28cdc 2253*4882a593Smuzhiyun #define CB_COLOR3_PITCH 0x28d18 2254*4882a593Smuzhiyun #define CB_COLOR4_PITCH 0x28d54 2255*4882a593Smuzhiyun #define CB_COLOR5_PITCH 0x28d90 2256*4882a593Smuzhiyun #define CB_COLOR6_PITCH 0x28dcc 2257*4882a593Smuzhiyun #define CB_COLOR7_PITCH 0x28e08 2258*4882a593Smuzhiyun #define CB_COLOR8_PITCH 0x28e44 2259*4882a593Smuzhiyun #define CB_COLOR9_PITCH 0x28e60 2260*4882a593Smuzhiyun #define CB_COLOR10_PITCH 0x28e7c 2261*4882a593Smuzhiyun #define CB_COLOR11_PITCH 0x28e98 2262*4882a593Smuzhiyun 2263*4882a593Smuzhiyun #define CB_COLOR1_SLICE 0x28ca4 2264*4882a593Smuzhiyun #define CB_COLOR2_SLICE 0x28ce0 2265*4882a593Smuzhiyun #define CB_COLOR3_SLICE 0x28d1c 2266*4882a593Smuzhiyun #define CB_COLOR4_SLICE 0x28d58 2267*4882a593Smuzhiyun #define CB_COLOR5_SLICE 0x28d94 2268*4882a593Smuzhiyun #define CB_COLOR6_SLICE 0x28dd0 2269*4882a593Smuzhiyun #define CB_COLOR7_SLICE 0x28e0c 2270*4882a593Smuzhiyun #define CB_COLOR8_SLICE 0x28e48 2271*4882a593Smuzhiyun #define CB_COLOR9_SLICE 0x28e64 2272*4882a593Smuzhiyun #define CB_COLOR10_SLICE 0x28e80 2273*4882a593Smuzhiyun #define CB_COLOR11_SLICE 0x28e9c 2274*4882a593Smuzhiyun 2275*4882a593Smuzhiyun #define CB_COLOR1_VIEW 0x28ca8 2276*4882a593Smuzhiyun #define CB_COLOR2_VIEW 0x28ce4 2277*4882a593Smuzhiyun #define CB_COLOR3_VIEW 0x28d20 2278*4882a593Smuzhiyun #define CB_COLOR4_VIEW 0x28d5c 2279*4882a593Smuzhiyun #define CB_COLOR5_VIEW 0x28d98 2280*4882a593Smuzhiyun #define CB_COLOR6_VIEW 0x28dd4 2281*4882a593Smuzhiyun #define CB_COLOR7_VIEW 0x28e10 2282*4882a593Smuzhiyun #define CB_COLOR8_VIEW 0x28e4c 2283*4882a593Smuzhiyun #define CB_COLOR9_VIEW 0x28e68 2284*4882a593Smuzhiyun #define CB_COLOR10_VIEW 0x28e84 2285*4882a593Smuzhiyun #define CB_COLOR11_VIEW 0x28ea0 2286*4882a593Smuzhiyun 2287*4882a593Smuzhiyun #define CB_COLOR1_INFO 0x28cac 2288*4882a593Smuzhiyun #define CB_COLOR2_INFO 0x28ce8 2289*4882a593Smuzhiyun #define CB_COLOR3_INFO 0x28d24 2290*4882a593Smuzhiyun #define CB_COLOR4_INFO 0x28d60 2291*4882a593Smuzhiyun #define CB_COLOR5_INFO 0x28d9c 2292*4882a593Smuzhiyun #define CB_COLOR6_INFO 0x28dd8 2293*4882a593Smuzhiyun #define CB_COLOR7_INFO 0x28e14 2294*4882a593Smuzhiyun #define CB_COLOR8_INFO 0x28e50 2295*4882a593Smuzhiyun #define CB_COLOR9_INFO 0x28e6c 2296*4882a593Smuzhiyun #define CB_COLOR10_INFO 0x28e88 2297*4882a593Smuzhiyun #define CB_COLOR11_INFO 0x28ea4 2298*4882a593Smuzhiyun 2299*4882a593Smuzhiyun #define CB_COLOR1_ATTRIB 0x28cb0 2300*4882a593Smuzhiyun #define CB_COLOR2_ATTRIB 0x28cec 2301*4882a593Smuzhiyun #define CB_COLOR3_ATTRIB 0x28d28 2302*4882a593Smuzhiyun #define CB_COLOR4_ATTRIB 0x28d64 2303*4882a593Smuzhiyun #define CB_COLOR5_ATTRIB 0x28da0 2304*4882a593Smuzhiyun #define CB_COLOR6_ATTRIB 0x28ddc 2305*4882a593Smuzhiyun #define CB_COLOR7_ATTRIB 0x28e18 2306*4882a593Smuzhiyun #define CB_COLOR8_ATTRIB 0x28e54 2307*4882a593Smuzhiyun #define CB_COLOR9_ATTRIB 0x28e70 2308*4882a593Smuzhiyun #define CB_COLOR10_ATTRIB 0x28e8c 2309*4882a593Smuzhiyun #define CB_COLOR11_ATTRIB 0x28ea8 2310*4882a593Smuzhiyun 2311*4882a593Smuzhiyun #define CB_COLOR1_DIM 0x28cb4 2312*4882a593Smuzhiyun #define CB_COLOR2_DIM 0x28cf0 2313*4882a593Smuzhiyun #define CB_COLOR3_DIM 0x28d2c 2314*4882a593Smuzhiyun #define CB_COLOR4_DIM 0x28d68 2315*4882a593Smuzhiyun #define CB_COLOR5_DIM 0x28da4 2316*4882a593Smuzhiyun #define CB_COLOR6_DIM 0x28de0 2317*4882a593Smuzhiyun #define CB_COLOR7_DIM 0x28e1c 2318*4882a593Smuzhiyun #define CB_COLOR8_DIM 0x28e58 2319*4882a593Smuzhiyun #define CB_COLOR9_DIM 0x28e74 2320*4882a593Smuzhiyun #define CB_COLOR10_DIM 0x28e90 2321*4882a593Smuzhiyun #define CB_COLOR11_DIM 0x28eac 2322*4882a593Smuzhiyun 2323*4882a593Smuzhiyun #define CB_COLOR1_CMASK 0x28cb8 2324*4882a593Smuzhiyun #define CB_COLOR2_CMASK 0x28cf4 2325*4882a593Smuzhiyun #define CB_COLOR3_CMASK 0x28d30 2326*4882a593Smuzhiyun #define CB_COLOR4_CMASK 0x28d6c 2327*4882a593Smuzhiyun #define CB_COLOR5_CMASK 0x28da8 2328*4882a593Smuzhiyun #define CB_COLOR6_CMASK 0x28de4 2329*4882a593Smuzhiyun #define CB_COLOR7_CMASK 0x28e20 2330*4882a593Smuzhiyun 2331*4882a593Smuzhiyun #define CB_COLOR1_CMASK_SLICE 0x28cbc 2332*4882a593Smuzhiyun #define CB_COLOR2_CMASK_SLICE 0x28cf8 2333*4882a593Smuzhiyun #define CB_COLOR3_CMASK_SLICE 0x28d34 2334*4882a593Smuzhiyun #define CB_COLOR4_CMASK_SLICE 0x28d70 2335*4882a593Smuzhiyun #define CB_COLOR5_CMASK_SLICE 0x28dac 2336*4882a593Smuzhiyun #define CB_COLOR6_CMASK_SLICE 0x28de8 2337*4882a593Smuzhiyun #define CB_COLOR7_CMASK_SLICE 0x28e24 2338*4882a593Smuzhiyun 2339*4882a593Smuzhiyun #define CB_COLOR1_FMASK 0x28cc0 2340*4882a593Smuzhiyun #define CB_COLOR2_FMASK 0x28cfc 2341*4882a593Smuzhiyun #define CB_COLOR3_FMASK 0x28d38 2342*4882a593Smuzhiyun #define CB_COLOR4_FMASK 0x28d74 2343*4882a593Smuzhiyun #define CB_COLOR5_FMASK 0x28db0 2344*4882a593Smuzhiyun #define CB_COLOR6_FMASK 0x28dec 2345*4882a593Smuzhiyun #define CB_COLOR7_FMASK 0x28e28 2346*4882a593Smuzhiyun 2347*4882a593Smuzhiyun #define CB_COLOR1_FMASK_SLICE 0x28cc4 2348*4882a593Smuzhiyun #define CB_COLOR2_FMASK_SLICE 0x28d00 2349*4882a593Smuzhiyun #define CB_COLOR3_FMASK_SLICE 0x28d3c 2350*4882a593Smuzhiyun #define CB_COLOR4_FMASK_SLICE 0x28d78 2351*4882a593Smuzhiyun #define CB_COLOR5_FMASK_SLICE 0x28db4 2352*4882a593Smuzhiyun #define CB_COLOR6_FMASK_SLICE 0x28df0 2353*4882a593Smuzhiyun #define CB_COLOR7_FMASK_SLICE 0x28e2c 2354*4882a593Smuzhiyun 2355*4882a593Smuzhiyun #define CB_COLOR1_CLEAR_WORD0 0x28cc8 2356*4882a593Smuzhiyun #define CB_COLOR2_CLEAR_WORD0 0x28d04 2357*4882a593Smuzhiyun #define CB_COLOR3_CLEAR_WORD0 0x28d40 2358*4882a593Smuzhiyun #define CB_COLOR4_CLEAR_WORD0 0x28d7c 2359*4882a593Smuzhiyun #define CB_COLOR5_CLEAR_WORD0 0x28db8 2360*4882a593Smuzhiyun #define CB_COLOR6_CLEAR_WORD0 0x28df4 2361*4882a593Smuzhiyun #define CB_COLOR7_CLEAR_WORD0 0x28e30 2362*4882a593Smuzhiyun 2363*4882a593Smuzhiyun #define CB_COLOR1_CLEAR_WORD1 0x28ccc 2364*4882a593Smuzhiyun #define CB_COLOR2_CLEAR_WORD1 0x28d08 2365*4882a593Smuzhiyun #define CB_COLOR3_CLEAR_WORD1 0x28d44 2366*4882a593Smuzhiyun #define CB_COLOR4_CLEAR_WORD1 0x28d80 2367*4882a593Smuzhiyun #define CB_COLOR5_CLEAR_WORD1 0x28dbc 2368*4882a593Smuzhiyun #define CB_COLOR6_CLEAR_WORD1 0x28df8 2369*4882a593Smuzhiyun #define CB_COLOR7_CLEAR_WORD1 0x28e34 2370*4882a593Smuzhiyun 2371*4882a593Smuzhiyun #define CB_COLOR1_CLEAR_WORD2 0x28cd0 2372*4882a593Smuzhiyun #define CB_COLOR2_CLEAR_WORD2 0x28d0c 2373*4882a593Smuzhiyun #define CB_COLOR3_CLEAR_WORD2 0x28d48 2374*4882a593Smuzhiyun #define CB_COLOR4_CLEAR_WORD2 0x28d84 2375*4882a593Smuzhiyun #define CB_COLOR5_CLEAR_WORD2 0x28dc0 2376*4882a593Smuzhiyun #define CB_COLOR6_CLEAR_WORD2 0x28dfc 2377*4882a593Smuzhiyun #define CB_COLOR7_CLEAR_WORD2 0x28e38 2378*4882a593Smuzhiyun 2379*4882a593Smuzhiyun #define CB_COLOR1_CLEAR_WORD3 0x28cd4 2380*4882a593Smuzhiyun #define CB_COLOR2_CLEAR_WORD3 0x28d10 2381*4882a593Smuzhiyun #define CB_COLOR3_CLEAR_WORD3 0x28d4c 2382*4882a593Smuzhiyun #define CB_COLOR4_CLEAR_WORD3 0x28d88 2383*4882a593Smuzhiyun #define CB_COLOR5_CLEAR_WORD3 0x28dc4 2384*4882a593Smuzhiyun #define CB_COLOR6_CLEAR_WORD3 0x28e00 2385*4882a593Smuzhiyun #define CB_COLOR7_CLEAR_WORD3 0x28e3c 2386*4882a593Smuzhiyun 2387*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD0_0 0x30000 2388*4882a593Smuzhiyun # define TEX_DIM(x) ((x) << 0) 2389*4882a593Smuzhiyun # define SQ_TEX_DIM_1D 0 2390*4882a593Smuzhiyun # define SQ_TEX_DIM_2D 1 2391*4882a593Smuzhiyun # define SQ_TEX_DIM_3D 2 2392*4882a593Smuzhiyun # define SQ_TEX_DIM_CUBEMAP 3 2393*4882a593Smuzhiyun # define SQ_TEX_DIM_1D_ARRAY 4 2394*4882a593Smuzhiyun # define SQ_TEX_DIM_2D_ARRAY 5 2395*4882a593Smuzhiyun # define SQ_TEX_DIM_2D_MSAA 6 2396*4882a593Smuzhiyun # define SQ_TEX_DIM_2D_ARRAY_MSAA 7 2397*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD1_0 0x30004 2398*4882a593Smuzhiyun # define TEX_ARRAY_MODE(x) ((x) << 28) 2399*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD2_0 0x30008 2400*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD3_0 0x3000C 2401*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD4_0 0x30010 2402*4882a593Smuzhiyun # define TEX_DST_SEL_X(x) ((x) << 16) 2403*4882a593Smuzhiyun # define TEX_DST_SEL_Y(x) ((x) << 19) 2404*4882a593Smuzhiyun # define TEX_DST_SEL_Z(x) ((x) << 22) 2405*4882a593Smuzhiyun # define TEX_DST_SEL_W(x) ((x) << 25) 2406*4882a593Smuzhiyun # define SQ_SEL_X 0 2407*4882a593Smuzhiyun # define SQ_SEL_Y 1 2408*4882a593Smuzhiyun # define SQ_SEL_Z 2 2409*4882a593Smuzhiyun # define SQ_SEL_W 3 2410*4882a593Smuzhiyun # define SQ_SEL_0 4 2411*4882a593Smuzhiyun # define SQ_SEL_1 5 2412*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD5_0 0x30014 2413*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD6_0 0x30018 2414*4882a593Smuzhiyun # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29) 2415*4882a593Smuzhiyun #define SQ_TEX_RESOURCE_WORD7_0 0x3001c 2416*4882a593Smuzhiyun # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6) 2417*4882a593Smuzhiyun # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8) 2418*4882a593Smuzhiyun # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10) 2419*4882a593Smuzhiyun # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16) 2420*4882a593Smuzhiyun #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000 2421*4882a593Smuzhiyun #define S_030000_DIM(x) (((x) & 0x7) << 0) 2422*4882a593Smuzhiyun #define G_030000_DIM(x) (((x) >> 0) & 0x7) 2423*4882a593Smuzhiyun #define C_030000_DIM 0xFFFFFFF8 2424*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_1D 0x00000000 2425*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_2D 0x00000001 2426*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_3D 0x00000002 2427*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003 2428*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004 2429*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005 2430*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006 2431*4882a593Smuzhiyun #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007 2432*4882a593Smuzhiyun #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5) 2433*4882a593Smuzhiyun #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1) 2434*4882a593Smuzhiyun #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF 2435*4882a593Smuzhiyun #define S_030000_PITCH(x) (((x) & 0xFFF) << 6) 2436*4882a593Smuzhiyun #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF) 2437*4882a593Smuzhiyun #define C_030000_PITCH 0xFFFC003F 2438*4882a593Smuzhiyun #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18) 2439*4882a593Smuzhiyun #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF) 2440*4882a593Smuzhiyun #define C_030000_TEX_WIDTH 0x0003FFFF 2441*4882a593Smuzhiyun #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004 2442*4882a593Smuzhiyun #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0) 2443*4882a593Smuzhiyun #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF) 2444*4882a593Smuzhiyun #define C_030004_TEX_HEIGHT 0xFFFFC000 2445*4882a593Smuzhiyun #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14) 2446*4882a593Smuzhiyun #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF) 2447*4882a593Smuzhiyun #define C_030004_TEX_DEPTH 0xF8003FFF 2448*4882a593Smuzhiyun #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28) 2449*4882a593Smuzhiyun #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF) 2450*4882a593Smuzhiyun #define C_030004_ARRAY_MODE 0x0FFFFFFF 2451*4882a593Smuzhiyun #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008 2452*4882a593Smuzhiyun #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 2453*4882a593Smuzhiyun #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 2454*4882a593Smuzhiyun #define C_030008_BASE_ADDRESS 0x00000000 2455*4882a593Smuzhiyun #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C 2456*4882a593Smuzhiyun #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0) 2457*4882a593Smuzhiyun #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF) 2458*4882a593Smuzhiyun #define C_03000C_MIP_ADDRESS 0x00000000 2459*4882a593Smuzhiyun #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010 2460*4882a593Smuzhiyun #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0) 2461*4882a593Smuzhiyun #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3) 2462*4882a593Smuzhiyun #define C_030010_FORMAT_COMP_X 0xFFFFFFFC 2463*4882a593Smuzhiyun #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000 2464*4882a593Smuzhiyun #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001 2465*4882a593Smuzhiyun #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002 2466*4882a593Smuzhiyun #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2) 2467*4882a593Smuzhiyun #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3) 2468*4882a593Smuzhiyun #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3 2469*4882a593Smuzhiyun #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4) 2470*4882a593Smuzhiyun #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3) 2471*4882a593Smuzhiyun #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF 2472*4882a593Smuzhiyun #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6) 2473*4882a593Smuzhiyun #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3) 2474*4882a593Smuzhiyun #define C_030010_FORMAT_COMP_W 0xFFFFFF3F 2475*4882a593Smuzhiyun #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8) 2476*4882a593Smuzhiyun #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3) 2477*4882a593Smuzhiyun #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF 2478*4882a593Smuzhiyun #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000 2479*4882a593Smuzhiyun #define V_030010_SQ_NUM_FORMAT_INT 0x00000001 2480*4882a593Smuzhiyun #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002 2481*4882a593Smuzhiyun #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10) 2482*4882a593Smuzhiyun #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1) 2483*4882a593Smuzhiyun #define C_030010_SRF_MODE_ALL 0xFFFFFBFF 2484*4882a593Smuzhiyun #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000 2485*4882a593Smuzhiyun #define V_030010_SRF_MODE_NO_ZERO 0x00000001 2486*4882a593Smuzhiyun #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11) 2487*4882a593Smuzhiyun #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1) 2488*4882a593Smuzhiyun #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF 2489*4882a593Smuzhiyun #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12) 2490*4882a593Smuzhiyun #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3) 2491*4882a593Smuzhiyun #define C_030010_ENDIAN_SWAP 0xFFFFCFFF 2492*4882a593Smuzhiyun #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16) 2493*4882a593Smuzhiyun #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7) 2494*4882a593Smuzhiyun #define C_030010_DST_SEL_X 0xFFF8FFFF 2495*4882a593Smuzhiyun #define V_030010_SQ_SEL_X 0x00000000 2496*4882a593Smuzhiyun #define V_030010_SQ_SEL_Y 0x00000001 2497*4882a593Smuzhiyun #define V_030010_SQ_SEL_Z 0x00000002 2498*4882a593Smuzhiyun #define V_030010_SQ_SEL_W 0x00000003 2499*4882a593Smuzhiyun #define V_030010_SQ_SEL_0 0x00000004 2500*4882a593Smuzhiyun #define V_030010_SQ_SEL_1 0x00000005 2501*4882a593Smuzhiyun #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19) 2502*4882a593Smuzhiyun #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7) 2503*4882a593Smuzhiyun #define C_030010_DST_SEL_Y 0xFFC7FFFF 2504*4882a593Smuzhiyun #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22) 2505*4882a593Smuzhiyun #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7) 2506*4882a593Smuzhiyun #define C_030010_DST_SEL_Z 0xFE3FFFFF 2507*4882a593Smuzhiyun #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25) 2508*4882a593Smuzhiyun #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7) 2509*4882a593Smuzhiyun #define C_030010_DST_SEL_W 0xF1FFFFFF 2510*4882a593Smuzhiyun #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28) 2511*4882a593Smuzhiyun #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF) 2512*4882a593Smuzhiyun #define C_030010_BASE_LEVEL 0x0FFFFFFF 2513*4882a593Smuzhiyun #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014 2514*4882a593Smuzhiyun #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0) 2515*4882a593Smuzhiyun #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF) 2516*4882a593Smuzhiyun #define C_030014_LAST_LEVEL 0xFFFFFFF0 2517*4882a593Smuzhiyun #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4) 2518*4882a593Smuzhiyun #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF) 2519*4882a593Smuzhiyun #define C_030014_BASE_ARRAY 0xFFFE000F 2520*4882a593Smuzhiyun #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17) 2521*4882a593Smuzhiyun #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF) 2522*4882a593Smuzhiyun #define C_030014_LAST_ARRAY 0xC001FFFF 2523*4882a593Smuzhiyun #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018 2524*4882a593Smuzhiyun #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0) 2525*4882a593Smuzhiyun #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7) 2526*4882a593Smuzhiyun #define C_030018_MAX_ANISO 0xFFFFFFF8 2527*4882a593Smuzhiyun #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3) 2528*4882a593Smuzhiyun #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7) 2529*4882a593Smuzhiyun #define C_030018_PERF_MODULATION 0xFFFFFFC7 2530*4882a593Smuzhiyun #define S_030018_INTERLACED(x) (((x) & 0x1) << 6) 2531*4882a593Smuzhiyun #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1) 2532*4882a593Smuzhiyun #define C_030018_INTERLACED 0xFFFFFFBF 2533*4882a593Smuzhiyun #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29) 2534*4882a593Smuzhiyun #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7) 2535*4882a593Smuzhiyun #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C 2536*4882a593Smuzhiyun #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6) 2537*4882a593Smuzhiyun #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3) 2538*4882a593Smuzhiyun #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8) 2539*4882a593Smuzhiyun #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3) 2540*4882a593Smuzhiyun #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10) 2541*4882a593Smuzhiyun #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3) 2542*4882a593Smuzhiyun #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16) 2543*4882a593Smuzhiyun #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3) 2544*4882a593Smuzhiyun #define S_03001C_TYPE(x) (((x) & 0x3) << 30) 2545*4882a593Smuzhiyun #define G_03001C_TYPE(x) (((x) >> 30) & 0x3) 2546*4882a593Smuzhiyun #define C_03001C_TYPE 0x3FFFFFFF 2547*4882a593Smuzhiyun #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000 2548*4882a593Smuzhiyun #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001 2549*4882a593Smuzhiyun #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002 2550*4882a593Smuzhiyun #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003 2551*4882a593Smuzhiyun #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0) 2552*4882a593Smuzhiyun #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F) 2553*4882a593Smuzhiyun #define C_03001C_DATA_FORMAT 0xFFFFFFC0 2554*4882a593Smuzhiyun 2555*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD0_0 0x30000 2556*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD1_0 0x30004 2557*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD2_0 0x30008 2558*4882a593Smuzhiyun # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0) 2559*4882a593Smuzhiyun # define SQ_VTXC_STRIDE(x) ((x) << 8) 2560*4882a593Smuzhiyun # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30) 2561*4882a593Smuzhiyun # define SQ_ENDIAN_NONE 0 2562*4882a593Smuzhiyun # define SQ_ENDIAN_8IN16 1 2563*4882a593Smuzhiyun # define SQ_ENDIAN_8IN32 2 2564*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD3_0 0x3000C 2565*4882a593Smuzhiyun # define SQ_VTCX_SEL_X(x) ((x) << 3) 2566*4882a593Smuzhiyun # define SQ_VTCX_SEL_Y(x) ((x) << 6) 2567*4882a593Smuzhiyun # define SQ_VTCX_SEL_Z(x) ((x) << 9) 2568*4882a593Smuzhiyun # define SQ_VTCX_SEL_W(x) ((x) << 12) 2569*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD4_0 0x30010 2570*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD5_0 0x30014 2571*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD6_0 0x30018 2572*4882a593Smuzhiyun #define SQ_VTX_CONSTANT_WORD7_0 0x3001c 2573*4882a593Smuzhiyun 2574*4882a593Smuzhiyun #define TD_PS_BORDER_COLOR_INDEX 0xA400 2575*4882a593Smuzhiyun #define TD_PS_BORDER_COLOR_RED 0xA404 2576*4882a593Smuzhiyun #define TD_PS_BORDER_COLOR_GREEN 0xA408 2577*4882a593Smuzhiyun #define TD_PS_BORDER_COLOR_BLUE 0xA40C 2578*4882a593Smuzhiyun #define TD_PS_BORDER_COLOR_ALPHA 0xA410 2579*4882a593Smuzhiyun #define TD_VS_BORDER_COLOR_INDEX 0xA414 2580*4882a593Smuzhiyun #define TD_VS_BORDER_COLOR_RED 0xA418 2581*4882a593Smuzhiyun #define TD_VS_BORDER_COLOR_GREEN 0xA41C 2582*4882a593Smuzhiyun #define TD_VS_BORDER_COLOR_BLUE 0xA420 2583*4882a593Smuzhiyun #define TD_VS_BORDER_COLOR_ALPHA 0xA424 2584*4882a593Smuzhiyun #define TD_GS_BORDER_COLOR_INDEX 0xA428 2585*4882a593Smuzhiyun #define TD_GS_BORDER_COLOR_RED 0xA42C 2586*4882a593Smuzhiyun #define TD_GS_BORDER_COLOR_GREEN 0xA430 2587*4882a593Smuzhiyun #define TD_GS_BORDER_COLOR_BLUE 0xA434 2588*4882a593Smuzhiyun #define TD_GS_BORDER_COLOR_ALPHA 0xA438 2589*4882a593Smuzhiyun #define TD_HS_BORDER_COLOR_INDEX 0xA43C 2590*4882a593Smuzhiyun #define TD_HS_BORDER_COLOR_RED 0xA440 2591*4882a593Smuzhiyun #define TD_HS_BORDER_COLOR_GREEN 0xA444 2592*4882a593Smuzhiyun #define TD_HS_BORDER_COLOR_BLUE 0xA448 2593*4882a593Smuzhiyun #define TD_HS_BORDER_COLOR_ALPHA 0xA44C 2594*4882a593Smuzhiyun #define TD_LS_BORDER_COLOR_INDEX 0xA450 2595*4882a593Smuzhiyun #define TD_LS_BORDER_COLOR_RED 0xA454 2596*4882a593Smuzhiyun #define TD_LS_BORDER_COLOR_GREEN 0xA458 2597*4882a593Smuzhiyun #define TD_LS_BORDER_COLOR_BLUE 0xA45C 2598*4882a593Smuzhiyun #define TD_LS_BORDER_COLOR_ALPHA 0xA460 2599*4882a593Smuzhiyun #define TD_CS_BORDER_COLOR_INDEX 0xA464 2600*4882a593Smuzhiyun #define TD_CS_BORDER_COLOR_RED 0xA468 2601*4882a593Smuzhiyun #define TD_CS_BORDER_COLOR_GREEN 0xA46C 2602*4882a593Smuzhiyun #define TD_CS_BORDER_COLOR_BLUE 0xA470 2603*4882a593Smuzhiyun #define TD_CS_BORDER_COLOR_ALPHA 0xA474 2604*4882a593Smuzhiyun 2605*4882a593Smuzhiyun /* cayman 3D regs */ 2606*4882a593Smuzhiyun #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4 2607*4882a593Smuzhiyun #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48 2608*4882a593Smuzhiyun #define CAYMAN_DB_EQAA 0x28804 2609*4882a593Smuzhiyun #define CAYMAN_DB_DEPTH_INFO 0x2803C 2610*4882a593Smuzhiyun #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0 2611*4882a593Smuzhiyun #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0 2612*4882a593Smuzhiyun #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7 2613*4882a593Smuzhiyun #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358 2614*4882a593Smuzhiyun /* cayman packet3 addition */ 2615*4882a593Smuzhiyun #define CAYMAN_PACKET3_DEALLOC_STATE 0x14 2616*4882a593Smuzhiyun 2617*4882a593Smuzhiyun /* DMA regs common on r6xx/r7xx/evergreen/ni */ 2618*4882a593Smuzhiyun #define DMA_RB_CNTL 0xd000 2619*4882a593Smuzhiyun # define DMA_RB_ENABLE (1 << 0) 2620*4882a593Smuzhiyun # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */ 2621*4882a593Smuzhiyun # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */ 2622*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12) 2623*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */ 2624*4882a593Smuzhiyun # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */ 2625*4882a593Smuzhiyun #define DMA_STATUS_REG 0xd034 2626*4882a593Smuzhiyun # define DMA_IDLE (1 << 0) 2627*4882a593Smuzhiyun 2628*4882a593Smuzhiyun #endif 2629