xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/evergreen_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2008 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  * Copyright 2009 Christian König.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
14*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Authors: Christian König
25*4882a593Smuzhiyun  *          Rafał Miłecki
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun #include <linux/hdmi.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <drm/radeon_drm.h>
30*4882a593Smuzhiyun #include "radeon.h"
31*4882a593Smuzhiyun #include "radeon_asic.h"
32*4882a593Smuzhiyun #include "radeon_audio.h"
33*4882a593Smuzhiyun #include "evergreend.h"
34*4882a593Smuzhiyun #include "atom.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* enable the audio stream */
dce4_audio_enable(struct radeon_device * rdev,struct r600_audio_pin * pin,u8 enable_mask)37*4882a593Smuzhiyun void dce4_audio_enable(struct radeon_device *rdev,
38*4882a593Smuzhiyun 			      struct r600_audio_pin *pin,
39*4882a593Smuzhiyun 			      u8 enable_mask)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (!pin)
44*4882a593Smuzhiyun 		return;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if (enable_mask) {
47*4882a593Smuzhiyun 		tmp |= AUDIO_ENABLED;
48*4882a593Smuzhiyun 		if (enable_mask & 1)
49*4882a593Smuzhiyun 			tmp |= PIN0_AUDIO_ENABLED;
50*4882a593Smuzhiyun 		if (enable_mask & 2)
51*4882a593Smuzhiyun 			tmp |= PIN1_AUDIO_ENABLED;
52*4882a593Smuzhiyun 		if (enable_mask & 4)
53*4882a593Smuzhiyun 			tmp |= PIN2_AUDIO_ENABLED;
54*4882a593Smuzhiyun 		if (enable_mask & 8)
55*4882a593Smuzhiyun 			tmp |= PIN3_AUDIO_ENABLED;
56*4882a593Smuzhiyun 	} else {
57*4882a593Smuzhiyun 		tmp &= ~(AUDIO_ENABLED |
58*4882a593Smuzhiyun 			 PIN0_AUDIO_ENABLED |
59*4882a593Smuzhiyun 			 PIN1_AUDIO_ENABLED |
60*4882a593Smuzhiyun 			 PIN2_AUDIO_ENABLED |
61*4882a593Smuzhiyun 			 PIN3_AUDIO_ENABLED);
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	WREG32(AZ_HOT_PLUG_CONTROL, tmp);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
evergreen_hdmi_update_acr(struct drm_encoder * encoder,long offset,const struct radeon_hdmi_acr * acr)67*4882a593Smuzhiyun void evergreen_hdmi_update_acr(struct drm_encoder *encoder, long offset,
68*4882a593Smuzhiyun 	const struct radeon_hdmi_acr *acr)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
71*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
72*4882a593Smuzhiyun 	int bpc = 8;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (encoder->crtc) {
75*4882a593Smuzhiyun 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
76*4882a593Smuzhiyun 		bpc = radeon_crtc->bpc;
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	if (bpc > 8)
80*4882a593Smuzhiyun 		WREG32(HDMI_ACR_PACKET_CONTROL + offset,
81*4882a593Smuzhiyun 			HDMI_ACR_AUTO_SEND);	/* allow hw to sent ACR packets when required */
82*4882a593Smuzhiyun 	else
83*4882a593Smuzhiyun 		WREG32(HDMI_ACR_PACKET_CONTROL + offset,
84*4882a593Smuzhiyun 			HDMI_ACR_SOURCE |		/* select SW CTS value */
85*4882a593Smuzhiyun 			HDMI_ACR_AUTO_SEND);	/* allow hw to sent ACR packets when required */
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr->cts_32khz));
88*4882a593Smuzhiyun 	WREG32(HDMI_ACR_32_1 + offset, acr->n_32khz);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr->cts_44_1khz));
91*4882a593Smuzhiyun 	WREG32(HDMI_ACR_44_1 + offset, acr->n_44_1khz);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr->cts_48khz));
94*4882a593Smuzhiyun 	WREG32(HDMI_ACR_48_1 + offset, acr->n_48khz);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
dce4_afmt_write_latency_fields(struct drm_encoder * encoder,struct drm_connector * connector,struct drm_display_mode * mode)97*4882a593Smuzhiyun void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
98*4882a593Smuzhiyun 		struct drm_connector *connector, struct drm_display_mode *mode)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct radeon_device *rdev = encoder->dev->dev_private;
101*4882a593Smuzhiyun 	u32 tmp = 0;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
104*4882a593Smuzhiyun 		if (connector->latency_present[1])
105*4882a593Smuzhiyun 			tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
106*4882a593Smuzhiyun 				AUDIO_LIPSYNC(connector->audio_latency[1]);
107*4882a593Smuzhiyun 		else
108*4882a593Smuzhiyun 			tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
109*4882a593Smuzhiyun 	} else {
110*4882a593Smuzhiyun 		if (connector->latency_present[0])
111*4882a593Smuzhiyun 			tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
112*4882a593Smuzhiyun 				AUDIO_LIPSYNC(connector->audio_latency[0]);
113*4882a593Smuzhiyun 		else
114*4882a593Smuzhiyun 			tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)119*4882a593Smuzhiyun void dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
120*4882a593Smuzhiyun 	u8 *sadb, int sad_count)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	struct radeon_device *rdev = encoder->dev->dev_private;
123*4882a593Smuzhiyun 	u32 tmp;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	/* program the speaker allocation */
126*4882a593Smuzhiyun 	tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
127*4882a593Smuzhiyun 	tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
128*4882a593Smuzhiyun 	/* set HDMI mode */
129*4882a593Smuzhiyun 	tmp |= HDMI_CONNECTION;
130*4882a593Smuzhiyun 	if (sad_count)
131*4882a593Smuzhiyun 		tmp |= SPEAKER_ALLOCATION(sadb[0]);
132*4882a593Smuzhiyun 	else
133*4882a593Smuzhiyun 		tmp |= SPEAKER_ALLOCATION(5); /* stereo */
134*4882a593Smuzhiyun 	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
dce4_afmt_dp_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)137*4882a593Smuzhiyun void dce4_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
138*4882a593Smuzhiyun 	u8 *sadb, int sad_count)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct radeon_device *rdev = encoder->dev->dev_private;
141*4882a593Smuzhiyun 	u32 tmp;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* program the speaker allocation */
144*4882a593Smuzhiyun 	tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
145*4882a593Smuzhiyun 	tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
146*4882a593Smuzhiyun 	/* set DP mode */
147*4882a593Smuzhiyun 	tmp |= DP_CONNECTION;
148*4882a593Smuzhiyun 	if (sad_count)
149*4882a593Smuzhiyun 		tmp |= SPEAKER_ALLOCATION(sadb[0]);
150*4882a593Smuzhiyun 	else
151*4882a593Smuzhiyun 		tmp |= SPEAKER_ALLOCATION(5); /* stereo */
152*4882a593Smuzhiyun 	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
evergreen_hdmi_write_sad_regs(struct drm_encoder * encoder,struct cea_sad * sads,int sad_count)155*4882a593Smuzhiyun void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder,
156*4882a593Smuzhiyun 	struct cea_sad *sads, int sad_count)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	int i;
159*4882a593Smuzhiyun 	struct radeon_device *rdev = encoder->dev->dev_private;
160*4882a593Smuzhiyun 	static const u16 eld_reg_to_type[][2] = {
161*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
162*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
163*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
164*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
165*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
166*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
167*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
168*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
169*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
170*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
171*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
172*4882a593Smuzhiyun 		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
173*4882a593Smuzhiyun 	};
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
176*4882a593Smuzhiyun 		u32 value = 0;
177*4882a593Smuzhiyun 		u8 stereo_freqs = 0;
178*4882a593Smuzhiyun 		int max_channels = -1;
179*4882a593Smuzhiyun 		int j;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		for (j = 0; j < sad_count; j++) {
182*4882a593Smuzhiyun 			struct cea_sad *sad = &sads[j];
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 			if (sad->format == eld_reg_to_type[i][1]) {
185*4882a593Smuzhiyun 				if (sad->channels > max_channels) {
186*4882a593Smuzhiyun 					value = MAX_CHANNELS(sad->channels) |
187*4882a593Smuzhiyun 						DESCRIPTOR_BYTE_2(sad->byte2) |
188*4882a593Smuzhiyun 						SUPPORTED_FREQUENCIES(sad->freq);
189*4882a593Smuzhiyun 					max_channels = sad->channels;
190*4882a593Smuzhiyun 				}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 				if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
193*4882a593Smuzhiyun 					stereo_freqs |= sad->freq;
194*4882a593Smuzhiyun 				else
195*4882a593Smuzhiyun 					break;
196*4882a593Smuzhiyun 			}
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * build a AVI Info Frame
207*4882a593Smuzhiyun  */
evergreen_set_avi_packet(struct radeon_device * rdev,u32 offset,unsigned char * buffer,size_t size)208*4882a593Smuzhiyun void evergreen_set_avi_packet(struct radeon_device *rdev, u32 offset,
209*4882a593Smuzhiyun 			      unsigned char *buffer, size_t size)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	uint8_t *frame = buffer + 3;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	WREG32(AFMT_AVI_INFO0 + offset,
214*4882a593Smuzhiyun 		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
215*4882a593Smuzhiyun 	WREG32(AFMT_AVI_INFO1 + offset,
216*4882a593Smuzhiyun 		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
217*4882a593Smuzhiyun 	WREG32(AFMT_AVI_INFO2 + offset,
218*4882a593Smuzhiyun 		frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
219*4882a593Smuzhiyun 	WREG32(AFMT_AVI_INFO3 + offset,
220*4882a593Smuzhiyun 		frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
223*4882a593Smuzhiyun 		 HDMI_AVI_INFO_LINE(2),	/* anything other than 0 */
224*4882a593Smuzhiyun 		 ~HDMI_AVI_INFO_LINE_MASK);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
dce4_hdmi_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)227*4882a593Smuzhiyun void dce4_hdmi_audio_set_dto(struct radeon_device *rdev,
228*4882a593Smuzhiyun 	struct radeon_crtc *crtc, unsigned int clock)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	unsigned int max_ratio = clock / 24000;
231*4882a593Smuzhiyun 	u32 dto_phase;
232*4882a593Smuzhiyun 	u32 wallclock_ratio;
233*4882a593Smuzhiyun 	u32 value;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (max_ratio >= 8) {
236*4882a593Smuzhiyun 		dto_phase = 192 * 1000;
237*4882a593Smuzhiyun 		wallclock_ratio = 3;
238*4882a593Smuzhiyun 	} else if (max_ratio >= 4) {
239*4882a593Smuzhiyun 		dto_phase = 96 * 1000;
240*4882a593Smuzhiyun 		wallclock_ratio = 2;
241*4882a593Smuzhiyun 	} else if (max_ratio >= 2) {
242*4882a593Smuzhiyun 		dto_phase = 48 * 1000;
243*4882a593Smuzhiyun 		wallclock_ratio = 1;
244*4882a593Smuzhiyun 	} else {
245*4882a593Smuzhiyun 		dto_phase = 24 * 1000;
246*4882a593Smuzhiyun 		wallclock_ratio = 0;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	value = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
250*4882a593Smuzhiyun 	value |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
251*4882a593Smuzhiyun 	value &= ~DCCG_AUDIO_DTO1_USE_512FBR_DTO;
252*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO0_CNTL, value);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Two dtos; generally use dto0 for HDMI */
255*4882a593Smuzhiyun 	value = 0;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (crtc)
258*4882a593Smuzhiyun 		value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO_SOURCE, value);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	/* Express [24MHz / target pixel clock] as an exact rational
263*4882a593Smuzhiyun 	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
264*4882a593Smuzhiyun 	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
265*4882a593Smuzhiyun 	 */
266*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
267*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
dce4_dp_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)270*4882a593Smuzhiyun void dce4_dp_audio_set_dto(struct radeon_device *rdev,
271*4882a593Smuzhiyun 			   struct radeon_crtc *crtc, unsigned int clock)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	u32 value;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	value = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
276*4882a593Smuzhiyun 	value |= DCCG_AUDIO_DTO1_USE_512FBR_DTO;
277*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO1_CNTL, value);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* Two dtos; generally use dto1 for DP */
280*4882a593Smuzhiyun 	value = 0;
281*4882a593Smuzhiyun 	value |= DCCG_AUDIO_DTO_SEL;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (crtc)
284*4882a593Smuzhiyun 		value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO_SOURCE, value);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Express [24MHz / target pixel clock] as an exact rational
289*4882a593Smuzhiyun 	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
290*4882a593Smuzhiyun 	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
291*4882a593Smuzhiyun 	 */
292*4882a593Smuzhiyun 	if (ASIC_IS_DCE41(rdev)) {
293*4882a593Smuzhiyun 		unsigned int div = (RREG32(DCE41_DENTIST_DISPCLK_CNTL) &
294*4882a593Smuzhiyun 			DENTIST_DPREFCLK_WDIVIDER_MASK) >>
295*4882a593Smuzhiyun 			DENTIST_DPREFCLK_WDIVIDER_SHIFT;
296*4882a593Smuzhiyun 		div = radeon_audio_decode_dfs_div(div);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		if (div)
299*4882a593Smuzhiyun 			clock = 100 * clock / div;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO1_PHASE, 24000);
303*4882a593Smuzhiyun 	WREG32(DCCG_AUDIO_DTO1_MODULE, clock);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
dce4_set_vbi_packet(struct drm_encoder * encoder,u32 offset)306*4882a593Smuzhiyun void dce4_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
309*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	WREG32(HDMI_VBI_PACKET_CONTROL + offset,
312*4882a593Smuzhiyun 		HDMI_NULL_SEND |	/* send null packets when required */
313*4882a593Smuzhiyun 		HDMI_GC_SEND |		/* send general control packets */
314*4882a593Smuzhiyun 		HDMI_GC_CONT);		/* send general control packets every frame */
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
dce4_hdmi_set_color_depth(struct drm_encoder * encoder,u32 offset,int bpc)317*4882a593Smuzhiyun void dce4_hdmi_set_color_depth(struct drm_encoder *encoder, u32 offset, int bpc)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
320*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
321*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
322*4882a593Smuzhiyun 	uint32_t val;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	val = RREG32(HDMI_CONTROL + offset);
325*4882a593Smuzhiyun 	val &= ~HDMI_DEEP_COLOR_ENABLE;
326*4882a593Smuzhiyun 	val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	switch (bpc) {
329*4882a593Smuzhiyun 		case 0:
330*4882a593Smuzhiyun 		case 6:
331*4882a593Smuzhiyun 		case 8:
332*4882a593Smuzhiyun 		case 16:
333*4882a593Smuzhiyun 		default:
334*4882a593Smuzhiyun 			DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
335*4882a593Smuzhiyun 					 connector->name, bpc);
336*4882a593Smuzhiyun 			break;
337*4882a593Smuzhiyun 		case 10:
338*4882a593Smuzhiyun 			val |= HDMI_DEEP_COLOR_ENABLE;
339*4882a593Smuzhiyun 			val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
340*4882a593Smuzhiyun 			DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
341*4882a593Smuzhiyun 					 connector->name);
342*4882a593Smuzhiyun 			break;
343*4882a593Smuzhiyun 		case 12:
344*4882a593Smuzhiyun 			val |= HDMI_DEEP_COLOR_ENABLE;
345*4882a593Smuzhiyun 			val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
346*4882a593Smuzhiyun 			DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
347*4882a593Smuzhiyun 					 connector->name);
348*4882a593Smuzhiyun 			break;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	WREG32(HDMI_CONTROL + offset, val);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
dce4_set_audio_packet(struct drm_encoder * encoder,u32 offset)354*4882a593Smuzhiyun void dce4_set_audio_packet(struct drm_encoder *encoder, u32 offset)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
357*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
360*4882a593Smuzhiyun 		AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	WREG32(AFMT_60958_0 + offset,
363*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_L(1));
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	WREG32(AFMT_60958_1 + offset,
366*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_R(2));
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	WREG32(AFMT_60958_2 + offset,
369*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
370*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
371*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
372*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
373*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
374*4882a593Smuzhiyun 		AFMT_60958_CS_CHANNEL_NUMBER_7(8));
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
377*4882a593Smuzhiyun 		AFMT_AUDIO_CHANNEL_ENABLE(0xff));
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
380*4882a593Smuzhiyun 	       HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
381*4882a593Smuzhiyun 	       HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	/* allow 60958 channel status and send audio packets fields to be updated */
384*4882a593Smuzhiyun 	WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
385*4882a593Smuzhiyun 		  AFMT_RESET_FIFO_WHEN_AUDIO_DIS | AFMT_60958_CS_UPDATE);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 
dce4_set_mute(struct drm_encoder * encoder,u32 offset,bool mute)389*4882a593Smuzhiyun void dce4_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
392*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (mute)
395*4882a593Smuzhiyun 		WREG32_OR(HDMI_GC + offset, HDMI_GC_AVMUTE);
396*4882a593Smuzhiyun 	else
397*4882a593Smuzhiyun 		WREG32_AND(HDMI_GC + offset, ~HDMI_GC_AVMUTE);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
evergreen_hdmi_enable(struct drm_encoder * encoder,bool enable)400*4882a593Smuzhiyun void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
403*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
404*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
405*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (!dig || !dig->afmt)
408*4882a593Smuzhiyun 		return;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (enable) {
411*4882a593Smuzhiyun 		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		if (connector && drm_detect_monitor_audio(radeon_connector_edid(connector))) {
414*4882a593Smuzhiyun 			WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset,
415*4882a593Smuzhiyun 			       HDMI_AVI_INFO_SEND | /* enable AVI info frames */
416*4882a593Smuzhiyun 			       HDMI_AVI_INFO_CONT | /* required for audio info values to be updated */
417*4882a593Smuzhiyun 			       HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
418*4882a593Smuzhiyun 			       HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
419*4882a593Smuzhiyun 			WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
420*4882a593Smuzhiyun 				  AFMT_AUDIO_SAMPLE_SEND);
421*4882a593Smuzhiyun 		} else {
422*4882a593Smuzhiyun 			WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset,
423*4882a593Smuzhiyun 			       HDMI_AVI_INFO_SEND | /* enable AVI info frames */
424*4882a593Smuzhiyun 			       HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
425*4882a593Smuzhiyun 			WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
426*4882a593Smuzhiyun 				   ~AFMT_AUDIO_SAMPLE_SEND);
427*4882a593Smuzhiyun 		}
428*4882a593Smuzhiyun 	} else {
429*4882a593Smuzhiyun 		WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
430*4882a593Smuzhiyun 			   ~AFMT_AUDIO_SAMPLE_SEND);
431*4882a593Smuzhiyun 		WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, 0);
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	dig->afmt->enabled = enable;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
437*4882a593Smuzhiyun 		  enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
evergreen_dp_enable(struct drm_encoder * encoder,bool enable)440*4882a593Smuzhiyun void evergreen_dp_enable(struct drm_encoder *encoder, bool enable)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
443*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
444*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
445*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
446*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (!dig || !dig->afmt)
449*4882a593Smuzhiyun 		return;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	if (enable && connector &&
452*4882a593Smuzhiyun 	    drm_detect_monitor_audio(radeon_connector_edid(connector))) {
453*4882a593Smuzhiyun 		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
454*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
455*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector;
456*4882a593Smuzhiyun 		uint32_t val;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
459*4882a593Smuzhiyun 			  AFMT_AUDIO_SAMPLE_SEND);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		WREG32(EVERGREEN_DP_SEC_TIMESTAMP + dig->afmt->offset,
462*4882a593Smuzhiyun 		       EVERGREEN_DP_SEC_TIMESTAMP_MODE(1));
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		if (!ASIC_IS_DCE6(rdev) && radeon_connector->con_priv) {
465*4882a593Smuzhiyun 			dig_connector = radeon_connector->con_priv;
466*4882a593Smuzhiyun 			val = RREG32(EVERGREEN_DP_SEC_AUD_N + dig->afmt->offset);
467*4882a593Smuzhiyun 			val &= ~EVERGREEN_DP_SEC_N_BASE_MULTIPLE(0xf);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 			if (dig_connector->dp_clock == 162000)
470*4882a593Smuzhiyun 				val |= EVERGREEN_DP_SEC_N_BASE_MULTIPLE(3);
471*4882a593Smuzhiyun 			else
472*4882a593Smuzhiyun 				val |= EVERGREEN_DP_SEC_N_BASE_MULTIPLE(5);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 			WREG32(EVERGREEN_DP_SEC_AUD_N + dig->afmt->offset, val);
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		WREG32(EVERGREEN_DP_SEC_CNTL + dig->afmt->offset,
478*4882a593Smuzhiyun 			EVERGREEN_DP_SEC_ASP_ENABLE |		/* Audio packet transmission */
479*4882a593Smuzhiyun 			EVERGREEN_DP_SEC_ATP_ENABLE |		/* Audio timestamp packet transmission */
480*4882a593Smuzhiyun 			EVERGREEN_DP_SEC_AIP_ENABLE |		/* Audio infoframe packet transmission */
481*4882a593Smuzhiyun 			EVERGREEN_DP_SEC_STREAM_ENABLE);	/* Master enable for secondary stream engine */
482*4882a593Smuzhiyun 	} else {
483*4882a593Smuzhiyun 		WREG32(EVERGREEN_DP_SEC_CNTL + dig->afmt->offset, 0);
484*4882a593Smuzhiyun 		WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
485*4882a593Smuzhiyun 			   ~AFMT_AUDIO_SAMPLE_SEND);
486*4882a593Smuzhiyun 	}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	dig->afmt->enabled = enable;
489*4882a593Smuzhiyun }
490