1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #include <linux/hdmi.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "radeon_audio.h"
27*4882a593Smuzhiyun #include "sid.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define DCE8_DCCG_AUDIO_DTO1_PHASE 0x05b8
30*4882a593Smuzhiyun #define DCE8_DCCG_AUDIO_DTO1_MODULE 0x05bc
31*4882a593Smuzhiyun
dce6_endpoint_rreg(struct radeon_device * rdev,u32 block_offset,u32 reg)32*4882a593Smuzhiyun u32 dce6_endpoint_rreg(struct radeon_device *rdev,
33*4882a593Smuzhiyun u32 block_offset, u32 reg)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun unsigned long flags;
36*4882a593Smuzhiyun u32 r;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun spin_lock_irqsave(&rdev->end_idx_lock, flags);
39*4882a593Smuzhiyun WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
40*4882a593Smuzhiyun r = RREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset);
41*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return r;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
dce6_endpoint_wreg(struct radeon_device * rdev,u32 block_offset,u32 reg,u32 v)46*4882a593Smuzhiyun void dce6_endpoint_wreg(struct radeon_device *rdev,
47*4882a593Smuzhiyun u32 block_offset, u32 reg, u32 v)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun unsigned long flags;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun spin_lock_irqsave(&rdev->end_idx_lock, flags);
52*4882a593Smuzhiyun if (ASIC_IS_DCE8(rdev))
53*4882a593Smuzhiyun WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
54*4882a593Smuzhiyun else
55*4882a593Smuzhiyun WREG32(AZ_F0_CODEC_ENDPOINT_INDEX + block_offset,
56*4882a593Smuzhiyun AZ_ENDPOINT_REG_WRITE_EN | AZ_ENDPOINT_REG_INDEX(reg));
57*4882a593Smuzhiyun WREG32(AZ_F0_CODEC_ENDPOINT_DATA + block_offset, v);
58*4882a593Smuzhiyun spin_unlock_irqrestore(&rdev->end_idx_lock, flags);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
dce6_afmt_get_connected_pins(struct radeon_device * rdev)61*4882a593Smuzhiyun static void dce6_afmt_get_connected_pins(struct radeon_device *rdev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun int i;
64*4882a593Smuzhiyun u32 offset, tmp;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun for (i = 0; i < rdev->audio.num_pins; i++) {
67*4882a593Smuzhiyun offset = rdev->audio.pin[i].offset;
68*4882a593Smuzhiyun tmp = RREG32_ENDPOINT(offset,
69*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
70*4882a593Smuzhiyun if (((tmp & PORT_CONNECTIVITY_MASK) >> PORT_CONNECTIVITY_SHIFT) == 1)
71*4882a593Smuzhiyun rdev->audio.pin[i].connected = false;
72*4882a593Smuzhiyun else
73*4882a593Smuzhiyun rdev->audio.pin[i].connected = true;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
dce6_audio_get_pin(struct radeon_device * rdev)77*4882a593Smuzhiyun struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct drm_encoder *encoder;
80*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder;
81*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig;
82*4882a593Smuzhiyun struct r600_audio_pin *pin = NULL;
83*4882a593Smuzhiyun int i, pin_count;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun dce6_afmt_get_connected_pins(rdev);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = 0; i < rdev->audio.num_pins; i++) {
88*4882a593Smuzhiyun if (rdev->audio.pin[i].connected) {
89*4882a593Smuzhiyun pin = &rdev->audio.pin[i];
90*4882a593Smuzhiyun pin_count = 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun list_for_each_entry(encoder, &rdev->ddev->mode_config.encoder_list, head) {
93*4882a593Smuzhiyun if (radeon_encoder_is_digital(encoder)) {
94*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(encoder);
95*4882a593Smuzhiyun dig = radeon_encoder->enc_priv;
96*4882a593Smuzhiyun if (dig->pin == pin)
97*4882a593Smuzhiyun pin_count++;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (pin_count == 0)
102*4882a593Smuzhiyun return pin;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun if (!pin)
106*4882a593Smuzhiyun DRM_ERROR("No connected audio pins found!\n");
107*4882a593Smuzhiyun return pin;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
dce6_afmt_select_pin(struct drm_encoder * encoder)110*4882a593Smuzhiyun void dce6_afmt_select_pin(struct drm_encoder *encoder)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
113*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
114*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (!dig || !dig->afmt || !dig->pin)
117*4882a593Smuzhiyun return;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun WREG32(AFMT_AUDIO_SRC_CONTROL + dig->afmt->offset,
120*4882a593Smuzhiyun AFMT_AUDIO_SRC_SELECT(dig->pin->id));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
dce6_afmt_write_latency_fields(struct drm_encoder * encoder,struct drm_connector * connector,struct drm_display_mode * mode)123*4882a593Smuzhiyun void dce6_afmt_write_latency_fields(struct drm_encoder *encoder,
124*4882a593Smuzhiyun struct drm_connector *connector,
125*4882a593Smuzhiyun struct drm_display_mode *mode)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
128*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
129*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
130*4882a593Smuzhiyun u32 tmp = 0;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (!dig || !dig->afmt || !dig->pin)
133*4882a593Smuzhiyun return;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
136*4882a593Smuzhiyun if (connector->latency_present[1])
137*4882a593Smuzhiyun tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
138*4882a593Smuzhiyun AUDIO_LIPSYNC(connector->audio_latency[1]);
139*4882a593Smuzhiyun else
140*4882a593Smuzhiyun tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0);
141*4882a593Smuzhiyun } else {
142*4882a593Smuzhiyun if (connector->latency_present[0])
143*4882a593Smuzhiyun tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
144*4882a593Smuzhiyun AUDIO_LIPSYNC(connector->audio_latency[0]);
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun tmp = VIDEO_LIPSYNC(0) | AUDIO_LIPSYNC(0);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun WREG32_ENDPOINT(dig->pin->offset,
149*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
dce6_afmt_hdmi_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)152*4882a593Smuzhiyun void dce6_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
153*4882a593Smuzhiyun u8 *sadb, int sad_count)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
156*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
157*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
158*4882a593Smuzhiyun u32 tmp;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun if (!dig || !dig->afmt || !dig->pin)
161*4882a593Smuzhiyun return;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* program the speaker allocation */
164*4882a593Smuzhiyun tmp = RREG32_ENDPOINT(dig->pin->offset,
165*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
166*4882a593Smuzhiyun tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
167*4882a593Smuzhiyun /* set HDMI mode */
168*4882a593Smuzhiyun tmp |= HDMI_CONNECTION;
169*4882a593Smuzhiyun if (sad_count)
170*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(sadb[0]);
171*4882a593Smuzhiyun else
172*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(5); /* stereo */
173*4882a593Smuzhiyun WREG32_ENDPOINT(dig->pin->offset,
174*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
dce6_afmt_dp_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)177*4882a593Smuzhiyun void dce6_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
178*4882a593Smuzhiyun u8 *sadb, int sad_count)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
181*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
182*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
183*4882a593Smuzhiyun u32 tmp;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (!dig || !dig->afmt || !dig->pin)
186*4882a593Smuzhiyun return;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* program the speaker allocation */
189*4882a593Smuzhiyun tmp = RREG32_ENDPOINT(dig->pin->offset,
190*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
191*4882a593Smuzhiyun tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
192*4882a593Smuzhiyun /* set DP mode */
193*4882a593Smuzhiyun tmp |= DP_CONNECTION;
194*4882a593Smuzhiyun if (sad_count)
195*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(sadb[0]);
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(5); /* stereo */
198*4882a593Smuzhiyun WREG32_ENDPOINT(dig->pin->offset,
199*4882a593Smuzhiyun AZ_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
dce6_afmt_write_sad_regs(struct drm_encoder * encoder,struct cea_sad * sads,int sad_count)202*4882a593Smuzhiyun void dce6_afmt_write_sad_regs(struct drm_encoder *encoder,
203*4882a593Smuzhiyun struct cea_sad *sads, int sad_count)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun int i;
206*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
207*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
208*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
209*4882a593Smuzhiyun static const u16 eld_reg_to_type[][2] = {
210*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
211*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
212*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
213*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
214*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
215*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
216*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
217*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
218*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
219*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
220*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
221*4882a593Smuzhiyun { AZ_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (!dig || !dig->afmt || !dig->pin)
225*4882a593Smuzhiyun return;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
228*4882a593Smuzhiyun u32 value = 0;
229*4882a593Smuzhiyun u8 stereo_freqs = 0;
230*4882a593Smuzhiyun int max_channels = -1;
231*4882a593Smuzhiyun int j;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun for (j = 0; j < sad_count; j++) {
234*4882a593Smuzhiyun struct cea_sad *sad = &sads[j];
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (sad->format == eld_reg_to_type[i][1]) {
237*4882a593Smuzhiyun if (sad->channels > max_channels) {
238*4882a593Smuzhiyun value = MAX_CHANNELS(sad->channels) |
239*4882a593Smuzhiyun DESCRIPTOR_BYTE_2(sad->byte2) |
240*4882a593Smuzhiyun SUPPORTED_FREQUENCIES(sad->freq);
241*4882a593Smuzhiyun max_channels = sad->channels;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
245*4882a593Smuzhiyun stereo_freqs |= sad->freq;
246*4882a593Smuzhiyun else
247*4882a593Smuzhiyun break;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun WREG32_ENDPOINT(dig->pin->offset, eld_reg_to_type[i][0], value);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
dce6_audio_enable(struct radeon_device * rdev,struct r600_audio_pin * pin,u8 enable_mask)257*4882a593Smuzhiyun void dce6_audio_enable(struct radeon_device *rdev,
258*4882a593Smuzhiyun struct r600_audio_pin *pin,
259*4882a593Smuzhiyun u8 enable_mask)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun if (!pin)
262*4882a593Smuzhiyun return;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun WREG32_ENDPOINT(pin->offset, AZ_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
265*4882a593Smuzhiyun enable_mask ? AUDIO_ENABLED : 0);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
dce6_hdmi_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)268*4882a593Smuzhiyun void dce6_hdmi_audio_set_dto(struct radeon_device *rdev,
269*4882a593Smuzhiyun struct radeon_crtc *crtc, unsigned int clock)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun /* Two dtos; generally use dto0 for HDMI */
272*4882a593Smuzhiyun u32 value = 0;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (crtc)
275*4882a593Smuzhiyun value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SOURCE, value);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* Express [24MHz / target pixel clock] as an exact rational
280*4882a593Smuzhiyun * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
281*4882a593Smuzhiyun * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_PHASE, 24000);
284*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
dce6_dp_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)287*4882a593Smuzhiyun void dce6_dp_audio_set_dto(struct radeon_device *rdev,
288*4882a593Smuzhiyun struct radeon_crtc *crtc, unsigned int clock)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun /* Two dtos; generally use dto1 for DP */
291*4882a593Smuzhiyun u32 value = 0;
292*4882a593Smuzhiyun value |= DCCG_AUDIO_DTO_SEL;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (crtc)
295*4882a593Smuzhiyun value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SOURCE, value);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Express [24MHz / target pixel clock] as an exact rational
300*4882a593Smuzhiyun * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
301*4882a593Smuzhiyun * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
302*4882a593Smuzhiyun */
303*4882a593Smuzhiyun if (ASIC_IS_DCE8(rdev)) {
304*4882a593Smuzhiyun unsigned int div = (RREG32(DENTIST_DISPCLK_CNTL) &
305*4882a593Smuzhiyun DENTIST_DPREFCLK_WDIVIDER_MASK) >>
306*4882a593Smuzhiyun DENTIST_DPREFCLK_WDIVIDER_SHIFT;
307*4882a593Smuzhiyun div = radeon_audio_decode_dfs_div(div);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun if (div)
310*4882a593Smuzhiyun clock = clock * 100 / div;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun WREG32(DCE8_DCCG_AUDIO_DTO1_PHASE, 24000);
313*4882a593Smuzhiyun WREG32(DCE8_DCCG_AUDIO_DTO1_MODULE, clock);
314*4882a593Smuzhiyun } else {
315*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_PHASE, 24000);
316*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_MODULE, clock);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun }
319