1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun * Copyright 2014 Rafał Miłecki
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun */
23*4882a593Smuzhiyun #include <linux/hdmi.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "radeon.h"
26*4882a593Smuzhiyun #include "radeon_asic.h"
27*4882a593Smuzhiyun #include "radeon_audio.h"
28*4882a593Smuzhiyun #include "r600d.h"
29*4882a593Smuzhiyun
dce3_2_afmt_hdmi_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)30*4882a593Smuzhiyun void dce3_2_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
31*4882a593Smuzhiyun u8 *sadb, int sad_count)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
34*4882a593Smuzhiyun u32 tmp;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* program the speaker allocation */
37*4882a593Smuzhiyun tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
38*4882a593Smuzhiyun tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
39*4882a593Smuzhiyun /* set HDMI mode */
40*4882a593Smuzhiyun tmp |= HDMI_CONNECTION;
41*4882a593Smuzhiyun if (sad_count)
42*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(sadb[0]);
43*4882a593Smuzhiyun else
44*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(5); /* stereo */
45*4882a593Smuzhiyun WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
dce3_2_afmt_dp_write_speaker_allocation(struct drm_encoder * encoder,u8 * sadb,int sad_count)48*4882a593Smuzhiyun void dce3_2_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
49*4882a593Smuzhiyun u8 *sadb, int sad_count)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
52*4882a593Smuzhiyun u32 tmp;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* program the speaker allocation */
55*4882a593Smuzhiyun tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
56*4882a593Smuzhiyun tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
57*4882a593Smuzhiyun /* set DP mode */
58*4882a593Smuzhiyun tmp |= DP_CONNECTION;
59*4882a593Smuzhiyun if (sad_count)
60*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(sadb[0]);
61*4882a593Smuzhiyun else
62*4882a593Smuzhiyun tmp |= SPEAKER_ALLOCATION(5); /* stereo */
63*4882a593Smuzhiyun WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
dce3_2_afmt_write_sad_regs(struct drm_encoder * encoder,struct cea_sad * sads,int sad_count)66*4882a593Smuzhiyun void dce3_2_afmt_write_sad_regs(struct drm_encoder *encoder,
67*4882a593Smuzhiyun struct cea_sad *sads, int sad_count)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun int i;
70*4882a593Smuzhiyun struct radeon_device *rdev = encoder->dev->dev_private;
71*4882a593Smuzhiyun static const u16 eld_reg_to_type[][2] = {
72*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
73*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
74*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
75*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
76*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
77*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
78*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
79*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
80*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
81*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
82*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
83*4882a593Smuzhiyun { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
87*4882a593Smuzhiyun u32 value = 0;
88*4882a593Smuzhiyun u8 stereo_freqs = 0;
89*4882a593Smuzhiyun int max_channels = -1;
90*4882a593Smuzhiyun int j;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun for (j = 0; j < sad_count; j++) {
93*4882a593Smuzhiyun struct cea_sad *sad = &sads[j];
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (sad->format == eld_reg_to_type[i][1]) {
96*4882a593Smuzhiyun if (sad->channels > max_channels) {
97*4882a593Smuzhiyun value = MAX_CHANNELS(sad->channels) |
98*4882a593Smuzhiyun DESCRIPTOR_BYTE_2(sad->byte2) |
99*4882a593Smuzhiyun SUPPORTED_FREQUENCIES(sad->freq);
100*4882a593Smuzhiyun max_channels = sad->channels;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
104*4882a593Smuzhiyun stereo_freqs |= sad->freq;
105*4882a593Smuzhiyun else
106*4882a593Smuzhiyun break;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
dce3_2_audio_set_dto(struct radeon_device * rdev,struct radeon_crtc * crtc,unsigned int clock)116*4882a593Smuzhiyun void dce3_2_audio_set_dto(struct radeon_device *rdev,
117*4882a593Smuzhiyun struct radeon_crtc *crtc, unsigned int clock)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct radeon_encoder *radeon_encoder;
120*4882a593Smuzhiyun struct radeon_encoder_atom_dig *dig;
121*4882a593Smuzhiyun unsigned int max_ratio = clock / 24000;
122*4882a593Smuzhiyun u32 dto_phase;
123*4882a593Smuzhiyun u32 wallclock_ratio;
124*4882a593Smuzhiyun u32 dto_cntl;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (!crtc)
127*4882a593Smuzhiyun return;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun radeon_encoder = to_radeon_encoder(crtc->encoder);
130*4882a593Smuzhiyun dig = radeon_encoder->enc_priv;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (!dig)
133*4882a593Smuzhiyun return;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (max_ratio >= 8) {
136*4882a593Smuzhiyun dto_phase = 192 * 1000;
137*4882a593Smuzhiyun wallclock_ratio = 3;
138*4882a593Smuzhiyun } else if (max_ratio >= 4) {
139*4882a593Smuzhiyun dto_phase = 96 * 1000;
140*4882a593Smuzhiyun wallclock_ratio = 2;
141*4882a593Smuzhiyun } else if (max_ratio >= 2) {
142*4882a593Smuzhiyun dto_phase = 48 * 1000;
143*4882a593Smuzhiyun wallclock_ratio = 1;
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun dto_phase = 24 * 1000;
146*4882a593Smuzhiyun wallclock_ratio = 0;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Express [24MHz / target pixel clock] as an exact rational
150*4882a593Smuzhiyun * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
151*4882a593Smuzhiyun * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun if (dig->dig_encoder == 0) {
154*4882a593Smuzhiyun dto_cntl = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
155*4882a593Smuzhiyun dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
156*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_CNTL, dto_cntl);
157*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
158*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
159*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
160*4882a593Smuzhiyun } else {
161*4882a593Smuzhiyun dto_cntl = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
162*4882a593Smuzhiyun dto_cntl |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
163*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_CNTL, dto_cntl);
164*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_PHASE, dto_phase);
165*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO1_MODULE, clock);
166*4882a593Smuzhiyun WREG32(DCCG_AUDIO_DTO_SELECT, 1); /* select DTO1 */
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
dce3_2_hdmi_update_acr(struct drm_encoder * encoder,long offset,const struct radeon_hdmi_acr * acr)170*4882a593Smuzhiyun void dce3_2_hdmi_update_acr(struct drm_encoder *encoder, long offset,
171*4882a593Smuzhiyun const struct radeon_hdmi_acr *acr)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
174*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun WREG32(DCE3_HDMI0_ACR_PACKET_CONTROL + offset,
177*4882a593Smuzhiyun HDMI0_ACR_SOURCE | /* select SW CTS value */
178*4882a593Smuzhiyun HDMI0_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_32_0 + offset,
181*4882a593Smuzhiyun HDMI0_ACR_CTS_32(acr->cts_32khz),
182*4882a593Smuzhiyun ~HDMI0_ACR_CTS_32_MASK);
183*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_32_1 + offset,
184*4882a593Smuzhiyun HDMI0_ACR_N_32(acr->n_32khz),
185*4882a593Smuzhiyun ~HDMI0_ACR_N_32_MASK);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_44_0 + offset,
188*4882a593Smuzhiyun HDMI0_ACR_CTS_44(acr->cts_44_1khz),
189*4882a593Smuzhiyun ~HDMI0_ACR_CTS_44_MASK);
190*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_44_1 + offset,
191*4882a593Smuzhiyun HDMI0_ACR_N_44(acr->n_44_1khz),
192*4882a593Smuzhiyun ~HDMI0_ACR_N_44_MASK);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_48_0 + offset,
195*4882a593Smuzhiyun HDMI0_ACR_CTS_48(acr->cts_48khz),
196*4882a593Smuzhiyun ~HDMI0_ACR_CTS_48_MASK);
197*4882a593Smuzhiyun WREG32_P(HDMI0_ACR_48_1 + offset,
198*4882a593Smuzhiyun HDMI0_ACR_N_48(acr->n_48khz),
199*4882a593Smuzhiyun ~HDMI0_ACR_N_48_MASK);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
dce3_2_set_audio_packet(struct drm_encoder * encoder,u32 offset)202*4882a593Smuzhiyun void dce3_2_set_audio_packet(struct drm_encoder *encoder, u32 offset)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
205*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
208*4882a593Smuzhiyun HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
209*4882a593Smuzhiyun HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
212*4882a593Smuzhiyun AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
213*4882a593Smuzhiyun AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL0 + offset,
216*4882a593Smuzhiyun HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
217*4882a593Smuzhiyun HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun WREG32_OR(HDMI0_INFOFRAME_CONTROL1 + offset,
220*4882a593Smuzhiyun HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
dce3_2_set_mute(struct drm_encoder * encoder,u32 offset,bool mute)223*4882a593Smuzhiyun void dce3_2_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct drm_device *dev = encoder->dev;
226*4882a593Smuzhiyun struct radeon_device *rdev = dev->dev_private;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (mute)
229*4882a593Smuzhiyun WREG32_OR(HDMI0_GC + offset, HDMI0_GC_AVMUTE);
230*4882a593Smuzhiyun else
231*4882a593Smuzhiyun WREG32_AND(HDMI0_GC + offset, ~HDMI0_GC_AVMUTE);
232*4882a593Smuzhiyun }
233