xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/cypress_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "atom.h"
28*4882a593Smuzhiyun #include "cypress_dpm.h"
29*4882a593Smuzhiyun #include "evergreend.h"
30*4882a593Smuzhiyun #include "r600_dpm.h"
31*4882a593Smuzhiyun #include "radeon.h"
32*4882a593Smuzhiyun #include "radeon_asic.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SMC_RAM_END 0x8000
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F0           0x0a
37*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F1           0x0b
38*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F2           0x0c
39*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F3           0x0d
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MC_CG_SEQ_DRAMCONF_S0       0x05
42*4882a593Smuzhiyun #define MC_CG_SEQ_DRAMCONF_S1       0x06
43*4882a593Smuzhiyun #define MC_CG_SEQ_YCLK_SUSPEND      0x04
44*4882a593Smuzhiyun #define MC_CG_SEQ_YCLK_RESUME       0x0a
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
47*4882a593Smuzhiyun struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
48*4882a593Smuzhiyun struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
49*4882a593Smuzhiyun 
cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)50*4882a593Smuzhiyun static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
51*4882a593Smuzhiyun 						 bool enable)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
54*4882a593Smuzhiyun 	u32 tmp, bif;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
57*4882a593Smuzhiyun 	if (enable) {
58*4882a593Smuzhiyun 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
59*4882a593Smuzhiyun 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
60*4882a593Smuzhiyun 			if (!pi->boot_in_gen2) {
61*4882a593Smuzhiyun 				bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
62*4882a593Smuzhiyun 				bif |= CG_CLIENT_REQ(0xd);
63*4882a593Smuzhiyun 				WREG32(CG_BIF_REQ_AND_RSP, bif);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 				tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
66*4882a593Smuzhiyun 				tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
67*4882a593Smuzhiyun 				tmp |= LC_GEN2_EN_STRAP;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 				tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
70*4882a593Smuzhiyun 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
71*4882a593Smuzhiyun 				udelay(10);
72*4882a593Smuzhiyun 				tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
73*4882a593Smuzhiyun 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
74*4882a593Smuzhiyun 			}
75*4882a593Smuzhiyun 		}
76*4882a593Smuzhiyun 	} else {
77*4882a593Smuzhiyun 		if (!pi->boot_in_gen2) {
78*4882a593Smuzhiyun 			tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
79*4882a593Smuzhiyun 			tmp &= ~LC_GEN2_EN_STRAP;
80*4882a593Smuzhiyun 		}
81*4882a593Smuzhiyun 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
82*4882a593Smuzhiyun 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
83*4882a593Smuzhiyun 			WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
cypress_enable_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)87*4882a593Smuzhiyun static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
88*4882a593Smuzhiyun 					     bool enable)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (enable)
93*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
94*4882a593Smuzhiyun 	else
95*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #if 0
99*4882a593Smuzhiyun static int cypress_enter_ulp_state(struct radeon_device *rdev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (pi->gfx_clock_gating) {
104*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
105*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
106*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
112*4882a593Smuzhiyun 		 ~HOST_SMC_MSG_MASK);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	udelay(7000);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun #endif
119*4882a593Smuzhiyun 
cypress_gfx_clock_gating_enable(struct radeon_device * rdev,bool enable)120*4882a593Smuzhiyun static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
121*4882a593Smuzhiyun 					    bool enable)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	if (enable) {
126*4882a593Smuzhiyun 		if (eg_pi->light_sleep) {
127*4882a593Smuzhiyun 			WREG32(GRBM_GFX_INDEX, 0xC0000000);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
130*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
131*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
132*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
133*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
134*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
135*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
136*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
137*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
138*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
139*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
140*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 			WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
143*4882a593Smuzhiyun 		}
144*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
145*4882a593Smuzhiyun 	} else {
146*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
147*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
148*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
149*4882a593Smuzhiyun 		RREG32(GB_ADDR_CONFIG);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 		if (eg_pi->light_sleep) {
152*4882a593Smuzhiyun 			WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 			WREG32(GRBM_GFX_INDEX, 0xC0000000);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_0, 0);
157*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_1, 0);
158*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_2, 0);
159*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_3, 0);
160*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_4, 0);
161*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_5, 0);
162*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_6, 0);
163*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_7, 0);
164*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_8, 0);
165*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_9, 0);
166*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_10, 0);
167*4882a593Smuzhiyun 			WREG32_CG(CG_CGLS_TILE_11, 0);
168*4882a593Smuzhiyun 		}
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
cypress_mg_clock_gating_enable(struct radeon_device * rdev,bool enable)172*4882a593Smuzhiyun static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
173*4882a593Smuzhiyun 					   bool enable)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
176*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (enable) {
179*4882a593Smuzhiyun 		u32 cgts_sm_ctrl_reg;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		if (rdev->family == CHIP_CEDAR)
182*4882a593Smuzhiyun 			cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
183*4882a593Smuzhiyun 		else if (rdev->family == CHIP_REDWOOD)
184*4882a593Smuzhiyun 			cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
185*4882a593Smuzhiyun 		else
186*4882a593Smuzhiyun 			cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		WREG32(GRBM_GFX_INDEX, 0xC0000000);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
191*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
192*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
193*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (pi->mgcgtssm)
196*4882a593Smuzhiyun 			WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		if (eg_pi->mcls) {
199*4882a593Smuzhiyun 			WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
200*4882a593Smuzhiyun 			WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
201*4882a593Smuzhiyun 			WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
202*4882a593Smuzhiyun 			WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
203*4882a593Smuzhiyun 			WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
204*4882a593Smuzhiyun 			WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
205*4882a593Smuzhiyun 			WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
206*4882a593Smuzhiyun 			WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
207*4882a593Smuzhiyun 		}
208*4882a593Smuzhiyun 	} else {
209*4882a593Smuzhiyun 		WREG32(GRBM_GFX_INDEX, 0xC0000000);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
212*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
213*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
214*4882a593Smuzhiyun 		WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		if (pi->mgcgtssm)
217*4882a593Smuzhiyun 			WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
cypress_enable_spread_spectrum(struct radeon_device * rdev,bool enable)221*4882a593Smuzhiyun void cypress_enable_spread_spectrum(struct radeon_device *rdev,
222*4882a593Smuzhiyun 				    bool enable)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (enable) {
227*4882a593Smuzhiyun 		if (pi->sclk_ss)
228*4882a593Smuzhiyun 			WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		if (pi->mclk_ss)
231*4882a593Smuzhiyun 			WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
232*4882a593Smuzhiyun 	} else {
233*4882a593Smuzhiyun 		WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
234*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
235*4882a593Smuzhiyun 		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
236*4882a593Smuzhiyun 		WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
cypress_start_dpm(struct radeon_device * rdev)240*4882a593Smuzhiyun void cypress_start_dpm(struct radeon_device *rdev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
cypress_enable_sclk_control(struct radeon_device * rdev,bool enable)245*4882a593Smuzhiyun void cypress_enable_sclk_control(struct radeon_device *rdev,
246*4882a593Smuzhiyun 				 bool enable)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	if (enable)
249*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
250*4882a593Smuzhiyun 	else
251*4882a593Smuzhiyun 		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
cypress_enable_mclk_control(struct radeon_device * rdev,bool enable)254*4882a593Smuzhiyun void cypress_enable_mclk_control(struct radeon_device *rdev,
255*4882a593Smuzhiyun 				 bool enable)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	if (enable)
258*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
259*4882a593Smuzhiyun 	else
260*4882a593Smuzhiyun 		WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
cypress_notify_smc_display_change(struct radeon_device * rdev,bool has_display)263*4882a593Smuzhiyun int cypress_notify_smc_display_change(struct radeon_device *rdev,
264*4882a593Smuzhiyun 				      bool has_display)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	PPSMC_Msg msg = has_display ?
267*4882a593Smuzhiyun 		(PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
270*4882a593Smuzhiyun 		return -EINVAL;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
cypress_program_response_times(struct radeon_device * rdev)275*4882a593Smuzhiyun void cypress_program_response_times(struct radeon_device *rdev)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	u32 reference_clock;
278*4882a593Smuzhiyun 	u32 mclk_switch_limit;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	reference_clock = radeon_get_xclk(rdev);
281*4882a593Smuzhiyun 	mclk_switch_limit = (460 * reference_clock) / 100;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	rv770_write_smc_soft_register(rdev,
284*4882a593Smuzhiyun 				      RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
285*4882a593Smuzhiyun 				      mclk_switch_limit);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	rv770_write_smc_soft_register(rdev,
288*4882a593Smuzhiyun 				      RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	rv770_write_smc_soft_register(rdev,
291*4882a593Smuzhiyun 				      RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	rv770_program_response_times(rdev);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (ASIC_IS_LOMBOK(rdev))
296*4882a593Smuzhiyun 		rv770_write_smc_soft_register(rdev,
297*4882a593Smuzhiyun 					      RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
cypress_pcie_performance_request(struct radeon_device * rdev,u8 perf_req,bool advertise)301*4882a593Smuzhiyun static int cypress_pcie_performance_request(struct radeon_device *rdev,
302*4882a593Smuzhiyun 					    u8 perf_req, bool advertise)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
305*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun 	u32 tmp;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	udelay(10);
310*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
311*4882a593Smuzhiyun 	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
312*4882a593Smuzhiyun 		return 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
315*4882a593Smuzhiyun 	if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
316*4882a593Smuzhiyun 	    (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
317*4882a593Smuzhiyun 		eg_pi->pcie_performance_request_registered = true;
318*4882a593Smuzhiyun 		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
319*4882a593Smuzhiyun 	} else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
320*4882a593Smuzhiyun 		   eg_pi->pcie_performance_request_registered) {
321*4882a593Smuzhiyun 		eg_pi->pcie_performance_request_registered = false;
322*4882a593Smuzhiyun 		return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
cypress_advertise_gen2_capability(struct radeon_device * rdev)329*4882a593Smuzhiyun void cypress_advertise_gen2_capability(struct radeon_device *rdev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
332*4882a593Smuzhiyun 	u32 tmp;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
335*4882a593Smuzhiyun 	radeon_acpi_pcie_notify_device_ready(rdev);
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
341*4882a593Smuzhiyun 	    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
342*4882a593Smuzhiyun 		pi->pcie_gen2 = true;
343*4882a593Smuzhiyun 	else
344*4882a593Smuzhiyun 		pi->pcie_gen2 = false;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	if (!pi->pcie_gen2)
347*4882a593Smuzhiyun 		cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
cypress_get_maximum_link_speed(struct radeon_ps * radeon_state)351*4882a593Smuzhiyun static enum radeon_pcie_gen cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
356*4882a593Smuzhiyun 		return 1;
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
cypress_notify_link_speed_change_after_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)360*4882a593Smuzhiyun void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
361*4882a593Smuzhiyun 							 struct radeon_ps *radeon_new_state,
362*4882a593Smuzhiyun 							 struct radeon_ps *radeon_current_state)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	enum radeon_pcie_gen pcie_link_speed_target =
365*4882a593Smuzhiyun 		cypress_get_maximum_link_speed(radeon_new_state);
366*4882a593Smuzhiyun 	enum radeon_pcie_gen pcie_link_speed_current =
367*4882a593Smuzhiyun 		cypress_get_maximum_link_speed(radeon_current_state);
368*4882a593Smuzhiyun 	u8 request;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (pcie_link_speed_target < pcie_link_speed_current) {
371*4882a593Smuzhiyun 		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
372*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN1;
373*4882a593Smuzhiyun 		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
374*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN2;
375*4882a593Smuzhiyun 		else
376*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN3;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 		cypress_pcie_performance_request(rdev, request, false);
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
cypress_notify_link_speed_change_before_state_change(struct radeon_device * rdev,struct radeon_ps * radeon_new_state,struct radeon_ps * radeon_current_state)382*4882a593Smuzhiyun void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
383*4882a593Smuzhiyun 							  struct radeon_ps *radeon_new_state,
384*4882a593Smuzhiyun 							  struct radeon_ps *radeon_current_state)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	enum radeon_pcie_gen pcie_link_speed_target =
387*4882a593Smuzhiyun 		cypress_get_maximum_link_speed(radeon_new_state);
388*4882a593Smuzhiyun 	enum radeon_pcie_gen pcie_link_speed_current =
389*4882a593Smuzhiyun 		cypress_get_maximum_link_speed(radeon_current_state);
390*4882a593Smuzhiyun 	u8 request;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (pcie_link_speed_target > pcie_link_speed_current) {
393*4882a593Smuzhiyun 		if (pcie_link_speed_target == RADEON_PCIE_GEN1)
394*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN1;
395*4882a593Smuzhiyun 		else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
396*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN2;
397*4882a593Smuzhiyun 		else
398*4882a593Smuzhiyun 			request = PCIE_PERF_REQ_PECI_GEN3;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		cypress_pcie_performance_request(rdev, request, false);
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
cypress_populate_voltage_value(struct radeon_device * rdev,struct atom_voltage_table * table,u16 value,RV770_SMC_VOLTAGE_VALUE * voltage)404*4882a593Smuzhiyun static int cypress_populate_voltage_value(struct radeon_device *rdev,
405*4882a593Smuzhiyun 					  struct atom_voltage_table *table,
406*4882a593Smuzhiyun 					  u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	unsigned int i;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
411*4882a593Smuzhiyun 		if (value <= table->entries[i].value) {
412*4882a593Smuzhiyun 			voltage->index = (u8)i;
413*4882a593Smuzhiyun 			voltage->value = cpu_to_be16(table->entries[i].value);
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		}
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (i == table->count)
419*4882a593Smuzhiyun 		return -EINVAL;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
cypress_get_strobe_mode_settings(struct radeon_device * rdev,u32 mclk)424*4882a593Smuzhiyun u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
427*4882a593Smuzhiyun 	u8 result = 0;
428*4882a593Smuzhiyun 	bool strobe_mode = false;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (pi->mem_gddr5) {
431*4882a593Smuzhiyun 		if (mclk <= pi->mclk_strobe_mode_threshold)
432*4882a593Smuzhiyun 			strobe_mode = true;
433*4882a593Smuzhiyun 		result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 		if (strobe_mode)
436*4882a593Smuzhiyun 			result |= SMC_STROBE_ENABLE;
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	return result;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
cypress_map_clkf_to_ibias(struct radeon_device * rdev,u32 clkf)442*4882a593Smuzhiyun u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	u32 ref_clk = rdev->clock.mpll.reference_freq;
445*4882a593Smuzhiyun 	u32 vco = clkf * ref_clk;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* 100 Mhz ref clk */
448*4882a593Smuzhiyun 	if (ref_clk == 10000) {
449*4882a593Smuzhiyun 		if (vco > 500000)
450*4882a593Smuzhiyun 			return 0xC6;
451*4882a593Smuzhiyun 		if (vco > 400000)
452*4882a593Smuzhiyun 			return 0x9D;
453*4882a593Smuzhiyun 		if (vco > 330000)
454*4882a593Smuzhiyun 			return 0x6C;
455*4882a593Smuzhiyun 		if (vco > 250000)
456*4882a593Smuzhiyun 			return 0x2B;
457*4882a593Smuzhiyun 		if (vco >  160000)
458*4882a593Smuzhiyun 			return 0x5B;
459*4882a593Smuzhiyun 		if (vco > 120000)
460*4882a593Smuzhiyun 			return 0x0A;
461*4882a593Smuzhiyun 		return 0x4B;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* 27 Mhz ref clk */
465*4882a593Smuzhiyun 	if (vco > 250000)
466*4882a593Smuzhiyun 		return 0x8B;
467*4882a593Smuzhiyun 	if (vco > 200000)
468*4882a593Smuzhiyun 		return 0xCC;
469*4882a593Smuzhiyun 	if (vco > 150000)
470*4882a593Smuzhiyun 		return 0x9B;
471*4882a593Smuzhiyun 	return 0x6B;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
cypress_populate_mclk_value(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock,RV7XX_SMC_MCLK_VALUE * mclk,bool strobe_mode,bool dll_state_on)474*4882a593Smuzhiyun static int cypress_populate_mclk_value(struct radeon_device *rdev,
475*4882a593Smuzhiyun 				       u32 engine_clock, u32 memory_clock,
476*4882a593Smuzhiyun 				       RV7XX_SMC_MCLK_VALUE *mclk,
477*4882a593Smuzhiyun 				       bool strobe_mode, bool dll_state_on)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl =
482*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_ad_func_cntl;
483*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl_2 =
484*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
485*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl =
486*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_dq_func_cntl;
487*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl_2 =
488*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
489*4882a593Smuzhiyun 	u32 mclk_pwrmgt_cntl =
490*4882a593Smuzhiyun 		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
491*4882a593Smuzhiyun 	u32 dll_cntl =
492*4882a593Smuzhiyun 		pi->clk_regs.rv770.dll_cntl;
493*4882a593Smuzhiyun 	u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
494*4882a593Smuzhiyun 	u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
495*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
496*4882a593Smuzhiyun 	u32 ibias;
497*4882a593Smuzhiyun 	u32 dll_speed;
498*4882a593Smuzhiyun 	int ret;
499*4882a593Smuzhiyun 	u32 mc_seq_misc7;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
502*4882a593Smuzhiyun 					     memory_clock, strobe_mode, &dividers);
503*4882a593Smuzhiyun 	if (ret)
504*4882a593Smuzhiyun 		return ret;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	if (!strobe_mode) {
507*4882a593Smuzhiyun 		mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 		if(mc_seq_misc7 & 0x8000000)
510*4882a593Smuzhiyun 			dividers.post_div = 1;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	mpll_ad_func_cntl &= ~(CLKR_MASK |
516*4882a593Smuzhiyun 			       YCLK_POST_DIV_MASK |
517*4882a593Smuzhiyun 			       CLKF_MASK |
518*4882a593Smuzhiyun 			       CLKFRAC_MASK |
519*4882a593Smuzhiyun 			       IBIAS_MASK);
520*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKR(dividers.ref_div);
521*4882a593Smuzhiyun 	mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
522*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
523*4882a593Smuzhiyun 	mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
524*4882a593Smuzhiyun 	mpll_ad_func_cntl |= IBIAS(ibias);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (dividers.vco_mode)
527*4882a593Smuzhiyun 		mpll_ad_func_cntl_2 |= VCO_MODE;
528*4882a593Smuzhiyun 	else
529*4882a593Smuzhiyun 		mpll_ad_func_cntl_2 &= ~VCO_MODE;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	if (pi->mem_gddr5) {
532*4882a593Smuzhiyun 		mpll_dq_func_cntl &= ~(CLKR_MASK |
533*4882a593Smuzhiyun 				       YCLK_POST_DIV_MASK |
534*4882a593Smuzhiyun 				       CLKF_MASK |
535*4882a593Smuzhiyun 				       CLKFRAC_MASK |
536*4882a593Smuzhiyun 				       IBIAS_MASK);
537*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKR(dividers.ref_div);
538*4882a593Smuzhiyun 		mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
539*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
540*4882a593Smuzhiyun 		mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
541*4882a593Smuzhiyun 		mpll_dq_func_cntl |= IBIAS(ibias);
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 		if (strobe_mode)
544*4882a593Smuzhiyun 			mpll_dq_func_cntl &= ~PDNB;
545*4882a593Smuzhiyun 		else
546*4882a593Smuzhiyun 			mpll_dq_func_cntl |= PDNB;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		if (dividers.vco_mode)
549*4882a593Smuzhiyun 			mpll_dq_func_cntl_2 |= VCO_MODE;
550*4882a593Smuzhiyun 		else
551*4882a593Smuzhiyun 			mpll_dq_func_cntl_2 &= ~VCO_MODE;
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	if (pi->mclk_ss) {
555*4882a593Smuzhiyun 		struct radeon_atom_ss ss;
556*4882a593Smuzhiyun 		u32 vco_freq = memory_clock * dividers.post_div;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 		if (radeon_atombios_get_asic_ss_info(rdev, &ss,
559*4882a593Smuzhiyun 						     ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
560*4882a593Smuzhiyun 			u32 reference_clock = rdev->clock.mpll.reference_freq;
561*4882a593Smuzhiyun 			u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
562*4882a593Smuzhiyun 			u32 clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
563*4882a593Smuzhiyun 			u32 clk_v = ss.percentage *
564*4882a593Smuzhiyun 				(0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 			mpll_ss1 &= ~CLKV_MASK;
567*4882a593Smuzhiyun 			mpll_ss1 |= CLKV(clk_v);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 			mpll_ss2 &= ~CLKS_MASK;
570*4882a593Smuzhiyun 			mpll_ss2 |= CLKS(clk_s);
571*4882a593Smuzhiyun 		}
572*4882a593Smuzhiyun 	}
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
575*4882a593Smuzhiyun 					memory_clock);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
578*4882a593Smuzhiyun 	mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
579*4882a593Smuzhiyun 	if (dll_state_on)
580*4882a593Smuzhiyun 		mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
581*4882a593Smuzhiyun 				     MRDCKA1_PDNB |
582*4882a593Smuzhiyun 				     MRDCKB0_PDNB |
583*4882a593Smuzhiyun 				     MRDCKB1_PDNB |
584*4882a593Smuzhiyun 				     MRDCKC0_PDNB |
585*4882a593Smuzhiyun 				     MRDCKC1_PDNB |
586*4882a593Smuzhiyun 				     MRDCKD0_PDNB |
587*4882a593Smuzhiyun 				     MRDCKD1_PDNB);
588*4882a593Smuzhiyun 	else
589*4882a593Smuzhiyun 		mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
590*4882a593Smuzhiyun 				      MRDCKA1_PDNB |
591*4882a593Smuzhiyun 				      MRDCKB0_PDNB |
592*4882a593Smuzhiyun 				      MRDCKB1_PDNB |
593*4882a593Smuzhiyun 				      MRDCKC0_PDNB |
594*4882a593Smuzhiyun 				      MRDCKC1_PDNB |
595*4882a593Smuzhiyun 				      MRDCKD0_PDNB |
596*4882a593Smuzhiyun 				      MRDCKD1_PDNB);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
599*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
600*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
601*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
602*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
603*4882a593Smuzhiyun 	mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
604*4882a593Smuzhiyun 	mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
605*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
606*4882a593Smuzhiyun 	mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	return 0;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
cypress_get_mclk_frequency_ratio(struct radeon_device * rdev,u32 memory_clock,bool strobe_mode)611*4882a593Smuzhiyun u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
612*4882a593Smuzhiyun 				    u32 memory_clock, bool strobe_mode)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	u8 mc_para_index;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (rdev->family >= CHIP_BARTS) {
617*4882a593Smuzhiyun 		if (strobe_mode) {
618*4882a593Smuzhiyun 			if (memory_clock < 10000)
619*4882a593Smuzhiyun 				mc_para_index = 0x00;
620*4882a593Smuzhiyun 			else if (memory_clock > 47500)
621*4882a593Smuzhiyun 				mc_para_index = 0x0f;
622*4882a593Smuzhiyun 			else
623*4882a593Smuzhiyun 				mc_para_index = (u8)((memory_clock - 10000) / 2500);
624*4882a593Smuzhiyun 		} else {
625*4882a593Smuzhiyun 			if (memory_clock < 65000)
626*4882a593Smuzhiyun 				mc_para_index = 0x00;
627*4882a593Smuzhiyun 			else if (memory_clock > 135000)
628*4882a593Smuzhiyun 				mc_para_index = 0x0f;
629*4882a593Smuzhiyun 			else
630*4882a593Smuzhiyun 				mc_para_index = (u8)((memory_clock - 60000) / 5000);
631*4882a593Smuzhiyun 		}
632*4882a593Smuzhiyun 	} else {
633*4882a593Smuzhiyun 		if (strobe_mode) {
634*4882a593Smuzhiyun 			if (memory_clock < 10000)
635*4882a593Smuzhiyun 				mc_para_index = 0x00;
636*4882a593Smuzhiyun 			else if (memory_clock > 47500)
637*4882a593Smuzhiyun 				mc_para_index = 0x0f;
638*4882a593Smuzhiyun 			else
639*4882a593Smuzhiyun 				mc_para_index = (u8)((memory_clock - 10000) / 2500);
640*4882a593Smuzhiyun 		} else {
641*4882a593Smuzhiyun 			if (memory_clock < 40000)
642*4882a593Smuzhiyun 				mc_para_index = 0x00;
643*4882a593Smuzhiyun 			else if (memory_clock > 115000)
644*4882a593Smuzhiyun 				mc_para_index = 0x0f;
645*4882a593Smuzhiyun 			else
646*4882a593Smuzhiyun 				mc_para_index = (u8)((memory_clock - 40000) / 5000);
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 	return mc_para_index;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
cypress_populate_mvdd_value(struct radeon_device * rdev,u32 mclk,RV770_SMC_VOLTAGE_VALUE * voltage)652*4882a593Smuzhiyun static int cypress_populate_mvdd_value(struct radeon_device *rdev,
653*4882a593Smuzhiyun 				       u32 mclk,
654*4882a593Smuzhiyun 				       RV770_SMC_VOLTAGE_VALUE *voltage)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
657*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (!pi->mvdd_control) {
660*4882a593Smuzhiyun 		voltage->index = eg_pi->mvdd_high_index;
661*4882a593Smuzhiyun 		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
662*4882a593Smuzhiyun 		return 0;
663*4882a593Smuzhiyun 	}
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	if (mclk <= pi->mvdd_split_frequency) {
666*4882a593Smuzhiyun 		voltage->index = eg_pi->mvdd_low_index;
667*4882a593Smuzhiyun 		voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
668*4882a593Smuzhiyun 	} else {
669*4882a593Smuzhiyun 		voltage->index = eg_pi->mvdd_high_index;
670*4882a593Smuzhiyun 		voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
671*4882a593Smuzhiyun 	}
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
cypress_convert_power_level_to_smc(struct radeon_device * rdev,struct rv7xx_pl * pl,RV770_SMC_HW_PERFORMANCE_LEVEL * level,u8 watermark_level)676*4882a593Smuzhiyun int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
677*4882a593Smuzhiyun 				       struct rv7xx_pl *pl,
678*4882a593Smuzhiyun 				       RV770_SMC_HW_PERFORMANCE_LEVEL *level,
679*4882a593Smuzhiyun 				       u8 watermark_level)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
682*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
683*4882a593Smuzhiyun 	int ret;
684*4882a593Smuzhiyun 	bool dll_state_on;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	level->gen2PCIE = pi->pcie_gen2 ?
687*4882a593Smuzhiyun 		((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
688*4882a593Smuzhiyun 	level->gen2XSP  = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
689*4882a593Smuzhiyun 	level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
690*4882a593Smuzhiyun 	level->displayWatermark = watermark_level;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
693*4882a593Smuzhiyun 	if (ret)
694*4882a593Smuzhiyun 		return ret;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	level->mcFlags =  0;
697*4882a593Smuzhiyun 	if (pi->mclk_stutter_mode_threshold &&
698*4882a593Smuzhiyun 	    (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
699*4882a593Smuzhiyun 	    !eg_pi->uvd_enabled) {
700*4882a593Smuzhiyun 		level->mcFlags |= SMC_MC_STUTTER_EN;
701*4882a593Smuzhiyun 		if (eg_pi->sclk_deep_sleep)
702*4882a593Smuzhiyun 			level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
703*4882a593Smuzhiyun 		else
704*4882a593Smuzhiyun 			level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (pi->mem_gddr5) {
708*4882a593Smuzhiyun 		if (pl->mclk > pi->mclk_edc_enable_threshold)
709*4882a593Smuzhiyun 			level->mcFlags |= SMC_MC_EDC_RD_FLAG;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 		if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
712*4882a593Smuzhiyun 			level->mcFlags |= SMC_MC_EDC_WR_FLAG;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		if (level->strobeMode & SMC_STROBE_ENABLE) {
717*4882a593Smuzhiyun 			if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
718*4882a593Smuzhiyun 			    ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
719*4882a593Smuzhiyun 				dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
720*4882a593Smuzhiyun 			else
721*4882a593Smuzhiyun 				dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
722*4882a593Smuzhiyun 		} else
723*4882a593Smuzhiyun 			dll_state_on = eg_pi->dll_default_on;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		ret = cypress_populate_mclk_value(rdev,
726*4882a593Smuzhiyun 						  pl->sclk,
727*4882a593Smuzhiyun 						  pl->mclk,
728*4882a593Smuzhiyun 						  &level->mclk,
729*4882a593Smuzhiyun 						  (level->strobeMode & SMC_STROBE_ENABLE) != 0,
730*4882a593Smuzhiyun 						  dll_state_on);
731*4882a593Smuzhiyun 	} else {
732*4882a593Smuzhiyun 		ret = cypress_populate_mclk_value(rdev,
733*4882a593Smuzhiyun 						  pl->sclk,
734*4882a593Smuzhiyun 						  pl->mclk,
735*4882a593Smuzhiyun 						  &level->mclk,
736*4882a593Smuzhiyun 						  true,
737*4882a593Smuzhiyun 						  true);
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 	if (ret)
740*4882a593Smuzhiyun 		return ret;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	ret = cypress_populate_voltage_value(rdev,
743*4882a593Smuzhiyun 					     &eg_pi->vddc_voltage_table,
744*4882a593Smuzhiyun 					     pl->vddc,
745*4882a593Smuzhiyun 					     &level->vddc);
746*4882a593Smuzhiyun 	if (ret)
747*4882a593Smuzhiyun 		return ret;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	if (eg_pi->vddci_control) {
750*4882a593Smuzhiyun 		ret = cypress_populate_voltage_value(rdev,
751*4882a593Smuzhiyun 						     &eg_pi->vddci_voltage_table,
752*4882a593Smuzhiyun 						     pl->vddci,
753*4882a593Smuzhiyun 						     &level->vddci);
754*4882a593Smuzhiyun 		if (ret)
755*4882a593Smuzhiyun 			return ret;
756*4882a593Smuzhiyun 	}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	return ret;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
cypress_convert_power_state_to_smc(struct radeon_device * rdev,struct radeon_ps * radeon_state,RV770_SMC_SWSTATE * smc_state)763*4882a593Smuzhiyun static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
764*4882a593Smuzhiyun 					      struct radeon_ps *radeon_state,
765*4882a593Smuzhiyun 					      RV770_SMC_SWSTATE *smc_state)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
768*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
769*4882a593Smuzhiyun 	int ret;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
772*4882a593Smuzhiyun 		smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	ret = cypress_convert_power_level_to_smc(rdev,
775*4882a593Smuzhiyun 						 &state->low,
776*4882a593Smuzhiyun 						 &smc_state->levels[0],
777*4882a593Smuzhiyun 						 PPSMC_DISPLAY_WATERMARK_LOW);
778*4882a593Smuzhiyun 	if (ret)
779*4882a593Smuzhiyun 		return ret;
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	ret = cypress_convert_power_level_to_smc(rdev,
782*4882a593Smuzhiyun 						 &state->medium,
783*4882a593Smuzhiyun 						 &smc_state->levels[1],
784*4882a593Smuzhiyun 						 PPSMC_DISPLAY_WATERMARK_LOW);
785*4882a593Smuzhiyun 	if (ret)
786*4882a593Smuzhiyun 		return ret;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	ret = cypress_convert_power_level_to_smc(rdev,
789*4882a593Smuzhiyun 						 &state->high,
790*4882a593Smuzhiyun 						 &smc_state->levels[2],
791*4882a593Smuzhiyun 						 PPSMC_DISPLAY_WATERMARK_HIGH);
792*4882a593Smuzhiyun 	if (ret)
793*4882a593Smuzhiyun 		return ret;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
796*4882a593Smuzhiyun 	smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
797*4882a593Smuzhiyun 	smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
800*4882a593Smuzhiyun 		smc_state->levels[0].ACIndex = 2;
801*4882a593Smuzhiyun 		smc_state->levels[1].ACIndex = 3;
802*4882a593Smuzhiyun 		smc_state->levels[2].ACIndex = 4;
803*4882a593Smuzhiyun 	} else {
804*4882a593Smuzhiyun 		smc_state->levels[0].ACIndex = 0;
805*4882a593Smuzhiyun 		smc_state->levels[1].ACIndex = 0;
806*4882a593Smuzhiyun 		smc_state->levels[2].ACIndex = 0;
807*4882a593Smuzhiyun 	}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	rv770_populate_smc_sp(rdev, radeon_state, smc_state);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return rv770_populate_smc_t(rdev, radeon_state, smc_state);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
cypress_convert_mc_registers(struct evergreen_mc_reg_entry * entry,SMC_Evergreen_MCRegisterSet * data,u32 num_entries,u32 valid_flag)814*4882a593Smuzhiyun static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
815*4882a593Smuzhiyun 					 SMC_Evergreen_MCRegisterSet *data,
816*4882a593Smuzhiyun 					 u32 num_entries, u32 valid_flag)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	u32 i, j;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	for (i = 0, j = 0; j < num_entries; j++) {
821*4882a593Smuzhiyun 		if (valid_flag & (1 << j)) {
822*4882a593Smuzhiyun 			data->value[i] = cpu_to_be32(entry->mc_data[j]);
823*4882a593Smuzhiyun 			i++;
824*4882a593Smuzhiyun 		}
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device * rdev,struct rv7xx_pl * pl,SMC_Evergreen_MCRegisterSet * mc_reg_table_data)828*4882a593Smuzhiyun static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
829*4882a593Smuzhiyun 						      struct rv7xx_pl *pl,
830*4882a593Smuzhiyun 						      SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
833*4882a593Smuzhiyun 	u32 i = 0;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
836*4882a593Smuzhiyun 		if (pl->mclk <=
837*4882a593Smuzhiyun 		    eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
838*4882a593Smuzhiyun 			break;
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
842*4882a593Smuzhiyun 		--i;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
845*4882a593Smuzhiyun 				     mc_reg_table_data,
846*4882a593Smuzhiyun 				     eg_pi->mc_reg_table.last,
847*4882a593Smuzhiyun 				     eg_pi->mc_reg_table.valid_flag);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
cypress_convert_mc_reg_table_to_smc(struct radeon_device * rdev,struct radeon_ps * radeon_state,SMC_Evergreen_MCRegisters * mc_reg_table)850*4882a593Smuzhiyun static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
851*4882a593Smuzhiyun 						struct radeon_ps *radeon_state,
852*4882a593Smuzhiyun 						SMC_Evergreen_MCRegisters *mc_reg_table)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
857*4882a593Smuzhiyun 						  &state->low,
858*4882a593Smuzhiyun 						  &mc_reg_table->data[2]);
859*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
860*4882a593Smuzhiyun 						  &state->medium,
861*4882a593Smuzhiyun 						  &mc_reg_table->data[3]);
862*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
863*4882a593Smuzhiyun 						  &state->high,
864*4882a593Smuzhiyun 						  &mc_reg_table->data[4]);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
cypress_upload_sw_state(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)867*4882a593Smuzhiyun int cypress_upload_sw_state(struct radeon_device *rdev,
868*4882a593Smuzhiyun 			    struct radeon_ps *radeon_new_state)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
871*4882a593Smuzhiyun 	u16 address = pi->state_table_start +
872*4882a593Smuzhiyun 		offsetof(RV770_SMC_STATETABLE, driverState);
873*4882a593Smuzhiyun 	RV770_SMC_SWSTATE state = { 0 };
874*4882a593Smuzhiyun 	int ret;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
877*4882a593Smuzhiyun 	if (ret)
878*4882a593Smuzhiyun 		return ret;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
881*4882a593Smuzhiyun 				    sizeof(RV770_SMC_SWSTATE),
882*4882a593Smuzhiyun 				    pi->sram_end);
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun 
cypress_upload_mc_reg_table(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)885*4882a593Smuzhiyun int cypress_upload_mc_reg_table(struct radeon_device *rdev,
886*4882a593Smuzhiyun 				struct radeon_ps *radeon_new_state)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
889*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
890*4882a593Smuzhiyun 	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
891*4882a593Smuzhiyun 	u16 address;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	address = eg_pi->mc_reg_table_start +
896*4882a593Smuzhiyun 		(u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return rv770_copy_bytes_to_smc(rdev, address,
899*4882a593Smuzhiyun 				       (u8 *)&mc_reg_table.data[2],
900*4882a593Smuzhiyun 				       sizeof(SMC_Evergreen_MCRegisterSet) * 3,
901*4882a593Smuzhiyun 				       pi->sram_end);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
cypress_calculate_burst_time(struct radeon_device * rdev,u32 engine_clock,u32 memory_clock)904*4882a593Smuzhiyun u32 cypress_calculate_burst_time(struct radeon_device *rdev,
905*4882a593Smuzhiyun 				 u32 engine_clock, u32 memory_clock)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
908*4882a593Smuzhiyun 	u32 multiplier = pi->mem_gddr5 ? 1 : 2;
909*4882a593Smuzhiyun 	u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
910*4882a593Smuzhiyun 	u32 burst_time;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (result <= 4)
913*4882a593Smuzhiyun 		burst_time = 0;
914*4882a593Smuzhiyun 	else if (result < 8)
915*4882a593Smuzhiyun 		burst_time = result - 4;
916*4882a593Smuzhiyun 	else {
917*4882a593Smuzhiyun 		burst_time = result / 2 ;
918*4882a593Smuzhiyun 		if (burst_time > 18)
919*4882a593Smuzhiyun 			burst_time = 18;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	return burst_time;
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
cypress_program_memory_timing_parameters(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)925*4882a593Smuzhiyun void cypress_program_memory_timing_parameters(struct radeon_device *rdev,
926*4882a593Smuzhiyun 					      struct radeon_ps *radeon_new_state)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
929*4882a593Smuzhiyun 	u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
934*4882a593Smuzhiyun 								 new_state->low.sclk,
935*4882a593Smuzhiyun 								 new_state->low.mclk));
936*4882a593Smuzhiyun 	mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
937*4882a593Smuzhiyun 								 new_state->medium.sclk,
938*4882a593Smuzhiyun 								 new_state->medium.mclk));
939*4882a593Smuzhiyun 	mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
940*4882a593Smuzhiyun 								 new_state->high.sclk,
941*4882a593Smuzhiyun 								 new_state->high.mclk));
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	rv730_program_memory_timing_parameters(rdev, radeon_new_state);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
cypress_populate_mc_reg_addresses(struct radeon_device * rdev,SMC_Evergreen_MCRegisters * mc_reg_table)948*4882a593Smuzhiyun static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
949*4882a593Smuzhiyun 					      SMC_Evergreen_MCRegisters *mc_reg_table)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
952*4882a593Smuzhiyun 	u32 i, j;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
955*4882a593Smuzhiyun 		if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
956*4882a593Smuzhiyun 			mc_reg_table->address[i].s0 =
957*4882a593Smuzhiyun 				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
958*4882a593Smuzhiyun 			mc_reg_table->address[i].s1 =
959*4882a593Smuzhiyun 				cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
960*4882a593Smuzhiyun 			i++;
961*4882a593Smuzhiyun 		}
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	mc_reg_table->last = (u8)i;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
cypress_set_mc_reg_address_table(struct radeon_device * rdev)967*4882a593Smuzhiyun static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
970*4882a593Smuzhiyun 	u32 i = 0;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
973*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
974*4882a593Smuzhiyun 	i++;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
977*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
978*4882a593Smuzhiyun 	i++;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
981*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
982*4882a593Smuzhiyun 	i++;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
985*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
986*4882a593Smuzhiyun 	i++;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
989*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
990*4882a593Smuzhiyun 	i++;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
993*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
994*4882a593Smuzhiyun 	i++;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
997*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
998*4882a593Smuzhiyun 	i++;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
1001*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
1002*4882a593Smuzhiyun 	i++;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
1005*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
1006*4882a593Smuzhiyun 	i++;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
1009*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
1010*4882a593Smuzhiyun 	i++;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
1013*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
1014*4882a593Smuzhiyun 	i++;
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
1017*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
1018*4882a593Smuzhiyun 	i++;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
1021*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
1022*4882a593Smuzhiyun 	i++;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
1025*4882a593Smuzhiyun 	eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
1026*4882a593Smuzhiyun 	i++;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 	eg_pi->mc_reg_table.last = (u8)i;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun 
cypress_retrieve_ac_timing_for_one_entry(struct radeon_device * rdev,struct evergreen_mc_reg_entry * entry)1031*4882a593Smuzhiyun static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
1032*4882a593Smuzhiyun 						     struct evergreen_mc_reg_entry *entry)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1035*4882a593Smuzhiyun 	u32 i;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	for (i = 0; i < eg_pi->mc_reg_table.last; i++)
1038*4882a593Smuzhiyun 		entry->mc_data[i] =
1039*4882a593Smuzhiyun 			RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device * rdev,struct atom_memory_clock_range_table * range_table)1043*4882a593Smuzhiyun static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
1044*4882a593Smuzhiyun 						      struct atom_memory_clock_range_table *range_table)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1047*4882a593Smuzhiyun 	u32 i, j;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	for (i = 0; i < range_table->num_entries; i++) {
1050*4882a593Smuzhiyun 		eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
1051*4882a593Smuzhiyun 			range_table->mclk[i];
1052*4882a593Smuzhiyun 		radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
1053*4882a593Smuzhiyun 		cypress_retrieve_ac_timing_for_one_entry(rdev,
1054*4882a593Smuzhiyun 							 &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	eg_pi->mc_reg_table.num_entries = range_table->num_entries;
1058*4882a593Smuzhiyun 	eg_pi->mc_reg_table.valid_flag = 0;
1059*4882a593Smuzhiyun 
1060*4882a593Smuzhiyun 	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
1061*4882a593Smuzhiyun 		for (j = 1; j < range_table->num_entries; j++) {
1062*4882a593Smuzhiyun 			if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
1063*4882a593Smuzhiyun 			    eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
1064*4882a593Smuzhiyun 				eg_pi->mc_reg_table.valid_flag |= (1 << i);
1065*4882a593Smuzhiyun 				break;
1066*4882a593Smuzhiyun 			}
1067*4882a593Smuzhiyun 		}
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
cypress_initialize_mc_reg_table(struct radeon_device * rdev)1071*4882a593Smuzhiyun static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1074*4882a593Smuzhiyun 	u8 module_index = rv770_get_memory_module_index(rdev);
1075*4882a593Smuzhiyun 	struct atom_memory_clock_range_table range_table = { 0 };
1076*4882a593Smuzhiyun 	int ret;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	ret = radeon_atom_get_mclk_range_table(rdev,
1079*4882a593Smuzhiyun 					       pi->mem_gddr5,
1080*4882a593Smuzhiyun 					       module_index, &range_table);
1081*4882a593Smuzhiyun 	if (ret)
1082*4882a593Smuzhiyun 		return ret;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
cypress_wait_for_mc_sequencer(struct radeon_device * rdev,u8 value)1089*4882a593Smuzhiyun static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun 	u32 i, j;
1092*4882a593Smuzhiyun 	u32 channels = 2;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if ((rdev->family == CHIP_CYPRESS) ||
1095*4882a593Smuzhiyun 	    (rdev->family == CHIP_HEMLOCK))
1096*4882a593Smuzhiyun 		channels = 4;
1097*4882a593Smuzhiyun 	else if (rdev->family == CHIP_CEDAR)
1098*4882a593Smuzhiyun 		channels = 1;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	for (i = 0; i < channels; i++) {
1101*4882a593Smuzhiyun 		if ((rdev->family == CHIP_CYPRESS) ||
1102*4882a593Smuzhiyun 		    (rdev->family == CHIP_HEMLOCK)) {
1103*4882a593Smuzhiyun 			WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
1104*4882a593Smuzhiyun 			WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
1105*4882a593Smuzhiyun 		} else {
1106*4882a593Smuzhiyun 			WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
1107*4882a593Smuzhiyun 			WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
1108*4882a593Smuzhiyun 		}
1109*4882a593Smuzhiyun 		for (j = 0; j < rdev->usec_timeout; j++) {
1110*4882a593Smuzhiyun 			if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
1111*4882a593Smuzhiyun 				break;
1112*4882a593Smuzhiyun 			udelay(1);
1113*4882a593Smuzhiyun 		}
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun 
cypress_force_mc_use_s1(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)1117*4882a593Smuzhiyun static void cypress_force_mc_use_s1(struct radeon_device *rdev,
1118*4882a593Smuzhiyun 				    struct radeon_ps *radeon_boot_state)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1121*4882a593Smuzhiyun 	u32 strobe_mode;
1122*4882a593Smuzhiyun 	u32 mc_seq_cg;
1123*4882a593Smuzhiyun 	int i;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
1126*4882a593Smuzhiyun 		return;
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
1129*4882a593Smuzhiyun 	radeon_mc_wait_for_idle(rdev);
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	if ((rdev->family == CHIP_CYPRESS) ||
1132*4882a593Smuzhiyun 	    (rdev->family == CHIP_HEMLOCK)) {
1133*4882a593Smuzhiyun 		WREG32(MC_CONFIG_MCD, 0xf);
1134*4882a593Smuzhiyun 		WREG32(MC_CG_CONFIG_MCD, 0xf);
1135*4882a593Smuzhiyun 	} else {
1136*4882a593Smuzhiyun 		WREG32(MC_CONFIG, 0xf);
1137*4882a593Smuzhiyun 		WREG32(MC_CG_CONFIG, 0xf);
1138*4882a593Smuzhiyun 	}
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	for (i = 0; i < rdev->num_crtc; i++)
1141*4882a593Smuzhiyun 		radeon_wait_for_vblank(rdev, i);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
1144*4882a593Smuzhiyun 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	strobe_mode = cypress_get_strobe_mode_settings(rdev,
1147*4882a593Smuzhiyun 						       boot_state->low.mclk);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
1150*4882a593Smuzhiyun 	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
1151*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, mc_seq_cg);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
1154*4882a593Smuzhiyun 		if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
1155*4882a593Smuzhiyun 			break;
1156*4882a593Smuzhiyun 		udelay(1);
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
1160*4882a593Smuzhiyun 	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
1161*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, mc_seq_cg);
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
1164*4882a593Smuzhiyun }
1165*4882a593Smuzhiyun 
cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device * rdev)1166*4882a593Smuzhiyun static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1169*4882a593Smuzhiyun 	u32 value;
1170*4882a593Smuzhiyun 	u32 i;
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
1173*4882a593Smuzhiyun 		value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
1174*4882a593Smuzhiyun 		WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
1175*4882a593Smuzhiyun 	}
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
cypress_force_mc_use_s0(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)1178*4882a593Smuzhiyun static void cypress_force_mc_use_s0(struct radeon_device *rdev,
1179*4882a593Smuzhiyun 				    struct radeon_ps *radeon_boot_state)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1182*4882a593Smuzhiyun 	u32 strobe_mode;
1183*4882a593Smuzhiyun 	u32 mc_seq_cg;
1184*4882a593Smuzhiyun 	int i;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	cypress_copy_ac_timing_from_s1_to_s0(rdev);
1187*4882a593Smuzhiyun 	radeon_mc_wait_for_idle(rdev);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if ((rdev->family == CHIP_CYPRESS) ||
1190*4882a593Smuzhiyun 	    (rdev->family == CHIP_HEMLOCK)) {
1191*4882a593Smuzhiyun 		WREG32(MC_CONFIG_MCD, 0xf);
1192*4882a593Smuzhiyun 		WREG32(MC_CG_CONFIG_MCD, 0xf);
1193*4882a593Smuzhiyun 	} else {
1194*4882a593Smuzhiyun 		WREG32(MC_CONFIG, 0xf);
1195*4882a593Smuzhiyun 		WREG32(MC_CG_CONFIG, 0xf);
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	for (i = 0; i < rdev->num_crtc; i++)
1199*4882a593Smuzhiyun 		radeon_wait_for_vblank(rdev, i);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
1202*4882a593Smuzhiyun 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	strobe_mode = cypress_get_strobe_mode_settings(rdev,
1205*4882a593Smuzhiyun 						       boot_state->low.mclk);
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
1208*4882a593Smuzhiyun 	mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
1209*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, mc_seq_cg);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
1212*4882a593Smuzhiyun 		if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
1213*4882a593Smuzhiyun 			break;
1214*4882a593Smuzhiyun 		udelay(1);
1215*4882a593Smuzhiyun 	}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	mc_seq_cg &= ~CG_SEQ_REQ_MASK;
1218*4882a593Smuzhiyun 	mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
1219*4882a593Smuzhiyun 	WREG32(MC_SEQ_CG, mc_seq_cg);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun 
cypress_populate_initial_mvdd_value(struct radeon_device * rdev,RV770_SMC_VOLTAGE_VALUE * voltage)1224*4882a593Smuzhiyun static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
1225*4882a593Smuzhiyun 					       RV770_SMC_VOLTAGE_VALUE *voltage)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	voltage->index = eg_pi->mvdd_high_index;
1230*4882a593Smuzhiyun 	voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	return 0;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
cypress_populate_smc_initial_state(struct radeon_device * rdev,struct radeon_ps * radeon_initial_state,RV770_SMC_STATETABLE * table)1235*4882a593Smuzhiyun int cypress_populate_smc_initial_state(struct radeon_device *rdev,
1236*4882a593Smuzhiyun 				       struct radeon_ps *radeon_initial_state,
1237*4882a593Smuzhiyun 				       RV770_SMC_STATETABLE *table)
1238*4882a593Smuzhiyun {
1239*4882a593Smuzhiyun 	struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
1240*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1241*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1242*4882a593Smuzhiyun 	u32 a_t;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
1245*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
1246*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
1247*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
1248*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
1249*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
1250*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
1251*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
1252*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
1253*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
1254*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
1255*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
1258*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
1259*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
1260*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	table->initialState.levels[0].mclk.mclk770.mclk_value =
1263*4882a593Smuzhiyun 		cpu_to_be32(initial_state->low.mclk);
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
1266*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
1267*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
1268*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
1269*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
1270*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
1271*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
1272*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
1273*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
1274*4882a593Smuzhiyun 		cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	table->initialState.levels[0].sclk.sclk_value =
1277*4882a593Smuzhiyun 		cpu_to_be32(initial_state->low.sclk);
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 	table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	table->initialState.levels[0].ACIndex = 0;
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	cypress_populate_voltage_value(rdev,
1284*4882a593Smuzhiyun 				       &eg_pi->vddc_voltage_table,
1285*4882a593Smuzhiyun 				       initial_state->low.vddc,
1286*4882a593Smuzhiyun 				       &table->initialState.levels[0].vddc);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	if (eg_pi->vddci_control)
1289*4882a593Smuzhiyun 		cypress_populate_voltage_value(rdev,
1290*4882a593Smuzhiyun 					       &eg_pi->vddci_voltage_table,
1291*4882a593Smuzhiyun 					       initial_state->low.vddci,
1292*4882a593Smuzhiyun 					       &table->initialState.levels[0].vddci);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	cypress_populate_initial_mvdd_value(rdev,
1295*4882a593Smuzhiyun 					    &table->initialState.levels[0].mvdd);
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	a_t = CG_R(0xffff) | CG_L(0);
1298*4882a593Smuzhiyun 	table->initialState.levels[0].aT = cpu_to_be32(a_t);
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	if (pi->boot_in_gen2)
1304*4882a593Smuzhiyun 		table->initialState.levels[0].gen2PCIE = 1;
1305*4882a593Smuzhiyun 	else
1306*4882a593Smuzhiyun 		table->initialState.levels[0].gen2PCIE = 0;
1307*4882a593Smuzhiyun 	if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
1308*4882a593Smuzhiyun 		table->initialState.levels[0].gen2XSP = 1;
1309*4882a593Smuzhiyun 	else
1310*4882a593Smuzhiyun 		table->initialState.levels[0].gen2XSP = 0;
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (pi->mem_gddr5) {
1313*4882a593Smuzhiyun 		table->initialState.levels[0].strobeMode =
1314*4882a593Smuzhiyun 			cypress_get_strobe_mode_settings(rdev,
1315*4882a593Smuzhiyun 							 initial_state->low.mclk);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
1318*4882a593Smuzhiyun 			table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
1319*4882a593Smuzhiyun 		else
1320*4882a593Smuzhiyun 			table->initialState.levels[0].mcFlags =  0;
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	table->initialState.levels[1] = table->initialState.levels[0];
1324*4882a593Smuzhiyun 	table->initialState.levels[2] = table->initialState.levels[0];
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
cypress_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)1331*4882a593Smuzhiyun int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
1332*4882a593Smuzhiyun 				    RV770_SMC_STATETABLE *table)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1335*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1336*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl =
1337*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_ad_func_cntl;
1338*4882a593Smuzhiyun 	u32 mpll_ad_func_cntl_2 =
1339*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_ad_func_cntl_2;
1340*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl =
1341*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_dq_func_cntl;
1342*4882a593Smuzhiyun 	u32 mpll_dq_func_cntl_2 =
1343*4882a593Smuzhiyun 		pi->clk_regs.rv770.mpll_dq_func_cntl_2;
1344*4882a593Smuzhiyun 	u32 spll_func_cntl =
1345*4882a593Smuzhiyun 		pi->clk_regs.rv770.cg_spll_func_cntl;
1346*4882a593Smuzhiyun 	u32 spll_func_cntl_2 =
1347*4882a593Smuzhiyun 		pi->clk_regs.rv770.cg_spll_func_cntl_2;
1348*4882a593Smuzhiyun 	u32 spll_func_cntl_3 =
1349*4882a593Smuzhiyun 		pi->clk_regs.rv770.cg_spll_func_cntl_3;
1350*4882a593Smuzhiyun 	u32 mclk_pwrmgt_cntl =
1351*4882a593Smuzhiyun 		pi->clk_regs.rv770.mclk_pwrmgt_cntl;
1352*4882a593Smuzhiyun 	u32 dll_cntl =
1353*4882a593Smuzhiyun 		pi->clk_regs.rv770.dll_cntl;
1354*4882a593Smuzhiyun 
1355*4882a593Smuzhiyun 	table->ACPIState = table->initialState;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (pi->acpi_vddc) {
1360*4882a593Smuzhiyun 		cypress_populate_voltage_value(rdev,
1361*4882a593Smuzhiyun 					       &eg_pi->vddc_voltage_table,
1362*4882a593Smuzhiyun 					       pi->acpi_vddc,
1363*4882a593Smuzhiyun 					       &table->ACPIState.levels[0].vddc);
1364*4882a593Smuzhiyun 		if (pi->pcie_gen2) {
1365*4882a593Smuzhiyun 			if (pi->acpi_pcie_gen2)
1366*4882a593Smuzhiyun 				table->ACPIState.levels[0].gen2PCIE = 1;
1367*4882a593Smuzhiyun 			else
1368*4882a593Smuzhiyun 				table->ACPIState.levels[0].gen2PCIE = 0;
1369*4882a593Smuzhiyun 		} else
1370*4882a593Smuzhiyun 			table->ACPIState.levels[0].gen2PCIE = 0;
1371*4882a593Smuzhiyun 		if (pi->acpi_pcie_gen2)
1372*4882a593Smuzhiyun 			table->ACPIState.levels[0].gen2XSP = 1;
1373*4882a593Smuzhiyun 		else
1374*4882a593Smuzhiyun 			table->ACPIState.levels[0].gen2XSP = 0;
1375*4882a593Smuzhiyun 	} else {
1376*4882a593Smuzhiyun 		cypress_populate_voltage_value(rdev,
1377*4882a593Smuzhiyun 					       &eg_pi->vddc_voltage_table,
1378*4882a593Smuzhiyun 					       pi->min_vddc_in_table,
1379*4882a593Smuzhiyun 					       &table->ACPIState.levels[0].vddc);
1380*4882a593Smuzhiyun 		table->ACPIState.levels[0].gen2PCIE = 0;
1381*4882a593Smuzhiyun 	}
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	if (eg_pi->acpi_vddci) {
1384*4882a593Smuzhiyun 		if (eg_pi->vddci_control) {
1385*4882a593Smuzhiyun 			cypress_populate_voltage_value(rdev,
1386*4882a593Smuzhiyun 						       &eg_pi->vddci_voltage_table,
1387*4882a593Smuzhiyun 						       eg_pi->acpi_vddci,
1388*4882a593Smuzhiyun 						       &table->ACPIState.levels[0].vddci);
1389*4882a593Smuzhiyun 		}
1390*4882a593Smuzhiyun 	}
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	mpll_ad_func_cntl &= ~PDNB;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	if (pi->mem_gddr5)
1397*4882a593Smuzhiyun 		mpll_dq_func_cntl &= ~PDNB;
1398*4882a593Smuzhiyun 	mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
1401*4882a593Smuzhiyun 			     MRDCKA1_RESET |
1402*4882a593Smuzhiyun 			     MRDCKB0_RESET |
1403*4882a593Smuzhiyun 			     MRDCKB1_RESET |
1404*4882a593Smuzhiyun 			     MRDCKC0_RESET |
1405*4882a593Smuzhiyun 			     MRDCKC1_RESET |
1406*4882a593Smuzhiyun 			     MRDCKD0_RESET |
1407*4882a593Smuzhiyun 			     MRDCKD1_RESET);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
1410*4882a593Smuzhiyun 			      MRDCKA1_PDNB |
1411*4882a593Smuzhiyun 			      MRDCKB0_PDNB |
1412*4882a593Smuzhiyun 			      MRDCKB1_PDNB |
1413*4882a593Smuzhiyun 			      MRDCKC0_PDNB |
1414*4882a593Smuzhiyun 			      MRDCKC1_PDNB |
1415*4882a593Smuzhiyun 			      MRDCKD0_PDNB |
1416*4882a593Smuzhiyun 			      MRDCKD1_PDNB);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	dll_cntl |= (MRDCKA0_BYPASS |
1419*4882a593Smuzhiyun 		     MRDCKA1_BYPASS |
1420*4882a593Smuzhiyun 		     MRDCKB0_BYPASS |
1421*4882a593Smuzhiyun 		     MRDCKB1_BYPASS |
1422*4882a593Smuzhiyun 		     MRDCKC0_BYPASS |
1423*4882a593Smuzhiyun 		     MRDCKC1_BYPASS |
1424*4882a593Smuzhiyun 		     MRDCKD0_BYPASS |
1425*4882a593Smuzhiyun 		     MRDCKD1_BYPASS);
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	/* evergreen only */
1428*4882a593Smuzhiyun 	if (rdev->family <= CHIP_HEMLOCK)
1429*4882a593Smuzhiyun 		spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
1432*4882a593Smuzhiyun 	spll_func_cntl_2 |= SCLK_MUX_SEL(4);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
1435*4882a593Smuzhiyun 		cpu_to_be32(mpll_ad_func_cntl);
1436*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
1437*4882a593Smuzhiyun 		cpu_to_be32(mpll_ad_func_cntl_2);
1438*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
1439*4882a593Smuzhiyun 		cpu_to_be32(mpll_dq_func_cntl);
1440*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
1441*4882a593Smuzhiyun 		cpu_to_be32(mpll_dq_func_cntl_2);
1442*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
1443*4882a593Smuzhiyun 		cpu_to_be32(mclk_pwrmgt_cntl);
1444*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
1449*4882a593Smuzhiyun 		cpu_to_be32(spll_func_cntl);
1450*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
1451*4882a593Smuzhiyun 		cpu_to_be32(spll_func_cntl_2);
1452*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
1453*4882a593Smuzhiyun 		cpu_to_be32(spll_func_cntl_3);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	table->ACPIState.levels[0].sclk.sclk_value = 0;
1456*4882a593Smuzhiyun 
1457*4882a593Smuzhiyun 	cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing)
1460*4882a593Smuzhiyun 		table->ACPIState.levels[0].ACIndex = 1;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	table->ACPIState.levels[1] = table->ACPIState.levels[0];
1463*4882a593Smuzhiyun 	table->ACPIState.levels[2] = table->ACPIState.levels[0];
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	return 0;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun 
cypress_trim_voltage_table_to_fit_state_table(struct radeon_device * rdev,struct atom_voltage_table * voltage_table)1468*4882a593Smuzhiyun static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
1469*4882a593Smuzhiyun 							  struct atom_voltage_table *voltage_table)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun 	unsigned int i, diff;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	if (voltage_table->count <= MAX_NO_VREG_STEPS)
1474*4882a593Smuzhiyun 		return;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	diff = voltage_table->count - MAX_NO_VREG_STEPS;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	for (i= 0; i < MAX_NO_VREG_STEPS; i++)
1479*4882a593Smuzhiyun 		voltage_table->entries[i] = voltage_table->entries[i + diff];
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	voltage_table->count = MAX_NO_VREG_STEPS;
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun 
cypress_construct_voltage_tables(struct radeon_device * rdev)1484*4882a593Smuzhiyun int cypress_construct_voltage_tables(struct radeon_device *rdev)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1487*4882a593Smuzhiyun 	int ret;
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0,
1490*4882a593Smuzhiyun 					    &eg_pi->vddc_voltage_table);
1491*4882a593Smuzhiyun 	if (ret)
1492*4882a593Smuzhiyun 		return ret;
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
1495*4882a593Smuzhiyun 		cypress_trim_voltage_table_to_fit_state_table(rdev,
1496*4882a593Smuzhiyun 							      &eg_pi->vddc_voltage_table);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	if (eg_pi->vddci_control) {
1499*4882a593Smuzhiyun 		ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0,
1500*4882a593Smuzhiyun 						    &eg_pi->vddci_voltage_table);
1501*4882a593Smuzhiyun 		if (ret)
1502*4882a593Smuzhiyun 			return ret;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 		if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
1505*4882a593Smuzhiyun 			cypress_trim_voltage_table_to_fit_state_table(rdev,
1506*4882a593Smuzhiyun 								      &eg_pi->vddci_voltage_table);
1507*4882a593Smuzhiyun 	}
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
cypress_populate_smc_voltage_table(struct radeon_device * rdev,struct atom_voltage_table * voltage_table,RV770_SMC_STATETABLE * table)1512*4882a593Smuzhiyun static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
1513*4882a593Smuzhiyun 					       struct atom_voltage_table *voltage_table,
1514*4882a593Smuzhiyun 					       RV770_SMC_STATETABLE *table)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	unsigned int i;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	for (i = 0; i < voltage_table->count; i++) {
1519*4882a593Smuzhiyun 		table->highSMIO[i] = 0;
1520*4882a593Smuzhiyun 		table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
1521*4882a593Smuzhiyun 	}
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun 
cypress_populate_smc_voltage_tables(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)1524*4882a593Smuzhiyun int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
1525*4882a593Smuzhiyun 					RV770_SMC_STATETABLE *table)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1528*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1529*4882a593Smuzhiyun 	unsigned char i;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	if (eg_pi->vddc_voltage_table.count) {
1532*4882a593Smuzhiyun 		cypress_populate_smc_voltage_table(rdev,
1533*4882a593Smuzhiyun 						   &eg_pi->vddc_voltage_table,
1534*4882a593Smuzhiyun 						   table);
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
1537*4882a593Smuzhiyun 		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
1538*4882a593Smuzhiyun 			cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 		for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
1541*4882a593Smuzhiyun 			if (pi->max_vddc_in_table <=
1542*4882a593Smuzhiyun 			    eg_pi->vddc_voltage_table.entries[i].value) {
1543*4882a593Smuzhiyun 				table->maxVDDCIndexInPPTable = i;
1544*4882a593Smuzhiyun 				break;
1545*4882a593Smuzhiyun 			}
1546*4882a593Smuzhiyun 		}
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	if (eg_pi->vddci_voltage_table.count) {
1550*4882a593Smuzhiyun 		cypress_populate_smc_voltage_table(rdev,
1551*4882a593Smuzhiyun 						   &eg_pi->vddci_voltage_table,
1552*4882a593Smuzhiyun 						   table);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 		table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
1555*4882a593Smuzhiyun 		table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
1556*4882a593Smuzhiyun 			cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
1557*4882a593Smuzhiyun 	}
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	return 0;
1560*4882a593Smuzhiyun }
1561*4882a593Smuzhiyun 
cypress_get_mclk_split_point(struct atom_memory_info * memory_info)1562*4882a593Smuzhiyun static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun 	if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
1565*4882a593Smuzhiyun 	    (memory_info->mem_type == MEM_TYPE_DDR3))
1566*4882a593Smuzhiyun 		return 30000;
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	return 0;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun 
cypress_get_mvdd_configuration(struct radeon_device * rdev)1571*4882a593Smuzhiyun int cypress_get_mvdd_configuration(struct radeon_device *rdev)
1572*4882a593Smuzhiyun {
1573*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1574*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1575*4882a593Smuzhiyun 	u8 module_index;
1576*4882a593Smuzhiyun 	struct atom_memory_info memory_info;
1577*4882a593Smuzhiyun 	u32 tmp = RREG32(GENERAL_PWRMGT);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun 	if (!(tmp & BACKBIAS_PAD_EN)) {
1580*4882a593Smuzhiyun 		eg_pi->mvdd_high_index = 0;
1581*4882a593Smuzhiyun 		eg_pi->mvdd_low_index = 1;
1582*4882a593Smuzhiyun 		pi->mvdd_control = false;
1583*4882a593Smuzhiyun 		return 0;
1584*4882a593Smuzhiyun 	}
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	if (tmp & BACKBIAS_VALUE)
1587*4882a593Smuzhiyun 		eg_pi->mvdd_high_index = 1;
1588*4882a593Smuzhiyun 	else
1589*4882a593Smuzhiyun 		eg_pi->mvdd_high_index = 0;
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	eg_pi->mvdd_low_index =
1592*4882a593Smuzhiyun 		(eg_pi->mvdd_high_index == 0) ? 1 : 0;
1593*4882a593Smuzhiyun 
1594*4882a593Smuzhiyun 	module_index = rv770_get_memory_module_index(rdev);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
1597*4882a593Smuzhiyun 		pi->mvdd_control = false;
1598*4882a593Smuzhiyun 		return 0;
1599*4882a593Smuzhiyun 	}
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun 	pi->mvdd_split_frequency =
1602*4882a593Smuzhiyun 		cypress_get_mclk_split_point(&memory_info);
1603*4882a593Smuzhiyun 
1604*4882a593Smuzhiyun 	if (pi->mvdd_split_frequency == 0) {
1605*4882a593Smuzhiyun 		pi->mvdd_control = false;
1606*4882a593Smuzhiyun 		return 0;
1607*4882a593Smuzhiyun 	}
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	return 0;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun 
cypress_init_smc_table(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)1612*4882a593Smuzhiyun static int cypress_init_smc_table(struct radeon_device *rdev,
1613*4882a593Smuzhiyun 				  struct radeon_ps *radeon_boot_state)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1616*4882a593Smuzhiyun 	RV770_SMC_STATETABLE *table = &pi->smc_statetable;
1617*4882a593Smuzhiyun 	int ret;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	memset(table, 0, sizeof(RV770_SMC_STATETABLE));
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	cypress_populate_smc_voltage_tables(rdev, table);
1622*4882a593Smuzhiyun 
1623*4882a593Smuzhiyun 	switch (rdev->pm.int_thermal_type) {
1624*4882a593Smuzhiyun 	case THERMAL_TYPE_EVERGREEN:
1625*4882a593Smuzhiyun 	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
1626*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
1627*4882a593Smuzhiyun 		break;
1628*4882a593Smuzhiyun 	case THERMAL_TYPE_NONE:
1629*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
1630*4882a593Smuzhiyun 		break;
1631*4882a593Smuzhiyun 	default:
1632*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
1633*4882a593Smuzhiyun 		break;
1634*4882a593Smuzhiyun 	}
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
1637*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1640*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1643*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	if (pi->mem_gddr5)
1646*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 	ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
1649*4882a593Smuzhiyun 	if (ret)
1650*4882a593Smuzhiyun 		return ret;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	ret = cypress_populate_smc_acpi_state(rdev, table);
1653*4882a593Smuzhiyun 	if (ret)
1654*4882a593Smuzhiyun 		return ret;
1655*4882a593Smuzhiyun 
1656*4882a593Smuzhiyun 	table->driverState = table->initialState;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	return rv770_copy_bytes_to_smc(rdev,
1659*4882a593Smuzhiyun 				       pi->state_table_start,
1660*4882a593Smuzhiyun 				       (u8 *)table, sizeof(RV770_SMC_STATETABLE),
1661*4882a593Smuzhiyun 				       pi->sram_end);
1662*4882a593Smuzhiyun }
1663*4882a593Smuzhiyun 
cypress_populate_mc_reg_table(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)1664*4882a593Smuzhiyun int cypress_populate_mc_reg_table(struct radeon_device *rdev,
1665*4882a593Smuzhiyun 				  struct radeon_ps *radeon_boot_state)
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1668*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1669*4882a593Smuzhiyun 	struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1670*4882a593Smuzhiyun 	SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	rv770_write_smc_soft_register(rdev,
1673*4882a593Smuzhiyun 				      RV770_SMC_SOFT_REGISTER_seq_index, 1);
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_entry_to_smc(rdev,
1678*4882a593Smuzhiyun 						  &boot_state->low,
1679*4882a593Smuzhiyun 						  &mc_reg_table.data[0]);
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
1682*4882a593Smuzhiyun 				     &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
1683*4882a593Smuzhiyun 				     eg_pi->mc_reg_table.valid_flag);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
1688*4882a593Smuzhiyun 				       (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
1689*4882a593Smuzhiyun 				       pi->sram_end);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun 
cypress_get_table_locations(struct radeon_device * rdev)1692*4882a593Smuzhiyun int cypress_get_table_locations(struct radeon_device *rdev)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1695*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1696*4882a593Smuzhiyun 	u32 tmp;
1697*4882a593Smuzhiyun 	int ret;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	ret = rv770_read_smc_sram_dword(rdev,
1700*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1701*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
1702*4882a593Smuzhiyun 					&tmp, pi->sram_end);
1703*4882a593Smuzhiyun 	if (ret)
1704*4882a593Smuzhiyun 		return ret;
1705*4882a593Smuzhiyun 
1706*4882a593Smuzhiyun 	pi->state_table_start = (u16)tmp;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	ret = rv770_read_smc_sram_dword(rdev,
1709*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1710*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
1711*4882a593Smuzhiyun 					&tmp, pi->sram_end);
1712*4882a593Smuzhiyun 	if (ret)
1713*4882a593Smuzhiyun 		return ret;
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun 	pi->soft_regs_start = (u16)tmp;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	ret = rv770_read_smc_sram_dword(rdev,
1718*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
1719*4882a593Smuzhiyun 					EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
1720*4882a593Smuzhiyun 					&tmp, pi->sram_end);
1721*4882a593Smuzhiyun 	if (ret)
1722*4882a593Smuzhiyun 		return ret;
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun 	eg_pi->mc_reg_table_start = (u16)tmp;
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	return 0;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
cypress_enable_display_gap(struct radeon_device * rdev)1729*4882a593Smuzhiyun void cypress_enable_display_gap(struct radeon_device *rdev)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun 	u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
1734*4882a593Smuzhiyun 	tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
1735*4882a593Smuzhiyun 		DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
1738*4882a593Smuzhiyun 	tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
1739*4882a593Smuzhiyun 		DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
1740*4882a593Smuzhiyun 	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
cypress_program_display_gap(struct radeon_device * rdev)1743*4882a593Smuzhiyun static void cypress_program_display_gap(struct radeon_device *rdev)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun 	u32 tmp, pipe;
1746*4882a593Smuzhiyun 	int i;
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
1749*4882a593Smuzhiyun 	if (rdev->pm.dpm.new_active_crtc_count > 0)
1750*4882a593Smuzhiyun 		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
1751*4882a593Smuzhiyun 	else
1752*4882a593Smuzhiyun 		tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
1753*4882a593Smuzhiyun 
1754*4882a593Smuzhiyun 	if (rdev->pm.dpm.new_active_crtc_count > 1)
1755*4882a593Smuzhiyun 		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
1756*4882a593Smuzhiyun 	else
1757*4882a593Smuzhiyun 		tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
1762*4882a593Smuzhiyun 	pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
1765*4882a593Smuzhiyun 	    (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
1766*4882a593Smuzhiyun 		/* find the first active crtc */
1767*4882a593Smuzhiyun 		for (i = 0; i < rdev->num_crtc; i++) {
1768*4882a593Smuzhiyun 			if (rdev->pm.dpm.new_active_crtcs & (1 << i))
1769*4882a593Smuzhiyun 				break;
1770*4882a593Smuzhiyun 		}
1771*4882a593Smuzhiyun 		if (i == rdev->num_crtc)
1772*4882a593Smuzhiyun 			pipe = 0;
1773*4882a593Smuzhiyun 		else
1774*4882a593Smuzhiyun 			pipe = i;
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
1777*4882a593Smuzhiyun 		tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
1778*4882a593Smuzhiyun 		WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun 
cypress_dpm_setup_asic(struct radeon_device * rdev)1784*4882a593Smuzhiyun void cypress_dpm_setup_asic(struct radeon_device *rdev)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	rv740_read_clock_registers(rdev);
1789*4882a593Smuzhiyun 	rv770_read_voltage_smio_registers(rdev);
1790*4882a593Smuzhiyun 	rv770_get_max_vddc(rdev);
1791*4882a593Smuzhiyun 	rv770_get_memory_type(rdev);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
1794*4882a593Smuzhiyun 		eg_pi->pcie_performance_request_registered = false;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
1797*4882a593Smuzhiyun 		cypress_advertise_gen2_capability(rdev);
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	rv770_get_pcie_gen2_status(rdev);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	rv770_enable_acpi_pm(rdev);
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun 
cypress_dpm_enable(struct radeon_device * rdev)1804*4882a593Smuzhiyun int cypress_dpm_enable(struct radeon_device *rdev)
1805*4882a593Smuzhiyun {
1806*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1807*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1808*4882a593Smuzhiyun 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
1809*4882a593Smuzhiyun 	int ret;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
1812*4882a593Smuzhiyun 		rv770_restore_cgcg(rdev);
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	if (rv770_dpm_enabled(rdev))
1815*4882a593Smuzhiyun 		return -EINVAL;
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	if (pi->voltage_control) {
1818*4882a593Smuzhiyun 		rv770_enable_voltage_control(rdev, true);
1819*4882a593Smuzhiyun 		ret = cypress_construct_voltage_tables(rdev);
1820*4882a593Smuzhiyun 		if (ret) {
1821*4882a593Smuzhiyun 			DRM_ERROR("cypress_construct_voltage_tables failed\n");
1822*4882a593Smuzhiyun 			return ret;
1823*4882a593Smuzhiyun 		}
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	if (pi->mvdd_control) {
1827*4882a593Smuzhiyun 		ret = cypress_get_mvdd_configuration(rdev);
1828*4882a593Smuzhiyun 		if (ret) {
1829*4882a593Smuzhiyun 			DRM_ERROR("cypress_get_mvdd_configuration failed\n");
1830*4882a593Smuzhiyun 			return ret;
1831*4882a593Smuzhiyun 		}
1832*4882a593Smuzhiyun 	}
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
1835*4882a593Smuzhiyun 		cypress_set_mc_reg_address_table(rdev);
1836*4882a593Smuzhiyun 		cypress_force_mc_use_s0(rdev, boot_ps);
1837*4882a593Smuzhiyun 		ret = cypress_initialize_mc_reg_table(rdev);
1838*4882a593Smuzhiyun 		if (ret)
1839*4882a593Smuzhiyun 			eg_pi->dynamic_ac_timing = false;
1840*4882a593Smuzhiyun 		cypress_force_mc_use_s1(rdev, boot_ps);
1841*4882a593Smuzhiyun 	}
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1844*4882a593Smuzhiyun 		rv770_enable_backbias(rdev, true);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	if (pi->dynamic_ss)
1847*4882a593Smuzhiyun 		cypress_enable_spread_spectrum(rdev, true);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	if (pi->thermal_protection)
1850*4882a593Smuzhiyun 		rv770_enable_thermal_protection(rdev, true);
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	rv770_setup_bsp(rdev);
1853*4882a593Smuzhiyun 	rv770_program_git(rdev);
1854*4882a593Smuzhiyun 	rv770_program_tp(rdev);
1855*4882a593Smuzhiyun 	rv770_program_tpp(rdev);
1856*4882a593Smuzhiyun 	rv770_program_sstp(rdev);
1857*4882a593Smuzhiyun 	rv770_program_engine_speed_parameters(rdev);
1858*4882a593Smuzhiyun 	cypress_enable_display_gap(rdev);
1859*4882a593Smuzhiyun 	rv770_program_vc(rdev);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1862*4882a593Smuzhiyun 		cypress_enable_dynamic_pcie_gen2(rdev, true);
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun 	ret = rv770_upload_firmware(rdev);
1865*4882a593Smuzhiyun 	if (ret) {
1866*4882a593Smuzhiyun 		DRM_ERROR("rv770_upload_firmware failed\n");
1867*4882a593Smuzhiyun 		return ret;
1868*4882a593Smuzhiyun 	}
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	ret = cypress_get_table_locations(rdev);
1871*4882a593Smuzhiyun 	if (ret) {
1872*4882a593Smuzhiyun 		DRM_ERROR("cypress_get_table_locations failed\n");
1873*4882a593Smuzhiyun 		return ret;
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 	ret = cypress_init_smc_table(rdev, boot_ps);
1876*4882a593Smuzhiyun 	if (ret) {
1877*4882a593Smuzhiyun 		DRM_ERROR("cypress_init_smc_table failed\n");
1878*4882a593Smuzhiyun 		return ret;
1879*4882a593Smuzhiyun 	}
1880*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
1881*4882a593Smuzhiyun 		ret = cypress_populate_mc_reg_table(rdev, boot_ps);
1882*4882a593Smuzhiyun 		if (ret) {
1883*4882a593Smuzhiyun 			DRM_ERROR("cypress_populate_mc_reg_table failed\n");
1884*4882a593Smuzhiyun 			return ret;
1885*4882a593Smuzhiyun 		}
1886*4882a593Smuzhiyun 	}
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	cypress_program_response_times(rdev);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	r7xx_start_smc(rdev);
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	ret = cypress_notify_smc_display_change(rdev, false);
1893*4882a593Smuzhiyun 	if (ret) {
1894*4882a593Smuzhiyun 		DRM_ERROR("cypress_notify_smc_display_change failed\n");
1895*4882a593Smuzhiyun 		return ret;
1896*4882a593Smuzhiyun 	}
1897*4882a593Smuzhiyun 	cypress_enable_sclk_control(rdev, true);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	if (eg_pi->memory_transition)
1900*4882a593Smuzhiyun 		cypress_enable_mclk_control(rdev, true);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	cypress_start_dpm(rdev);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
1905*4882a593Smuzhiyun 		cypress_gfx_clock_gating_enable(rdev, true);
1906*4882a593Smuzhiyun 
1907*4882a593Smuzhiyun 	if (pi->mg_clock_gating)
1908*4882a593Smuzhiyun 		cypress_mg_clock_gating_enable(rdev, true);
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun 	rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	return 0;
1913*4882a593Smuzhiyun }
1914*4882a593Smuzhiyun 
cypress_dpm_disable(struct radeon_device * rdev)1915*4882a593Smuzhiyun void cypress_dpm_disable(struct radeon_device *rdev)
1916*4882a593Smuzhiyun {
1917*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1918*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1919*4882a593Smuzhiyun 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	if (!rv770_dpm_enabled(rdev))
1922*4882a593Smuzhiyun 		return;
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	rv770_clear_vc(rdev);
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	if (pi->thermal_protection)
1927*4882a593Smuzhiyun 		rv770_enable_thermal_protection(rdev, false);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
1930*4882a593Smuzhiyun 		cypress_enable_dynamic_pcie_gen2(rdev, false);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	if (rdev->irq.installed &&
1933*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1934*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = false;
1935*4882a593Smuzhiyun 		radeon_irq_set(rdev);
1936*4882a593Smuzhiyun 	}
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
1939*4882a593Smuzhiyun 		cypress_gfx_clock_gating_enable(rdev, false);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 	if (pi->mg_clock_gating)
1942*4882a593Smuzhiyun 		cypress_mg_clock_gating_enable(rdev, false);
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 	rv770_stop_dpm(rdev);
1945*4882a593Smuzhiyun 	r7xx_stop_smc(rdev);
1946*4882a593Smuzhiyun 
1947*4882a593Smuzhiyun 	cypress_enable_spread_spectrum(rdev, false);
1948*4882a593Smuzhiyun 
1949*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing)
1950*4882a593Smuzhiyun 		cypress_force_mc_use_s1(rdev, boot_ps);
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	rv770_reset_smio_status(rdev);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun 
cypress_dpm_set_power_state(struct radeon_device * rdev)1955*4882a593Smuzhiyun int cypress_dpm_set_power_state(struct radeon_device *rdev)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1958*4882a593Smuzhiyun 	struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
1959*4882a593Smuzhiyun 	struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
1960*4882a593Smuzhiyun 	int ret;
1961*4882a593Smuzhiyun 
1962*4882a593Smuzhiyun 	ret = rv770_restrict_performance_levels_before_switch(rdev);
1963*4882a593Smuzhiyun 	if (ret) {
1964*4882a593Smuzhiyun 		DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
1965*4882a593Smuzhiyun 		return ret;
1966*4882a593Smuzhiyun 	}
1967*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
1968*4882a593Smuzhiyun 		cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 	rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
1971*4882a593Smuzhiyun 	ret = rv770_halt_smc(rdev);
1972*4882a593Smuzhiyun 	if (ret) {
1973*4882a593Smuzhiyun 		DRM_ERROR("rv770_halt_smc failed\n");
1974*4882a593Smuzhiyun 		return ret;
1975*4882a593Smuzhiyun 	}
1976*4882a593Smuzhiyun 	ret = cypress_upload_sw_state(rdev, new_ps);
1977*4882a593Smuzhiyun 	if (ret) {
1978*4882a593Smuzhiyun 		DRM_ERROR("cypress_upload_sw_state failed\n");
1979*4882a593Smuzhiyun 		return ret;
1980*4882a593Smuzhiyun 	}
1981*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
1982*4882a593Smuzhiyun 		ret = cypress_upload_mc_reg_table(rdev, new_ps);
1983*4882a593Smuzhiyun 		if (ret) {
1984*4882a593Smuzhiyun 			DRM_ERROR("cypress_upload_mc_reg_table failed\n");
1985*4882a593Smuzhiyun 			return ret;
1986*4882a593Smuzhiyun 		}
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	cypress_program_memory_timing_parameters(rdev, new_ps);
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	ret = rv770_resume_smc(rdev);
1992*4882a593Smuzhiyun 	if (ret) {
1993*4882a593Smuzhiyun 		DRM_ERROR("rv770_resume_smc failed\n");
1994*4882a593Smuzhiyun 		return ret;
1995*4882a593Smuzhiyun 	}
1996*4882a593Smuzhiyun 	ret = rv770_set_sw_state(rdev);
1997*4882a593Smuzhiyun 	if (ret) {
1998*4882a593Smuzhiyun 		DRM_ERROR("rv770_set_sw_state failed\n");
1999*4882a593Smuzhiyun 		return ret;
2000*4882a593Smuzhiyun 	}
2001*4882a593Smuzhiyun 	rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
2004*4882a593Smuzhiyun 		cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	return 0;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun #if 0
2010*4882a593Smuzhiyun void cypress_dpm_reset_asic(struct radeon_device *rdev)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun 	rv770_restrict_performance_levels_before_switch(rdev);
2013*4882a593Smuzhiyun 	rv770_set_boot_state(rdev);
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun #endif
2016*4882a593Smuzhiyun 
cypress_dpm_display_configuration_changed(struct radeon_device * rdev)2017*4882a593Smuzhiyun void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun 	cypress_program_display_gap(rdev);
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun 
cypress_dpm_init(struct radeon_device * rdev)2022*4882a593Smuzhiyun int cypress_dpm_init(struct radeon_device *rdev)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun 	struct rv7xx_power_info *pi;
2025*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi;
2026*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
2027*4882a593Smuzhiyun 	int ret;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
2030*4882a593Smuzhiyun 	if (eg_pi == NULL)
2031*4882a593Smuzhiyun 		return -ENOMEM;
2032*4882a593Smuzhiyun 	rdev->pm.dpm.priv = eg_pi;
2033*4882a593Smuzhiyun 	pi = &eg_pi->rv7xx;
2034*4882a593Smuzhiyun 
2035*4882a593Smuzhiyun 	rv770_get_max_vddc(rdev);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	eg_pi->ulv.supported = false;
2038*4882a593Smuzhiyun 	pi->acpi_vddc = 0;
2039*4882a593Smuzhiyun 	eg_pi->acpi_vddci = 0;
2040*4882a593Smuzhiyun 	pi->min_vddc_in_table = 0;
2041*4882a593Smuzhiyun 	pi->max_vddc_in_table = 0;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
2044*4882a593Smuzhiyun 	if (ret)
2045*4882a593Smuzhiyun 		return ret;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	ret = rv7xx_parse_power_table(rdev);
2048*4882a593Smuzhiyun 	if (ret)
2049*4882a593Smuzhiyun 		return ret;
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	if (rdev->pm.dpm.voltage_response_time == 0)
2052*4882a593Smuzhiyun 		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
2053*4882a593Smuzhiyun 	if (rdev->pm.dpm.backbias_response_time == 0)
2054*4882a593Smuzhiyun 		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
2057*4882a593Smuzhiyun 					     0, false, &dividers);
2058*4882a593Smuzhiyun 	if (ret)
2059*4882a593Smuzhiyun 		pi->ref_div = dividers.ref_div + 1;
2060*4882a593Smuzhiyun 	else
2061*4882a593Smuzhiyun 		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	pi->mclk_strobe_mode_threshold = 40000;
2064*4882a593Smuzhiyun 	pi->mclk_edc_enable_threshold = 40000;
2065*4882a593Smuzhiyun 	eg_pi->mclk_edc_wr_enable_threshold = 40000;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	pi->rlp = RV770_RLP_DFLT;
2068*4882a593Smuzhiyun 	pi->rmp = RV770_RMP_DFLT;
2069*4882a593Smuzhiyun 	pi->lhp = RV770_LHP_DFLT;
2070*4882a593Smuzhiyun 	pi->lmp = RV770_LMP_DFLT;
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	pi->voltage_control =
2073*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	pi->mvdd_control =
2076*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 	eg_pi->vddci_control =
2079*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	rv770_get_engine_memory_ss(rdev);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	pi->asi = RV770_ASI_DFLT;
2084*4882a593Smuzhiyun 	pi->pasi = CYPRESS_HASI_DFLT;
2085*4882a593Smuzhiyun 	pi->vrc = CYPRESS_VRC_DFLT;
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	pi->power_gating = false;
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	if ((rdev->family == CHIP_CYPRESS) ||
2090*4882a593Smuzhiyun 	    (rdev->family == CHIP_HEMLOCK))
2091*4882a593Smuzhiyun 		pi->gfx_clock_gating = false;
2092*4882a593Smuzhiyun 	else
2093*4882a593Smuzhiyun 		pi->gfx_clock_gating = true;
2094*4882a593Smuzhiyun 
2095*4882a593Smuzhiyun 	pi->mg_clock_gating = true;
2096*4882a593Smuzhiyun 	pi->mgcgtssm = true;
2097*4882a593Smuzhiyun 	eg_pi->ls_clock_gating = false;
2098*4882a593Smuzhiyun 	eg_pi->sclk_deep_sleep = false;
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	pi->dynamic_pcie_gen2 = true;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
2103*4882a593Smuzhiyun 		pi->thermal_protection = true;
2104*4882a593Smuzhiyun 	else
2105*4882a593Smuzhiyun 		pi->thermal_protection = false;
2106*4882a593Smuzhiyun 
2107*4882a593Smuzhiyun 	pi->display_gap = true;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_MOBILITY)
2110*4882a593Smuzhiyun 		pi->dcodt = true;
2111*4882a593Smuzhiyun 	else
2112*4882a593Smuzhiyun 		pi->dcodt = false;
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 	pi->ulps = true;
2115*4882a593Smuzhiyun 
2116*4882a593Smuzhiyun 	eg_pi->dynamic_ac_timing = true;
2117*4882a593Smuzhiyun 	eg_pi->abm = true;
2118*4882a593Smuzhiyun 	eg_pi->mcls = true;
2119*4882a593Smuzhiyun 	eg_pi->light_sleep = true;
2120*4882a593Smuzhiyun 	eg_pi->memory_transition = true;
2121*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
2122*4882a593Smuzhiyun 	eg_pi->pcie_performance_request =
2123*4882a593Smuzhiyun 		radeon_acpi_is_pcie_performance_request_supported(rdev);
2124*4882a593Smuzhiyun #else
2125*4882a593Smuzhiyun 	eg_pi->pcie_performance_request = false;
2126*4882a593Smuzhiyun #endif
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	if ((rdev->family == CHIP_CYPRESS) ||
2129*4882a593Smuzhiyun 	    (rdev->family == CHIP_HEMLOCK) ||
2130*4882a593Smuzhiyun 	    (rdev->family == CHIP_JUNIPER))
2131*4882a593Smuzhiyun 		eg_pi->dll_default_on = true;
2132*4882a593Smuzhiyun 	else
2133*4882a593Smuzhiyun 		eg_pi->dll_default_on = false;
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	eg_pi->sclk_deep_sleep = false;
2136*4882a593Smuzhiyun 	pi->mclk_stutter_mode_threshold = 0;
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	pi->sram_end = SMC_RAM_END;
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	return 0;
2141*4882a593Smuzhiyun }
2142*4882a593Smuzhiyun 
cypress_dpm_fini(struct radeon_device * rdev)2143*4882a593Smuzhiyun void cypress_dpm_fini(struct radeon_device *rdev)
2144*4882a593Smuzhiyun {
2145*4882a593Smuzhiyun 	int i;
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2148*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
2151*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun 
cypress_dpm_vblank_too_short(struct radeon_device * rdev)2154*4882a593Smuzhiyun bool cypress_dpm_vblank_too_short(struct radeon_device *rdev)
2155*4882a593Smuzhiyun {
2156*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2157*4882a593Smuzhiyun 	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
2158*4882a593Smuzhiyun 	/* we never hit the non-gddr5 limit so disable it */
2159*4882a593Smuzhiyun 	u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	if (vblank_time < switch_limit)
2162*4882a593Smuzhiyun 		return true;
2163*4882a593Smuzhiyun 	else
2164*4882a593Smuzhiyun 		return false;
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun }
2167