1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Alex Deucher
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun #include <linux/firmware.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "radeon.h"
27*4882a593Smuzhiyun #include "radeon_ucode.h"
28*4882a593Smuzhiyun #include "radeon_asic.h"
29*4882a593Smuzhiyun #include "radeon_trace.h"
30*4882a593Smuzhiyun #include "cikd.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* sdma */
33*4882a593Smuzhiyun #define CIK_SDMA_UCODE_SIZE 1050
34*4882a593Smuzhiyun #define CIK_SDMA_UCODE_VERSION 64
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun u32 cik_gpu_check_soft_reset(struct radeon_device *rdev);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * sDMA - System DMA
40*4882a593Smuzhiyun * Starting with CIK, the GPU has new asynchronous
41*4882a593Smuzhiyun * DMA engines. These engines are used for compute
42*4882a593Smuzhiyun * and gfx. There are two DMA engines (SDMA0, SDMA1)
43*4882a593Smuzhiyun * and each one supports 1 ring buffer used for gfx
44*4882a593Smuzhiyun * and 2 queues used for compute.
45*4882a593Smuzhiyun *
46*4882a593Smuzhiyun * The programming model is very similar to the CP
47*4882a593Smuzhiyun * (ring buffer, IBs, etc.), but sDMA has it's own
48*4882a593Smuzhiyun * packet format that is different from the PM4 format
49*4882a593Smuzhiyun * used by the CP. sDMA supports copying data, writing
50*4882a593Smuzhiyun * embedded data, solid fills, and a number of other
51*4882a593Smuzhiyun * things. It also has support for tiling/detiling of
52*4882a593Smuzhiyun * buffers.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /**
56*4882a593Smuzhiyun * cik_sdma_get_rptr - get the current read pointer
57*4882a593Smuzhiyun *
58*4882a593Smuzhiyun * @rdev: radeon_device pointer
59*4882a593Smuzhiyun * @ring: radeon ring pointer
60*4882a593Smuzhiyun *
61*4882a593Smuzhiyun * Get the current rptr from the hardware (CIK+).
62*4882a593Smuzhiyun */
cik_sdma_get_rptr(struct radeon_device * rdev,struct radeon_ring * ring)63*4882a593Smuzhiyun uint32_t cik_sdma_get_rptr(struct radeon_device *rdev,
64*4882a593Smuzhiyun struct radeon_ring *ring)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun u32 rptr, reg;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (rdev->wb.enabled) {
69*4882a593Smuzhiyun rptr = rdev->wb.wb[ring->rptr_offs/4];
70*4882a593Smuzhiyun } else {
71*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
72*4882a593Smuzhiyun reg = SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun reg = SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun rptr = RREG32(reg);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return (rptr & 0x3fffc) >> 2;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /**
83*4882a593Smuzhiyun * cik_sdma_get_wptr - get the current write pointer
84*4882a593Smuzhiyun *
85*4882a593Smuzhiyun * @rdev: radeon_device pointer
86*4882a593Smuzhiyun * @ring: radeon ring pointer
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * Get the current wptr from the hardware (CIK+).
89*4882a593Smuzhiyun */
cik_sdma_get_wptr(struct radeon_device * rdev,struct radeon_ring * ring)90*4882a593Smuzhiyun uint32_t cik_sdma_get_wptr(struct radeon_device *rdev,
91*4882a593Smuzhiyun struct radeon_ring *ring)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun u32 reg;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
96*4882a593Smuzhiyun reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
97*4882a593Smuzhiyun else
98*4882a593Smuzhiyun reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return (RREG32(reg) & 0x3fffc) >> 2;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /**
104*4882a593Smuzhiyun * cik_sdma_set_wptr - commit the write pointer
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun * @rdev: radeon_device pointer
107*4882a593Smuzhiyun * @ring: radeon ring pointer
108*4882a593Smuzhiyun *
109*4882a593Smuzhiyun * Write the wptr back to the hardware (CIK+).
110*4882a593Smuzhiyun */
cik_sdma_set_wptr(struct radeon_device * rdev,struct radeon_ring * ring)111*4882a593Smuzhiyun void cik_sdma_set_wptr(struct radeon_device *rdev,
112*4882a593Smuzhiyun struct radeon_ring *ring)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun u32 reg;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
117*4882a593Smuzhiyun reg = SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET;
118*4882a593Smuzhiyun else
119*4882a593Smuzhiyun reg = SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun WREG32(reg, (ring->wptr << 2) & 0x3fffc);
122*4882a593Smuzhiyun (void)RREG32(reg);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /**
126*4882a593Smuzhiyun * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * @rdev: radeon_device pointer
129*4882a593Smuzhiyun * @ib: IB object to schedule
130*4882a593Smuzhiyun *
131*4882a593Smuzhiyun * Schedule an IB in the DMA ring (CIK).
132*4882a593Smuzhiyun */
cik_sdma_ring_ib_execute(struct radeon_device * rdev,struct radeon_ib * ib)133*4882a593Smuzhiyun void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
134*4882a593Smuzhiyun struct radeon_ib *ib)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[ib->ring];
137*4882a593Smuzhiyun u32 extra_bits = (ib->vm ? ib->vm->ids[ib->ring].id : 0) & 0xf;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (rdev->wb.enabled) {
140*4882a593Smuzhiyun u32 next_rptr = ring->wptr + 5;
141*4882a593Smuzhiyun while ((next_rptr & 7) != 4)
142*4882a593Smuzhiyun next_rptr++;
143*4882a593Smuzhiyun next_rptr += 4;
144*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
145*4882a593Smuzhiyun radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
146*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
147*4882a593Smuzhiyun radeon_ring_write(ring, 1); /* number of DWs to follow */
148*4882a593Smuzhiyun radeon_ring_write(ring, next_rptr);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* IB packet must end on a 8 DW boundary */
152*4882a593Smuzhiyun while ((ring->wptr & 7) != 4)
153*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
154*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
155*4882a593Smuzhiyun radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
156*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(ib->gpu_addr));
157*4882a593Smuzhiyun radeon_ring_write(ring, ib->length_dw);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /**
162*4882a593Smuzhiyun * cik_sdma_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * @rdev: radeon_device pointer
165*4882a593Smuzhiyun * @ridx: radeon ring index
166*4882a593Smuzhiyun *
167*4882a593Smuzhiyun * Emit an hdp flush packet on the requested DMA ring.
168*4882a593Smuzhiyun */
cik_sdma_hdp_flush_ring_emit(struct radeon_device * rdev,int ridx)169*4882a593Smuzhiyun static void cik_sdma_hdp_flush_ring_emit(struct radeon_device *rdev,
170*4882a593Smuzhiyun int ridx)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[ridx];
173*4882a593Smuzhiyun u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
174*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
175*4882a593Smuzhiyun u32 ref_and_mask;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (ridx == R600_RING_TYPE_DMA_INDEX)
178*4882a593Smuzhiyun ref_and_mask = SDMA0;
179*4882a593Smuzhiyun else
180*4882a593Smuzhiyun ref_and_mask = SDMA1;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
183*4882a593Smuzhiyun radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
184*4882a593Smuzhiyun radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
185*4882a593Smuzhiyun radeon_ring_write(ring, ref_and_mask); /* reference */
186*4882a593Smuzhiyun radeon_ring_write(ring, ref_and_mask); /* mask */
187*4882a593Smuzhiyun radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
192*4882a593Smuzhiyun *
193*4882a593Smuzhiyun * @rdev: radeon_device pointer
194*4882a593Smuzhiyun * @fence: radeon fence object
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * Add a DMA fence packet to the ring to write
197*4882a593Smuzhiyun * the fence seq number and DMA trap packet to generate
198*4882a593Smuzhiyun * an interrupt if needed (CIK).
199*4882a593Smuzhiyun */
cik_sdma_fence_ring_emit(struct radeon_device * rdev,struct radeon_fence * fence)200*4882a593Smuzhiyun void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
201*4882a593Smuzhiyun struct radeon_fence *fence)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[fence->ring];
204*4882a593Smuzhiyun u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* write the fence */
207*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
208*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(addr));
209*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(addr));
210*4882a593Smuzhiyun radeon_ring_write(ring, fence->seq);
211*4882a593Smuzhiyun /* generate an interrupt */
212*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
213*4882a593Smuzhiyun /* flush HDP */
214*4882a593Smuzhiyun cik_sdma_hdp_flush_ring_emit(rdev, fence->ring);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /**
218*4882a593Smuzhiyun * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
219*4882a593Smuzhiyun *
220*4882a593Smuzhiyun * @rdev: radeon_device pointer
221*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
222*4882a593Smuzhiyun * @semaphore: radeon semaphore object
223*4882a593Smuzhiyun * @emit_wait: wait or signal semaphore
224*4882a593Smuzhiyun *
225*4882a593Smuzhiyun * Add a DMA semaphore packet to the ring wait on or signal
226*4882a593Smuzhiyun * other rings (CIK).
227*4882a593Smuzhiyun */
cik_sdma_semaphore_ring_emit(struct radeon_device * rdev,struct radeon_ring * ring,struct radeon_semaphore * semaphore,bool emit_wait)228*4882a593Smuzhiyun bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
229*4882a593Smuzhiyun struct radeon_ring *ring,
230*4882a593Smuzhiyun struct radeon_semaphore *semaphore,
231*4882a593Smuzhiyun bool emit_wait)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun u64 addr = semaphore->gpu_addr;
234*4882a593Smuzhiyun u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
237*4882a593Smuzhiyun radeon_ring_write(ring, addr & 0xfffffff8);
238*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(addr));
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return true;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun * cik_sdma_gfx_stop - stop the gfx async dma engines
245*4882a593Smuzhiyun *
246*4882a593Smuzhiyun * @rdev: radeon_device pointer
247*4882a593Smuzhiyun *
248*4882a593Smuzhiyun * Stop the gfx async dma ring buffers (CIK).
249*4882a593Smuzhiyun */
cik_sdma_gfx_stop(struct radeon_device * rdev)250*4882a593Smuzhiyun static void cik_sdma_gfx_stop(struct radeon_device *rdev)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u32 rb_cntl, reg_offset;
253*4882a593Smuzhiyun int i;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
256*4882a593Smuzhiyun (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
257*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
260*4882a593Smuzhiyun if (i == 0)
261*4882a593Smuzhiyun reg_offset = SDMA0_REGISTER_OFFSET;
262*4882a593Smuzhiyun else
263*4882a593Smuzhiyun reg_offset = SDMA1_REGISTER_OFFSET;
264*4882a593Smuzhiyun rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
265*4882a593Smuzhiyun rb_cntl &= ~SDMA_RB_ENABLE;
266*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
267*4882a593Smuzhiyun WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
270*4882a593Smuzhiyun rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* FIXME use something else than big hammer but after few days can not
273*4882a593Smuzhiyun * seem to find good combination so reset SDMA blocks as it seems we
274*4882a593Smuzhiyun * do not shut them down properly. This fix hibernation and does not
275*4882a593Smuzhiyun * affect suspend to ram.
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
278*4882a593Smuzhiyun (void)RREG32(SRBM_SOFT_RESET);
279*4882a593Smuzhiyun udelay(50);
280*4882a593Smuzhiyun WREG32(SRBM_SOFT_RESET, 0);
281*4882a593Smuzhiyun (void)RREG32(SRBM_SOFT_RESET);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /**
285*4882a593Smuzhiyun * cik_sdma_rlc_stop - stop the compute async dma engines
286*4882a593Smuzhiyun *
287*4882a593Smuzhiyun * @rdev: radeon_device pointer
288*4882a593Smuzhiyun *
289*4882a593Smuzhiyun * Stop the compute async dma queues (CIK).
290*4882a593Smuzhiyun */
cik_sdma_rlc_stop(struct radeon_device * rdev)291*4882a593Smuzhiyun static void cik_sdma_rlc_stop(struct radeon_device *rdev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun /* XXX todo */
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /**
297*4882a593Smuzhiyun * cik_sdma_ctx_switch_enable - enable/disable sdma engine preemption
298*4882a593Smuzhiyun *
299*4882a593Smuzhiyun * @rdev: radeon_device pointer
300*4882a593Smuzhiyun * @enable: enable/disable preemption.
301*4882a593Smuzhiyun *
302*4882a593Smuzhiyun * Halt or unhalt the async dma engines (CIK).
303*4882a593Smuzhiyun */
cik_sdma_ctx_switch_enable(struct radeon_device * rdev,bool enable)304*4882a593Smuzhiyun static void cik_sdma_ctx_switch_enable(struct radeon_device *rdev, bool enable)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun uint32_t reg_offset, value;
307*4882a593Smuzhiyun int i;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
310*4882a593Smuzhiyun if (i == 0)
311*4882a593Smuzhiyun reg_offset = SDMA0_REGISTER_OFFSET;
312*4882a593Smuzhiyun else
313*4882a593Smuzhiyun reg_offset = SDMA1_REGISTER_OFFSET;
314*4882a593Smuzhiyun value = RREG32(SDMA0_CNTL + reg_offset);
315*4882a593Smuzhiyun if (enable)
316*4882a593Smuzhiyun value |= AUTO_CTXSW_ENABLE;
317*4882a593Smuzhiyun else
318*4882a593Smuzhiyun value &= ~AUTO_CTXSW_ENABLE;
319*4882a593Smuzhiyun WREG32(SDMA0_CNTL + reg_offset, value);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /**
324*4882a593Smuzhiyun * cik_sdma_enable - stop the async dma engines
325*4882a593Smuzhiyun *
326*4882a593Smuzhiyun * @rdev: radeon_device pointer
327*4882a593Smuzhiyun * @enable: enable/disable the DMA MEs.
328*4882a593Smuzhiyun *
329*4882a593Smuzhiyun * Halt or unhalt the async dma engines (CIK).
330*4882a593Smuzhiyun */
cik_sdma_enable(struct radeon_device * rdev,bool enable)331*4882a593Smuzhiyun void cik_sdma_enable(struct radeon_device *rdev, bool enable)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 me_cntl, reg_offset;
334*4882a593Smuzhiyun int i;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (!enable) {
337*4882a593Smuzhiyun cik_sdma_gfx_stop(rdev);
338*4882a593Smuzhiyun cik_sdma_rlc_stop(rdev);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
342*4882a593Smuzhiyun if (i == 0)
343*4882a593Smuzhiyun reg_offset = SDMA0_REGISTER_OFFSET;
344*4882a593Smuzhiyun else
345*4882a593Smuzhiyun reg_offset = SDMA1_REGISTER_OFFSET;
346*4882a593Smuzhiyun me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
347*4882a593Smuzhiyun if (enable)
348*4882a593Smuzhiyun me_cntl &= ~SDMA_HALT;
349*4882a593Smuzhiyun else
350*4882a593Smuzhiyun me_cntl |= SDMA_HALT;
351*4882a593Smuzhiyun WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun cik_sdma_ctx_switch_enable(rdev, enable);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun * cik_sdma_gfx_resume - setup and start the async dma engines
359*4882a593Smuzhiyun *
360*4882a593Smuzhiyun * @rdev: radeon_device pointer
361*4882a593Smuzhiyun *
362*4882a593Smuzhiyun * Set up the gfx DMA ring buffers and enable them (CIK).
363*4882a593Smuzhiyun * Returns 0 for success, error for failure.
364*4882a593Smuzhiyun */
cik_sdma_gfx_resume(struct radeon_device * rdev)365*4882a593Smuzhiyun static int cik_sdma_gfx_resume(struct radeon_device *rdev)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct radeon_ring *ring;
368*4882a593Smuzhiyun u32 rb_cntl, ib_cntl;
369*4882a593Smuzhiyun u32 rb_bufsz;
370*4882a593Smuzhiyun u32 reg_offset, wb_offset;
371*4882a593Smuzhiyun int i, r;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
374*4882a593Smuzhiyun if (i == 0) {
375*4882a593Smuzhiyun ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
376*4882a593Smuzhiyun reg_offset = SDMA0_REGISTER_OFFSET;
377*4882a593Smuzhiyun wb_offset = R600_WB_DMA_RPTR_OFFSET;
378*4882a593Smuzhiyun } else {
379*4882a593Smuzhiyun ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
380*4882a593Smuzhiyun reg_offset = SDMA1_REGISTER_OFFSET;
381*4882a593Smuzhiyun wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
385*4882a593Smuzhiyun WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Set ring buffer size in dwords */
388*4882a593Smuzhiyun rb_bufsz = order_base_2(ring->ring_size / 4);
389*4882a593Smuzhiyun rb_cntl = rb_bufsz << 1;
390*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
391*4882a593Smuzhiyun rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
392*4882a593Smuzhiyun #endif
393*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* Initialize the ring buffer's read and write pointers */
396*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
397*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* set the wb address whether it's enabled or not */
400*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
401*4882a593Smuzhiyun upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
402*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
403*4882a593Smuzhiyun ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if (rdev->wb.enabled)
406*4882a593Smuzhiyun rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
409*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun ring->wptr = 0;
412*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* enable DMA RB */
415*4882a593Smuzhiyun WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun ib_cntl = SDMA_IB_ENABLE;
418*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
419*4882a593Smuzhiyun ib_cntl |= SDMA_IB_SWAP_ENABLE;
420*4882a593Smuzhiyun #endif
421*4882a593Smuzhiyun /* enable DMA IBs */
422*4882a593Smuzhiyun WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun ring->ready = true;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun r = radeon_ring_test(rdev, ring->idx, ring);
427*4882a593Smuzhiyun if (r) {
428*4882a593Smuzhiyun ring->ready = false;
429*4882a593Smuzhiyun return r;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if ((rdev->asic->copy.copy_ring_index == R600_RING_TYPE_DMA_INDEX) ||
434*4882a593Smuzhiyun (rdev->asic->copy.copy_ring_index == CAYMAN_RING_TYPE_DMA1_INDEX))
435*4882a593Smuzhiyun radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /**
441*4882a593Smuzhiyun * cik_sdma_rlc_resume - setup and start the async dma engines
442*4882a593Smuzhiyun *
443*4882a593Smuzhiyun * @rdev: radeon_device pointer
444*4882a593Smuzhiyun *
445*4882a593Smuzhiyun * Set up the compute DMA queues and enable them (CIK).
446*4882a593Smuzhiyun * Returns 0 for success, error for failure.
447*4882a593Smuzhiyun */
cik_sdma_rlc_resume(struct radeon_device * rdev)448*4882a593Smuzhiyun static int cik_sdma_rlc_resume(struct radeon_device *rdev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun /* XXX todo */
451*4882a593Smuzhiyun return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun /**
455*4882a593Smuzhiyun * cik_sdma_load_microcode - load the sDMA ME ucode
456*4882a593Smuzhiyun *
457*4882a593Smuzhiyun * @rdev: radeon_device pointer
458*4882a593Smuzhiyun *
459*4882a593Smuzhiyun * Loads the sDMA0/1 ucode.
460*4882a593Smuzhiyun * Returns 0 for success, -EINVAL if the ucode is not available.
461*4882a593Smuzhiyun */
cik_sdma_load_microcode(struct radeon_device * rdev)462*4882a593Smuzhiyun static int cik_sdma_load_microcode(struct radeon_device *rdev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun int i;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (!rdev->sdma_fw)
467*4882a593Smuzhiyun return -EINVAL;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* halt the MEs */
470*4882a593Smuzhiyun cik_sdma_enable(rdev, false);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (rdev->new_fw) {
473*4882a593Smuzhiyun const struct sdma_firmware_header_v1_0 *hdr =
474*4882a593Smuzhiyun (const struct sdma_firmware_header_v1_0 *)rdev->sdma_fw->data;
475*4882a593Smuzhiyun const __le32 *fw_data;
476*4882a593Smuzhiyun u32 fw_size;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun radeon_ucode_print_sdma_hdr(&hdr->header);
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /* sdma0 */
481*4882a593Smuzhiyun fw_data = (const __le32 *)
482*4882a593Smuzhiyun (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
483*4882a593Smuzhiyun fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
484*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
485*4882a593Smuzhiyun for (i = 0; i < fw_size; i++)
486*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, le32_to_cpup(fw_data++));
487*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* sdma1 */
490*4882a593Smuzhiyun fw_data = (const __le32 *)
491*4882a593Smuzhiyun (rdev->sdma_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
492*4882a593Smuzhiyun fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
493*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
494*4882a593Smuzhiyun for (i = 0; i < fw_size; i++)
495*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, le32_to_cpup(fw_data++));
496*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun const __be32 *fw_data;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun /* sdma0 */
501*4882a593Smuzhiyun fw_data = (const __be32 *)rdev->sdma_fw->data;
502*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
503*4882a593Smuzhiyun for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
504*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
505*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* sdma1 */
508*4882a593Smuzhiyun fw_data = (const __be32 *)rdev->sdma_fw->data;
509*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
510*4882a593Smuzhiyun for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
511*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
512*4882a593Smuzhiyun WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
516*4882a593Smuzhiyun WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
517*4882a593Smuzhiyun return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /**
521*4882a593Smuzhiyun * cik_sdma_resume - setup and start the async dma engines
522*4882a593Smuzhiyun *
523*4882a593Smuzhiyun * @rdev: radeon_device pointer
524*4882a593Smuzhiyun *
525*4882a593Smuzhiyun * Set up the DMA engines and enable them (CIK).
526*4882a593Smuzhiyun * Returns 0 for success, error for failure.
527*4882a593Smuzhiyun */
cik_sdma_resume(struct radeon_device * rdev)528*4882a593Smuzhiyun int cik_sdma_resume(struct radeon_device *rdev)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun int r;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun r = cik_sdma_load_microcode(rdev);
533*4882a593Smuzhiyun if (r)
534*4882a593Smuzhiyun return r;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* unhalt the MEs */
537*4882a593Smuzhiyun cik_sdma_enable(rdev, true);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun /* start the gfx rings and rlc compute queues */
540*4882a593Smuzhiyun r = cik_sdma_gfx_resume(rdev);
541*4882a593Smuzhiyun if (r)
542*4882a593Smuzhiyun return r;
543*4882a593Smuzhiyun r = cik_sdma_rlc_resume(rdev);
544*4882a593Smuzhiyun if (r)
545*4882a593Smuzhiyun return r;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /**
551*4882a593Smuzhiyun * cik_sdma_fini - tear down the async dma engines
552*4882a593Smuzhiyun *
553*4882a593Smuzhiyun * @rdev: radeon_device pointer
554*4882a593Smuzhiyun *
555*4882a593Smuzhiyun * Stop the async dma engines and free the rings (CIK).
556*4882a593Smuzhiyun */
cik_sdma_fini(struct radeon_device * rdev)557*4882a593Smuzhiyun void cik_sdma_fini(struct radeon_device *rdev)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun /* halt the MEs */
560*4882a593Smuzhiyun cik_sdma_enable(rdev, false);
561*4882a593Smuzhiyun radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
562*4882a593Smuzhiyun radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
563*4882a593Smuzhiyun /* XXX - compute dma queue tear down */
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /**
567*4882a593Smuzhiyun * cik_copy_dma - copy pages using the DMA engine
568*4882a593Smuzhiyun *
569*4882a593Smuzhiyun * @rdev: radeon_device pointer
570*4882a593Smuzhiyun * @src_offset: src GPU address
571*4882a593Smuzhiyun * @dst_offset: dst GPU address
572*4882a593Smuzhiyun * @num_gpu_pages: number of GPU pages to xfer
573*4882a593Smuzhiyun * @resv: reservation object to sync to
574*4882a593Smuzhiyun *
575*4882a593Smuzhiyun * Copy GPU paging using the DMA engine (CIK).
576*4882a593Smuzhiyun * Used by the radeon ttm implementation to move pages if
577*4882a593Smuzhiyun * registered as the asic copy callback.
578*4882a593Smuzhiyun */
cik_copy_dma(struct radeon_device * rdev,uint64_t src_offset,uint64_t dst_offset,unsigned num_gpu_pages,struct dma_resv * resv)579*4882a593Smuzhiyun struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
580*4882a593Smuzhiyun uint64_t src_offset, uint64_t dst_offset,
581*4882a593Smuzhiyun unsigned num_gpu_pages,
582*4882a593Smuzhiyun struct dma_resv *resv)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun struct radeon_fence *fence;
585*4882a593Smuzhiyun struct radeon_sync sync;
586*4882a593Smuzhiyun int ring_index = rdev->asic->copy.dma_ring_index;
587*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[ring_index];
588*4882a593Smuzhiyun u32 size_in_bytes, cur_size_in_bytes;
589*4882a593Smuzhiyun int i, num_loops;
590*4882a593Smuzhiyun int r = 0;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun radeon_sync_create(&sync);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
595*4882a593Smuzhiyun num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
596*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
597*4882a593Smuzhiyun if (r) {
598*4882a593Smuzhiyun DRM_ERROR("radeon: moving bo (%d).\n", r);
599*4882a593Smuzhiyun radeon_sync_free(rdev, &sync, NULL);
600*4882a593Smuzhiyun return ERR_PTR(r);
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun radeon_sync_resv(rdev, &sync, resv, false);
604*4882a593Smuzhiyun radeon_sync_rings(rdev, &sync, ring->idx);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun for (i = 0; i < num_loops; i++) {
607*4882a593Smuzhiyun cur_size_in_bytes = size_in_bytes;
608*4882a593Smuzhiyun if (cur_size_in_bytes > 0x1fffff)
609*4882a593Smuzhiyun cur_size_in_bytes = 0x1fffff;
610*4882a593Smuzhiyun size_in_bytes -= cur_size_in_bytes;
611*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
612*4882a593Smuzhiyun radeon_ring_write(ring, cur_size_in_bytes);
613*4882a593Smuzhiyun radeon_ring_write(ring, 0); /* src/dst endian swap */
614*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(src_offset));
615*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(src_offset));
616*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(dst_offset));
617*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(dst_offset));
618*4882a593Smuzhiyun src_offset += cur_size_in_bytes;
619*4882a593Smuzhiyun dst_offset += cur_size_in_bytes;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun r = radeon_fence_emit(rdev, &fence, ring->idx);
623*4882a593Smuzhiyun if (r) {
624*4882a593Smuzhiyun radeon_ring_unlock_undo(rdev, ring);
625*4882a593Smuzhiyun radeon_sync_free(rdev, &sync, NULL);
626*4882a593Smuzhiyun return ERR_PTR(r);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
630*4882a593Smuzhiyun radeon_sync_free(rdev, &sync, fence);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return fence;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /**
636*4882a593Smuzhiyun * cik_sdma_ring_test - simple async dma engine test
637*4882a593Smuzhiyun *
638*4882a593Smuzhiyun * @rdev: radeon_device pointer
639*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
640*4882a593Smuzhiyun *
641*4882a593Smuzhiyun * Test the DMA engine by writing using it to write an
642*4882a593Smuzhiyun * value to memory. (CIK).
643*4882a593Smuzhiyun * Returns 0 for success, error for failure.
644*4882a593Smuzhiyun */
cik_sdma_ring_test(struct radeon_device * rdev,struct radeon_ring * ring)645*4882a593Smuzhiyun int cik_sdma_ring_test(struct radeon_device *rdev,
646*4882a593Smuzhiyun struct radeon_ring *ring)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun unsigned i;
649*4882a593Smuzhiyun int r;
650*4882a593Smuzhiyun unsigned index;
651*4882a593Smuzhiyun u32 tmp;
652*4882a593Smuzhiyun u64 gpu_addr;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
655*4882a593Smuzhiyun index = R600_WB_DMA_RING_TEST_OFFSET;
656*4882a593Smuzhiyun else
657*4882a593Smuzhiyun index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun gpu_addr = rdev->wb.gpu_addr + index;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun tmp = 0xCAFEDEAD;
662*4882a593Smuzhiyun rdev->wb.wb[index/4] = cpu_to_le32(tmp);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun r = radeon_ring_lock(rdev, ring, 5);
665*4882a593Smuzhiyun if (r) {
666*4882a593Smuzhiyun DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
667*4882a593Smuzhiyun return r;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
670*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(gpu_addr));
671*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(gpu_addr));
672*4882a593Smuzhiyun radeon_ring_write(ring, 1); /* number of DWs to follow */
673*4882a593Smuzhiyun radeon_ring_write(ring, 0xDEADBEEF);
674*4882a593Smuzhiyun radeon_ring_unlock_commit(rdev, ring, false);
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
677*4882a593Smuzhiyun tmp = le32_to_cpu(rdev->wb.wb[index/4]);
678*4882a593Smuzhiyun if (tmp == 0xDEADBEEF)
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun udelay(1);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun if (i < rdev->usec_timeout) {
684*4882a593Smuzhiyun DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
685*4882a593Smuzhiyun } else {
686*4882a593Smuzhiyun DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
687*4882a593Smuzhiyun ring->idx, tmp);
688*4882a593Smuzhiyun r = -EINVAL;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun return r;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun /**
694*4882a593Smuzhiyun * cik_sdma_ib_test - test an IB on the DMA engine
695*4882a593Smuzhiyun *
696*4882a593Smuzhiyun * @rdev: radeon_device pointer
697*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
698*4882a593Smuzhiyun *
699*4882a593Smuzhiyun * Test a simple IB in the DMA ring (CIK).
700*4882a593Smuzhiyun * Returns 0 on success, error on failure.
701*4882a593Smuzhiyun */
cik_sdma_ib_test(struct radeon_device * rdev,struct radeon_ring * ring)702*4882a593Smuzhiyun int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun struct radeon_ib ib;
705*4882a593Smuzhiyun unsigned i;
706*4882a593Smuzhiyun unsigned index;
707*4882a593Smuzhiyun int r;
708*4882a593Smuzhiyun u32 tmp = 0;
709*4882a593Smuzhiyun u64 gpu_addr;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
712*4882a593Smuzhiyun index = R600_WB_DMA_RING_TEST_OFFSET;
713*4882a593Smuzhiyun else
714*4882a593Smuzhiyun index = CAYMAN_WB_DMA1_RING_TEST_OFFSET;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun gpu_addr = rdev->wb.gpu_addr + index;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun tmp = 0xCAFEDEAD;
719*4882a593Smuzhiyun rdev->wb.wb[index/4] = cpu_to_le32(tmp);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
722*4882a593Smuzhiyun if (r) {
723*4882a593Smuzhiyun DRM_ERROR("radeon: failed to get ib (%d).\n", r);
724*4882a593Smuzhiyun return r;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
728*4882a593Smuzhiyun ib.ptr[1] = lower_32_bits(gpu_addr);
729*4882a593Smuzhiyun ib.ptr[2] = upper_32_bits(gpu_addr);
730*4882a593Smuzhiyun ib.ptr[3] = 1;
731*4882a593Smuzhiyun ib.ptr[4] = 0xDEADBEEF;
732*4882a593Smuzhiyun ib.length_dw = 5;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun r = radeon_ib_schedule(rdev, &ib, NULL, false);
735*4882a593Smuzhiyun if (r) {
736*4882a593Smuzhiyun radeon_ib_free(rdev, &ib);
737*4882a593Smuzhiyun DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
738*4882a593Smuzhiyun return r;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
741*4882a593Smuzhiyun RADEON_USEC_IB_TEST_TIMEOUT));
742*4882a593Smuzhiyun if (r < 0) {
743*4882a593Smuzhiyun DRM_ERROR("radeon: fence wait failed (%d).\n", r);
744*4882a593Smuzhiyun return r;
745*4882a593Smuzhiyun } else if (r == 0) {
746*4882a593Smuzhiyun DRM_ERROR("radeon: fence wait timed out.\n");
747*4882a593Smuzhiyun return -ETIMEDOUT;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun r = 0;
750*4882a593Smuzhiyun for (i = 0; i < rdev->usec_timeout; i++) {
751*4882a593Smuzhiyun tmp = le32_to_cpu(rdev->wb.wb[index/4]);
752*4882a593Smuzhiyun if (tmp == 0xDEADBEEF)
753*4882a593Smuzhiyun break;
754*4882a593Smuzhiyun udelay(1);
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun if (i < rdev->usec_timeout) {
757*4882a593Smuzhiyun DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
758*4882a593Smuzhiyun } else {
759*4882a593Smuzhiyun DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
760*4882a593Smuzhiyun r = -EINVAL;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun radeon_ib_free(rdev, &ib);
763*4882a593Smuzhiyun return r;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /**
767*4882a593Smuzhiyun * cik_sdma_is_lockup - Check if the DMA engine is locked up
768*4882a593Smuzhiyun *
769*4882a593Smuzhiyun * @rdev: radeon_device pointer
770*4882a593Smuzhiyun * @ring: radeon_ring structure holding ring information
771*4882a593Smuzhiyun *
772*4882a593Smuzhiyun * Check if the async DMA engine is locked up (CIK).
773*4882a593Smuzhiyun * Returns true if the engine appears to be locked up, false if not.
774*4882a593Smuzhiyun */
cik_sdma_is_lockup(struct radeon_device * rdev,struct radeon_ring * ring)775*4882a593Smuzhiyun bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun u32 reset_mask = cik_gpu_check_soft_reset(rdev);
778*4882a593Smuzhiyun u32 mask;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (ring->idx == R600_RING_TYPE_DMA_INDEX)
781*4882a593Smuzhiyun mask = RADEON_RESET_DMA;
782*4882a593Smuzhiyun else
783*4882a593Smuzhiyun mask = RADEON_RESET_DMA1;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun if (!(reset_mask & mask)) {
786*4882a593Smuzhiyun radeon_ring_lockup_update(rdev, ring);
787*4882a593Smuzhiyun return false;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun return radeon_ring_test_lockup(rdev, ring);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun /**
793*4882a593Smuzhiyun * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
794*4882a593Smuzhiyun *
795*4882a593Smuzhiyun * @rdev: radeon_device pointer
796*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
797*4882a593Smuzhiyun * @pe: addr of the page entry
798*4882a593Smuzhiyun * @src: src addr to copy from
799*4882a593Smuzhiyun * @count: number of page entries to update
800*4882a593Smuzhiyun *
801*4882a593Smuzhiyun * Update PTEs by copying them from the GART using sDMA (CIK).
802*4882a593Smuzhiyun */
cik_sdma_vm_copy_pages(struct radeon_device * rdev,struct radeon_ib * ib,uint64_t pe,uint64_t src,unsigned count)803*4882a593Smuzhiyun void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
804*4882a593Smuzhiyun struct radeon_ib *ib,
805*4882a593Smuzhiyun uint64_t pe, uint64_t src,
806*4882a593Smuzhiyun unsigned count)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun while (count) {
809*4882a593Smuzhiyun unsigned bytes = count * 8;
810*4882a593Smuzhiyun if (bytes > 0x1FFFF8)
811*4882a593Smuzhiyun bytes = 0x1FFFF8;
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
814*4882a593Smuzhiyun SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
815*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = bytes;
816*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
817*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(src);
818*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(src);
819*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = lower_32_bits(pe);
820*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun pe += bytes;
823*4882a593Smuzhiyun src += bytes;
824*4882a593Smuzhiyun count -= bytes / 8;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /**
829*4882a593Smuzhiyun * cik_sdma_vm_write_pages - update PTEs by writing them manually
830*4882a593Smuzhiyun *
831*4882a593Smuzhiyun * @rdev: radeon_device pointer
832*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
833*4882a593Smuzhiyun * @pe: addr of the page entry
834*4882a593Smuzhiyun * @addr: dst addr to write into pe
835*4882a593Smuzhiyun * @count: number of page entries to update
836*4882a593Smuzhiyun * @incr: increase next addr by incr bytes
837*4882a593Smuzhiyun * @flags: access flags
838*4882a593Smuzhiyun *
839*4882a593Smuzhiyun * Update PTEs by writing them manually using sDMA (CIK).
840*4882a593Smuzhiyun */
cik_sdma_vm_write_pages(struct radeon_device * rdev,struct radeon_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint32_t flags)841*4882a593Smuzhiyun void cik_sdma_vm_write_pages(struct radeon_device *rdev,
842*4882a593Smuzhiyun struct radeon_ib *ib,
843*4882a593Smuzhiyun uint64_t pe,
844*4882a593Smuzhiyun uint64_t addr, unsigned count,
845*4882a593Smuzhiyun uint32_t incr, uint32_t flags)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun uint64_t value;
848*4882a593Smuzhiyun unsigned ndw;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun while (count) {
851*4882a593Smuzhiyun ndw = count * 2;
852*4882a593Smuzhiyun if (ndw > 0xFFFFE)
853*4882a593Smuzhiyun ndw = 0xFFFFE;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /* for non-physically contiguous pages (system) */
856*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
857*4882a593Smuzhiyun SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
858*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = pe;
859*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
860*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = ndw;
861*4882a593Smuzhiyun for (; ndw > 0; ndw -= 2, --count, pe += 8) {
862*4882a593Smuzhiyun if (flags & R600_PTE_SYSTEM) {
863*4882a593Smuzhiyun value = radeon_vm_map_gart(rdev, addr);
864*4882a593Smuzhiyun } else if (flags & R600_PTE_VALID) {
865*4882a593Smuzhiyun value = addr;
866*4882a593Smuzhiyun } else {
867*4882a593Smuzhiyun value = 0;
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun addr += incr;
870*4882a593Smuzhiyun value |= flags;
871*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = value;
872*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(value);
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun /**
878*4882a593Smuzhiyun * cik_sdma_vm_set_pages - update the page tables using sDMA
879*4882a593Smuzhiyun *
880*4882a593Smuzhiyun * @rdev: radeon_device pointer
881*4882a593Smuzhiyun * @ib: indirect buffer to fill with commands
882*4882a593Smuzhiyun * @pe: addr of the page entry
883*4882a593Smuzhiyun * @addr: dst addr to write into pe
884*4882a593Smuzhiyun * @count: number of page entries to update
885*4882a593Smuzhiyun * @incr: increase next addr by incr bytes
886*4882a593Smuzhiyun * @flags: access flags
887*4882a593Smuzhiyun *
888*4882a593Smuzhiyun * Update the page tables using sDMA (CIK).
889*4882a593Smuzhiyun */
cik_sdma_vm_set_pages(struct radeon_device * rdev,struct radeon_ib * ib,uint64_t pe,uint64_t addr,unsigned count,uint32_t incr,uint32_t flags)890*4882a593Smuzhiyun void cik_sdma_vm_set_pages(struct radeon_device *rdev,
891*4882a593Smuzhiyun struct radeon_ib *ib,
892*4882a593Smuzhiyun uint64_t pe,
893*4882a593Smuzhiyun uint64_t addr, unsigned count,
894*4882a593Smuzhiyun uint32_t incr, uint32_t flags)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun uint64_t value;
897*4882a593Smuzhiyun unsigned ndw;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun while (count) {
900*4882a593Smuzhiyun ndw = count;
901*4882a593Smuzhiyun if (ndw > 0x7FFFF)
902*4882a593Smuzhiyun ndw = 0x7FFFF;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun if (flags & R600_PTE_VALID)
905*4882a593Smuzhiyun value = addr;
906*4882a593Smuzhiyun else
907*4882a593Smuzhiyun value = 0;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun /* for physically contiguous pages (vram) */
910*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
911*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = pe; /* dst addr */
912*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(pe);
913*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = flags; /* mask */
914*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0;
915*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = value; /* value */
916*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = upper_32_bits(value);
917*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = incr; /* increment size */
918*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = 0;
919*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = ndw; /* number of entries */
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun pe += ndw * 8;
922*4882a593Smuzhiyun addr += ndw * incr;
923*4882a593Smuzhiyun count -= ndw;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun /**
928*4882a593Smuzhiyun * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
929*4882a593Smuzhiyun *
930*4882a593Smuzhiyun * @ib: indirect buffer to fill with padding
931*4882a593Smuzhiyun *
932*4882a593Smuzhiyun */
cik_sdma_vm_pad_ib(struct radeon_ib * ib)933*4882a593Smuzhiyun void cik_sdma_vm_pad_ib(struct radeon_ib *ib)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun while (ib->length_dw & 0x7)
936*4882a593Smuzhiyun ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun /**
940*4882a593Smuzhiyun * cik_dma_vm_flush - cik vm flush using sDMA
941*4882a593Smuzhiyun *
942*4882a593Smuzhiyun * @rdev: radeon_device pointer
943*4882a593Smuzhiyun *
944*4882a593Smuzhiyun * Update the page table base and flush the VM TLB
945*4882a593Smuzhiyun * using sDMA (CIK).
946*4882a593Smuzhiyun */
cik_dma_vm_flush(struct radeon_device * rdev,struct radeon_ring * ring,unsigned vm_id,uint64_t pd_addr)947*4882a593Smuzhiyun void cik_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
948*4882a593Smuzhiyun unsigned vm_id, uint64_t pd_addr)
949*4882a593Smuzhiyun {
950*4882a593Smuzhiyun u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
951*4882a593Smuzhiyun SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
954*4882a593Smuzhiyun if (vm_id < 8) {
955*4882a593Smuzhiyun radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
956*4882a593Smuzhiyun } else {
957*4882a593Smuzhiyun radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun radeon_ring_write(ring, pd_addr >> 12);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun /* update SH_MEM_* regs */
962*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
963*4882a593Smuzhiyun radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
964*4882a593Smuzhiyun radeon_ring_write(ring, VMID(vm_id));
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
967*4882a593Smuzhiyun radeon_ring_write(ring, SH_MEM_BASES >> 2);
968*4882a593Smuzhiyun radeon_ring_write(ring, 0);
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
971*4882a593Smuzhiyun radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
972*4882a593Smuzhiyun radeon_ring_write(ring, 0);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
975*4882a593Smuzhiyun radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
976*4882a593Smuzhiyun radeon_ring_write(ring, 1);
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
979*4882a593Smuzhiyun radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
980*4882a593Smuzhiyun radeon_ring_write(ring, 0);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
983*4882a593Smuzhiyun radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
984*4882a593Smuzhiyun radeon_ring_write(ring, VMID(0));
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* flush HDP */
987*4882a593Smuzhiyun cik_sdma_hdp_flush_ring_emit(rdev, ring->idx);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* flush TLB */
990*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
991*4882a593Smuzhiyun radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
992*4882a593Smuzhiyun radeon_ring_write(ring, 1 << vm_id);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
995*4882a593Smuzhiyun radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
996*4882a593Smuzhiyun radeon_ring_write(ring, 0);
997*4882a593Smuzhiyun radeon_ring_write(ring, 0); /* reference */
998*4882a593Smuzhiyun radeon_ring_write(ring, 0); /* mask */
999*4882a593Smuzhiyun radeon_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002