xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/btc_dpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2011 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Authors: Alex Deucher
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/seq_file.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "atom.h"
29*4882a593Smuzhiyun #include "btc_dpm.h"
30*4882a593Smuzhiyun #include "btcd.h"
31*4882a593Smuzhiyun #include "cypress_dpm.h"
32*4882a593Smuzhiyun #include "r600_dpm.h"
33*4882a593Smuzhiyun #include "radeon.h"
34*4882a593Smuzhiyun #include "radeon_asic.h"
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F0           0x0a
37*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F1           0x0b
38*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F2           0x0c
39*4882a593Smuzhiyun #define MC_CG_ARB_FREQ_F3           0x0d
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define MC_CG_SEQ_DRAMCONF_S0       0x05
42*4882a593Smuzhiyun #define MC_CG_SEQ_DRAMCONF_S1       0x06
43*4882a593Smuzhiyun #define MC_CG_SEQ_YCLK_SUSPEND      0x04
44*4882a593Smuzhiyun #define MC_CG_SEQ_YCLK_RESUME       0x0a
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SMC_RAM_END 0x8000
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #ifndef BTC_MGCG_SEQUENCE
49*4882a593Smuzhiyun #define BTC_MGCG_SEQUENCE  300
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
52*4882a593Smuzhiyun struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
53*4882a593Smuzhiyun struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun extern int ni_mc_load_microcode(struct radeon_device *rdev);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun //********* BARTS **************//
58*4882a593Smuzhiyun static const u32 barts_cgcg_cgls_default[] =
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	/* Register,   Value,     Mask bits */
61*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
62*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
63*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
64*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
65*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
66*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
67*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
68*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
69*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
70*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
71*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
72*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
73*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
74*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
75*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
76*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
77*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
78*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
79*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
80*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
81*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
82*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
83*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
84*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
85*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
86*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
87*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
88*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
89*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
90*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
91*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
92*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
93*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
94*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
95*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
96*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
97*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
98*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
99*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
100*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
101*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
102*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
103*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
104*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
105*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
106*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
107*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
108*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun #define BARTS_CGCG_CGLS_DEFAULT_LENGTH sizeof(barts_cgcg_cgls_default) / (3 * sizeof(u32))
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static const u32 barts_cgcg_cgls_disable[] =
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
115*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
116*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
117*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
118*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
119*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
120*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
121*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
122*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
123*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
124*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
125*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
126*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
127*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
128*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
129*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
130*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
131*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
132*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
133*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
134*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
135*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
136*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
137*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
138*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
139*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
140*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
141*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
142*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
143*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
144*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
145*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
146*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
147*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
148*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
149*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
150*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
151*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
152*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
153*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
154*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
155*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
156*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
157*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
158*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
159*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
160*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
161*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
162*4882a593Smuzhiyun 	0x00000644, 0x000f7912, 0x001f4180,
163*4882a593Smuzhiyun 	0x00000644, 0x000f3812, 0x001f4180
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun #define BARTS_CGCG_CGLS_DISABLE_LENGTH sizeof(barts_cgcg_cgls_disable) / (3 * sizeof(u32))
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const u32 barts_cgcg_cgls_enable[] =
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	/* 0x0000c124, 0x84180000, 0x00180000, */
170*4882a593Smuzhiyun 	0x00000644, 0x000f7892, 0x001f4080,
171*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
172*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
173*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
174*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
175*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
176*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
177*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
178*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
179*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
180*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
181*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
182*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
183*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
184*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
185*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
186*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
187*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
188*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
189*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
190*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
191*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
192*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
193*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
194*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
195*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
196*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
197*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
198*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
199*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
200*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
201*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
202*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
203*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
204*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
205*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
206*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
207*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
208*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
209*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
210*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
211*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
212*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
213*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
214*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
215*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
216*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
217*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
218*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun #define BARTS_CGCG_CGLS_ENABLE_LENGTH sizeof(barts_cgcg_cgls_enable) / (3 * sizeof(u32))
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const u32 barts_mgcg_default[] =
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
225*4882a593Smuzhiyun 	0x00005448, 0x00000100, 0xffffffff,
226*4882a593Smuzhiyun 	0x000055e4, 0x00600100, 0xffffffff,
227*4882a593Smuzhiyun 	0x0000160c, 0x00000100, 0xffffffff,
228*4882a593Smuzhiyun 	0x0000c164, 0x00000100, 0xffffffff,
229*4882a593Smuzhiyun 	0x00008a18, 0x00000100, 0xffffffff,
230*4882a593Smuzhiyun 	0x0000897c, 0x06000100, 0xffffffff,
231*4882a593Smuzhiyun 	0x00008b28, 0x00000100, 0xffffffff,
232*4882a593Smuzhiyun 	0x00009144, 0x00000100, 0xffffffff,
233*4882a593Smuzhiyun 	0x00009a60, 0x00000100, 0xffffffff,
234*4882a593Smuzhiyun 	0x00009868, 0x00000100, 0xffffffff,
235*4882a593Smuzhiyun 	0x00008d58, 0x00000100, 0xffffffff,
236*4882a593Smuzhiyun 	0x00009510, 0x00000100, 0xffffffff,
237*4882a593Smuzhiyun 	0x0000949c, 0x00000100, 0xffffffff,
238*4882a593Smuzhiyun 	0x00009654, 0x00000100, 0xffffffff,
239*4882a593Smuzhiyun 	0x00009030, 0x00000100, 0xffffffff,
240*4882a593Smuzhiyun 	0x00009034, 0x00000100, 0xffffffff,
241*4882a593Smuzhiyun 	0x00009038, 0x00000100, 0xffffffff,
242*4882a593Smuzhiyun 	0x0000903c, 0x00000100, 0xffffffff,
243*4882a593Smuzhiyun 	0x00009040, 0x00000100, 0xffffffff,
244*4882a593Smuzhiyun 	0x0000a200, 0x00000100, 0xffffffff,
245*4882a593Smuzhiyun 	0x0000a204, 0x00000100, 0xffffffff,
246*4882a593Smuzhiyun 	0x0000a208, 0x00000100, 0xffffffff,
247*4882a593Smuzhiyun 	0x0000a20c, 0x00000100, 0xffffffff,
248*4882a593Smuzhiyun 	0x0000977c, 0x00000100, 0xffffffff,
249*4882a593Smuzhiyun 	0x00003f80, 0x00000100, 0xffffffff,
250*4882a593Smuzhiyun 	0x0000a210, 0x00000100, 0xffffffff,
251*4882a593Smuzhiyun 	0x0000a214, 0x00000100, 0xffffffff,
252*4882a593Smuzhiyun 	0x000004d8, 0x00000100, 0xffffffff,
253*4882a593Smuzhiyun 	0x00009784, 0x00000100, 0xffffffff,
254*4882a593Smuzhiyun 	0x00009698, 0x00000100, 0xffffffff,
255*4882a593Smuzhiyun 	0x000004d4, 0x00000200, 0xffffffff,
256*4882a593Smuzhiyun 	0x000004d0, 0x00000000, 0xffffffff,
257*4882a593Smuzhiyun 	0x000030cc, 0x00000100, 0xffffffff,
258*4882a593Smuzhiyun 	0x0000d0c0, 0xff000100, 0xffffffff,
259*4882a593Smuzhiyun 	0x0000802c, 0x40000000, 0xffffffff,
260*4882a593Smuzhiyun 	0x0000915c, 0x00010000, 0xffffffff,
261*4882a593Smuzhiyun 	0x00009160, 0x00030002, 0xffffffff,
262*4882a593Smuzhiyun 	0x00009164, 0x00050004, 0xffffffff,
263*4882a593Smuzhiyun 	0x00009168, 0x00070006, 0xffffffff,
264*4882a593Smuzhiyun 	0x00009178, 0x00070000, 0xffffffff,
265*4882a593Smuzhiyun 	0x0000917c, 0x00030002, 0xffffffff,
266*4882a593Smuzhiyun 	0x00009180, 0x00050004, 0xffffffff,
267*4882a593Smuzhiyun 	0x0000918c, 0x00010006, 0xffffffff,
268*4882a593Smuzhiyun 	0x00009190, 0x00090008, 0xffffffff,
269*4882a593Smuzhiyun 	0x00009194, 0x00070000, 0xffffffff,
270*4882a593Smuzhiyun 	0x00009198, 0x00030002, 0xffffffff,
271*4882a593Smuzhiyun 	0x0000919c, 0x00050004, 0xffffffff,
272*4882a593Smuzhiyun 	0x000091a8, 0x00010006, 0xffffffff,
273*4882a593Smuzhiyun 	0x000091ac, 0x00090008, 0xffffffff,
274*4882a593Smuzhiyun 	0x000091b0, 0x00070000, 0xffffffff,
275*4882a593Smuzhiyun 	0x000091b4, 0x00030002, 0xffffffff,
276*4882a593Smuzhiyun 	0x000091b8, 0x00050004, 0xffffffff,
277*4882a593Smuzhiyun 	0x000091c4, 0x00010006, 0xffffffff,
278*4882a593Smuzhiyun 	0x000091c8, 0x00090008, 0xffffffff,
279*4882a593Smuzhiyun 	0x000091cc, 0x00070000, 0xffffffff,
280*4882a593Smuzhiyun 	0x000091d0, 0x00030002, 0xffffffff,
281*4882a593Smuzhiyun 	0x000091d4, 0x00050004, 0xffffffff,
282*4882a593Smuzhiyun 	0x000091e0, 0x00010006, 0xffffffff,
283*4882a593Smuzhiyun 	0x000091e4, 0x00090008, 0xffffffff,
284*4882a593Smuzhiyun 	0x000091e8, 0x00000000, 0xffffffff,
285*4882a593Smuzhiyun 	0x000091ec, 0x00070000, 0xffffffff,
286*4882a593Smuzhiyun 	0x000091f0, 0x00030002, 0xffffffff,
287*4882a593Smuzhiyun 	0x000091f4, 0x00050004, 0xffffffff,
288*4882a593Smuzhiyun 	0x00009200, 0x00010006, 0xffffffff,
289*4882a593Smuzhiyun 	0x00009204, 0x00090008, 0xffffffff,
290*4882a593Smuzhiyun 	0x00009208, 0x00070000, 0xffffffff,
291*4882a593Smuzhiyun 	0x0000920c, 0x00030002, 0xffffffff,
292*4882a593Smuzhiyun 	0x00009210, 0x00050004, 0xffffffff,
293*4882a593Smuzhiyun 	0x0000921c, 0x00010006, 0xffffffff,
294*4882a593Smuzhiyun 	0x00009220, 0x00090008, 0xffffffff,
295*4882a593Smuzhiyun 	0x00009224, 0x00070000, 0xffffffff,
296*4882a593Smuzhiyun 	0x00009228, 0x00030002, 0xffffffff,
297*4882a593Smuzhiyun 	0x0000922c, 0x00050004, 0xffffffff,
298*4882a593Smuzhiyun 	0x00009238, 0x00010006, 0xffffffff,
299*4882a593Smuzhiyun 	0x0000923c, 0x00090008, 0xffffffff,
300*4882a593Smuzhiyun 	0x00009294, 0x00000000, 0xffffffff,
301*4882a593Smuzhiyun 	0x0000802c, 0x40010000, 0xffffffff,
302*4882a593Smuzhiyun 	0x0000915c, 0x00010000, 0xffffffff,
303*4882a593Smuzhiyun 	0x00009160, 0x00030002, 0xffffffff,
304*4882a593Smuzhiyun 	0x00009164, 0x00050004, 0xffffffff,
305*4882a593Smuzhiyun 	0x00009168, 0x00070006, 0xffffffff,
306*4882a593Smuzhiyun 	0x00009178, 0x00070000, 0xffffffff,
307*4882a593Smuzhiyun 	0x0000917c, 0x00030002, 0xffffffff,
308*4882a593Smuzhiyun 	0x00009180, 0x00050004, 0xffffffff,
309*4882a593Smuzhiyun 	0x0000918c, 0x00010006, 0xffffffff,
310*4882a593Smuzhiyun 	0x00009190, 0x00090008, 0xffffffff,
311*4882a593Smuzhiyun 	0x00009194, 0x00070000, 0xffffffff,
312*4882a593Smuzhiyun 	0x00009198, 0x00030002, 0xffffffff,
313*4882a593Smuzhiyun 	0x0000919c, 0x00050004, 0xffffffff,
314*4882a593Smuzhiyun 	0x000091a8, 0x00010006, 0xffffffff,
315*4882a593Smuzhiyun 	0x000091ac, 0x00090008, 0xffffffff,
316*4882a593Smuzhiyun 	0x000091b0, 0x00070000, 0xffffffff,
317*4882a593Smuzhiyun 	0x000091b4, 0x00030002, 0xffffffff,
318*4882a593Smuzhiyun 	0x000091b8, 0x00050004, 0xffffffff,
319*4882a593Smuzhiyun 	0x000091c4, 0x00010006, 0xffffffff,
320*4882a593Smuzhiyun 	0x000091c8, 0x00090008, 0xffffffff,
321*4882a593Smuzhiyun 	0x000091cc, 0x00070000, 0xffffffff,
322*4882a593Smuzhiyun 	0x000091d0, 0x00030002, 0xffffffff,
323*4882a593Smuzhiyun 	0x000091d4, 0x00050004, 0xffffffff,
324*4882a593Smuzhiyun 	0x000091e0, 0x00010006, 0xffffffff,
325*4882a593Smuzhiyun 	0x000091e4, 0x00090008, 0xffffffff,
326*4882a593Smuzhiyun 	0x000091e8, 0x00000000, 0xffffffff,
327*4882a593Smuzhiyun 	0x000091ec, 0x00070000, 0xffffffff,
328*4882a593Smuzhiyun 	0x000091f0, 0x00030002, 0xffffffff,
329*4882a593Smuzhiyun 	0x000091f4, 0x00050004, 0xffffffff,
330*4882a593Smuzhiyun 	0x00009200, 0x00010006, 0xffffffff,
331*4882a593Smuzhiyun 	0x00009204, 0x00090008, 0xffffffff,
332*4882a593Smuzhiyun 	0x00009208, 0x00070000, 0xffffffff,
333*4882a593Smuzhiyun 	0x0000920c, 0x00030002, 0xffffffff,
334*4882a593Smuzhiyun 	0x00009210, 0x00050004, 0xffffffff,
335*4882a593Smuzhiyun 	0x0000921c, 0x00010006, 0xffffffff,
336*4882a593Smuzhiyun 	0x00009220, 0x00090008, 0xffffffff,
337*4882a593Smuzhiyun 	0x00009224, 0x00070000, 0xffffffff,
338*4882a593Smuzhiyun 	0x00009228, 0x00030002, 0xffffffff,
339*4882a593Smuzhiyun 	0x0000922c, 0x00050004, 0xffffffff,
340*4882a593Smuzhiyun 	0x00009238, 0x00010006, 0xffffffff,
341*4882a593Smuzhiyun 	0x0000923c, 0x00090008, 0xffffffff,
342*4882a593Smuzhiyun 	0x00009294, 0x00000000, 0xffffffff,
343*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
344*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
345*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
346*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
347*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
348*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
349*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
350*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
351*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
352*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
353*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
354*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
355*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
356*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
357*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
358*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
359*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
360*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
361*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
362*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
363*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
364*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
365*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
366*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
367*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun #define BARTS_MGCG_DEFAULT_LENGTH sizeof(barts_mgcg_default) / (3 * sizeof(u32))
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static const u32 barts_mgcg_disable[] =
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
374*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
375*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
376*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
377*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
378*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
379*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
380*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
381*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
382*4882a593Smuzhiyun 	0x00009150, 0x00600000, 0xffffffff
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun #define BARTS_MGCG_DISABLE_LENGTH sizeof(barts_mgcg_disable) / (3 * sizeof(u32))
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static const u32 barts_mgcg_enable[] =
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
389*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
390*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
391*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
392*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
393*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
394*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
395*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
396*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
397*4882a593Smuzhiyun 	0x00009150, 0x81944000, 0xffffffff
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun #define BARTS_MGCG_ENABLE_LENGTH sizeof(barts_mgcg_enable) / (3 * sizeof(u32))
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun //********* CAICOS **************//
402*4882a593Smuzhiyun static const u32 caicos_cgcg_cgls_default[] =
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
405*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
406*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
407*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
408*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
409*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
410*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
411*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
412*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
413*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
414*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
415*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
416*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
417*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
418*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
419*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
420*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
421*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
422*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
423*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
424*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
425*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
426*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
427*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
428*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
429*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
430*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
431*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
432*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
433*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
434*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
435*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
436*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
437*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
438*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
439*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
440*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
441*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
442*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
443*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
444*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
445*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
446*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
447*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
448*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
449*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
450*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
451*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun #define CAICOS_CGCG_CGLS_DEFAULT_LENGTH sizeof(caicos_cgcg_cgls_default) / (3 * sizeof(u32))
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static const u32 caicos_cgcg_cgls_disable[] =
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
458*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
459*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
460*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
461*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
462*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
463*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
464*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
465*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
466*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
467*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
468*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
469*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
470*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
471*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
472*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
473*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
474*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
475*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
476*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
477*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
478*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
479*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
480*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
481*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
482*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
483*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
484*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
485*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
486*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
487*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
488*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
489*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
490*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
491*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
492*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
493*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
494*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
495*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
496*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
497*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
498*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
499*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
500*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
501*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
502*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
503*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
504*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
505*4882a593Smuzhiyun 	0x00000644, 0x000f7912, 0x001f4180,
506*4882a593Smuzhiyun 	0x00000644, 0x000f3812, 0x001f4180
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun #define CAICOS_CGCG_CGLS_DISABLE_LENGTH sizeof(caicos_cgcg_cgls_disable) / (3 * sizeof(u32))
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun static const u32 caicos_cgcg_cgls_enable[] =
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	/* 0x0000c124, 0x84180000, 0x00180000, */
513*4882a593Smuzhiyun 	0x00000644, 0x000f7892, 0x001f4080,
514*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
515*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
516*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
517*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
518*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
519*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
520*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
521*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
522*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
523*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
524*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
525*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
526*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
527*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
528*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
529*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
530*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
531*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
532*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
533*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
534*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
535*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
536*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
537*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
538*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
539*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
540*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
541*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
542*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
543*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
544*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
545*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
546*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
547*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
548*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
549*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
550*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
551*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
552*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
553*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
554*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
555*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
556*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
557*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
558*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
559*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
560*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
561*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun #define CAICOS_CGCG_CGLS_ENABLE_LENGTH sizeof(caicos_cgcg_cgls_enable) / (3 * sizeof(u32))
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static const u32 caicos_mgcg_default[] =
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
568*4882a593Smuzhiyun 	0x00005448, 0x00000100, 0xffffffff,
569*4882a593Smuzhiyun 	0x000055e4, 0x00600100, 0xffffffff,
570*4882a593Smuzhiyun 	0x0000160c, 0x00000100, 0xffffffff,
571*4882a593Smuzhiyun 	0x0000c164, 0x00000100, 0xffffffff,
572*4882a593Smuzhiyun 	0x00008a18, 0x00000100, 0xffffffff,
573*4882a593Smuzhiyun 	0x0000897c, 0x06000100, 0xffffffff,
574*4882a593Smuzhiyun 	0x00008b28, 0x00000100, 0xffffffff,
575*4882a593Smuzhiyun 	0x00009144, 0x00000100, 0xffffffff,
576*4882a593Smuzhiyun 	0x00009a60, 0x00000100, 0xffffffff,
577*4882a593Smuzhiyun 	0x00009868, 0x00000100, 0xffffffff,
578*4882a593Smuzhiyun 	0x00008d58, 0x00000100, 0xffffffff,
579*4882a593Smuzhiyun 	0x00009510, 0x00000100, 0xffffffff,
580*4882a593Smuzhiyun 	0x0000949c, 0x00000100, 0xffffffff,
581*4882a593Smuzhiyun 	0x00009654, 0x00000100, 0xffffffff,
582*4882a593Smuzhiyun 	0x00009030, 0x00000100, 0xffffffff,
583*4882a593Smuzhiyun 	0x00009034, 0x00000100, 0xffffffff,
584*4882a593Smuzhiyun 	0x00009038, 0x00000100, 0xffffffff,
585*4882a593Smuzhiyun 	0x0000903c, 0x00000100, 0xffffffff,
586*4882a593Smuzhiyun 	0x00009040, 0x00000100, 0xffffffff,
587*4882a593Smuzhiyun 	0x0000a200, 0x00000100, 0xffffffff,
588*4882a593Smuzhiyun 	0x0000a204, 0x00000100, 0xffffffff,
589*4882a593Smuzhiyun 	0x0000a208, 0x00000100, 0xffffffff,
590*4882a593Smuzhiyun 	0x0000a20c, 0x00000100, 0xffffffff,
591*4882a593Smuzhiyun 	0x0000977c, 0x00000100, 0xffffffff,
592*4882a593Smuzhiyun 	0x00003f80, 0x00000100, 0xffffffff,
593*4882a593Smuzhiyun 	0x0000a210, 0x00000100, 0xffffffff,
594*4882a593Smuzhiyun 	0x0000a214, 0x00000100, 0xffffffff,
595*4882a593Smuzhiyun 	0x000004d8, 0x00000100, 0xffffffff,
596*4882a593Smuzhiyun 	0x00009784, 0x00000100, 0xffffffff,
597*4882a593Smuzhiyun 	0x00009698, 0x00000100, 0xffffffff,
598*4882a593Smuzhiyun 	0x000004d4, 0x00000200, 0xffffffff,
599*4882a593Smuzhiyun 	0x000004d0, 0x00000000, 0xffffffff,
600*4882a593Smuzhiyun 	0x000030cc, 0x00000100, 0xffffffff,
601*4882a593Smuzhiyun 	0x0000d0c0, 0xff000100, 0xffffffff,
602*4882a593Smuzhiyun 	0x0000915c, 0x00010000, 0xffffffff,
603*4882a593Smuzhiyun 	0x00009160, 0x00030002, 0xffffffff,
604*4882a593Smuzhiyun 	0x00009164, 0x00050004, 0xffffffff,
605*4882a593Smuzhiyun 	0x00009168, 0x00070006, 0xffffffff,
606*4882a593Smuzhiyun 	0x00009178, 0x00070000, 0xffffffff,
607*4882a593Smuzhiyun 	0x0000917c, 0x00030002, 0xffffffff,
608*4882a593Smuzhiyun 	0x00009180, 0x00050004, 0xffffffff,
609*4882a593Smuzhiyun 	0x0000918c, 0x00010006, 0xffffffff,
610*4882a593Smuzhiyun 	0x00009190, 0x00090008, 0xffffffff,
611*4882a593Smuzhiyun 	0x00009194, 0x00070000, 0xffffffff,
612*4882a593Smuzhiyun 	0x00009198, 0x00030002, 0xffffffff,
613*4882a593Smuzhiyun 	0x0000919c, 0x00050004, 0xffffffff,
614*4882a593Smuzhiyun 	0x000091a8, 0x00010006, 0xffffffff,
615*4882a593Smuzhiyun 	0x000091ac, 0x00090008, 0xffffffff,
616*4882a593Smuzhiyun 	0x000091e8, 0x00000000, 0xffffffff,
617*4882a593Smuzhiyun 	0x00009294, 0x00000000, 0xffffffff,
618*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
619*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
620*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
621*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
622*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
623*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
624*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
625*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
626*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
627*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
628*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
629*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
630*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
631*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
632*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
633*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
634*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
635*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
636*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
637*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
638*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
639*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
640*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
641*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun #define CAICOS_MGCG_DEFAULT_LENGTH sizeof(caicos_mgcg_default) / (3 * sizeof(u32))
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun static const u32 caicos_mgcg_disable[] =
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
648*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
649*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
650*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
651*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
652*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
653*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
654*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
655*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
656*4882a593Smuzhiyun 	0x00009150, 0x00600000, 0xffffffff
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun #define CAICOS_MGCG_DISABLE_LENGTH sizeof(caicos_mgcg_disable) / (3 * sizeof(u32))
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static const u32 caicos_mgcg_enable[] =
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
663*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
664*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
665*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
666*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
667*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
668*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
669*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
670*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
671*4882a593Smuzhiyun 	0x00009150, 0x46944040, 0xffffffff
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun #define CAICOS_MGCG_ENABLE_LENGTH sizeof(caicos_mgcg_enable) / (3 * sizeof(u32))
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun //********* TURKS **************//
676*4882a593Smuzhiyun static const u32 turks_cgcg_cgls_default[] =
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
679*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
680*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
681*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
682*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
683*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
684*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
685*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
686*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
687*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
688*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
689*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
690*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
691*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
692*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
693*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
694*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
695*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
696*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
697*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
698*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
699*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
700*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
701*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
702*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
703*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
704*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
705*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
706*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
707*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
708*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
709*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
710*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
711*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
712*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
713*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
714*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
715*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
716*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
717*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
718*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
719*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
720*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
721*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
722*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
723*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
724*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
725*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
726*4882a593Smuzhiyun };
727*4882a593Smuzhiyun #define TURKS_CGCG_CGLS_DEFAULT_LENGTH  sizeof(turks_cgcg_cgls_default) / (3 * sizeof(u32))
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun static const u32 turks_cgcg_cgls_disable[] =
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
732*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
733*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
734*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
735*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
736*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
737*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
738*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
739*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
740*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
741*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
742*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
743*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
744*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
745*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
746*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
747*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
748*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
749*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
750*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
751*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
752*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
753*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
754*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
755*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
756*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
757*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
758*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
759*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
760*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
761*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
762*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
763*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
764*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
765*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
766*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
767*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
768*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
769*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
770*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
771*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
772*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
773*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
774*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
775*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
776*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
777*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
778*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
779*4882a593Smuzhiyun 	0x00000644, 0x000f7912, 0x001f4180,
780*4882a593Smuzhiyun 	0x00000644, 0x000f3812, 0x001f4180
781*4882a593Smuzhiyun };
782*4882a593Smuzhiyun #define TURKS_CGCG_CGLS_DISABLE_LENGTH sizeof(turks_cgcg_cgls_disable) / (3 * sizeof(u32))
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static const u32 turks_cgcg_cgls_enable[] =
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	/* 0x0000c124, 0x84180000, 0x00180000, */
787*4882a593Smuzhiyun 	0x00000644, 0x000f7892, 0x001f4080,
788*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
789*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
790*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
791*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
792*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
793*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
794*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
795*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
796*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
797*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
798*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
799*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
800*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
801*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
802*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
803*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
804*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
805*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
806*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
807*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
808*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
809*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
810*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
811*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
812*4882a593Smuzhiyun 	0x000008f8, 0x00000020, 0xffffffff,
813*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
814*4882a593Smuzhiyun 	0x000008f8, 0x00000021, 0xffffffff,
815*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
816*4882a593Smuzhiyun 	0x000008f8, 0x00000022, 0xffffffff,
817*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
818*4882a593Smuzhiyun 	0x000008f8, 0x00000023, 0xffffffff,
819*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
820*4882a593Smuzhiyun 	0x000008f8, 0x00000024, 0xffffffff,
821*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
822*4882a593Smuzhiyun 	0x000008f8, 0x00000025, 0xffffffff,
823*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
824*4882a593Smuzhiyun 	0x000008f8, 0x00000026, 0xffffffff,
825*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
826*4882a593Smuzhiyun 	0x000008f8, 0x00000027, 0xffffffff,
827*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
828*4882a593Smuzhiyun 	0x000008f8, 0x00000028, 0xffffffff,
829*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
830*4882a593Smuzhiyun 	0x000008f8, 0x00000029, 0xffffffff,
831*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
832*4882a593Smuzhiyun 	0x000008f8, 0x0000002a, 0xffffffff,
833*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
834*4882a593Smuzhiyun 	0x000008f8, 0x0000002b, 0xffffffff,
835*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff
836*4882a593Smuzhiyun };
837*4882a593Smuzhiyun #define TURKS_CGCG_CGLS_ENABLE_LENGTH sizeof(turks_cgcg_cgls_enable) / (3 * sizeof(u32))
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun // These are the sequences for turks_mgcg_shls
840*4882a593Smuzhiyun static const u32 turks_mgcg_default[] =
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
843*4882a593Smuzhiyun 	0x00005448, 0x00000100, 0xffffffff,
844*4882a593Smuzhiyun 	0x000055e4, 0x00600100, 0xffffffff,
845*4882a593Smuzhiyun 	0x0000160c, 0x00000100, 0xffffffff,
846*4882a593Smuzhiyun 	0x0000c164, 0x00000100, 0xffffffff,
847*4882a593Smuzhiyun 	0x00008a18, 0x00000100, 0xffffffff,
848*4882a593Smuzhiyun 	0x0000897c, 0x06000100, 0xffffffff,
849*4882a593Smuzhiyun 	0x00008b28, 0x00000100, 0xffffffff,
850*4882a593Smuzhiyun 	0x00009144, 0x00000100, 0xffffffff,
851*4882a593Smuzhiyun 	0x00009a60, 0x00000100, 0xffffffff,
852*4882a593Smuzhiyun 	0x00009868, 0x00000100, 0xffffffff,
853*4882a593Smuzhiyun 	0x00008d58, 0x00000100, 0xffffffff,
854*4882a593Smuzhiyun 	0x00009510, 0x00000100, 0xffffffff,
855*4882a593Smuzhiyun 	0x0000949c, 0x00000100, 0xffffffff,
856*4882a593Smuzhiyun 	0x00009654, 0x00000100, 0xffffffff,
857*4882a593Smuzhiyun 	0x00009030, 0x00000100, 0xffffffff,
858*4882a593Smuzhiyun 	0x00009034, 0x00000100, 0xffffffff,
859*4882a593Smuzhiyun 	0x00009038, 0x00000100, 0xffffffff,
860*4882a593Smuzhiyun 	0x0000903c, 0x00000100, 0xffffffff,
861*4882a593Smuzhiyun 	0x00009040, 0x00000100, 0xffffffff,
862*4882a593Smuzhiyun 	0x0000a200, 0x00000100, 0xffffffff,
863*4882a593Smuzhiyun 	0x0000a204, 0x00000100, 0xffffffff,
864*4882a593Smuzhiyun 	0x0000a208, 0x00000100, 0xffffffff,
865*4882a593Smuzhiyun 	0x0000a20c, 0x00000100, 0xffffffff,
866*4882a593Smuzhiyun 	0x0000977c, 0x00000100, 0xffffffff,
867*4882a593Smuzhiyun 	0x00003f80, 0x00000100, 0xffffffff,
868*4882a593Smuzhiyun 	0x0000a210, 0x00000100, 0xffffffff,
869*4882a593Smuzhiyun 	0x0000a214, 0x00000100, 0xffffffff,
870*4882a593Smuzhiyun 	0x000004d8, 0x00000100, 0xffffffff,
871*4882a593Smuzhiyun 	0x00009784, 0x00000100, 0xffffffff,
872*4882a593Smuzhiyun 	0x00009698, 0x00000100, 0xffffffff,
873*4882a593Smuzhiyun 	0x000004d4, 0x00000200, 0xffffffff,
874*4882a593Smuzhiyun 	0x000004d0, 0x00000000, 0xffffffff,
875*4882a593Smuzhiyun 	0x000030cc, 0x00000100, 0xffffffff,
876*4882a593Smuzhiyun 	0x0000d0c0, 0x00000100, 0xffffffff,
877*4882a593Smuzhiyun 	0x0000915c, 0x00010000, 0xffffffff,
878*4882a593Smuzhiyun 	0x00009160, 0x00030002, 0xffffffff,
879*4882a593Smuzhiyun 	0x00009164, 0x00050004, 0xffffffff,
880*4882a593Smuzhiyun 	0x00009168, 0x00070006, 0xffffffff,
881*4882a593Smuzhiyun 	0x00009178, 0x00070000, 0xffffffff,
882*4882a593Smuzhiyun 	0x0000917c, 0x00030002, 0xffffffff,
883*4882a593Smuzhiyun 	0x00009180, 0x00050004, 0xffffffff,
884*4882a593Smuzhiyun 	0x0000918c, 0x00010006, 0xffffffff,
885*4882a593Smuzhiyun 	0x00009190, 0x00090008, 0xffffffff,
886*4882a593Smuzhiyun 	0x00009194, 0x00070000, 0xffffffff,
887*4882a593Smuzhiyun 	0x00009198, 0x00030002, 0xffffffff,
888*4882a593Smuzhiyun 	0x0000919c, 0x00050004, 0xffffffff,
889*4882a593Smuzhiyun 	0x000091a8, 0x00010006, 0xffffffff,
890*4882a593Smuzhiyun 	0x000091ac, 0x00090008, 0xffffffff,
891*4882a593Smuzhiyun 	0x000091b0, 0x00070000, 0xffffffff,
892*4882a593Smuzhiyun 	0x000091b4, 0x00030002, 0xffffffff,
893*4882a593Smuzhiyun 	0x000091b8, 0x00050004, 0xffffffff,
894*4882a593Smuzhiyun 	0x000091c4, 0x00010006, 0xffffffff,
895*4882a593Smuzhiyun 	0x000091c8, 0x00090008, 0xffffffff,
896*4882a593Smuzhiyun 	0x000091cc, 0x00070000, 0xffffffff,
897*4882a593Smuzhiyun 	0x000091d0, 0x00030002, 0xffffffff,
898*4882a593Smuzhiyun 	0x000091d4, 0x00050004, 0xffffffff,
899*4882a593Smuzhiyun 	0x000091e0, 0x00010006, 0xffffffff,
900*4882a593Smuzhiyun 	0x000091e4, 0x00090008, 0xffffffff,
901*4882a593Smuzhiyun 	0x000091e8, 0x00000000, 0xffffffff,
902*4882a593Smuzhiyun 	0x000091ec, 0x00070000, 0xffffffff,
903*4882a593Smuzhiyun 	0x000091f0, 0x00030002, 0xffffffff,
904*4882a593Smuzhiyun 	0x000091f4, 0x00050004, 0xffffffff,
905*4882a593Smuzhiyun 	0x00009200, 0x00010006, 0xffffffff,
906*4882a593Smuzhiyun 	0x00009204, 0x00090008, 0xffffffff,
907*4882a593Smuzhiyun 	0x00009208, 0x00070000, 0xffffffff,
908*4882a593Smuzhiyun 	0x0000920c, 0x00030002, 0xffffffff,
909*4882a593Smuzhiyun 	0x00009210, 0x00050004, 0xffffffff,
910*4882a593Smuzhiyun 	0x0000921c, 0x00010006, 0xffffffff,
911*4882a593Smuzhiyun 	0x00009220, 0x00090008, 0xffffffff,
912*4882a593Smuzhiyun 	0x00009294, 0x00000000, 0xffffffff,
913*4882a593Smuzhiyun 	0x000008f8, 0x00000010, 0xffffffff,
914*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
915*4882a593Smuzhiyun 	0x000008f8, 0x00000011, 0xffffffff,
916*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
917*4882a593Smuzhiyun 	0x000008f8, 0x00000012, 0xffffffff,
918*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
919*4882a593Smuzhiyun 	0x000008f8, 0x00000013, 0xffffffff,
920*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
921*4882a593Smuzhiyun 	0x000008f8, 0x00000014, 0xffffffff,
922*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
923*4882a593Smuzhiyun 	0x000008f8, 0x00000015, 0xffffffff,
924*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
925*4882a593Smuzhiyun 	0x000008f8, 0x00000016, 0xffffffff,
926*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
927*4882a593Smuzhiyun 	0x000008f8, 0x00000017, 0xffffffff,
928*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
929*4882a593Smuzhiyun 	0x000008f8, 0x00000018, 0xffffffff,
930*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
931*4882a593Smuzhiyun 	0x000008f8, 0x00000019, 0xffffffff,
932*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
933*4882a593Smuzhiyun 	0x000008f8, 0x0000001a, 0xffffffff,
934*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
935*4882a593Smuzhiyun 	0x000008f8, 0x0000001b, 0xffffffff,
936*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff
937*4882a593Smuzhiyun };
938*4882a593Smuzhiyun #define TURKS_MGCG_DEFAULT_LENGTH sizeof(turks_mgcg_default) / (3 * sizeof(u32))
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun static const u32 turks_mgcg_disable[] =
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
943*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
944*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
945*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
946*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
947*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
948*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
949*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
950*4882a593Smuzhiyun 	0x000008fc, 0xffffffff, 0xffffffff,
951*4882a593Smuzhiyun 	0x00009150, 0x00600000, 0xffffffff
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun #define TURKS_MGCG_DISABLE_LENGTH sizeof(turks_mgcg_disable) / (3 * sizeof(u32))
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun static const u32 turks_mgcg_enable[] =
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	0x0000802c, 0xc0000000, 0xffffffff,
958*4882a593Smuzhiyun 	0x000008f8, 0x00000000, 0xffffffff,
959*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
960*4882a593Smuzhiyun 	0x000008f8, 0x00000001, 0xffffffff,
961*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
962*4882a593Smuzhiyun 	0x000008f8, 0x00000002, 0xffffffff,
963*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
964*4882a593Smuzhiyun 	0x000008f8, 0x00000003, 0xffffffff,
965*4882a593Smuzhiyun 	0x000008fc, 0x00000000, 0xffffffff,
966*4882a593Smuzhiyun 	0x00009150, 0x6e944000, 0xffffffff
967*4882a593Smuzhiyun };
968*4882a593Smuzhiyun #define TURKS_MGCG_ENABLE_LENGTH sizeof(turks_mgcg_enable) / (3 * sizeof(u32))
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun #endif
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun #ifndef BTC_SYSLS_SEQUENCE
973*4882a593Smuzhiyun #define BTC_SYSLS_SEQUENCE  100
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun //********* BARTS **************//
977*4882a593Smuzhiyun static const u32 barts_sysls_default[] =
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	/* Register,   Value,     Mask bits */
980*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
981*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
982*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
983*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
984*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
985*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
986*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
987*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
988*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
989*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
990*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
991*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
992*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
993*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
994*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
995*4882a593Smuzhiyun };
996*4882a593Smuzhiyun #define BARTS_SYSLS_DEFAULT_LENGTH sizeof(barts_sysls_default) / (3 * sizeof(u32))
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const u32 barts_sysls_disable[] =
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
1001*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
1002*4882a593Smuzhiyun 	0x000015c0, 0x00041401, 0xffffffff,
1003*4882a593Smuzhiyun 	0x0000264c, 0x00040400, 0xffffffff,
1004*4882a593Smuzhiyun 	0x00002648, 0x00040400, 0xffffffff,
1005*4882a593Smuzhiyun 	0x00002650, 0x00040400, 0xffffffff,
1006*4882a593Smuzhiyun 	0x000020b8, 0x00040400, 0xffffffff,
1007*4882a593Smuzhiyun 	0x000020bc, 0x00040400, 0xffffffff,
1008*4882a593Smuzhiyun 	0x000020c0, 0x00040c80, 0xffffffff,
1009*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1010*4882a593Smuzhiyun 	0x0000f4a4, 0x00680000, 0xffffffff,
1011*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
1012*4882a593Smuzhiyun 	0x000064ec, 0x00007ffd, 0xffffffff,
1013*4882a593Smuzhiyun 	0x00000c7c, 0x0000ff00, 0xffffffff,
1014*4882a593Smuzhiyun 	0x00006dfc, 0x0000007f, 0xffffffff
1015*4882a593Smuzhiyun };
1016*4882a593Smuzhiyun #define BARTS_SYSLS_DISABLE_LENGTH sizeof(barts_sysls_disable) / (3 * sizeof(u32))
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static const u32 barts_sysls_enable[] =
1019*4882a593Smuzhiyun {
1020*4882a593Smuzhiyun 	0x000055e8, 0x00000001, 0xffffffff,
1021*4882a593Smuzhiyun 	0x0000d0bc, 0x00000100, 0xffffffff,
1022*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
1023*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
1024*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
1025*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
1026*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
1027*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
1028*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
1029*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1030*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
1031*4882a593Smuzhiyun 	0x000004c8, 0x00000000, 0xffffffff,
1032*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
1033*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
1034*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun #define BARTS_SYSLS_ENABLE_LENGTH sizeof(barts_sysls_enable) / (3 * sizeof(u32))
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun //********* CAICOS **************//
1039*4882a593Smuzhiyun static const u32 caicos_sysls_default[] =
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
1042*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
1043*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
1044*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
1045*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
1046*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
1047*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
1048*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
1049*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1050*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
1051*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
1052*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
1053*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
1054*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun #define CAICOS_SYSLS_DEFAULT_LENGTH sizeof(caicos_sysls_default) / (3 * sizeof(u32))
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun static const u32 caicos_sysls_disable[] =
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
1061*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
1062*4882a593Smuzhiyun 	0x000015c0, 0x00041401, 0xffffffff,
1063*4882a593Smuzhiyun 	0x0000264c, 0x00040400, 0xffffffff,
1064*4882a593Smuzhiyun 	0x00002648, 0x00040400, 0xffffffff,
1065*4882a593Smuzhiyun 	0x00002650, 0x00040400, 0xffffffff,
1066*4882a593Smuzhiyun 	0x000020b8, 0x00040400, 0xffffffff,
1067*4882a593Smuzhiyun 	0x000020bc, 0x00040400, 0xffffffff,
1068*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1069*4882a593Smuzhiyun 	0x0000f4a4, 0x00680000, 0xffffffff,
1070*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
1071*4882a593Smuzhiyun 	0x000064ec, 0x00007ffd, 0xffffffff,
1072*4882a593Smuzhiyun 	0x00000c7c, 0x0000ff00, 0xffffffff,
1073*4882a593Smuzhiyun 	0x00006dfc, 0x0000007f, 0xffffffff
1074*4882a593Smuzhiyun };
1075*4882a593Smuzhiyun #define CAICOS_SYSLS_DISABLE_LENGTH sizeof(caicos_sysls_disable) / (3 * sizeof(u32))
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun static const u32 caicos_sysls_enable[] =
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	0x000055e8, 0x00000001, 0xffffffff,
1080*4882a593Smuzhiyun 	0x0000d0bc, 0x00000100, 0xffffffff,
1081*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
1082*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
1083*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
1084*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
1085*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
1086*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
1087*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1088*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
1089*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
1090*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
1091*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff,
1092*4882a593Smuzhiyun 	0x000004c8, 0x00000000, 0xffffffff
1093*4882a593Smuzhiyun };
1094*4882a593Smuzhiyun #define CAICOS_SYSLS_ENABLE_LENGTH sizeof(caicos_sysls_enable) / (3 * sizeof(u32))
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun //********* TURKS **************//
1097*4882a593Smuzhiyun static const u32 turks_sysls_default[] =
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
1100*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
1101*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
1102*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
1103*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
1104*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
1105*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
1106*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
1107*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
1108*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1109*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
1110*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
1111*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
1112*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
1113*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
1114*4882a593Smuzhiyun };
1115*4882a593Smuzhiyun #define TURKS_SYSLS_DEFAULT_LENGTH sizeof(turks_sysls_default) / (3 * sizeof(u32))
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun static const u32 turks_sysls_disable[] =
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	0x000055e8, 0x00000000, 0xffffffff,
1120*4882a593Smuzhiyun 	0x0000d0bc, 0x00000000, 0xffffffff,
1121*4882a593Smuzhiyun 	0x000015c0, 0x00041401, 0xffffffff,
1122*4882a593Smuzhiyun 	0x0000264c, 0x00040400, 0xffffffff,
1123*4882a593Smuzhiyun 	0x00002648, 0x00040400, 0xffffffff,
1124*4882a593Smuzhiyun 	0x00002650, 0x00040400, 0xffffffff,
1125*4882a593Smuzhiyun 	0x000020b8, 0x00040400, 0xffffffff,
1126*4882a593Smuzhiyun 	0x000020bc, 0x00040400, 0xffffffff,
1127*4882a593Smuzhiyun 	0x000020c0, 0x00040c80, 0xffffffff,
1128*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1129*4882a593Smuzhiyun 	0x0000f4a4, 0x00680000, 0xffffffff,
1130*4882a593Smuzhiyun 	0x000004c8, 0x00000001, 0xffffffff,
1131*4882a593Smuzhiyun 	0x000064ec, 0x00007ffd, 0xffffffff,
1132*4882a593Smuzhiyun 	0x00000c7c, 0x0000ff00, 0xffffffff,
1133*4882a593Smuzhiyun 	0x00006dfc, 0x0000007f, 0xffffffff
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun #define TURKS_SYSLS_DISABLE_LENGTH sizeof(turks_sysls_disable) / (3 * sizeof(u32))
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun static const u32 turks_sysls_enable[] =
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	0x000055e8, 0x00000001, 0xffffffff,
1140*4882a593Smuzhiyun 	0x0000d0bc, 0x00000100, 0xffffffff,
1141*4882a593Smuzhiyun 	0x000015c0, 0x000c1401, 0xffffffff,
1142*4882a593Smuzhiyun 	0x0000264c, 0x000c0400, 0xffffffff,
1143*4882a593Smuzhiyun 	0x00002648, 0x000c0400, 0xffffffff,
1144*4882a593Smuzhiyun 	0x00002650, 0x000c0400, 0xffffffff,
1145*4882a593Smuzhiyun 	0x000020b8, 0x000c0400, 0xffffffff,
1146*4882a593Smuzhiyun 	0x000020bc, 0x000c0400, 0xffffffff,
1147*4882a593Smuzhiyun 	0x000020c0, 0x000c0c80, 0xffffffff,
1148*4882a593Smuzhiyun 	0x0000f4a0, 0x000000c0, 0xffffffff,
1149*4882a593Smuzhiyun 	0x0000f4a4, 0x00680fff, 0xffffffff,
1150*4882a593Smuzhiyun 	0x000004c8, 0x00000000, 0xffffffff,
1151*4882a593Smuzhiyun 	0x000064ec, 0x00000000, 0xffffffff,
1152*4882a593Smuzhiyun 	0x00000c7c, 0x00000000, 0xffffffff,
1153*4882a593Smuzhiyun 	0x00006dfc, 0x00000000, 0xffffffff
1154*4882a593Smuzhiyun };
1155*4882a593Smuzhiyun #define TURKS_SYSLS_ENABLE_LENGTH sizeof(turks_sysls_enable) / (3 * sizeof(u32))
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun #endif
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun u32 btc_valid_sclk[40] =
1160*4882a593Smuzhiyun {
1161*4882a593Smuzhiyun 	5000,   10000,  15000,  20000,  25000,  30000,  35000,  40000,  45000,  50000,
1162*4882a593Smuzhiyun 	55000,  60000,  65000,  70000,  75000,  80000,  85000,  90000,  95000,  100000,
1163*4882a593Smuzhiyun 	105000, 110000, 11500,  120000, 125000, 130000, 135000, 140000, 145000, 150000,
1164*4882a593Smuzhiyun 	155000, 160000, 165000, 170000, 175000, 180000, 185000, 190000, 195000, 200000
1165*4882a593Smuzhiyun };
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun static const struct radeon_blacklist_clocks btc_blacklist_clocks[] = {
1168*4882a593Smuzhiyun 	{ 10000, 30000, RADEON_SCLK_UP },
1169*4882a593Smuzhiyun 	{ 15000, 30000, RADEON_SCLK_UP },
1170*4882a593Smuzhiyun 	{ 20000, 30000, RADEON_SCLK_UP },
1171*4882a593Smuzhiyun 	{ 25000, 30000, RADEON_SCLK_UP }
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table * table,u32 * max_clock)1174*4882a593Smuzhiyun void btc_get_max_clock_from_voltage_dependency_table(struct radeon_clock_voltage_dependency_table *table,
1175*4882a593Smuzhiyun 						     u32 *max_clock)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	u32 i, clock = 0;
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	if ((table == NULL) || (table->count == 0)) {
1180*4882a593Smuzhiyun 		*max_clock = clock;
1181*4882a593Smuzhiyun 		return;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1185*4882a593Smuzhiyun 		if (clock < table->entries[i].clk)
1186*4882a593Smuzhiyun 			clock = table->entries[i].clk;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 	*max_clock = clock;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun 
btc_apply_voltage_dependency_rules(struct radeon_clock_voltage_dependency_table * table,u32 clock,u16 max_voltage,u16 * voltage)1191*4882a593Smuzhiyun void btc_apply_voltage_dependency_rules(struct radeon_clock_voltage_dependency_table *table,
1192*4882a593Smuzhiyun 					u32 clock, u16 max_voltage, u16 *voltage)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	u32 i;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if ((table == NULL) || (table->count == 0))
1197*4882a593Smuzhiyun 		return;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	for (i= 0; i < table->count; i++) {
1200*4882a593Smuzhiyun 		if (clock <= table->entries[i].clk) {
1201*4882a593Smuzhiyun 			if (*voltage < table->entries[i].v)
1202*4882a593Smuzhiyun 				*voltage = (u16)((table->entries[i].v < max_voltage) ?
1203*4882a593Smuzhiyun 						  table->entries[i].v : max_voltage);
1204*4882a593Smuzhiyun 			return;
1205*4882a593Smuzhiyun 		}
1206*4882a593Smuzhiyun 	}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 	*voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun 
btc_find_valid_clock(struct radeon_clock_array * clocks,u32 max_clock,u32 requested_clock)1211*4882a593Smuzhiyun static u32 btc_find_valid_clock(struct radeon_clock_array *clocks,
1212*4882a593Smuzhiyun 				u32 max_clock, u32 requested_clock)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	unsigned int i;
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	if ((clocks == NULL) || (clocks->count == 0))
1217*4882a593Smuzhiyun 		return (requested_clock < max_clock) ? requested_clock : max_clock;
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	for (i = 0; i < clocks->count; i++) {
1220*4882a593Smuzhiyun 		if (clocks->values[i] >= requested_clock)
1221*4882a593Smuzhiyun 			return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	return (clocks->values[clocks->count - 1] < max_clock) ?
1225*4882a593Smuzhiyun 		clocks->values[clocks->count - 1] : max_clock;
1226*4882a593Smuzhiyun }
1227*4882a593Smuzhiyun 
btc_get_valid_mclk(struct radeon_device * rdev,u32 max_mclk,u32 requested_mclk)1228*4882a593Smuzhiyun static u32 btc_get_valid_mclk(struct radeon_device *rdev,
1229*4882a593Smuzhiyun 			      u32 max_mclk, u32 requested_mclk)
1230*4882a593Smuzhiyun {
1231*4882a593Smuzhiyun 	return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_mclk_values,
1232*4882a593Smuzhiyun 				    max_mclk, requested_mclk);
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun 
btc_get_valid_sclk(struct radeon_device * rdev,u32 max_sclk,u32 requested_sclk)1235*4882a593Smuzhiyun static u32 btc_get_valid_sclk(struct radeon_device *rdev,
1236*4882a593Smuzhiyun 			      u32 max_sclk, u32 requested_sclk)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_sclk_values,
1239*4882a593Smuzhiyun 				    max_sclk, requested_sclk);
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
btc_skip_blacklist_clocks(struct radeon_device * rdev,const u32 max_sclk,const u32 max_mclk,u32 * sclk,u32 * mclk)1242*4882a593Smuzhiyun void btc_skip_blacklist_clocks(struct radeon_device *rdev,
1243*4882a593Smuzhiyun 			       const u32 max_sclk, const u32 max_mclk,
1244*4882a593Smuzhiyun 			       u32 *sclk, u32 *mclk)
1245*4882a593Smuzhiyun {
1246*4882a593Smuzhiyun 	int i, num_blacklist_clocks;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	if ((sclk == NULL) || (mclk == NULL))
1249*4882a593Smuzhiyun 		return;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	num_blacklist_clocks = ARRAY_SIZE(btc_blacklist_clocks);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	for (i = 0; i < num_blacklist_clocks; i++) {
1254*4882a593Smuzhiyun 		if ((btc_blacklist_clocks[i].sclk == *sclk) &&
1255*4882a593Smuzhiyun 		    (btc_blacklist_clocks[i].mclk == *mclk))
1256*4882a593Smuzhiyun 			break;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if (i < num_blacklist_clocks) {
1260*4882a593Smuzhiyun 		if (btc_blacklist_clocks[i].action == RADEON_SCLK_UP) {
1261*4882a593Smuzhiyun 			*sclk = btc_get_valid_sclk(rdev, max_sclk, *sclk + 1);
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 			if (*sclk < max_sclk)
1264*4882a593Smuzhiyun 				btc_skip_blacklist_clocks(rdev, max_sclk, max_mclk, sclk, mclk);
1265*4882a593Smuzhiyun 		}
1266*4882a593Smuzhiyun 	}
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun 
btc_adjust_clock_combinations(struct radeon_device * rdev,const struct radeon_clock_and_voltage_limits * max_limits,struct rv7xx_pl * pl)1269*4882a593Smuzhiyun void btc_adjust_clock_combinations(struct radeon_device *rdev,
1270*4882a593Smuzhiyun 				   const struct radeon_clock_and_voltage_limits *max_limits,
1271*4882a593Smuzhiyun 				   struct rv7xx_pl *pl)
1272*4882a593Smuzhiyun {
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 	if ((pl->mclk == 0) || (pl->sclk == 0))
1275*4882a593Smuzhiyun 		return;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	if (pl->mclk == pl->sclk)
1278*4882a593Smuzhiyun 		return;
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	if (pl->mclk > pl->sclk) {
1281*4882a593Smuzhiyun 		if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > rdev->pm.dpm.dyn_state.mclk_sclk_ratio)
1282*4882a593Smuzhiyun 			pl->sclk = btc_get_valid_sclk(rdev,
1283*4882a593Smuzhiyun 						      max_limits->sclk,
1284*4882a593Smuzhiyun 						      (pl->mclk +
1285*4882a593Smuzhiyun 						       (rdev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
1286*4882a593Smuzhiyun 						      rdev->pm.dpm.dyn_state.mclk_sclk_ratio);
1287*4882a593Smuzhiyun 	} else {
1288*4882a593Smuzhiyun 		if ((pl->sclk - pl->mclk) > rdev->pm.dpm.dyn_state.sclk_mclk_delta)
1289*4882a593Smuzhiyun 			pl->mclk = btc_get_valid_mclk(rdev,
1290*4882a593Smuzhiyun 						      max_limits->mclk,
1291*4882a593Smuzhiyun 						      pl->sclk -
1292*4882a593Smuzhiyun 						      rdev->pm.dpm.dyn_state.sclk_mclk_delta);
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun 
btc_find_voltage(struct atom_voltage_table * table,u16 voltage)1296*4882a593Smuzhiyun static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun 	unsigned int i;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	for (i = 0; i < table->count; i++) {
1301*4882a593Smuzhiyun 		if (voltage <= table->entries[i].value)
1302*4882a593Smuzhiyun 			return table->entries[i].value;
1303*4882a593Smuzhiyun 	}
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	return table->entries[table->count - 1].value;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun 
btc_apply_voltage_delta_rules(struct radeon_device * rdev,u16 max_vddc,u16 max_vddci,u16 * vddc,u16 * vddci)1308*4882a593Smuzhiyun void btc_apply_voltage_delta_rules(struct radeon_device *rdev,
1309*4882a593Smuzhiyun 				   u16 max_vddc, u16 max_vddci,
1310*4882a593Smuzhiyun 				   u16 *vddc, u16 *vddci)
1311*4882a593Smuzhiyun {
1312*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1313*4882a593Smuzhiyun 	u16 new_voltage;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	if ((0 == *vddc) || (0 == *vddci))
1316*4882a593Smuzhiyun 		return;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	if (*vddc > *vddci) {
1319*4882a593Smuzhiyun 		if ((*vddc - *vddci) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
1320*4882a593Smuzhiyun 			new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
1321*4882a593Smuzhiyun 						       (*vddc - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
1322*4882a593Smuzhiyun 			*vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
1323*4882a593Smuzhiyun 		}
1324*4882a593Smuzhiyun 	} else {
1325*4882a593Smuzhiyun 		if ((*vddci - *vddc) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
1326*4882a593Smuzhiyun 			new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
1327*4882a593Smuzhiyun 						       (*vddci - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
1328*4882a593Smuzhiyun 			*vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
1329*4882a593Smuzhiyun 		}
1330*4882a593Smuzhiyun 	}
1331*4882a593Smuzhiyun }
1332*4882a593Smuzhiyun 
btc_enable_bif_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)1333*4882a593Smuzhiyun static void btc_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
1334*4882a593Smuzhiyun 					     bool enable)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1337*4882a593Smuzhiyun 	u32 tmp, bif;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
1340*4882a593Smuzhiyun 	if (enable) {
1341*4882a593Smuzhiyun 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
1342*4882a593Smuzhiyun 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
1343*4882a593Smuzhiyun 			if (!pi->boot_in_gen2) {
1344*4882a593Smuzhiyun 				bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
1345*4882a593Smuzhiyun 				bif |= CG_CLIENT_REQ(0xd);
1346*4882a593Smuzhiyun 				WREG32(CG_BIF_REQ_AND_RSP, bif);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 				tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
1349*4882a593Smuzhiyun 				tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
1350*4882a593Smuzhiyun 				tmp |= LC_GEN2_EN_STRAP;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 				tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
1353*4882a593Smuzhiyun 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
1354*4882a593Smuzhiyun 				udelay(10);
1355*4882a593Smuzhiyun 				tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
1356*4882a593Smuzhiyun 				WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
1357*4882a593Smuzhiyun 			}
1358*4882a593Smuzhiyun 		}
1359*4882a593Smuzhiyun 	} else {
1360*4882a593Smuzhiyun 		if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
1361*4882a593Smuzhiyun 		    (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
1362*4882a593Smuzhiyun 			if (!pi->boot_in_gen2) {
1363*4882a593Smuzhiyun 				bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
1364*4882a593Smuzhiyun 				bif |= CG_CLIENT_REQ(0xd);
1365*4882a593Smuzhiyun 				WREG32(CG_BIF_REQ_AND_RSP, bif);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 				tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
1368*4882a593Smuzhiyun 				tmp &= ~LC_GEN2_EN_STRAP;
1369*4882a593Smuzhiyun 			}
1370*4882a593Smuzhiyun 			WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
1371*4882a593Smuzhiyun 		}
1372*4882a593Smuzhiyun 	}
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
btc_enable_dynamic_pcie_gen2(struct radeon_device * rdev,bool enable)1375*4882a593Smuzhiyun static void btc_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
1376*4882a593Smuzhiyun 					 bool enable)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun 	btc_enable_bif_dynamic_pcie_gen2(rdev, enable);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	if (enable)
1381*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
1382*4882a593Smuzhiyun 	else
1383*4882a593Smuzhiyun 		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun 
btc_disable_ulv(struct radeon_device * rdev)1386*4882a593Smuzhiyun static int btc_disable_ulv(struct radeon_device *rdev)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 	if (eg_pi->ulv.supported) {
1391*4882a593Smuzhiyun 		if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) != PPSMC_Result_OK)
1392*4882a593Smuzhiyun 			return -EINVAL;
1393*4882a593Smuzhiyun 	}
1394*4882a593Smuzhiyun 	return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
btc_populate_ulv_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)1397*4882a593Smuzhiyun static int btc_populate_ulv_state(struct radeon_device *rdev,
1398*4882a593Smuzhiyun 				  RV770_SMC_STATETABLE *table)
1399*4882a593Smuzhiyun {
1400*4882a593Smuzhiyun 	int ret = -EINVAL;
1401*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1402*4882a593Smuzhiyun 	struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	if (ulv_pl->vddc) {
1405*4882a593Smuzhiyun 		ret = cypress_convert_power_level_to_smc(rdev,
1406*4882a593Smuzhiyun 							 ulv_pl,
1407*4882a593Smuzhiyun 							 &table->ULVState.levels[0],
1408*4882a593Smuzhiyun 							 PPSMC_DISPLAY_WATERMARK_LOW);
1409*4882a593Smuzhiyun 		if (ret == 0) {
1410*4882a593Smuzhiyun 			table->ULVState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
1411*4882a593Smuzhiyun 			table->ULVState.levels[0].ACIndex = 1;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 			table->ULVState.levels[1] = table->ULVState.levels[0];
1414*4882a593Smuzhiyun 			table->ULVState.levels[2] = table->ULVState.levels[0];
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 			table->ULVState.flags |= PPSMC_SWSTATE_FLAG_DC;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 			WREG32(CG_ULV_CONTROL, BTC_CGULVCONTROL_DFLT);
1419*4882a593Smuzhiyun 			WREG32(CG_ULV_PARAMETER, BTC_CGULVPARAMETER_DFLT);
1420*4882a593Smuzhiyun 		}
1421*4882a593Smuzhiyun 	}
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	return ret;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun 
btc_populate_smc_acpi_state(struct radeon_device * rdev,RV770_SMC_STATETABLE * table)1426*4882a593Smuzhiyun static int btc_populate_smc_acpi_state(struct radeon_device *rdev,
1427*4882a593Smuzhiyun 				       RV770_SMC_STATETABLE *table)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	int ret = cypress_populate_smc_acpi_state(rdev, table);
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	if (ret == 0) {
1432*4882a593Smuzhiyun 		table->ACPIState.levels[0].ACIndex = 0;
1433*4882a593Smuzhiyun 		table->ACPIState.levels[1].ACIndex = 0;
1434*4882a593Smuzhiyun 		table->ACPIState.levels[2].ACIndex = 0;
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	return ret;
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun 
btc_program_mgcg_hw_sequence(struct radeon_device * rdev,const u32 * sequence,u32 count)1440*4882a593Smuzhiyun void btc_program_mgcg_hw_sequence(struct radeon_device *rdev,
1441*4882a593Smuzhiyun 				  const u32 *sequence, u32 count)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	u32 i, length = count * 3;
1444*4882a593Smuzhiyun 	u32 tmp;
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	for (i = 0; i < length; i+=3) {
1447*4882a593Smuzhiyun 		tmp = RREG32(sequence[i]);
1448*4882a593Smuzhiyun 		tmp &= ~sequence[i+2];
1449*4882a593Smuzhiyun 		tmp |= sequence[i+1] & sequence[i+2];
1450*4882a593Smuzhiyun 		WREG32(sequence[i], tmp);
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
btc_cg_clock_gating_default(struct radeon_device * rdev)1454*4882a593Smuzhiyun static void btc_cg_clock_gating_default(struct radeon_device *rdev)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun 	u32 count;
1457*4882a593Smuzhiyun 	const u32 *p = NULL;
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	if (rdev->family == CHIP_BARTS) {
1460*4882a593Smuzhiyun 		p = (const u32 *)&barts_cgcg_cgls_default;
1461*4882a593Smuzhiyun 		count = BARTS_CGCG_CGLS_DEFAULT_LENGTH;
1462*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_TURKS) {
1463*4882a593Smuzhiyun 		p = (const u32 *)&turks_cgcg_cgls_default;
1464*4882a593Smuzhiyun 		count = TURKS_CGCG_CGLS_DEFAULT_LENGTH;
1465*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_CAICOS) {
1466*4882a593Smuzhiyun 		p = (const u32 *)&caicos_cgcg_cgls_default;
1467*4882a593Smuzhiyun 		count = CAICOS_CGCG_CGLS_DEFAULT_LENGTH;
1468*4882a593Smuzhiyun 	} else
1469*4882a593Smuzhiyun 		return;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
btc_cg_clock_gating_enable(struct radeon_device * rdev,bool enable)1474*4882a593Smuzhiyun static void btc_cg_clock_gating_enable(struct radeon_device *rdev,
1475*4882a593Smuzhiyun 				       bool enable)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	u32 count;
1478*4882a593Smuzhiyun 	const u32 *p = NULL;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	if (enable) {
1481*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1482*4882a593Smuzhiyun 			p = (const u32 *)&barts_cgcg_cgls_enable;
1483*4882a593Smuzhiyun 			count = BARTS_CGCG_CGLS_ENABLE_LENGTH;
1484*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1485*4882a593Smuzhiyun 			p = (const u32 *)&turks_cgcg_cgls_enable;
1486*4882a593Smuzhiyun 			count = TURKS_CGCG_CGLS_ENABLE_LENGTH;
1487*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1488*4882a593Smuzhiyun 			p = (const u32 *)&caicos_cgcg_cgls_enable;
1489*4882a593Smuzhiyun 			count = CAICOS_CGCG_CGLS_ENABLE_LENGTH;
1490*4882a593Smuzhiyun 		} else
1491*4882a593Smuzhiyun 			return;
1492*4882a593Smuzhiyun 	} else {
1493*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1494*4882a593Smuzhiyun 			p = (const u32 *)&barts_cgcg_cgls_disable;
1495*4882a593Smuzhiyun 			count = BARTS_CGCG_CGLS_DISABLE_LENGTH;
1496*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1497*4882a593Smuzhiyun 			p = (const u32 *)&turks_cgcg_cgls_disable;
1498*4882a593Smuzhiyun 			count = TURKS_CGCG_CGLS_DISABLE_LENGTH;
1499*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1500*4882a593Smuzhiyun 			p = (const u32 *)&caicos_cgcg_cgls_disable;
1501*4882a593Smuzhiyun 			count = CAICOS_CGCG_CGLS_DISABLE_LENGTH;
1502*4882a593Smuzhiyun 		} else
1503*4882a593Smuzhiyun 			return;
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun 
btc_mg_clock_gating_default(struct radeon_device * rdev)1509*4882a593Smuzhiyun static void btc_mg_clock_gating_default(struct radeon_device *rdev)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun 	u32 count;
1512*4882a593Smuzhiyun 	const u32 *p = NULL;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	if (rdev->family == CHIP_BARTS) {
1515*4882a593Smuzhiyun 		p = (const u32 *)&barts_mgcg_default;
1516*4882a593Smuzhiyun 		count = BARTS_MGCG_DEFAULT_LENGTH;
1517*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_TURKS) {
1518*4882a593Smuzhiyun 		p = (const u32 *)&turks_mgcg_default;
1519*4882a593Smuzhiyun 		count = TURKS_MGCG_DEFAULT_LENGTH;
1520*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_CAICOS) {
1521*4882a593Smuzhiyun 		p = (const u32 *)&caicos_mgcg_default;
1522*4882a593Smuzhiyun 		count = CAICOS_MGCG_DEFAULT_LENGTH;
1523*4882a593Smuzhiyun 	} else
1524*4882a593Smuzhiyun 		return;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
btc_mg_clock_gating_enable(struct radeon_device * rdev,bool enable)1529*4882a593Smuzhiyun static void btc_mg_clock_gating_enable(struct radeon_device *rdev,
1530*4882a593Smuzhiyun 				       bool enable)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun 	u32 count;
1533*4882a593Smuzhiyun 	const u32 *p = NULL;
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (enable) {
1536*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1537*4882a593Smuzhiyun 			p = (const u32 *)&barts_mgcg_enable;
1538*4882a593Smuzhiyun 			count = BARTS_MGCG_ENABLE_LENGTH;
1539*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1540*4882a593Smuzhiyun 			p = (const u32 *)&turks_mgcg_enable;
1541*4882a593Smuzhiyun 			count = TURKS_MGCG_ENABLE_LENGTH;
1542*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1543*4882a593Smuzhiyun 			p = (const u32 *)&caicos_mgcg_enable;
1544*4882a593Smuzhiyun 			count = CAICOS_MGCG_ENABLE_LENGTH;
1545*4882a593Smuzhiyun 		} else
1546*4882a593Smuzhiyun 			return;
1547*4882a593Smuzhiyun 	} else {
1548*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1549*4882a593Smuzhiyun 			p = (const u32 *)&barts_mgcg_disable[0];
1550*4882a593Smuzhiyun 			count = BARTS_MGCG_DISABLE_LENGTH;
1551*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1552*4882a593Smuzhiyun 			p = (const u32 *)&turks_mgcg_disable[0];
1553*4882a593Smuzhiyun 			count = TURKS_MGCG_DISABLE_LENGTH;
1554*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1555*4882a593Smuzhiyun 			p = (const u32 *)&caicos_mgcg_disable[0];
1556*4882a593Smuzhiyun 			count = CAICOS_MGCG_DISABLE_LENGTH;
1557*4882a593Smuzhiyun 		} else
1558*4882a593Smuzhiyun 			return;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
btc_ls_clock_gating_default(struct radeon_device * rdev)1564*4882a593Smuzhiyun static void btc_ls_clock_gating_default(struct radeon_device *rdev)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	u32 count;
1567*4882a593Smuzhiyun 	const u32 *p = NULL;
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	if (rdev->family == CHIP_BARTS) {
1570*4882a593Smuzhiyun 		p = (const u32 *)&barts_sysls_default;
1571*4882a593Smuzhiyun 		count = BARTS_SYSLS_DEFAULT_LENGTH;
1572*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_TURKS) {
1573*4882a593Smuzhiyun 		p = (const u32 *)&turks_sysls_default;
1574*4882a593Smuzhiyun 		count = TURKS_SYSLS_DEFAULT_LENGTH;
1575*4882a593Smuzhiyun 	} else if (rdev->family == CHIP_CAICOS) {
1576*4882a593Smuzhiyun 		p = (const u32 *)&caicos_sysls_default;
1577*4882a593Smuzhiyun 		count = CAICOS_SYSLS_DEFAULT_LENGTH;
1578*4882a593Smuzhiyun 	} else
1579*4882a593Smuzhiyun 		return;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun 
btc_ls_clock_gating_enable(struct radeon_device * rdev,bool enable)1584*4882a593Smuzhiyun static void btc_ls_clock_gating_enable(struct radeon_device *rdev,
1585*4882a593Smuzhiyun 				       bool enable)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun 	u32 count;
1588*4882a593Smuzhiyun 	const u32 *p = NULL;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	if (enable) {
1591*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1592*4882a593Smuzhiyun 			p = (const u32 *)&barts_sysls_enable;
1593*4882a593Smuzhiyun 			count = BARTS_SYSLS_ENABLE_LENGTH;
1594*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1595*4882a593Smuzhiyun 			p = (const u32 *)&turks_sysls_enable;
1596*4882a593Smuzhiyun 			count = TURKS_SYSLS_ENABLE_LENGTH;
1597*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1598*4882a593Smuzhiyun 			p = (const u32 *)&caicos_sysls_enable;
1599*4882a593Smuzhiyun 			count = CAICOS_SYSLS_ENABLE_LENGTH;
1600*4882a593Smuzhiyun 		} else
1601*4882a593Smuzhiyun 			return;
1602*4882a593Smuzhiyun 	} else {
1603*4882a593Smuzhiyun 		if (rdev->family == CHIP_BARTS) {
1604*4882a593Smuzhiyun 			p = (const u32 *)&barts_sysls_disable;
1605*4882a593Smuzhiyun 			count = BARTS_SYSLS_DISABLE_LENGTH;
1606*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_TURKS) {
1607*4882a593Smuzhiyun 			p = (const u32 *)&turks_sysls_disable;
1608*4882a593Smuzhiyun 			count = TURKS_SYSLS_DISABLE_LENGTH;
1609*4882a593Smuzhiyun 		} else if (rdev->family == CHIP_CAICOS) {
1610*4882a593Smuzhiyun 			p = (const u32 *)&caicos_sysls_disable;
1611*4882a593Smuzhiyun 			count = CAICOS_SYSLS_DISABLE_LENGTH;
1612*4882a593Smuzhiyun 		} else
1613*4882a593Smuzhiyun 			return;
1614*4882a593Smuzhiyun 	}
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 	btc_program_mgcg_hw_sequence(rdev, p, count);
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun 
btc_dpm_enabled(struct radeon_device * rdev)1619*4882a593Smuzhiyun bool btc_dpm_enabled(struct radeon_device *rdev)
1620*4882a593Smuzhiyun {
1621*4882a593Smuzhiyun 	if (rv770_is_smc_running(rdev))
1622*4882a593Smuzhiyun 		return true;
1623*4882a593Smuzhiyun 	else
1624*4882a593Smuzhiyun 		return false;
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun 
btc_init_smc_table(struct radeon_device * rdev,struct radeon_ps * radeon_boot_state)1627*4882a593Smuzhiyun static int btc_init_smc_table(struct radeon_device *rdev,
1628*4882a593Smuzhiyun 			      struct radeon_ps *radeon_boot_state)
1629*4882a593Smuzhiyun {
1630*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1631*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1632*4882a593Smuzhiyun 	RV770_SMC_STATETABLE *table = &pi->smc_statetable;
1633*4882a593Smuzhiyun 	int ret;
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	memset(table, 0, sizeof(RV770_SMC_STATETABLE));
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	cypress_populate_smc_voltage_tables(rdev, table);
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	switch (rdev->pm.int_thermal_type) {
1640*4882a593Smuzhiyun 	case THERMAL_TYPE_EVERGREEN:
1641*4882a593Smuzhiyun 	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
1642*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
1643*4882a593Smuzhiyun 		break;
1644*4882a593Smuzhiyun 	case THERMAL_TYPE_NONE:
1645*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
1646*4882a593Smuzhiyun 		break;
1647*4882a593Smuzhiyun 	default:
1648*4882a593Smuzhiyun 		table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
1649*4882a593Smuzhiyun 		break;
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
1653*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1656*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1659*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	if (pi->mem_gddr5)
1662*4882a593Smuzhiyun 		table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
1665*4882a593Smuzhiyun 	if (ret)
1666*4882a593Smuzhiyun 		return ret;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	if (eg_pi->sclk_deep_sleep)
1669*4882a593Smuzhiyun 		WREG32_P(SCLK_PSKIP_CNTL, PSKIP_ON_ALLOW_STOP_HI(32),
1670*4882a593Smuzhiyun 			 ~PSKIP_ON_ALLOW_STOP_HI_MASK);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	ret = btc_populate_smc_acpi_state(rdev, table);
1673*4882a593Smuzhiyun 	if (ret)
1674*4882a593Smuzhiyun 		return ret;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	if (eg_pi->ulv.supported) {
1677*4882a593Smuzhiyun 		ret = btc_populate_ulv_state(rdev, table);
1678*4882a593Smuzhiyun 		if (ret)
1679*4882a593Smuzhiyun 			eg_pi->ulv.supported = false;
1680*4882a593Smuzhiyun 	}
1681*4882a593Smuzhiyun 
1682*4882a593Smuzhiyun 	table->driverState = table->initialState;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	return rv770_copy_bytes_to_smc(rdev,
1685*4882a593Smuzhiyun 				       pi->state_table_start,
1686*4882a593Smuzhiyun 				       (u8 *)table,
1687*4882a593Smuzhiyun 				       sizeof(RV770_SMC_STATETABLE),
1688*4882a593Smuzhiyun 				       pi->sram_end);
1689*4882a593Smuzhiyun }
1690*4882a593Smuzhiyun 
btc_set_at_for_uvd(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)1691*4882a593Smuzhiyun static void btc_set_at_for_uvd(struct radeon_device *rdev,
1692*4882a593Smuzhiyun 			       struct radeon_ps *radeon_new_state)
1693*4882a593Smuzhiyun {
1694*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1695*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1696*4882a593Smuzhiyun 	int idx = 0;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2))
1699*4882a593Smuzhiyun 		idx = 1;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	if ((idx == 1) && !eg_pi->smu_uvd_hs) {
1702*4882a593Smuzhiyun 		pi->rlp = 10;
1703*4882a593Smuzhiyun 		pi->rmp = 100;
1704*4882a593Smuzhiyun 		pi->lhp = 100;
1705*4882a593Smuzhiyun 		pi->lmp = 10;
1706*4882a593Smuzhiyun 	} else {
1707*4882a593Smuzhiyun 		pi->rlp = eg_pi->ats[idx].rlp;
1708*4882a593Smuzhiyun 		pi->rmp = eg_pi->ats[idx].rmp;
1709*4882a593Smuzhiyun 		pi->lhp = eg_pi->ats[idx].lhp;
1710*4882a593Smuzhiyun 		pi->lmp = eg_pi->ats[idx].lmp;
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun 
btc_notify_uvd_to_smc(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)1715*4882a593Smuzhiyun void btc_notify_uvd_to_smc(struct radeon_device *rdev,
1716*4882a593Smuzhiyun 			   struct radeon_ps *radeon_new_state)
1717*4882a593Smuzhiyun {
1718*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
1721*4882a593Smuzhiyun 		rv770_write_smc_soft_register(rdev,
1722*4882a593Smuzhiyun 					      RV770_SMC_SOFT_REGISTER_uvd_enabled, 1);
1723*4882a593Smuzhiyun 		eg_pi->uvd_enabled = true;
1724*4882a593Smuzhiyun 	} else {
1725*4882a593Smuzhiyun 		rv770_write_smc_soft_register(rdev,
1726*4882a593Smuzhiyun 					      RV770_SMC_SOFT_REGISTER_uvd_enabled, 0);
1727*4882a593Smuzhiyun 		eg_pi->uvd_enabled = false;
1728*4882a593Smuzhiyun 	}
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun 
btc_reset_to_default(struct radeon_device * rdev)1731*4882a593Smuzhiyun int btc_reset_to_default(struct radeon_device *rdev)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun 	if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) != PPSMC_Result_OK)
1734*4882a593Smuzhiyun 		return -EINVAL;
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	return 0;
1737*4882a593Smuzhiyun }
1738*4882a593Smuzhiyun 
btc_stop_smc(struct radeon_device * rdev)1739*4882a593Smuzhiyun static void btc_stop_smc(struct radeon_device *rdev)
1740*4882a593Smuzhiyun {
1741*4882a593Smuzhiyun 	int i;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	for (i = 0; i < rdev->usec_timeout; i++) {
1744*4882a593Smuzhiyun 		if (((RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK) >> LB_SYNC_RESET_SEL_SHIFT) != 1)
1745*4882a593Smuzhiyun 			break;
1746*4882a593Smuzhiyun 		udelay(1);
1747*4882a593Smuzhiyun 	}
1748*4882a593Smuzhiyun 	udelay(100);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	r7xx_stop_smc(rdev);
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun 
btc_read_arb_registers(struct radeon_device * rdev)1753*4882a593Smuzhiyun void btc_read_arb_registers(struct radeon_device *rdev)
1754*4882a593Smuzhiyun {
1755*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1756*4882a593Smuzhiyun 	struct evergreen_arb_registers *arb_registers =
1757*4882a593Smuzhiyun 		&eg_pi->bootup_arb_registers;
1758*4882a593Smuzhiyun 
1759*4882a593Smuzhiyun 	arb_registers->mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
1760*4882a593Smuzhiyun 	arb_registers->mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
1761*4882a593Smuzhiyun 	arb_registers->mc_arb_rfsh_rate = RREG32(MC_ARB_RFSH_RATE);
1762*4882a593Smuzhiyun 	arb_registers->mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 
btc_set_arb0_registers(struct radeon_device * rdev,struct evergreen_arb_registers * arb_registers)1766*4882a593Smuzhiyun static void btc_set_arb0_registers(struct radeon_device *rdev,
1767*4882a593Smuzhiyun 				   struct evergreen_arb_registers *arb_registers)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun 	u32 val;
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	WREG32(MC_ARB_DRAM_TIMING,  arb_registers->mc_arb_dram_timing);
1772*4882a593Smuzhiyun 	WREG32(MC_ARB_DRAM_TIMING2, arb_registers->mc_arb_dram_timing2);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	val = (arb_registers->mc_arb_rfsh_rate & POWERMODE0_MASK) >>
1775*4882a593Smuzhiyun 		POWERMODE0_SHIFT;
1776*4882a593Smuzhiyun 	WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	val = (arb_registers->mc_arb_burst_time & STATE0_MASK) >>
1779*4882a593Smuzhiyun 		STATE0_SHIFT;
1780*4882a593Smuzhiyun 	WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
btc_set_boot_state_timing(struct radeon_device * rdev)1783*4882a593Smuzhiyun static void btc_set_boot_state_timing(struct radeon_device *rdev)
1784*4882a593Smuzhiyun {
1785*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	if (eg_pi->ulv.supported)
1788*4882a593Smuzhiyun 		btc_set_arb0_registers(rdev, &eg_pi->bootup_arb_registers);
1789*4882a593Smuzhiyun }
1790*4882a593Smuzhiyun 
btc_is_state_ulv_compatible(struct radeon_device * rdev,struct radeon_ps * radeon_state)1791*4882a593Smuzhiyun static bool btc_is_state_ulv_compatible(struct radeon_device *rdev,
1792*4882a593Smuzhiyun 					struct radeon_ps *radeon_state)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct rv7xx_ps *state = rv770_get_ps(radeon_state);
1795*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1796*4882a593Smuzhiyun 	struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	if (state->low.mclk != ulv_pl->mclk)
1799*4882a593Smuzhiyun 		return false;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	if (state->low.vddci != ulv_pl->vddci)
1802*4882a593Smuzhiyun 		return false;
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 	/* XXX check minclocks, etc. */
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	return true;
1807*4882a593Smuzhiyun }
1808*4882a593Smuzhiyun 
1809*4882a593Smuzhiyun 
btc_set_ulv_dram_timing(struct radeon_device * rdev)1810*4882a593Smuzhiyun static int btc_set_ulv_dram_timing(struct radeon_device *rdev)
1811*4882a593Smuzhiyun {
1812*4882a593Smuzhiyun 	u32 val;
1813*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1814*4882a593Smuzhiyun 	struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	radeon_atom_set_engine_dram_timings(rdev,
1817*4882a593Smuzhiyun 					    ulv_pl->sclk,
1818*4882a593Smuzhiyun 					    ulv_pl->mclk);
1819*4882a593Smuzhiyun 
1820*4882a593Smuzhiyun 	val = rv770_calculate_memory_refresh_rate(rdev, ulv_pl->sclk);
1821*4882a593Smuzhiyun 	WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
1822*4882a593Smuzhiyun 
1823*4882a593Smuzhiyun 	val = cypress_calculate_burst_time(rdev, ulv_pl->sclk, ulv_pl->mclk);
1824*4882a593Smuzhiyun 	WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun 
btc_enable_ulv(struct radeon_device * rdev)1829*4882a593Smuzhiyun static int btc_enable_ulv(struct radeon_device *rdev)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) != PPSMC_Result_OK)
1832*4882a593Smuzhiyun 		return -EINVAL;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun 
btc_set_power_state_conditionally_enable_ulv(struct radeon_device * rdev,struct radeon_ps * radeon_new_state)1837*4882a593Smuzhiyun static int btc_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
1838*4882a593Smuzhiyun 							struct radeon_ps *radeon_new_state)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun 	int ret = 0;
1841*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	if (eg_pi->ulv.supported) {
1844*4882a593Smuzhiyun 		if (btc_is_state_ulv_compatible(rdev, radeon_new_state)) {
1845*4882a593Smuzhiyun 			// Set ARB[0] to reflect the DRAM timing needed for ULV.
1846*4882a593Smuzhiyun 			ret = btc_set_ulv_dram_timing(rdev);
1847*4882a593Smuzhiyun 			if (ret == 0)
1848*4882a593Smuzhiyun 				ret = btc_enable_ulv(rdev);
1849*4882a593Smuzhiyun 		}
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	return ret;
1853*4882a593Smuzhiyun }
1854*4882a593Smuzhiyun 
btc_check_s0_mc_reg_index(u16 in_reg,u16 * out_reg)1855*4882a593Smuzhiyun static bool btc_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun 	bool result = true;
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	switch (in_reg) {
1860*4882a593Smuzhiyun 	case MC_SEQ_RAS_TIMING >> 2:
1861*4882a593Smuzhiyun 		*out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
1862*4882a593Smuzhiyun 		break;
1863*4882a593Smuzhiyun 	case MC_SEQ_CAS_TIMING >> 2:
1864*4882a593Smuzhiyun 		*out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
1865*4882a593Smuzhiyun 		break;
1866*4882a593Smuzhiyun 	case MC_SEQ_MISC_TIMING >> 2:
1867*4882a593Smuzhiyun 		*out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
1868*4882a593Smuzhiyun 		break;
1869*4882a593Smuzhiyun 	case MC_SEQ_MISC_TIMING2 >> 2:
1870*4882a593Smuzhiyun 		*out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
1871*4882a593Smuzhiyun 		break;
1872*4882a593Smuzhiyun 	case MC_SEQ_RD_CTL_D0 >> 2:
1873*4882a593Smuzhiyun 		*out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
1874*4882a593Smuzhiyun 		break;
1875*4882a593Smuzhiyun 	case MC_SEQ_RD_CTL_D1 >> 2:
1876*4882a593Smuzhiyun 		*out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
1877*4882a593Smuzhiyun 		break;
1878*4882a593Smuzhiyun 	case MC_SEQ_WR_CTL_D0 >> 2:
1879*4882a593Smuzhiyun 		*out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
1880*4882a593Smuzhiyun 		break;
1881*4882a593Smuzhiyun 	case MC_SEQ_WR_CTL_D1 >> 2:
1882*4882a593Smuzhiyun 		*out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
1883*4882a593Smuzhiyun 		break;
1884*4882a593Smuzhiyun 	case MC_PMG_CMD_EMRS >> 2:
1885*4882a593Smuzhiyun 		*out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
1886*4882a593Smuzhiyun 		break;
1887*4882a593Smuzhiyun 	case MC_PMG_CMD_MRS >> 2:
1888*4882a593Smuzhiyun 		*out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
1889*4882a593Smuzhiyun 		break;
1890*4882a593Smuzhiyun 	case MC_PMG_CMD_MRS1 >> 2:
1891*4882a593Smuzhiyun 		*out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
1892*4882a593Smuzhiyun 		break;
1893*4882a593Smuzhiyun 	default:
1894*4882a593Smuzhiyun 		result = false;
1895*4882a593Smuzhiyun 		break;
1896*4882a593Smuzhiyun 	}
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	return result;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun 
btc_set_valid_flag(struct evergreen_mc_reg_table * table)1901*4882a593Smuzhiyun static void btc_set_valid_flag(struct evergreen_mc_reg_table *table)
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun 	u8 i, j;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	for (i = 0; i < table->last; i++) {
1906*4882a593Smuzhiyun 		for (j = 1; j < table->num_entries; j++) {
1907*4882a593Smuzhiyun 			if (table->mc_reg_table_entry[j-1].mc_data[i] !=
1908*4882a593Smuzhiyun 			    table->mc_reg_table_entry[j].mc_data[i]) {
1909*4882a593Smuzhiyun 				table->valid_flag |= (1 << i);
1910*4882a593Smuzhiyun 				break;
1911*4882a593Smuzhiyun 			}
1912*4882a593Smuzhiyun 		}
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun }
1915*4882a593Smuzhiyun 
btc_set_mc_special_registers(struct radeon_device * rdev,struct evergreen_mc_reg_table * table)1916*4882a593Smuzhiyun static int btc_set_mc_special_registers(struct radeon_device *rdev,
1917*4882a593Smuzhiyun 					struct evergreen_mc_reg_table *table)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1920*4882a593Smuzhiyun 	u8 i, j, k;
1921*4882a593Smuzhiyun 	u32 tmp;
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	for (i = 0, j = table->last; i < table->last; i++) {
1924*4882a593Smuzhiyun 		switch (table->mc_reg_address[i].s1) {
1925*4882a593Smuzhiyun 		case MC_SEQ_MISC1 >> 2:
1926*4882a593Smuzhiyun 			tmp = RREG32(MC_PMG_CMD_EMRS);
1927*4882a593Smuzhiyun 			table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
1928*4882a593Smuzhiyun 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
1929*4882a593Smuzhiyun 			for (k = 0; k < table->num_entries; k++) {
1930*4882a593Smuzhiyun 				table->mc_reg_table_entry[k].mc_data[j] =
1931*4882a593Smuzhiyun 					((tmp & 0xffff0000)) |
1932*4882a593Smuzhiyun 					((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
1933*4882a593Smuzhiyun 			}
1934*4882a593Smuzhiyun 			j++;
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 			if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
1937*4882a593Smuzhiyun 				return -EINVAL;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 			tmp = RREG32(MC_PMG_CMD_MRS);
1940*4882a593Smuzhiyun 			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
1941*4882a593Smuzhiyun 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
1942*4882a593Smuzhiyun 			for (k = 0; k < table->num_entries; k++) {
1943*4882a593Smuzhiyun 				table->mc_reg_table_entry[k].mc_data[j] =
1944*4882a593Smuzhiyun 					(tmp & 0xffff0000) |
1945*4882a593Smuzhiyun 					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
1946*4882a593Smuzhiyun 				if (!pi->mem_gddr5)
1947*4882a593Smuzhiyun 					table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
1948*4882a593Smuzhiyun 			}
1949*4882a593Smuzhiyun 			j++;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 			if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
1952*4882a593Smuzhiyun 				return -EINVAL;
1953*4882a593Smuzhiyun 			break;
1954*4882a593Smuzhiyun 		case MC_SEQ_RESERVE_M >> 2:
1955*4882a593Smuzhiyun 			tmp = RREG32(MC_PMG_CMD_MRS1);
1956*4882a593Smuzhiyun 			table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
1957*4882a593Smuzhiyun 			table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
1958*4882a593Smuzhiyun 			for (k = 0; k < table->num_entries; k++) {
1959*4882a593Smuzhiyun 				table->mc_reg_table_entry[k].mc_data[j] =
1960*4882a593Smuzhiyun 					(tmp & 0xffff0000) |
1961*4882a593Smuzhiyun 					(table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
1962*4882a593Smuzhiyun 			}
1963*4882a593Smuzhiyun 			j++;
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 			if (j >= SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
1966*4882a593Smuzhiyun 				return -EINVAL;
1967*4882a593Smuzhiyun 			break;
1968*4882a593Smuzhiyun 		default:
1969*4882a593Smuzhiyun 			break;
1970*4882a593Smuzhiyun 		}
1971*4882a593Smuzhiyun 	}
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	table->last = j;
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	return 0;
1976*4882a593Smuzhiyun }
1977*4882a593Smuzhiyun 
btc_set_s0_mc_reg_index(struct evergreen_mc_reg_table * table)1978*4882a593Smuzhiyun static void btc_set_s0_mc_reg_index(struct evergreen_mc_reg_table *table)
1979*4882a593Smuzhiyun {
1980*4882a593Smuzhiyun 	u32 i;
1981*4882a593Smuzhiyun 	u16 address;
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	for (i = 0; i < table->last; i++) {
1984*4882a593Smuzhiyun 		table->mc_reg_address[i].s0 =
1985*4882a593Smuzhiyun 			btc_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
1986*4882a593Smuzhiyun 			address : table->mc_reg_address[i].s1;
1987*4882a593Smuzhiyun 	}
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun 
btc_copy_vbios_mc_reg_table(struct atom_mc_reg_table * table,struct evergreen_mc_reg_table * eg_table)1990*4882a593Smuzhiyun static int btc_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
1991*4882a593Smuzhiyun 				       struct evergreen_mc_reg_table *eg_table)
1992*4882a593Smuzhiyun {
1993*4882a593Smuzhiyun 	u8 i, j;
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	if (table->last > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
1996*4882a593Smuzhiyun 		return -EINVAL;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	if (table->num_entries > MAX_AC_TIMING_ENTRIES)
1999*4882a593Smuzhiyun 		return -EINVAL;
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 	for (i = 0; i < table->last; i++)
2002*4882a593Smuzhiyun 		eg_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
2003*4882a593Smuzhiyun 	eg_table->last = table->last;
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	for (i = 0; i < table->num_entries; i++) {
2006*4882a593Smuzhiyun 		eg_table->mc_reg_table_entry[i].mclk_max =
2007*4882a593Smuzhiyun 			table->mc_reg_table_entry[i].mclk_max;
2008*4882a593Smuzhiyun 		for(j = 0; j < table->last; j++)
2009*4882a593Smuzhiyun 			eg_table->mc_reg_table_entry[i].mc_data[j] =
2010*4882a593Smuzhiyun 				table->mc_reg_table_entry[i].mc_data[j];
2011*4882a593Smuzhiyun 	}
2012*4882a593Smuzhiyun 	eg_table->num_entries = table->num_entries;
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	return 0;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun 
btc_initialize_mc_reg_table(struct radeon_device * rdev)2017*4882a593Smuzhiyun static int btc_initialize_mc_reg_table(struct radeon_device *rdev)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun 	int ret;
2020*4882a593Smuzhiyun 	struct atom_mc_reg_table *table;
2021*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2022*4882a593Smuzhiyun 	struct evergreen_mc_reg_table *eg_table = &eg_pi->mc_reg_table;
2023*4882a593Smuzhiyun 	u8 module_index = rv770_get_memory_module_index(rdev);
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
2026*4882a593Smuzhiyun 	if (!table)
2027*4882a593Smuzhiyun 		return -ENOMEM;
2028*4882a593Smuzhiyun 
2029*4882a593Smuzhiyun 	/* Program additional LP registers that are no longer programmed by VBIOS */
2030*4882a593Smuzhiyun 	WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
2031*4882a593Smuzhiyun 	WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
2032*4882a593Smuzhiyun 	WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
2033*4882a593Smuzhiyun 	WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
2034*4882a593Smuzhiyun 	WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
2035*4882a593Smuzhiyun 	WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
2036*4882a593Smuzhiyun 	WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
2037*4882a593Smuzhiyun 	WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
2038*4882a593Smuzhiyun 	WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
2039*4882a593Smuzhiyun 	WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
2040*4882a593Smuzhiyun 	WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun 	ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	if (ret)
2045*4882a593Smuzhiyun 		goto init_mc_done;
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	ret = btc_copy_vbios_mc_reg_table(table, eg_table);
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	if (ret)
2050*4882a593Smuzhiyun 		goto init_mc_done;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	btc_set_s0_mc_reg_index(eg_table);
2053*4882a593Smuzhiyun 	ret = btc_set_mc_special_registers(rdev, eg_table);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	if (ret)
2056*4882a593Smuzhiyun 		goto init_mc_done;
2057*4882a593Smuzhiyun 
2058*4882a593Smuzhiyun 	btc_set_valid_flag(eg_table);
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun init_mc_done:
2061*4882a593Smuzhiyun 	kfree(table);
2062*4882a593Smuzhiyun 
2063*4882a593Smuzhiyun 	return ret;
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun 
btc_init_stutter_mode(struct radeon_device * rdev)2066*4882a593Smuzhiyun static void btc_init_stutter_mode(struct radeon_device *rdev)
2067*4882a593Smuzhiyun {
2068*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2069*4882a593Smuzhiyun 	u32 tmp;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (pi->mclk_stutter_mode_threshold) {
2072*4882a593Smuzhiyun 		if (pi->mem_gddr5) {
2073*4882a593Smuzhiyun 			tmp = RREG32(MC_PMG_AUTO_CFG);
2074*4882a593Smuzhiyun 			if ((0x200 & tmp) == 0) {
2075*4882a593Smuzhiyun 				tmp = (tmp & 0xfffffc0b) | 0x204;
2076*4882a593Smuzhiyun 				WREG32(MC_PMG_AUTO_CFG, tmp);
2077*4882a593Smuzhiyun 			}
2078*4882a593Smuzhiyun 		}
2079*4882a593Smuzhiyun 	}
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun 
btc_dpm_vblank_too_short(struct radeon_device * rdev)2082*4882a593Smuzhiyun bool btc_dpm_vblank_too_short(struct radeon_device *rdev)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2085*4882a593Smuzhiyun 	u32 vblank_time = r600_dpm_get_vblank_time(rdev);
2086*4882a593Smuzhiyun 	u32 switch_limit = pi->mem_gddr5 ? 450 : 100;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	if (vblank_time < switch_limit)
2089*4882a593Smuzhiyun 		return true;
2090*4882a593Smuzhiyun 	else
2091*4882a593Smuzhiyun 		return false;
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun 
btc_apply_state_adjust_rules(struct radeon_device * rdev,struct radeon_ps * rps)2095*4882a593Smuzhiyun static void btc_apply_state_adjust_rules(struct radeon_device *rdev,
2096*4882a593Smuzhiyun 					 struct radeon_ps *rps)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun 	struct rv7xx_ps *ps = rv770_get_ps(rps);
2099*4882a593Smuzhiyun 	struct radeon_clock_and_voltage_limits *max_limits;
2100*4882a593Smuzhiyun 	bool disable_mclk_switching;
2101*4882a593Smuzhiyun 	u32 mclk, sclk;
2102*4882a593Smuzhiyun 	u16 vddc, vddci;
2103*4882a593Smuzhiyun 
2104*4882a593Smuzhiyun 	if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
2105*4882a593Smuzhiyun 	    btc_dpm_vblank_too_short(rdev))
2106*4882a593Smuzhiyun 		disable_mclk_switching = true;
2107*4882a593Smuzhiyun 	else
2108*4882a593Smuzhiyun 		disable_mclk_switching = false;
2109*4882a593Smuzhiyun 
2110*4882a593Smuzhiyun 	if (rdev->pm.dpm.ac_power)
2111*4882a593Smuzhiyun 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2112*4882a593Smuzhiyun 	else
2113*4882a593Smuzhiyun 		max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	if (rdev->pm.dpm.ac_power == false) {
2116*4882a593Smuzhiyun 		if (ps->high.mclk > max_limits->mclk)
2117*4882a593Smuzhiyun 			ps->high.mclk = max_limits->mclk;
2118*4882a593Smuzhiyun 		if (ps->high.sclk > max_limits->sclk)
2119*4882a593Smuzhiyun 			ps->high.sclk = max_limits->sclk;
2120*4882a593Smuzhiyun 		if (ps->high.vddc > max_limits->vddc)
2121*4882a593Smuzhiyun 			ps->high.vddc = max_limits->vddc;
2122*4882a593Smuzhiyun 		if (ps->high.vddci > max_limits->vddci)
2123*4882a593Smuzhiyun 			ps->high.vddci = max_limits->vddci;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 		if (ps->medium.mclk > max_limits->mclk)
2126*4882a593Smuzhiyun 			ps->medium.mclk = max_limits->mclk;
2127*4882a593Smuzhiyun 		if (ps->medium.sclk > max_limits->sclk)
2128*4882a593Smuzhiyun 			ps->medium.sclk = max_limits->sclk;
2129*4882a593Smuzhiyun 		if (ps->medium.vddc > max_limits->vddc)
2130*4882a593Smuzhiyun 			ps->medium.vddc = max_limits->vddc;
2131*4882a593Smuzhiyun 		if (ps->medium.vddci > max_limits->vddci)
2132*4882a593Smuzhiyun 			ps->medium.vddci = max_limits->vddci;
2133*4882a593Smuzhiyun 
2134*4882a593Smuzhiyun 		if (ps->low.mclk > max_limits->mclk)
2135*4882a593Smuzhiyun 			ps->low.mclk = max_limits->mclk;
2136*4882a593Smuzhiyun 		if (ps->low.sclk > max_limits->sclk)
2137*4882a593Smuzhiyun 			ps->low.sclk = max_limits->sclk;
2138*4882a593Smuzhiyun 		if (ps->low.vddc > max_limits->vddc)
2139*4882a593Smuzhiyun 			ps->low.vddc = max_limits->vddc;
2140*4882a593Smuzhiyun 		if (ps->low.vddci > max_limits->vddci)
2141*4882a593Smuzhiyun 			ps->low.vddci = max_limits->vddci;
2142*4882a593Smuzhiyun 	}
2143*4882a593Smuzhiyun 
2144*4882a593Smuzhiyun 	/* XXX validate the min clocks required for display */
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (disable_mclk_switching) {
2147*4882a593Smuzhiyun 		sclk = ps->low.sclk;
2148*4882a593Smuzhiyun 		mclk = ps->high.mclk;
2149*4882a593Smuzhiyun 		vddc = ps->low.vddc;
2150*4882a593Smuzhiyun 		vddci = ps->high.vddci;
2151*4882a593Smuzhiyun 	} else {
2152*4882a593Smuzhiyun 		sclk = ps->low.sclk;
2153*4882a593Smuzhiyun 		mclk = ps->low.mclk;
2154*4882a593Smuzhiyun 		vddc = ps->low.vddc;
2155*4882a593Smuzhiyun 		vddci = ps->low.vddci;
2156*4882a593Smuzhiyun 	}
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	/* adjusted low state */
2159*4882a593Smuzhiyun 	ps->low.sclk = sclk;
2160*4882a593Smuzhiyun 	ps->low.mclk = mclk;
2161*4882a593Smuzhiyun 	ps->low.vddc = vddc;
2162*4882a593Smuzhiyun 	ps->low.vddci = vddci;
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
2165*4882a593Smuzhiyun 				  &ps->low.sclk, &ps->low.mclk);
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	/* adjusted medium, high states */
2168*4882a593Smuzhiyun 	if (ps->medium.sclk < ps->low.sclk)
2169*4882a593Smuzhiyun 		ps->medium.sclk = ps->low.sclk;
2170*4882a593Smuzhiyun 	if (ps->medium.vddc < ps->low.vddc)
2171*4882a593Smuzhiyun 		ps->medium.vddc = ps->low.vddc;
2172*4882a593Smuzhiyun 	if (ps->high.sclk < ps->medium.sclk)
2173*4882a593Smuzhiyun 		ps->high.sclk = ps->medium.sclk;
2174*4882a593Smuzhiyun 	if (ps->high.vddc < ps->medium.vddc)
2175*4882a593Smuzhiyun 		ps->high.vddc = ps->medium.vddc;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	if (disable_mclk_switching) {
2178*4882a593Smuzhiyun 		mclk = ps->low.mclk;
2179*4882a593Smuzhiyun 		if (mclk < ps->medium.mclk)
2180*4882a593Smuzhiyun 			mclk = ps->medium.mclk;
2181*4882a593Smuzhiyun 		if (mclk < ps->high.mclk)
2182*4882a593Smuzhiyun 			mclk = ps->high.mclk;
2183*4882a593Smuzhiyun 		ps->low.mclk = mclk;
2184*4882a593Smuzhiyun 		ps->low.vddci = vddci;
2185*4882a593Smuzhiyun 		ps->medium.mclk = mclk;
2186*4882a593Smuzhiyun 		ps->medium.vddci = vddci;
2187*4882a593Smuzhiyun 		ps->high.mclk = mclk;
2188*4882a593Smuzhiyun 		ps->high.vddci = vddci;
2189*4882a593Smuzhiyun 	} else {
2190*4882a593Smuzhiyun 		if (ps->medium.mclk < ps->low.mclk)
2191*4882a593Smuzhiyun 			ps->medium.mclk = ps->low.mclk;
2192*4882a593Smuzhiyun 		if (ps->medium.vddci < ps->low.vddci)
2193*4882a593Smuzhiyun 			ps->medium.vddci = ps->low.vddci;
2194*4882a593Smuzhiyun 		if (ps->high.mclk < ps->medium.mclk)
2195*4882a593Smuzhiyun 			ps->high.mclk = ps->medium.mclk;
2196*4882a593Smuzhiyun 		if (ps->high.vddci < ps->medium.vddci)
2197*4882a593Smuzhiyun 			ps->high.vddci = ps->medium.vddci;
2198*4882a593Smuzhiyun 	}
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
2201*4882a593Smuzhiyun 				  &ps->medium.sclk, &ps->medium.mclk);
2202*4882a593Smuzhiyun 	btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
2203*4882a593Smuzhiyun 				  &ps->high.sclk, &ps->high.mclk);
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	btc_adjust_clock_combinations(rdev, max_limits, &ps->low);
2206*4882a593Smuzhiyun 	btc_adjust_clock_combinations(rdev, max_limits, &ps->medium);
2207*4882a593Smuzhiyun 	btc_adjust_clock_combinations(rdev, max_limits, &ps->high);
2208*4882a593Smuzhiyun 
2209*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
2210*4882a593Smuzhiyun 					   ps->low.sclk, max_limits->vddc, &ps->low.vddc);
2211*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2212*4882a593Smuzhiyun 					   ps->low.mclk, max_limits->vddci, &ps->low.vddci);
2213*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2214*4882a593Smuzhiyun 					   ps->low.mclk, max_limits->vddc, &ps->low.vddc);
2215*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
2216*4882a593Smuzhiyun 					   rdev->clock.current_dispclk, max_limits->vddc, &ps->low.vddc);
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
2219*4882a593Smuzhiyun 					   ps->medium.sclk, max_limits->vddc, &ps->medium.vddc);
2220*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2221*4882a593Smuzhiyun 					   ps->medium.mclk, max_limits->vddci, &ps->medium.vddci);
2222*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2223*4882a593Smuzhiyun 					   ps->medium.mclk, max_limits->vddc, &ps->medium.vddc);
2224*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
2225*4882a593Smuzhiyun 					   rdev->clock.current_dispclk, max_limits->vddc, &ps->medium.vddc);
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
2228*4882a593Smuzhiyun 					   ps->high.sclk, max_limits->vddc, &ps->high.vddc);
2229*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2230*4882a593Smuzhiyun 					   ps->high.mclk, max_limits->vddci, &ps->high.vddci);
2231*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2232*4882a593Smuzhiyun 					   ps->high.mclk, max_limits->vddc, &ps->high.vddc);
2233*4882a593Smuzhiyun 	btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
2234*4882a593Smuzhiyun 					   rdev->clock.current_dispclk, max_limits->vddc, &ps->high.vddc);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
2237*4882a593Smuzhiyun 				      &ps->low.vddc, &ps->low.vddci);
2238*4882a593Smuzhiyun 	btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
2239*4882a593Smuzhiyun 				      &ps->medium.vddc, &ps->medium.vddci);
2240*4882a593Smuzhiyun 	btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
2241*4882a593Smuzhiyun 				      &ps->high.vddc, &ps->high.vddci);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	if ((ps->high.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
2244*4882a593Smuzhiyun 	    (ps->medium.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
2245*4882a593Smuzhiyun 	    (ps->low.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc))
2246*4882a593Smuzhiyun 		ps->dc_compatible = true;
2247*4882a593Smuzhiyun 	else
2248*4882a593Smuzhiyun 		ps->dc_compatible = false;
2249*4882a593Smuzhiyun 
2250*4882a593Smuzhiyun 	if (ps->low.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
2251*4882a593Smuzhiyun 		ps->low.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
2252*4882a593Smuzhiyun 	if (ps->medium.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
2253*4882a593Smuzhiyun 		ps->medium.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
2254*4882a593Smuzhiyun 	if (ps->high.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
2255*4882a593Smuzhiyun 		ps->high.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun 
btc_update_current_ps(struct radeon_device * rdev,struct radeon_ps * rps)2258*4882a593Smuzhiyun static void btc_update_current_ps(struct radeon_device *rdev,
2259*4882a593Smuzhiyun 				  struct radeon_ps *rps)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	struct rv7xx_ps *new_ps = rv770_get_ps(rps);
2262*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	eg_pi->current_rps = *rps;
2265*4882a593Smuzhiyun 	eg_pi->current_ps = *new_ps;
2266*4882a593Smuzhiyun 	eg_pi->current_rps.ps_priv = &eg_pi->current_ps;
2267*4882a593Smuzhiyun }
2268*4882a593Smuzhiyun 
btc_update_requested_ps(struct radeon_device * rdev,struct radeon_ps * rps)2269*4882a593Smuzhiyun static void btc_update_requested_ps(struct radeon_device *rdev,
2270*4882a593Smuzhiyun 				    struct radeon_ps *rps)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	struct rv7xx_ps *new_ps = rv770_get_ps(rps);
2273*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	eg_pi->requested_rps = *rps;
2276*4882a593Smuzhiyun 	eg_pi->requested_ps = *new_ps;
2277*4882a593Smuzhiyun 	eg_pi->requested_rps.ps_priv = &eg_pi->requested_ps;
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun #if 0
2281*4882a593Smuzhiyun void btc_dpm_reset_asic(struct radeon_device *rdev)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun 	rv770_restrict_performance_levels_before_switch(rdev);
2284*4882a593Smuzhiyun 	btc_disable_ulv(rdev);
2285*4882a593Smuzhiyun 	btc_set_boot_state_timing(rdev);
2286*4882a593Smuzhiyun 	rv770_set_boot_state(rdev);
2287*4882a593Smuzhiyun }
2288*4882a593Smuzhiyun #endif
2289*4882a593Smuzhiyun 
btc_dpm_pre_set_power_state(struct radeon_device * rdev)2290*4882a593Smuzhiyun int btc_dpm_pre_set_power_state(struct radeon_device *rdev)
2291*4882a593Smuzhiyun {
2292*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2293*4882a593Smuzhiyun 	struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
2294*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &requested_ps;
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	btc_update_requested_ps(rdev, new_ps);
2297*4882a593Smuzhiyun 
2298*4882a593Smuzhiyun 	btc_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
2299*4882a593Smuzhiyun 
2300*4882a593Smuzhiyun 	return 0;
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun 
btc_dpm_set_power_state(struct radeon_device * rdev)2303*4882a593Smuzhiyun int btc_dpm_set_power_state(struct radeon_device *rdev)
2304*4882a593Smuzhiyun {
2305*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2306*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &eg_pi->requested_rps;
2307*4882a593Smuzhiyun 	struct radeon_ps *old_ps = &eg_pi->current_rps;
2308*4882a593Smuzhiyun 	int ret;
2309*4882a593Smuzhiyun 
2310*4882a593Smuzhiyun 	ret = btc_disable_ulv(rdev);
2311*4882a593Smuzhiyun 	btc_set_boot_state_timing(rdev);
2312*4882a593Smuzhiyun 	ret = rv770_restrict_performance_levels_before_switch(rdev);
2313*4882a593Smuzhiyun 	if (ret) {
2314*4882a593Smuzhiyun 		DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
2315*4882a593Smuzhiyun 		return ret;
2316*4882a593Smuzhiyun 	}
2317*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
2318*4882a593Smuzhiyun 		cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
2319*4882a593Smuzhiyun 
2320*4882a593Smuzhiyun 	rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
2321*4882a593Smuzhiyun 	ret = rv770_halt_smc(rdev);
2322*4882a593Smuzhiyun 	if (ret) {
2323*4882a593Smuzhiyun 		DRM_ERROR("rv770_halt_smc failed\n");
2324*4882a593Smuzhiyun 		return ret;
2325*4882a593Smuzhiyun 	}
2326*4882a593Smuzhiyun 	btc_set_at_for_uvd(rdev, new_ps);
2327*4882a593Smuzhiyun 	if (eg_pi->smu_uvd_hs)
2328*4882a593Smuzhiyun 		btc_notify_uvd_to_smc(rdev, new_ps);
2329*4882a593Smuzhiyun 	ret = cypress_upload_sw_state(rdev, new_ps);
2330*4882a593Smuzhiyun 	if (ret) {
2331*4882a593Smuzhiyun 		DRM_ERROR("cypress_upload_sw_state failed\n");
2332*4882a593Smuzhiyun 		return ret;
2333*4882a593Smuzhiyun 	}
2334*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
2335*4882a593Smuzhiyun 		ret = cypress_upload_mc_reg_table(rdev, new_ps);
2336*4882a593Smuzhiyun 		if (ret) {
2337*4882a593Smuzhiyun 			DRM_ERROR("cypress_upload_mc_reg_table failed\n");
2338*4882a593Smuzhiyun 			return ret;
2339*4882a593Smuzhiyun 		}
2340*4882a593Smuzhiyun 	}
2341*4882a593Smuzhiyun 
2342*4882a593Smuzhiyun 	cypress_program_memory_timing_parameters(rdev, new_ps);
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun 	ret = rv770_resume_smc(rdev);
2345*4882a593Smuzhiyun 	if (ret) {
2346*4882a593Smuzhiyun 		DRM_ERROR("rv770_resume_smc failed\n");
2347*4882a593Smuzhiyun 		return ret;
2348*4882a593Smuzhiyun 	}
2349*4882a593Smuzhiyun 	ret = rv770_set_sw_state(rdev);
2350*4882a593Smuzhiyun 	if (ret) {
2351*4882a593Smuzhiyun 		DRM_ERROR("rv770_set_sw_state failed\n");
2352*4882a593Smuzhiyun 		return ret;
2353*4882a593Smuzhiyun 	}
2354*4882a593Smuzhiyun 	rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
2355*4882a593Smuzhiyun 
2356*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
2357*4882a593Smuzhiyun 		cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	ret = btc_set_power_state_conditionally_enable_ulv(rdev, new_ps);
2360*4882a593Smuzhiyun 	if (ret) {
2361*4882a593Smuzhiyun 		DRM_ERROR("btc_set_power_state_conditionally_enable_ulv failed\n");
2362*4882a593Smuzhiyun 		return ret;
2363*4882a593Smuzhiyun 	}
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	return 0;
2366*4882a593Smuzhiyun }
2367*4882a593Smuzhiyun 
btc_dpm_post_set_power_state(struct radeon_device * rdev)2368*4882a593Smuzhiyun void btc_dpm_post_set_power_state(struct radeon_device *rdev)
2369*4882a593Smuzhiyun {
2370*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2371*4882a593Smuzhiyun 	struct radeon_ps *new_ps = &eg_pi->requested_rps;
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 	btc_update_current_ps(rdev, new_ps);
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun 
btc_dpm_enable(struct radeon_device * rdev)2376*4882a593Smuzhiyun int btc_dpm_enable(struct radeon_device *rdev)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2379*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2380*4882a593Smuzhiyun 	struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
2381*4882a593Smuzhiyun 	int ret;
2382*4882a593Smuzhiyun 
2383*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
2384*4882a593Smuzhiyun 		btc_cg_clock_gating_default(rdev);
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	if (btc_dpm_enabled(rdev))
2387*4882a593Smuzhiyun 		return -EINVAL;
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	if (pi->mg_clock_gating)
2390*4882a593Smuzhiyun 		btc_mg_clock_gating_default(rdev);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	if (eg_pi->ls_clock_gating)
2393*4882a593Smuzhiyun 		btc_ls_clock_gating_default(rdev);
2394*4882a593Smuzhiyun 
2395*4882a593Smuzhiyun 	if (pi->voltage_control) {
2396*4882a593Smuzhiyun 		rv770_enable_voltage_control(rdev, true);
2397*4882a593Smuzhiyun 		ret = cypress_construct_voltage_tables(rdev);
2398*4882a593Smuzhiyun 		if (ret) {
2399*4882a593Smuzhiyun 			DRM_ERROR("cypress_construct_voltage_tables failed\n");
2400*4882a593Smuzhiyun 			return ret;
2401*4882a593Smuzhiyun 		}
2402*4882a593Smuzhiyun 	}
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun 	if (pi->mvdd_control) {
2405*4882a593Smuzhiyun 		ret = cypress_get_mvdd_configuration(rdev);
2406*4882a593Smuzhiyun 		if (ret) {
2407*4882a593Smuzhiyun 			DRM_ERROR("cypress_get_mvdd_configuration failed\n");
2408*4882a593Smuzhiyun 			return ret;
2409*4882a593Smuzhiyun 		}
2410*4882a593Smuzhiyun 	}
2411*4882a593Smuzhiyun 
2412*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
2413*4882a593Smuzhiyun 		ret = btc_initialize_mc_reg_table(rdev);
2414*4882a593Smuzhiyun 		if (ret)
2415*4882a593Smuzhiyun 			eg_pi->dynamic_ac_timing = false;
2416*4882a593Smuzhiyun 	}
2417*4882a593Smuzhiyun 
2418*4882a593Smuzhiyun 	if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
2419*4882a593Smuzhiyun 		rv770_enable_backbias(rdev, true);
2420*4882a593Smuzhiyun 
2421*4882a593Smuzhiyun 	if (pi->dynamic_ss)
2422*4882a593Smuzhiyun 		cypress_enable_spread_spectrum(rdev, true);
2423*4882a593Smuzhiyun 
2424*4882a593Smuzhiyun 	if (pi->thermal_protection)
2425*4882a593Smuzhiyun 		rv770_enable_thermal_protection(rdev, true);
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	rv770_setup_bsp(rdev);
2428*4882a593Smuzhiyun 	rv770_program_git(rdev);
2429*4882a593Smuzhiyun 	rv770_program_tp(rdev);
2430*4882a593Smuzhiyun 	rv770_program_tpp(rdev);
2431*4882a593Smuzhiyun 	rv770_program_sstp(rdev);
2432*4882a593Smuzhiyun 	rv770_program_engine_speed_parameters(rdev);
2433*4882a593Smuzhiyun 	cypress_enable_display_gap(rdev);
2434*4882a593Smuzhiyun 	rv770_program_vc(rdev);
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
2437*4882a593Smuzhiyun 		btc_enable_dynamic_pcie_gen2(rdev, true);
2438*4882a593Smuzhiyun 
2439*4882a593Smuzhiyun 	ret = rv770_upload_firmware(rdev);
2440*4882a593Smuzhiyun 	if (ret) {
2441*4882a593Smuzhiyun 		DRM_ERROR("rv770_upload_firmware failed\n");
2442*4882a593Smuzhiyun 		return ret;
2443*4882a593Smuzhiyun 	}
2444*4882a593Smuzhiyun 	ret = cypress_get_table_locations(rdev);
2445*4882a593Smuzhiyun 	if (ret) {
2446*4882a593Smuzhiyun 		DRM_ERROR("cypress_get_table_locations failed\n");
2447*4882a593Smuzhiyun 		return ret;
2448*4882a593Smuzhiyun 	}
2449*4882a593Smuzhiyun 	ret = btc_init_smc_table(rdev, boot_ps);
2450*4882a593Smuzhiyun 	if (ret)
2451*4882a593Smuzhiyun 		return ret;
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	if (eg_pi->dynamic_ac_timing) {
2454*4882a593Smuzhiyun 		ret = cypress_populate_mc_reg_table(rdev, boot_ps);
2455*4882a593Smuzhiyun 		if (ret) {
2456*4882a593Smuzhiyun 			DRM_ERROR("cypress_populate_mc_reg_table failed\n");
2457*4882a593Smuzhiyun 			return ret;
2458*4882a593Smuzhiyun 		}
2459*4882a593Smuzhiyun 	}
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	cypress_program_response_times(rdev);
2462*4882a593Smuzhiyun 	r7xx_start_smc(rdev);
2463*4882a593Smuzhiyun 	ret = cypress_notify_smc_display_change(rdev, false);
2464*4882a593Smuzhiyun 	if (ret) {
2465*4882a593Smuzhiyun 		DRM_ERROR("cypress_notify_smc_display_change failed\n");
2466*4882a593Smuzhiyun 		return ret;
2467*4882a593Smuzhiyun 	}
2468*4882a593Smuzhiyun 	cypress_enable_sclk_control(rdev, true);
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 	if (eg_pi->memory_transition)
2471*4882a593Smuzhiyun 		cypress_enable_mclk_control(rdev, true);
2472*4882a593Smuzhiyun 
2473*4882a593Smuzhiyun 	cypress_start_dpm(rdev);
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
2476*4882a593Smuzhiyun 		btc_cg_clock_gating_enable(rdev, true);
2477*4882a593Smuzhiyun 
2478*4882a593Smuzhiyun 	if (pi->mg_clock_gating)
2479*4882a593Smuzhiyun 		btc_mg_clock_gating_enable(rdev, true);
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	if (eg_pi->ls_clock_gating)
2482*4882a593Smuzhiyun 		btc_ls_clock_gating_enable(rdev, true);
2483*4882a593Smuzhiyun 
2484*4882a593Smuzhiyun 	rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	btc_init_stutter_mode(rdev);
2487*4882a593Smuzhiyun 
2488*4882a593Smuzhiyun 	btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun 	return 0;
2491*4882a593Smuzhiyun };
2492*4882a593Smuzhiyun 
btc_dpm_disable(struct radeon_device * rdev)2493*4882a593Smuzhiyun void btc_dpm_disable(struct radeon_device *rdev)
2494*4882a593Smuzhiyun {
2495*4882a593Smuzhiyun 	struct rv7xx_power_info *pi = rv770_get_pi(rdev);
2496*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2497*4882a593Smuzhiyun 
2498*4882a593Smuzhiyun 	if (!btc_dpm_enabled(rdev))
2499*4882a593Smuzhiyun 		return;
2500*4882a593Smuzhiyun 
2501*4882a593Smuzhiyun 	rv770_clear_vc(rdev);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	if (pi->thermal_protection)
2504*4882a593Smuzhiyun 		rv770_enable_thermal_protection(rdev, false);
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 	if (pi->dynamic_pcie_gen2)
2507*4882a593Smuzhiyun 		btc_enable_dynamic_pcie_gen2(rdev, false);
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 	if (rdev->irq.installed &&
2510*4882a593Smuzhiyun 	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
2511*4882a593Smuzhiyun 		rdev->irq.dpm_thermal = false;
2512*4882a593Smuzhiyun 		radeon_irq_set(rdev);
2513*4882a593Smuzhiyun 	}
2514*4882a593Smuzhiyun 
2515*4882a593Smuzhiyun 	if (pi->gfx_clock_gating)
2516*4882a593Smuzhiyun 		btc_cg_clock_gating_enable(rdev, false);
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	if (pi->mg_clock_gating)
2519*4882a593Smuzhiyun 		btc_mg_clock_gating_enable(rdev, false);
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 	if (eg_pi->ls_clock_gating)
2522*4882a593Smuzhiyun 		btc_ls_clock_gating_enable(rdev, false);
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	rv770_stop_dpm(rdev);
2525*4882a593Smuzhiyun 	btc_reset_to_default(rdev);
2526*4882a593Smuzhiyun 	btc_stop_smc(rdev);
2527*4882a593Smuzhiyun 	cypress_enable_spread_spectrum(rdev, false);
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
2530*4882a593Smuzhiyun }
2531*4882a593Smuzhiyun 
btc_dpm_setup_asic(struct radeon_device * rdev)2532*4882a593Smuzhiyun void btc_dpm_setup_asic(struct radeon_device *rdev)
2533*4882a593Smuzhiyun {
2534*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2535*4882a593Smuzhiyun 	int r;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	r = ni_mc_load_microcode(rdev);
2538*4882a593Smuzhiyun 	if (r)
2539*4882a593Smuzhiyun 		DRM_ERROR("Failed to load MC firmware!\n");
2540*4882a593Smuzhiyun 	rv770_get_memory_type(rdev);
2541*4882a593Smuzhiyun 	rv740_read_clock_registers(rdev);
2542*4882a593Smuzhiyun 	btc_read_arb_registers(rdev);
2543*4882a593Smuzhiyun 	rv770_read_voltage_smio_registers(rdev);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	if (eg_pi->pcie_performance_request)
2546*4882a593Smuzhiyun 		cypress_advertise_gen2_capability(rdev);
2547*4882a593Smuzhiyun 
2548*4882a593Smuzhiyun 	rv770_get_pcie_gen2_status(rdev);
2549*4882a593Smuzhiyun 	rv770_enable_acpi_pm(rdev);
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun 
btc_dpm_init(struct radeon_device * rdev)2552*4882a593Smuzhiyun int btc_dpm_init(struct radeon_device *rdev)
2553*4882a593Smuzhiyun {
2554*4882a593Smuzhiyun 	struct rv7xx_power_info *pi;
2555*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi;
2556*4882a593Smuzhiyun 	struct atom_clock_dividers dividers;
2557*4882a593Smuzhiyun 	int ret;
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
2560*4882a593Smuzhiyun 	if (eg_pi == NULL)
2561*4882a593Smuzhiyun 		return -ENOMEM;
2562*4882a593Smuzhiyun 	rdev->pm.dpm.priv = eg_pi;
2563*4882a593Smuzhiyun 	pi = &eg_pi->rv7xx;
2564*4882a593Smuzhiyun 
2565*4882a593Smuzhiyun 	rv770_get_max_vddc(rdev);
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	eg_pi->ulv.supported = false;
2568*4882a593Smuzhiyun 	pi->acpi_vddc = 0;
2569*4882a593Smuzhiyun 	eg_pi->acpi_vddci = 0;
2570*4882a593Smuzhiyun 	pi->min_vddc_in_table = 0;
2571*4882a593Smuzhiyun 	pi->max_vddc_in_table = 0;
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 	ret = r600_get_platform_caps(rdev);
2574*4882a593Smuzhiyun 	if (ret)
2575*4882a593Smuzhiyun 		return ret;
2576*4882a593Smuzhiyun 
2577*4882a593Smuzhiyun 	ret = rv7xx_parse_power_table(rdev);
2578*4882a593Smuzhiyun 	if (ret)
2579*4882a593Smuzhiyun 		return ret;
2580*4882a593Smuzhiyun 	ret = r600_parse_extended_power_table(rdev);
2581*4882a593Smuzhiyun 	if (ret)
2582*4882a593Smuzhiyun 		return ret;
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
2585*4882a593Smuzhiyun 		kcalloc(4,
2586*4882a593Smuzhiyun 			sizeof(struct radeon_clock_voltage_dependency_entry),
2587*4882a593Smuzhiyun 			GFP_KERNEL);
2588*4882a593Smuzhiyun 	if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
2589*4882a593Smuzhiyun 		r600_free_extended_power_table(rdev);
2590*4882a593Smuzhiyun 		return -ENOMEM;
2591*4882a593Smuzhiyun 	}
2592*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
2593*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
2594*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
2595*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
2596*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 800;
2597*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
2598*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 800;
2599*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
2600*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 800;
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	if (rdev->pm.dpm.voltage_response_time == 0)
2603*4882a593Smuzhiyun 		rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
2604*4882a593Smuzhiyun 	if (rdev->pm.dpm.backbias_response_time == 0)
2605*4882a593Smuzhiyun 		rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
2606*4882a593Smuzhiyun 
2607*4882a593Smuzhiyun 	ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
2608*4882a593Smuzhiyun 					     0, false, &dividers);
2609*4882a593Smuzhiyun 	if (ret)
2610*4882a593Smuzhiyun 		pi->ref_div = dividers.ref_div + 1;
2611*4882a593Smuzhiyun 	else
2612*4882a593Smuzhiyun 		pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	pi->mclk_strobe_mode_threshold = 40000;
2615*4882a593Smuzhiyun 	pi->mclk_edc_enable_threshold = 40000;
2616*4882a593Smuzhiyun 	eg_pi->mclk_edc_wr_enable_threshold = 40000;
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	pi->rlp = RV770_RLP_DFLT;
2619*4882a593Smuzhiyun 	pi->rmp = RV770_RMP_DFLT;
2620*4882a593Smuzhiyun 	pi->lhp = RV770_LHP_DFLT;
2621*4882a593Smuzhiyun 	pi->lmp = RV770_LMP_DFLT;
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	eg_pi->ats[0].rlp = RV770_RLP_DFLT;
2624*4882a593Smuzhiyun 	eg_pi->ats[0].rmp = RV770_RMP_DFLT;
2625*4882a593Smuzhiyun 	eg_pi->ats[0].lhp = RV770_LHP_DFLT;
2626*4882a593Smuzhiyun 	eg_pi->ats[0].lmp = RV770_LMP_DFLT;
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun 	eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
2629*4882a593Smuzhiyun 	eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
2630*4882a593Smuzhiyun 	eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
2631*4882a593Smuzhiyun 	eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
2632*4882a593Smuzhiyun 
2633*4882a593Smuzhiyun 	eg_pi->smu_uvd_hs = true;
2634*4882a593Smuzhiyun 
2635*4882a593Smuzhiyun 	pi->voltage_control =
2636*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	pi->mvdd_control =
2639*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	eg_pi->vddci_control =
2642*4882a593Smuzhiyun 		radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	rv770_get_engine_memory_ss(rdev);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	pi->asi = RV770_ASI_DFLT;
2647*4882a593Smuzhiyun 	pi->pasi = CYPRESS_HASI_DFLT;
2648*4882a593Smuzhiyun 	pi->vrc = CYPRESS_VRC_DFLT;
2649*4882a593Smuzhiyun 
2650*4882a593Smuzhiyun 	pi->power_gating = false;
2651*4882a593Smuzhiyun 
2652*4882a593Smuzhiyun 	pi->gfx_clock_gating = true;
2653*4882a593Smuzhiyun 
2654*4882a593Smuzhiyun 	pi->mg_clock_gating = true;
2655*4882a593Smuzhiyun 	pi->mgcgtssm = true;
2656*4882a593Smuzhiyun 	eg_pi->ls_clock_gating = false;
2657*4882a593Smuzhiyun 	eg_pi->sclk_deep_sleep = false;
2658*4882a593Smuzhiyun 
2659*4882a593Smuzhiyun 	pi->dynamic_pcie_gen2 = true;
2660*4882a593Smuzhiyun 
2661*4882a593Smuzhiyun 	if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
2662*4882a593Smuzhiyun 		pi->thermal_protection = true;
2663*4882a593Smuzhiyun 	else
2664*4882a593Smuzhiyun 		pi->thermal_protection = false;
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun 	pi->display_gap = true;
2667*4882a593Smuzhiyun 
2668*4882a593Smuzhiyun 	if (rdev->flags & RADEON_IS_MOBILITY)
2669*4882a593Smuzhiyun 		pi->dcodt = true;
2670*4882a593Smuzhiyun 	else
2671*4882a593Smuzhiyun 		pi->dcodt = false;
2672*4882a593Smuzhiyun 
2673*4882a593Smuzhiyun 	pi->ulps = true;
2674*4882a593Smuzhiyun 
2675*4882a593Smuzhiyun 	eg_pi->dynamic_ac_timing = true;
2676*4882a593Smuzhiyun 	eg_pi->abm = true;
2677*4882a593Smuzhiyun 	eg_pi->mcls = true;
2678*4882a593Smuzhiyun 	eg_pi->light_sleep = true;
2679*4882a593Smuzhiyun 	eg_pi->memory_transition = true;
2680*4882a593Smuzhiyun #if defined(CONFIG_ACPI)
2681*4882a593Smuzhiyun 	eg_pi->pcie_performance_request =
2682*4882a593Smuzhiyun 		radeon_acpi_is_pcie_performance_request_supported(rdev);
2683*4882a593Smuzhiyun #else
2684*4882a593Smuzhiyun 	eg_pi->pcie_performance_request = false;
2685*4882a593Smuzhiyun #endif
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	if (rdev->family == CHIP_BARTS)
2688*4882a593Smuzhiyun 		eg_pi->dll_default_on = true;
2689*4882a593Smuzhiyun 	else
2690*4882a593Smuzhiyun 		eg_pi->dll_default_on = false;
2691*4882a593Smuzhiyun 
2692*4882a593Smuzhiyun 	eg_pi->sclk_deep_sleep = false;
2693*4882a593Smuzhiyun 	if (ASIC_IS_LOMBOK(rdev))
2694*4882a593Smuzhiyun 		pi->mclk_stutter_mode_threshold = 30000;
2695*4882a593Smuzhiyun 	else
2696*4882a593Smuzhiyun 		pi->mclk_stutter_mode_threshold = 0;
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	pi->sram_end = SMC_RAM_END;
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
2701*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
2702*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
2703*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
2704*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
2705*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
2706*4882a593Smuzhiyun 	rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	if (rdev->family == CHIP_TURKS)
2709*4882a593Smuzhiyun 		rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
2710*4882a593Smuzhiyun 	else
2711*4882a593Smuzhiyun 		rdev->pm.dpm.dyn_state.sclk_mclk_delta = 10000;
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun 	/* make sure dc limits are valid */
2714*4882a593Smuzhiyun 	if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
2715*4882a593Smuzhiyun 	    (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
2716*4882a593Smuzhiyun 		rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
2717*4882a593Smuzhiyun 			rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2718*4882a593Smuzhiyun 
2719*4882a593Smuzhiyun 	return 0;
2720*4882a593Smuzhiyun }
2721*4882a593Smuzhiyun 
btc_dpm_fini(struct radeon_device * rdev)2722*4882a593Smuzhiyun void btc_dpm_fini(struct radeon_device *rdev)
2723*4882a593Smuzhiyun {
2724*4882a593Smuzhiyun 	int i;
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2727*4882a593Smuzhiyun 		kfree(rdev->pm.dpm.ps[i].ps_priv);
2728*4882a593Smuzhiyun 	}
2729*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.ps);
2730*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.priv);
2731*4882a593Smuzhiyun 	kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
2732*4882a593Smuzhiyun 	r600_free_extended_power_table(rdev);
2733*4882a593Smuzhiyun }
2734*4882a593Smuzhiyun 
btc_dpm_debugfs_print_current_performance_level(struct radeon_device * rdev,struct seq_file * m)2735*4882a593Smuzhiyun void btc_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
2736*4882a593Smuzhiyun 						     struct seq_file *m)
2737*4882a593Smuzhiyun {
2738*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2739*4882a593Smuzhiyun 	struct radeon_ps *rps = &eg_pi->current_rps;
2740*4882a593Smuzhiyun 	struct rv7xx_ps *ps = rv770_get_ps(rps);
2741*4882a593Smuzhiyun 	struct rv7xx_pl *pl;
2742*4882a593Smuzhiyun 	u32 current_index =
2743*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2744*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	if (current_index > 2) {
2747*4882a593Smuzhiyun 		seq_printf(m, "invalid dpm profile %d\n", current_index);
2748*4882a593Smuzhiyun 	} else {
2749*4882a593Smuzhiyun 		if (current_index == 0)
2750*4882a593Smuzhiyun 			pl = &ps->low;
2751*4882a593Smuzhiyun 		else if (current_index == 1)
2752*4882a593Smuzhiyun 			pl = &ps->medium;
2753*4882a593Smuzhiyun 		else /* current_index == 2 */
2754*4882a593Smuzhiyun 			pl = &ps->high;
2755*4882a593Smuzhiyun 		seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2756*4882a593Smuzhiyun 		seq_printf(m, "power level %d    sclk: %u mclk: %u vddc: %u vddci: %u\n",
2757*4882a593Smuzhiyun 			   current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
2758*4882a593Smuzhiyun 	}
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun 
btc_dpm_get_current_sclk(struct radeon_device * rdev)2761*4882a593Smuzhiyun u32 btc_dpm_get_current_sclk(struct radeon_device *rdev)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2764*4882a593Smuzhiyun 	struct radeon_ps *rps = &eg_pi->current_rps;
2765*4882a593Smuzhiyun 	struct rv7xx_ps *ps = rv770_get_ps(rps);
2766*4882a593Smuzhiyun 	struct rv7xx_pl *pl;
2767*4882a593Smuzhiyun 	u32 current_index =
2768*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2769*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2770*4882a593Smuzhiyun 
2771*4882a593Smuzhiyun 	if (current_index > 2) {
2772*4882a593Smuzhiyun 		return 0;
2773*4882a593Smuzhiyun 	} else {
2774*4882a593Smuzhiyun 		if (current_index == 0)
2775*4882a593Smuzhiyun 			pl = &ps->low;
2776*4882a593Smuzhiyun 		else if (current_index == 1)
2777*4882a593Smuzhiyun 			pl = &ps->medium;
2778*4882a593Smuzhiyun 		else /* current_index == 2 */
2779*4882a593Smuzhiyun 			pl = &ps->high;
2780*4882a593Smuzhiyun 		return pl->sclk;
2781*4882a593Smuzhiyun 	}
2782*4882a593Smuzhiyun }
2783*4882a593Smuzhiyun 
btc_dpm_get_current_mclk(struct radeon_device * rdev)2784*4882a593Smuzhiyun u32 btc_dpm_get_current_mclk(struct radeon_device *rdev)
2785*4882a593Smuzhiyun {
2786*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2787*4882a593Smuzhiyun 	struct radeon_ps *rps = &eg_pi->current_rps;
2788*4882a593Smuzhiyun 	struct rv7xx_ps *ps = rv770_get_ps(rps);
2789*4882a593Smuzhiyun 	struct rv7xx_pl *pl;
2790*4882a593Smuzhiyun 	u32 current_index =
2791*4882a593Smuzhiyun 		(RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
2792*4882a593Smuzhiyun 		CURRENT_PROFILE_INDEX_SHIFT;
2793*4882a593Smuzhiyun 
2794*4882a593Smuzhiyun 	if (current_index > 2) {
2795*4882a593Smuzhiyun 		return 0;
2796*4882a593Smuzhiyun 	} else {
2797*4882a593Smuzhiyun 		if (current_index == 0)
2798*4882a593Smuzhiyun 			pl = &ps->low;
2799*4882a593Smuzhiyun 		else if (current_index == 1)
2800*4882a593Smuzhiyun 			pl = &ps->medium;
2801*4882a593Smuzhiyun 		else /* current_index == 2 */
2802*4882a593Smuzhiyun 			pl = &ps->high;
2803*4882a593Smuzhiyun 		return pl->mclk;
2804*4882a593Smuzhiyun 	}
2805*4882a593Smuzhiyun }
2806*4882a593Smuzhiyun 
btc_dpm_get_sclk(struct radeon_device * rdev,bool low)2807*4882a593Smuzhiyun u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low)
2808*4882a593Smuzhiyun {
2809*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2810*4882a593Smuzhiyun 	struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
2811*4882a593Smuzhiyun 
2812*4882a593Smuzhiyun 	if (low)
2813*4882a593Smuzhiyun 		return requested_state->low.sclk;
2814*4882a593Smuzhiyun 	else
2815*4882a593Smuzhiyun 		return requested_state->high.sclk;
2816*4882a593Smuzhiyun }
2817*4882a593Smuzhiyun 
btc_dpm_get_mclk(struct radeon_device * rdev,bool low)2818*4882a593Smuzhiyun u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low)
2819*4882a593Smuzhiyun {
2820*4882a593Smuzhiyun 	struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2821*4882a593Smuzhiyun 	struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
2822*4882a593Smuzhiyun 
2823*4882a593Smuzhiyun 	if (low)
2824*4882a593Smuzhiyun 		return requested_state->low.mclk;
2825*4882a593Smuzhiyun 	else
2826*4882a593Smuzhiyun 		return requested_state->high.mclk;
2827*4882a593Smuzhiyun }
2828