xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/atombios_encoders.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-11 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors: Dave Airlie
24*4882a593Smuzhiyun  *          Alex Deucher
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <linux/backlight.h>
28*4882a593Smuzhiyun #include <linux/dmi.h>
29*4882a593Smuzhiyun #include <linux/pci.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
32*4882a593Smuzhiyun #include <drm/drm_file.h>
33*4882a593Smuzhiyun #include <drm/radeon_drm.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "atom.h"
36*4882a593Smuzhiyun #include "radeon.h"
37*4882a593Smuzhiyun #include "radeon_asic.h"
38*4882a593Smuzhiyun #include "radeon_audio.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun extern int atom_debug;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static u8
radeon_atom_get_backlight_level_from_reg(struct radeon_device * rdev)43*4882a593Smuzhiyun radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	u8 backlight_level;
46*4882a593Smuzhiyun 	u32 bios_2_scratch;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
49*4882a593Smuzhiyun 		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
50*4882a593Smuzhiyun 	else
51*4882a593Smuzhiyun 		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
54*4882a593Smuzhiyun 			   ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return backlight_level;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun static void
radeon_atom_set_backlight_level_to_reg(struct radeon_device * rdev,u8 backlight_level)60*4882a593Smuzhiyun radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
61*4882a593Smuzhiyun 				       u8 backlight_level)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	u32 bios_2_scratch;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
66*4882a593Smuzhiyun 		bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
67*4882a593Smuzhiyun 	else
68*4882a593Smuzhiyun 		bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
71*4882a593Smuzhiyun 	bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
72*4882a593Smuzhiyun 			   ATOM_S2_CURRENT_BL_LEVEL_MASK);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
75*4882a593Smuzhiyun 		WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
76*4882a593Smuzhiyun 	else
77*4882a593Smuzhiyun 		WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun u8
atombios_get_backlight_level(struct radeon_encoder * radeon_encoder)81*4882a593Smuzhiyun atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
84*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
87*4882a593Smuzhiyun 		return 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return radeon_atom_get_backlight_level_from_reg(rdev);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun void
atombios_set_backlight_level(struct radeon_encoder * radeon_encoder,u8 level)93*4882a593Smuzhiyun atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct drm_encoder *encoder = &radeon_encoder->base;
96*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
97*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
98*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
99*4882a593Smuzhiyun 	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
100*4882a593Smuzhiyun 	int index;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
103*4882a593Smuzhiyun 		return;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
106*4882a593Smuzhiyun 	    radeon_encoder->enc_priv) {
107*4882a593Smuzhiyun 		dig = radeon_encoder->enc_priv;
108*4882a593Smuzhiyun 		dig->backlight_level = level;
109*4882a593Smuzhiyun 		radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		switch (radeon_encoder->encoder_id) {
112*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_LVDS:
113*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
114*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
115*4882a593Smuzhiyun 			if (dig->backlight_level == 0) {
116*4882a593Smuzhiyun 				args.ucAction = ATOM_LCD_BLOFF;
117*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
118*4882a593Smuzhiyun 			} else {
119*4882a593Smuzhiyun 				args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
120*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
121*4882a593Smuzhiyun 				args.ucAction = ATOM_LCD_BLON;
122*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
123*4882a593Smuzhiyun 			}
124*4882a593Smuzhiyun 			break;
125*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
126*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
127*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
128*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
129*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
130*4882a593Smuzhiyun 			if (dig->backlight_level == 0)
131*4882a593Smuzhiyun 				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
132*4882a593Smuzhiyun 			else {
133*4882a593Smuzhiyun 				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
134*4882a593Smuzhiyun 				atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
135*4882a593Smuzhiyun 			}
136*4882a593Smuzhiyun 			break;
137*4882a593Smuzhiyun 		default:
138*4882a593Smuzhiyun 			break;
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
144*4882a593Smuzhiyun 
radeon_atom_bl_level(struct backlight_device * bd)145*4882a593Smuzhiyun static u8 radeon_atom_bl_level(struct backlight_device *bd)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	u8 level;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* Convert brightness to hardware level */
150*4882a593Smuzhiyun 	if (bd->props.brightness < 0)
151*4882a593Smuzhiyun 		level = 0;
152*4882a593Smuzhiyun 	else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
153*4882a593Smuzhiyun 		level = RADEON_MAX_BL_LEVEL;
154*4882a593Smuzhiyun 	else
155*4882a593Smuzhiyun 		level = bd->props.brightness;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return level;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
radeon_atom_backlight_update_status(struct backlight_device * bd)160*4882a593Smuzhiyun static int radeon_atom_backlight_update_status(struct backlight_device *bd)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
163*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = pdata->encoder;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
radeon_atom_backlight_get_brightness(struct backlight_device * bd)170*4882a593Smuzhiyun static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	struct radeon_backlight_privdata *pdata = bl_get_data(bd);
173*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = pdata->encoder;
174*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
175*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return radeon_atom_get_backlight_level_from_reg(rdev);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static const struct backlight_ops radeon_atom_backlight_ops = {
181*4882a593Smuzhiyun 	.get_brightness = radeon_atom_backlight_get_brightness,
182*4882a593Smuzhiyun 	.update_status	= radeon_atom_backlight_update_status,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
radeon_atom_backlight_init(struct radeon_encoder * radeon_encoder,struct drm_connector * drm_connector)185*4882a593Smuzhiyun void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
186*4882a593Smuzhiyun 				struct drm_connector *drm_connector)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
189*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
190*4882a593Smuzhiyun 	struct backlight_device *bd;
191*4882a593Smuzhiyun 	struct backlight_properties props;
192*4882a593Smuzhiyun 	struct radeon_backlight_privdata *pdata;
193*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
194*4882a593Smuzhiyun 	char bl_name[16];
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* Mac laptops with multiple GPUs use the gmux driver for backlight
197*4882a593Smuzhiyun 	 * so don't register a backlight device
198*4882a593Smuzhiyun 	 */
199*4882a593Smuzhiyun 	if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
200*4882a593Smuzhiyun 	    (rdev->pdev->device == 0x6741) &&
201*4882a593Smuzhiyun 	    !dmi_match(DMI_PRODUCT_NAME, "iMac12,1"))
202*4882a593Smuzhiyun 		return;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (!radeon_encoder->enc_priv)
205*4882a593Smuzhiyun 		return;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (!rdev->is_atom_bios)
208*4882a593Smuzhiyun 		return;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
211*4882a593Smuzhiyun 		return;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
214*4882a593Smuzhiyun 	if (!pdata) {
215*4882a593Smuzhiyun 		DRM_ERROR("Memory allocation failed\n");
216*4882a593Smuzhiyun 		goto error;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	memset(&props, 0, sizeof(props));
220*4882a593Smuzhiyun 	props.max_brightness = RADEON_MAX_BL_LEVEL;
221*4882a593Smuzhiyun 	props.type = BACKLIGHT_RAW;
222*4882a593Smuzhiyun 	snprintf(bl_name, sizeof(bl_name),
223*4882a593Smuzhiyun 		 "radeon_bl%d", dev->primary->index);
224*4882a593Smuzhiyun 	bd = backlight_device_register(bl_name, drm_connector->kdev,
225*4882a593Smuzhiyun 				       pdata, &radeon_atom_backlight_ops, &props);
226*4882a593Smuzhiyun 	if (IS_ERR(bd)) {
227*4882a593Smuzhiyun 		DRM_ERROR("Backlight registration failed\n");
228*4882a593Smuzhiyun 		goto error;
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	pdata->encoder = radeon_encoder;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	dig = radeon_encoder->enc_priv;
234*4882a593Smuzhiyun 	dig->bl_dev = bd;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
237*4882a593Smuzhiyun 	/* Set a reasonable default here if the level is 0 otherwise
238*4882a593Smuzhiyun 	 * fbdev will attempt to turn the backlight on after console
239*4882a593Smuzhiyun 	 * unblanking and it will try and restore 0 which turns the backlight
240*4882a593Smuzhiyun 	 * off again.
241*4882a593Smuzhiyun 	 */
242*4882a593Smuzhiyun 	if (bd->props.brightness == 0)
243*4882a593Smuzhiyun 		bd->props.brightness = RADEON_MAX_BL_LEVEL;
244*4882a593Smuzhiyun 	bd->props.power = FB_BLANK_UNBLANK;
245*4882a593Smuzhiyun 	backlight_update_status(bd);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	DRM_INFO("radeon atom DIG backlight initialized\n");
248*4882a593Smuzhiyun 	rdev->mode_info.bl_encoder = radeon_encoder;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	return;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun error:
253*4882a593Smuzhiyun 	kfree(pdata);
254*4882a593Smuzhiyun 	return;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
radeon_atom_backlight_exit(struct radeon_encoder * radeon_encoder)257*4882a593Smuzhiyun static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
260*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
261*4882a593Smuzhiyun 	struct backlight_device *bd = NULL;
262*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (!radeon_encoder->enc_priv)
265*4882a593Smuzhiyun 		return;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (!rdev->is_atom_bios)
268*4882a593Smuzhiyun 		return;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
271*4882a593Smuzhiyun 		return;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	dig = radeon_encoder->enc_priv;
274*4882a593Smuzhiyun 	bd = dig->bl_dev;
275*4882a593Smuzhiyun 	dig->bl_dev = NULL;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (bd) {
278*4882a593Smuzhiyun 		struct radeon_legacy_backlight_privdata *pdata;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 		pdata = bl_get_data(bd);
281*4882a593Smuzhiyun 		backlight_device_unregister(bd);
282*4882a593Smuzhiyun 		kfree(pdata);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		DRM_INFO("radeon atom LVDS backlight unloaded\n");
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
289*4882a593Smuzhiyun 
radeon_atom_backlight_init(struct radeon_encoder * encoder)290*4882a593Smuzhiyun void radeon_atom_backlight_init(struct radeon_encoder *encoder)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
radeon_atom_backlight_exit(struct radeon_encoder * encoder)294*4882a593Smuzhiyun static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #endif
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun /* evil but including atombios.h is much worse */
301*4882a593Smuzhiyun bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
302*4882a593Smuzhiyun 				struct drm_display_mode *mode);
303*4882a593Smuzhiyun 
radeon_atom_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)304*4882a593Smuzhiyun static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
305*4882a593Smuzhiyun 				   const struct drm_display_mode *mode,
306*4882a593Smuzhiyun 				   struct drm_display_mode *adjusted_mode)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
309*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
310*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* set the active encoder to connector routing */
313*4882a593Smuzhiyun 	radeon_encoder_set_active_device(encoder);
314*4882a593Smuzhiyun 	drm_mode_set_crtcinfo(adjusted_mode, 0);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	/* hw bug */
317*4882a593Smuzhiyun 	if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
318*4882a593Smuzhiyun 	    && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
319*4882a593Smuzhiyun 		adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* vertical FP must be at least 1 */
322*4882a593Smuzhiyun 	if (mode->crtc_vsync_start == mode->crtc_vdisplay)
323*4882a593Smuzhiyun 		adjusted_mode->crtc_vsync_start++;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	/* get the native mode for scaling */
326*4882a593Smuzhiyun 	if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
327*4882a593Smuzhiyun 		radeon_panel_mode_fixup(encoder, adjusted_mode);
328*4882a593Smuzhiyun 	} else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
329*4882a593Smuzhiyun 		struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
330*4882a593Smuzhiyun 		if (tv_dac) {
331*4882a593Smuzhiyun 			if (tv_dac->tv_std == TV_STD_NTSC ||
332*4882a593Smuzhiyun 			    tv_dac->tv_std == TV_STD_NTSC_J ||
333*4882a593Smuzhiyun 			    tv_dac->tv_std == TV_STD_PAL_M)
334*4882a593Smuzhiyun 				radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
335*4882a593Smuzhiyun 			else
336*4882a593Smuzhiyun 				radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
337*4882a593Smuzhiyun 		}
338*4882a593Smuzhiyun 	} else if (radeon_encoder->rmx_type != RMX_OFF) {
339*4882a593Smuzhiyun 		radeon_panel_mode_fixup(encoder, adjusted_mode);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (ASIC_IS_DCE3(rdev) &&
343*4882a593Smuzhiyun 	    ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
344*4882a593Smuzhiyun 	     (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
345*4882a593Smuzhiyun 		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
346*4882a593Smuzhiyun 		radeon_dp_set_link_config(connector, adjusted_mode);
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return true;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static void
atombios_dac_setup(struct drm_encoder * encoder,int action)353*4882a593Smuzhiyun atombios_dac_setup(struct drm_encoder *encoder, int action)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
356*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
357*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
358*4882a593Smuzhiyun 	DAC_ENCODER_CONTROL_PS_ALLOCATION args;
359*4882a593Smuzhiyun 	int index = 0;
360*4882a593Smuzhiyun 	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
365*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
366*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
367*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
368*4882a593Smuzhiyun 		break;
369*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
370*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
371*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
372*4882a593Smuzhiyun 		break;
373*4882a593Smuzhiyun 	}
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	args.ucAction = action;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
378*4882a593Smuzhiyun 		args.ucDacStandard = ATOM_DAC1_PS2;
379*4882a593Smuzhiyun 	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
380*4882a593Smuzhiyun 		args.ucDacStandard = ATOM_DAC1_CV;
381*4882a593Smuzhiyun 	else {
382*4882a593Smuzhiyun 		switch (dac_info->tv_std) {
383*4882a593Smuzhiyun 		case TV_STD_PAL:
384*4882a593Smuzhiyun 		case TV_STD_PAL_M:
385*4882a593Smuzhiyun 		case TV_STD_SCART_PAL:
386*4882a593Smuzhiyun 		case TV_STD_SECAM:
387*4882a593Smuzhiyun 		case TV_STD_PAL_CN:
388*4882a593Smuzhiyun 			args.ucDacStandard = ATOM_DAC1_PAL;
389*4882a593Smuzhiyun 			break;
390*4882a593Smuzhiyun 		case TV_STD_NTSC:
391*4882a593Smuzhiyun 		case TV_STD_NTSC_J:
392*4882a593Smuzhiyun 		case TV_STD_PAL_60:
393*4882a593Smuzhiyun 		default:
394*4882a593Smuzhiyun 			args.ucDacStandard = ATOM_DAC1_NTSC;
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 		}
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 	args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun static void
atombios_tv_setup(struct drm_encoder * encoder,int action)405*4882a593Smuzhiyun atombios_tv_setup(struct drm_encoder *encoder, int action)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
408*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
409*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
410*4882a593Smuzhiyun 	TV_ENCODER_CONTROL_PS_ALLOCATION args;
411*4882a593Smuzhiyun 	int index = 0;
412*4882a593Smuzhiyun 	struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	args.sTVEncoder.ucAction = action;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
421*4882a593Smuzhiyun 		args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
422*4882a593Smuzhiyun 	else {
423*4882a593Smuzhiyun 		switch (dac_info->tv_std) {
424*4882a593Smuzhiyun 		case TV_STD_NTSC:
425*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		case TV_STD_PAL:
428*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 		case TV_STD_PAL_M:
431*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 		case TV_STD_PAL_60:
434*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
435*4882a593Smuzhiyun 			break;
436*4882a593Smuzhiyun 		case TV_STD_NTSC_J:
437*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
438*4882a593Smuzhiyun 			break;
439*4882a593Smuzhiyun 		case TV_STD_SCART_PAL:
440*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
441*4882a593Smuzhiyun 			break;
442*4882a593Smuzhiyun 		case TV_STD_SECAM:
443*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
444*4882a593Smuzhiyun 			break;
445*4882a593Smuzhiyun 		case TV_STD_PAL_CN:
446*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
447*4882a593Smuzhiyun 			break;
448*4882a593Smuzhiyun 		default:
449*4882a593Smuzhiyun 			args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
450*4882a593Smuzhiyun 			break;
451*4882a593Smuzhiyun 		}
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
radeon_atom_get_bpc(struct drm_encoder * encoder)460*4882a593Smuzhiyun static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	int bpc = 8;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (encoder->crtc) {
465*4882a593Smuzhiyun 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
466*4882a593Smuzhiyun 		bpc = radeon_crtc->bpc;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	switch (bpc) {
470*4882a593Smuzhiyun 	case 0:
471*4882a593Smuzhiyun 		return PANEL_BPC_UNDEFINE;
472*4882a593Smuzhiyun 	case 6:
473*4882a593Smuzhiyun 		return PANEL_6BIT_PER_COLOR;
474*4882a593Smuzhiyun 	case 8:
475*4882a593Smuzhiyun 	default:
476*4882a593Smuzhiyun 		return PANEL_8BIT_PER_COLOR;
477*4882a593Smuzhiyun 	case 10:
478*4882a593Smuzhiyun 		return PANEL_10BIT_PER_COLOR;
479*4882a593Smuzhiyun 	case 12:
480*4882a593Smuzhiyun 		return PANEL_12BIT_PER_COLOR;
481*4882a593Smuzhiyun 	case 16:
482*4882a593Smuzhiyun 		return PANEL_16BIT_PER_COLOR;
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun union dvo_encoder_control {
487*4882a593Smuzhiyun 	ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
488*4882a593Smuzhiyun 	DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
489*4882a593Smuzhiyun 	DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
490*4882a593Smuzhiyun 	DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
491*4882a593Smuzhiyun };
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun void
atombios_dvo_setup(struct drm_encoder * encoder,int action)494*4882a593Smuzhiyun atombios_dvo_setup(struct drm_encoder *encoder, int action)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
497*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
498*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
499*4882a593Smuzhiyun 	union dvo_encoder_control args;
500*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
501*4882a593Smuzhiyun 	uint8_t frev, crev;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
506*4882a593Smuzhiyun 		return;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	/* some R4xx chips have the wrong frev */
509*4882a593Smuzhiyun 	if (rdev->family <= CHIP_RV410)
510*4882a593Smuzhiyun 		frev = 1;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	switch (frev) {
513*4882a593Smuzhiyun 	case 1:
514*4882a593Smuzhiyun 		switch (crev) {
515*4882a593Smuzhiyun 		case 1:
516*4882a593Smuzhiyun 			/* R4xx, R5xx */
517*4882a593Smuzhiyun 			args.ext_tmds.sXTmdsEncoder.ucEnable = action;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
520*4882a593Smuzhiyun 				args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 			args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
523*4882a593Smuzhiyun 			break;
524*4882a593Smuzhiyun 		case 2:
525*4882a593Smuzhiyun 			/* RS600/690/740 */
526*4882a593Smuzhiyun 			args.dvo.sDVOEncoder.ucAction = action;
527*4882a593Smuzhiyun 			args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
528*4882a593Smuzhiyun 			/* DFP1, CRT1, TV1 depending on the type of port */
529*4882a593Smuzhiyun 			args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 			if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
532*4882a593Smuzhiyun 				args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
533*4882a593Smuzhiyun 			break;
534*4882a593Smuzhiyun 		case 3:
535*4882a593Smuzhiyun 			/* R6xx */
536*4882a593Smuzhiyun 			args.dvo_v3.ucAction = action;
537*4882a593Smuzhiyun 			args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
538*4882a593Smuzhiyun 			args.dvo_v3.ucDVOConfig = 0; /* XXX */
539*4882a593Smuzhiyun 			break;
540*4882a593Smuzhiyun 		case 4:
541*4882a593Smuzhiyun 			/* DCE8 */
542*4882a593Smuzhiyun 			args.dvo_v4.ucAction = action;
543*4882a593Smuzhiyun 			args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
544*4882a593Smuzhiyun 			args.dvo_v4.ucDVOConfig = 0; /* XXX */
545*4882a593Smuzhiyun 			args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
546*4882a593Smuzhiyun 			break;
547*4882a593Smuzhiyun 		default:
548*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
549*4882a593Smuzhiyun 			break;
550*4882a593Smuzhiyun 		}
551*4882a593Smuzhiyun 		break;
552*4882a593Smuzhiyun 	default:
553*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
554*4882a593Smuzhiyun 		break;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun union lvds_encoder_control {
561*4882a593Smuzhiyun 	LVDS_ENCODER_CONTROL_PS_ALLOCATION    v1;
562*4882a593Smuzhiyun 	LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun void
atombios_digital_setup(struct drm_encoder * encoder,int action)566*4882a593Smuzhiyun atombios_digital_setup(struct drm_encoder *encoder, int action)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
569*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
570*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
571*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
572*4882a593Smuzhiyun 	union lvds_encoder_control args;
573*4882a593Smuzhiyun 	int index = 0;
574*4882a593Smuzhiyun 	int hdmi_detected = 0;
575*4882a593Smuzhiyun 	uint8_t frev, crev;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (!dig)
578*4882a593Smuzhiyun 		return;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
581*4882a593Smuzhiyun 		hdmi_detected = 1;
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
586*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
587*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
588*4882a593Smuzhiyun 		break;
589*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
590*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
591*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
592*4882a593Smuzhiyun 		break;
593*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
594*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
595*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
596*4882a593Smuzhiyun 		else
597*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
598*4882a593Smuzhiyun 		break;
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
602*4882a593Smuzhiyun 		return;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	switch (frev) {
605*4882a593Smuzhiyun 	case 1:
606*4882a593Smuzhiyun 	case 2:
607*4882a593Smuzhiyun 		switch (crev) {
608*4882a593Smuzhiyun 		case 1:
609*4882a593Smuzhiyun 			args.v1.ucMisc = 0;
610*4882a593Smuzhiyun 			args.v1.ucAction = action;
611*4882a593Smuzhiyun 			if (hdmi_detected)
612*4882a593Smuzhiyun 				args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
613*4882a593Smuzhiyun 			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
614*4882a593Smuzhiyun 			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
615*4882a593Smuzhiyun 				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
616*4882a593Smuzhiyun 					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
617*4882a593Smuzhiyun 				if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
618*4882a593Smuzhiyun 					args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
619*4882a593Smuzhiyun 			} else {
620*4882a593Smuzhiyun 				if (dig->linkb)
621*4882a593Smuzhiyun 					args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
622*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
623*4882a593Smuzhiyun 					args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
624*4882a593Smuzhiyun 				/*if (pScrn->rgbBits == 8) */
625*4882a593Smuzhiyun 				args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
626*4882a593Smuzhiyun 			}
627*4882a593Smuzhiyun 			break;
628*4882a593Smuzhiyun 		case 2:
629*4882a593Smuzhiyun 		case 3:
630*4882a593Smuzhiyun 			args.v2.ucMisc = 0;
631*4882a593Smuzhiyun 			args.v2.ucAction = action;
632*4882a593Smuzhiyun 			if (crev == 3) {
633*4882a593Smuzhiyun 				if (dig->coherent_mode)
634*4882a593Smuzhiyun 					args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
635*4882a593Smuzhiyun 			}
636*4882a593Smuzhiyun 			if (hdmi_detected)
637*4882a593Smuzhiyun 				args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
638*4882a593Smuzhiyun 			args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
639*4882a593Smuzhiyun 			args.v2.ucTruncate = 0;
640*4882a593Smuzhiyun 			args.v2.ucSpatial = 0;
641*4882a593Smuzhiyun 			args.v2.ucTemporal = 0;
642*4882a593Smuzhiyun 			args.v2.ucFRC = 0;
643*4882a593Smuzhiyun 			if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
644*4882a593Smuzhiyun 				if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
645*4882a593Smuzhiyun 					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
646*4882a593Smuzhiyun 				if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
647*4882a593Smuzhiyun 					args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
648*4882a593Smuzhiyun 					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
649*4882a593Smuzhiyun 						args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
650*4882a593Smuzhiyun 				}
651*4882a593Smuzhiyun 				if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
652*4882a593Smuzhiyun 					args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
653*4882a593Smuzhiyun 					if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
654*4882a593Smuzhiyun 						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
655*4882a593Smuzhiyun 					if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
656*4882a593Smuzhiyun 						args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
657*4882a593Smuzhiyun 				}
658*4882a593Smuzhiyun 			} else {
659*4882a593Smuzhiyun 				if (dig->linkb)
660*4882a593Smuzhiyun 					args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
661*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
662*4882a593Smuzhiyun 					args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
663*4882a593Smuzhiyun 			}
664*4882a593Smuzhiyun 			break;
665*4882a593Smuzhiyun 		default:
666*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
667*4882a593Smuzhiyun 			break;
668*4882a593Smuzhiyun 		}
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 	default:
671*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
672*4882a593Smuzhiyun 		break;
673*4882a593Smuzhiyun 	}
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
676*4882a593Smuzhiyun }
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun int
atombios_get_encoder_mode(struct drm_encoder * encoder)679*4882a593Smuzhiyun atombios_get_encoder_mode(struct drm_encoder *encoder)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
682*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
683*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
684*4882a593Smuzhiyun 	struct drm_connector *connector;
685*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector;
686*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector;
687*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig_enc;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	if (radeon_encoder_is_digital(encoder)) {
690*4882a593Smuzhiyun 		dig_enc = radeon_encoder->enc_priv;
691*4882a593Smuzhiyun 		if (dig_enc->active_mst_links)
692*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DP_MST;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 	if (radeon_encoder->is_mst_encoder || radeon_encoder->offset)
695*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_DP_MST;
696*4882a593Smuzhiyun 	/* dp bridges are always DP */
697*4882a593Smuzhiyun 	if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
698*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_DP;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* DVO is always DVO */
701*4882a593Smuzhiyun 	if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
702*4882a593Smuzhiyun 	    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
703*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_DVO;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	connector = radeon_get_connector_for_encoder(encoder);
706*4882a593Smuzhiyun 	/* if we don't have an active device yet, just use one of
707*4882a593Smuzhiyun 	 * the connectors tied to the encoder.
708*4882a593Smuzhiyun 	 */
709*4882a593Smuzhiyun 	if (!connector)
710*4882a593Smuzhiyun 		connector = radeon_get_connector_for_encoder_init(encoder);
711*4882a593Smuzhiyun 	radeon_connector = to_radeon_connector(connector);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	switch (connector->connector_type) {
714*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DVII:
715*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
716*4882a593Smuzhiyun 		if (radeon_audio != 0) {
717*4882a593Smuzhiyun 			if (radeon_connector->use_digital &&
718*4882a593Smuzhiyun 			    (radeon_connector->audio == RADEON_AUDIO_ENABLE))
719*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
720*4882a593Smuzhiyun 			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
721*4882a593Smuzhiyun 				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
722*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
723*4882a593Smuzhiyun 			else if (radeon_connector->use_digital)
724*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_DVI;
725*4882a593Smuzhiyun 			else
726*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_CRT;
727*4882a593Smuzhiyun 		} else if (radeon_connector->use_digital) {
728*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DVI;
729*4882a593Smuzhiyun 		} else {
730*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_CRT;
731*4882a593Smuzhiyun 		}
732*4882a593Smuzhiyun 		break;
733*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DVID:
734*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_HDMIA:
735*4882a593Smuzhiyun 	default:
736*4882a593Smuzhiyun 		if (radeon_audio != 0) {
737*4882a593Smuzhiyun 			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
738*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
739*4882a593Smuzhiyun 			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
740*4882a593Smuzhiyun 				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
741*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
742*4882a593Smuzhiyun 			else
743*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_DVI;
744*4882a593Smuzhiyun 		} else {
745*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DVI;
746*4882a593Smuzhiyun 		}
747*4882a593Smuzhiyun 		break;
748*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_LVDS:
749*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_LVDS;
750*4882a593Smuzhiyun 		break;
751*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DisplayPort:
752*4882a593Smuzhiyun 		dig_connector = radeon_connector->con_priv;
753*4882a593Smuzhiyun 		if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
754*4882a593Smuzhiyun 		    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
755*4882a593Smuzhiyun 			if (radeon_audio != 0 &&
756*4882a593Smuzhiyun 			    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
757*4882a593Smuzhiyun 			    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
758*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_DP_AUDIO;
759*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DP;
760*4882a593Smuzhiyun 		} else if (radeon_audio != 0) {
761*4882a593Smuzhiyun 			if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
762*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
763*4882a593Smuzhiyun 			else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
764*4882a593Smuzhiyun 				 (radeon_connector->audio == RADEON_AUDIO_AUTO))
765*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_HDMI;
766*4882a593Smuzhiyun 			else
767*4882a593Smuzhiyun 				return ATOM_ENCODER_MODE_DVI;
768*4882a593Smuzhiyun 		} else {
769*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DVI;
770*4882a593Smuzhiyun 		}
771*4882a593Smuzhiyun 		break;
772*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_eDP:
773*4882a593Smuzhiyun 		if (radeon_audio != 0 &&
774*4882a593Smuzhiyun 		    drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
775*4882a593Smuzhiyun 		    ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
776*4882a593Smuzhiyun 			return ATOM_ENCODER_MODE_DP_AUDIO;
777*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_DP;
778*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_DVIA:
779*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_VGA:
780*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_CRT;
781*4882a593Smuzhiyun 		break;
782*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_Composite:
783*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_SVIDEO:
784*4882a593Smuzhiyun 	case DRM_MODE_CONNECTOR_9PinDIN:
785*4882a593Smuzhiyun 		/* fix me */
786*4882a593Smuzhiyun 		return ATOM_ENCODER_MODE_TV;
787*4882a593Smuzhiyun 		/*return ATOM_ENCODER_MODE_CV;*/
788*4882a593Smuzhiyun 		break;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun /*
793*4882a593Smuzhiyun  * DIG Encoder/Transmitter Setup
794*4882a593Smuzhiyun  *
795*4882a593Smuzhiyun  * DCE 3.0/3.1
796*4882a593Smuzhiyun  * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
797*4882a593Smuzhiyun  * Supports up to 3 digital outputs
798*4882a593Smuzhiyun  * - 2 DIG encoder blocks.
799*4882a593Smuzhiyun  * DIG1 can drive UNIPHY link A or link B
800*4882a593Smuzhiyun  * DIG2 can drive UNIPHY link B or LVTMA
801*4882a593Smuzhiyun  *
802*4882a593Smuzhiyun  * DCE 3.2
803*4882a593Smuzhiyun  * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
804*4882a593Smuzhiyun  * Supports up to 5 digital outputs
805*4882a593Smuzhiyun  * - 2 DIG encoder blocks.
806*4882a593Smuzhiyun  * DIG1/2 can drive UNIPHY0/1/2 link A or link B
807*4882a593Smuzhiyun  *
808*4882a593Smuzhiyun  * DCE 4.0/5.0/6.0
809*4882a593Smuzhiyun  * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
810*4882a593Smuzhiyun  * Supports up to 6 digital outputs
811*4882a593Smuzhiyun  * - 6 DIG encoder blocks.
812*4882a593Smuzhiyun  * - DIG to PHY mapping is hardcoded
813*4882a593Smuzhiyun  * DIG1 drives UNIPHY0 link A, A+B
814*4882a593Smuzhiyun  * DIG2 drives UNIPHY0 link B
815*4882a593Smuzhiyun  * DIG3 drives UNIPHY1 link A, A+B
816*4882a593Smuzhiyun  * DIG4 drives UNIPHY1 link B
817*4882a593Smuzhiyun  * DIG5 drives UNIPHY2 link A, A+B
818*4882a593Smuzhiyun  * DIG6 drives UNIPHY2 link B
819*4882a593Smuzhiyun  *
820*4882a593Smuzhiyun  * DCE 4.1
821*4882a593Smuzhiyun  * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
822*4882a593Smuzhiyun  * Supports up to 6 digital outputs
823*4882a593Smuzhiyun  * - 2 DIG encoder blocks.
824*4882a593Smuzhiyun  * llano
825*4882a593Smuzhiyun  * DIG1/2 can drive UNIPHY0/1/2 link A or link B
826*4882a593Smuzhiyun  * ontario
827*4882a593Smuzhiyun  * DIG1 drives UNIPHY0/1/2 link A
828*4882a593Smuzhiyun  * DIG2 drives UNIPHY0/1/2 link B
829*4882a593Smuzhiyun  *
830*4882a593Smuzhiyun  * Routing
831*4882a593Smuzhiyun  * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
832*4882a593Smuzhiyun  * Examples:
833*4882a593Smuzhiyun  * crtc0 -> dig2 -> LVTMA   links A+B -> TMDS/HDMI
834*4882a593Smuzhiyun  * crtc1 -> dig1 -> UNIPHY0 link  B   -> DP
835*4882a593Smuzhiyun  * crtc0 -> dig1 -> UNIPHY2 link  A   -> LVDS
836*4882a593Smuzhiyun  * crtc1 -> dig2 -> UNIPHY1 link  B+A -> TMDS/HDMI
837*4882a593Smuzhiyun  */
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun union dig_encoder_control {
840*4882a593Smuzhiyun 	DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
841*4882a593Smuzhiyun 	DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
842*4882a593Smuzhiyun 	DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
843*4882a593Smuzhiyun 	DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
844*4882a593Smuzhiyun };
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun void
atombios_dig_encoder_setup2(struct drm_encoder * encoder,int action,int panel_mode,int enc_override)847*4882a593Smuzhiyun atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
848*4882a593Smuzhiyun {
849*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
850*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
851*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
852*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
853*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
854*4882a593Smuzhiyun 	union dig_encoder_control args;
855*4882a593Smuzhiyun 	int index = 0;
856*4882a593Smuzhiyun 	uint8_t frev, crev;
857*4882a593Smuzhiyun 	int dp_clock = 0;
858*4882a593Smuzhiyun 	int dp_lane_count = 0;
859*4882a593Smuzhiyun 	int hpd_id = RADEON_HPD_NONE;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	if (connector) {
862*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
863*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector =
864*4882a593Smuzhiyun 			radeon_connector->con_priv;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 		dp_clock = dig_connector->dp_clock;
867*4882a593Smuzhiyun 		dp_lane_count = dig_connector->dp_lane_count;
868*4882a593Smuzhiyun 		hpd_id = radeon_connector->hpd.hpd;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	/* no dig encoder assigned */
872*4882a593Smuzhiyun 	if (dig->dig_encoder == -1)
873*4882a593Smuzhiyun 		return;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
878*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
879*4882a593Smuzhiyun 	else {
880*4882a593Smuzhiyun 		if (dig->dig_encoder)
881*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
882*4882a593Smuzhiyun 		else
883*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
884*4882a593Smuzhiyun 	}
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
887*4882a593Smuzhiyun 		return;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	switch (frev) {
890*4882a593Smuzhiyun 	case 1:
891*4882a593Smuzhiyun 		switch (crev) {
892*4882a593Smuzhiyun 		case 1:
893*4882a593Smuzhiyun 			args.v1.ucAction = action;
894*4882a593Smuzhiyun 			args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
895*4882a593Smuzhiyun 			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
896*4882a593Smuzhiyun 				args.v3.ucPanelMode = panel_mode;
897*4882a593Smuzhiyun 			else
898*4882a593Smuzhiyun 				args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
901*4882a593Smuzhiyun 				args.v1.ucLaneNum = dp_lane_count;
902*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
903*4882a593Smuzhiyun 				args.v1.ucLaneNum = 8;
904*4882a593Smuzhiyun 			else
905*4882a593Smuzhiyun 				args.v1.ucLaneNum = 4;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
908*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
909*4882a593Smuzhiyun 				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
910*4882a593Smuzhiyun 				break;
911*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
912*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
913*4882a593Smuzhiyun 				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
914*4882a593Smuzhiyun 				break;
915*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
916*4882a593Smuzhiyun 				args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
917*4882a593Smuzhiyun 				break;
918*4882a593Smuzhiyun 			}
919*4882a593Smuzhiyun 			if (dig->linkb)
920*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
921*4882a593Smuzhiyun 			else
922*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
925*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 			break;
928*4882a593Smuzhiyun 		case 2:
929*4882a593Smuzhiyun 		case 3:
930*4882a593Smuzhiyun 			args.v3.ucAction = action;
931*4882a593Smuzhiyun 			args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
932*4882a593Smuzhiyun 			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
933*4882a593Smuzhiyun 				args.v3.ucPanelMode = panel_mode;
934*4882a593Smuzhiyun 			else
935*4882a593Smuzhiyun 				args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
938*4882a593Smuzhiyun 				args.v3.ucLaneNum = dp_lane_count;
939*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
940*4882a593Smuzhiyun 				args.v3.ucLaneNum = 8;
941*4882a593Smuzhiyun 			else
942*4882a593Smuzhiyun 				args.v3.ucLaneNum = 4;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
945*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
946*4882a593Smuzhiyun 			if (enc_override != -1)
947*4882a593Smuzhiyun 				args.v3.acConfig.ucDigSel = enc_override;
948*4882a593Smuzhiyun 			else
949*4882a593Smuzhiyun 				args.v3.acConfig.ucDigSel = dig->dig_encoder;
950*4882a593Smuzhiyun 			args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
951*4882a593Smuzhiyun 			break;
952*4882a593Smuzhiyun 		case 4:
953*4882a593Smuzhiyun 			args.v4.ucAction = action;
954*4882a593Smuzhiyun 			args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
955*4882a593Smuzhiyun 			if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
956*4882a593Smuzhiyun 				args.v4.ucPanelMode = panel_mode;
957*4882a593Smuzhiyun 			else
958*4882a593Smuzhiyun 				args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
961*4882a593Smuzhiyun 				args.v4.ucLaneNum = dp_lane_count;
962*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
963*4882a593Smuzhiyun 				args.v4.ucLaneNum = 8;
964*4882a593Smuzhiyun 			else
965*4882a593Smuzhiyun 				args.v4.ucLaneNum = 4;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
968*4882a593Smuzhiyun 				if (dp_clock == 540000)
969*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
970*4882a593Smuzhiyun 				else if (dp_clock == 324000)
971*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
972*4882a593Smuzhiyun 				else if (dp_clock == 270000)
973*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
974*4882a593Smuzhiyun 				else
975*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
976*4882a593Smuzhiyun 			}
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 			if (enc_override != -1)
979*4882a593Smuzhiyun 				args.v4.acConfig.ucDigSel = enc_override;
980*4882a593Smuzhiyun 			else
981*4882a593Smuzhiyun 				args.v4.acConfig.ucDigSel = dig->dig_encoder;
982*4882a593Smuzhiyun 			args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
983*4882a593Smuzhiyun 			if (hpd_id == RADEON_HPD_NONE)
984*4882a593Smuzhiyun 				args.v4.ucHPD_ID = 0;
985*4882a593Smuzhiyun 			else
986*4882a593Smuzhiyun 				args.v4.ucHPD_ID = hpd_id + 1;
987*4882a593Smuzhiyun 			break;
988*4882a593Smuzhiyun 		default:
989*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
990*4882a593Smuzhiyun 			break;
991*4882a593Smuzhiyun 		}
992*4882a593Smuzhiyun 		break;
993*4882a593Smuzhiyun 	default:
994*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
995*4882a593Smuzhiyun 		break;
996*4882a593Smuzhiyun 	}
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun void
atombios_dig_encoder_setup(struct drm_encoder * encoder,int action,int panel_mode)1003*4882a593Smuzhiyun atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun 	atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun union dig_transmitter_control {
1009*4882a593Smuzhiyun 	DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
1010*4882a593Smuzhiyun 	DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
1011*4882a593Smuzhiyun 	DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
1012*4882a593Smuzhiyun 	DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
1013*4882a593Smuzhiyun 	DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
1014*4882a593Smuzhiyun };
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun void
atombios_dig_transmitter_setup2(struct drm_encoder * encoder,int action,uint8_t lane_num,uint8_t lane_set,int fe)1017*4882a593Smuzhiyun atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1020*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1021*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1022*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1023*4882a593Smuzhiyun 	struct drm_connector *connector;
1024*4882a593Smuzhiyun 	union dig_transmitter_control args;
1025*4882a593Smuzhiyun 	int index = 0;
1026*4882a593Smuzhiyun 	uint8_t frev, crev;
1027*4882a593Smuzhiyun 	bool is_dp = false;
1028*4882a593Smuzhiyun 	int pll_id = 0;
1029*4882a593Smuzhiyun 	int dp_clock = 0;
1030*4882a593Smuzhiyun 	int dp_lane_count = 0;
1031*4882a593Smuzhiyun 	int connector_object_id = 0;
1032*4882a593Smuzhiyun 	int igp_lane_info = 0;
1033*4882a593Smuzhiyun 	int dig_encoder = dig->dig_encoder;
1034*4882a593Smuzhiyun 	int hpd_id = RADEON_HPD_NONE;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1037*4882a593Smuzhiyun 		connector = radeon_get_connector_for_encoder_init(encoder);
1038*4882a593Smuzhiyun 		/* just needed to avoid bailing in the encoder check.  the encoder
1039*4882a593Smuzhiyun 		 * isn't used for init
1040*4882a593Smuzhiyun 		 */
1041*4882a593Smuzhiyun 		dig_encoder = 0;
1042*4882a593Smuzhiyun 	} else
1043*4882a593Smuzhiyun 		connector = radeon_get_connector_for_encoder(encoder);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (connector) {
1046*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1047*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector =
1048*4882a593Smuzhiyun 			radeon_connector->con_priv;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 		hpd_id = radeon_connector->hpd.hpd;
1051*4882a593Smuzhiyun 		dp_clock = dig_connector->dp_clock;
1052*4882a593Smuzhiyun 		dp_lane_count = dig_connector->dp_lane_count;
1053*4882a593Smuzhiyun 		connector_object_id =
1054*4882a593Smuzhiyun 			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1055*4882a593Smuzhiyun 		igp_lane_info = dig_connector->igp_lane_info;
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	if (encoder->crtc) {
1059*4882a593Smuzhiyun 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1060*4882a593Smuzhiyun 		pll_id = radeon_crtc->pll_id;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	/* no dig encoder assigned */
1064*4882a593Smuzhiyun 	if (dig_encoder == -1)
1065*4882a593Smuzhiyun 		return;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
1068*4882a593Smuzhiyun 		is_dp = true;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
1073*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1074*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1075*4882a593Smuzhiyun 		break;
1076*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1077*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1078*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1079*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1080*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1081*4882a593Smuzhiyun 		break;
1082*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1083*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
1084*4882a593Smuzhiyun 		break;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1088*4882a593Smuzhiyun 		return;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	switch (frev) {
1091*4882a593Smuzhiyun 	case 1:
1092*4882a593Smuzhiyun 		switch (crev) {
1093*4882a593Smuzhiyun 		case 1:
1094*4882a593Smuzhiyun 			args.v1.ucAction = action;
1095*4882a593Smuzhiyun 			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1096*4882a593Smuzhiyun 				args.v1.usInitInfo = cpu_to_le16(connector_object_id);
1097*4882a593Smuzhiyun 			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1098*4882a593Smuzhiyun 				args.v1.asMode.ucLaneSel = lane_num;
1099*4882a593Smuzhiyun 				args.v1.asMode.ucLaneSet = lane_set;
1100*4882a593Smuzhiyun 			} else {
1101*4882a593Smuzhiyun 				if (is_dp)
1102*4882a593Smuzhiyun 					args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
1103*4882a593Smuzhiyun 				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1104*4882a593Smuzhiyun 					args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1105*4882a593Smuzhiyun 				else
1106*4882a593Smuzhiyun 					args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1107*4882a593Smuzhiyun 			}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 			args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 			if (dig_encoder)
1112*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
1113*4882a593Smuzhiyun 			else
1114*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 			if ((rdev->flags & RADEON_IS_IGP) &&
1117*4882a593Smuzhiyun 			    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
1118*4882a593Smuzhiyun 				if (is_dp ||
1119*4882a593Smuzhiyun 				    !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
1120*4882a593Smuzhiyun 					if (igp_lane_info & 0x1)
1121*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
1122*4882a593Smuzhiyun 					else if (igp_lane_info & 0x2)
1123*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
1124*4882a593Smuzhiyun 					else if (igp_lane_info & 0x4)
1125*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
1126*4882a593Smuzhiyun 					else if (igp_lane_info & 0x8)
1127*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
1128*4882a593Smuzhiyun 				} else {
1129*4882a593Smuzhiyun 					if (igp_lane_info & 0x3)
1130*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
1131*4882a593Smuzhiyun 					else if (igp_lane_info & 0xc)
1132*4882a593Smuzhiyun 						args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
1133*4882a593Smuzhiyun 				}
1134*4882a593Smuzhiyun 			}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 			if (dig->linkb)
1137*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
1138*4882a593Smuzhiyun 			else
1139*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 			if (is_dp)
1142*4882a593Smuzhiyun 				args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1143*4882a593Smuzhiyun 			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1144*4882a593Smuzhiyun 				if (dig->coherent_mode)
1145*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
1146*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1147*4882a593Smuzhiyun 					args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
1148*4882a593Smuzhiyun 			}
1149*4882a593Smuzhiyun 			break;
1150*4882a593Smuzhiyun 		case 2:
1151*4882a593Smuzhiyun 			args.v2.ucAction = action;
1152*4882a593Smuzhiyun 			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1153*4882a593Smuzhiyun 				args.v2.usInitInfo = cpu_to_le16(connector_object_id);
1154*4882a593Smuzhiyun 			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1155*4882a593Smuzhiyun 				args.v2.asMode.ucLaneSel = lane_num;
1156*4882a593Smuzhiyun 				args.v2.asMode.ucLaneSet = lane_set;
1157*4882a593Smuzhiyun 			} else {
1158*4882a593Smuzhiyun 				if (is_dp)
1159*4882a593Smuzhiyun 					args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
1160*4882a593Smuzhiyun 				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1161*4882a593Smuzhiyun 					args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1162*4882a593Smuzhiyun 				else
1163*4882a593Smuzhiyun 					args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1164*4882a593Smuzhiyun 			}
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 			args.v2.acConfig.ucEncoderSel = dig_encoder;
1167*4882a593Smuzhiyun 			if (dig->linkb)
1168*4882a593Smuzhiyun 				args.v2.acConfig.ucLinkSel = 1;
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1171*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1172*4882a593Smuzhiyun 				args.v2.acConfig.ucTransmitterSel = 0;
1173*4882a593Smuzhiyun 				break;
1174*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1175*4882a593Smuzhiyun 				args.v2.acConfig.ucTransmitterSel = 1;
1176*4882a593Smuzhiyun 				break;
1177*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1178*4882a593Smuzhiyun 				args.v2.acConfig.ucTransmitterSel = 2;
1179*4882a593Smuzhiyun 				break;
1180*4882a593Smuzhiyun 			}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 			if (is_dp) {
1183*4882a593Smuzhiyun 				args.v2.acConfig.fCoherentMode = 1;
1184*4882a593Smuzhiyun 				args.v2.acConfig.fDPConnector = 1;
1185*4882a593Smuzhiyun 			} else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1186*4882a593Smuzhiyun 				if (dig->coherent_mode)
1187*4882a593Smuzhiyun 					args.v2.acConfig.fCoherentMode = 1;
1188*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1189*4882a593Smuzhiyun 					args.v2.acConfig.fDualLinkConnector = 1;
1190*4882a593Smuzhiyun 			}
1191*4882a593Smuzhiyun 			break;
1192*4882a593Smuzhiyun 		case 3:
1193*4882a593Smuzhiyun 			args.v3.ucAction = action;
1194*4882a593Smuzhiyun 			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1195*4882a593Smuzhiyun 				args.v3.usInitInfo = cpu_to_le16(connector_object_id);
1196*4882a593Smuzhiyun 			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1197*4882a593Smuzhiyun 				args.v3.asMode.ucLaneSel = lane_num;
1198*4882a593Smuzhiyun 				args.v3.asMode.ucLaneSet = lane_set;
1199*4882a593Smuzhiyun 			} else {
1200*4882a593Smuzhiyun 				if (is_dp)
1201*4882a593Smuzhiyun 					args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
1202*4882a593Smuzhiyun 				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1203*4882a593Smuzhiyun 					args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1204*4882a593Smuzhiyun 				else
1205*4882a593Smuzhiyun 					args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1206*4882a593Smuzhiyun 			}
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 			if (is_dp)
1209*4882a593Smuzhiyun 				args.v3.ucLaneNum = dp_lane_count;
1210*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1211*4882a593Smuzhiyun 				args.v3.ucLaneNum = 8;
1212*4882a593Smuzhiyun 			else
1213*4882a593Smuzhiyun 				args.v3.ucLaneNum = 4;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 			if (dig->linkb)
1216*4882a593Smuzhiyun 				args.v3.acConfig.ucLinkSel = 1;
1217*4882a593Smuzhiyun 			if (dig_encoder & 1)
1218*4882a593Smuzhiyun 				args.v3.acConfig.ucEncoderSel = 1;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 			/* Select the PLL for the PHY
1221*4882a593Smuzhiyun 			 * DP PHY should be clocked from external src if there is
1222*4882a593Smuzhiyun 			 * one.
1223*4882a593Smuzhiyun 			 */
1224*4882a593Smuzhiyun 			/* On DCE4, if there is an external clock, it generates the DP ref clock */
1225*4882a593Smuzhiyun 			if (is_dp && rdev->clock.dp_extclk)
1226*4882a593Smuzhiyun 				args.v3.acConfig.ucRefClkSource = 2; /* external src */
1227*4882a593Smuzhiyun 			else
1228*4882a593Smuzhiyun 				args.v3.acConfig.ucRefClkSource = pll_id;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1231*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1232*4882a593Smuzhiyun 				args.v3.acConfig.ucTransmitterSel = 0;
1233*4882a593Smuzhiyun 				break;
1234*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1235*4882a593Smuzhiyun 				args.v3.acConfig.ucTransmitterSel = 1;
1236*4882a593Smuzhiyun 				break;
1237*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1238*4882a593Smuzhiyun 				args.v3.acConfig.ucTransmitterSel = 2;
1239*4882a593Smuzhiyun 				break;
1240*4882a593Smuzhiyun 			}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 			if (is_dp)
1243*4882a593Smuzhiyun 				args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
1244*4882a593Smuzhiyun 			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1245*4882a593Smuzhiyun 				if (dig->coherent_mode)
1246*4882a593Smuzhiyun 					args.v3.acConfig.fCoherentMode = 1;
1247*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1248*4882a593Smuzhiyun 					args.v3.acConfig.fDualLinkConnector = 1;
1249*4882a593Smuzhiyun 			}
1250*4882a593Smuzhiyun 			break;
1251*4882a593Smuzhiyun 		case 4:
1252*4882a593Smuzhiyun 			args.v4.ucAction = action;
1253*4882a593Smuzhiyun 			if (action == ATOM_TRANSMITTER_ACTION_INIT) {
1254*4882a593Smuzhiyun 				args.v4.usInitInfo = cpu_to_le16(connector_object_id);
1255*4882a593Smuzhiyun 			} else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
1256*4882a593Smuzhiyun 				args.v4.asMode.ucLaneSel = lane_num;
1257*4882a593Smuzhiyun 				args.v4.asMode.ucLaneSet = lane_set;
1258*4882a593Smuzhiyun 			} else {
1259*4882a593Smuzhiyun 				if (is_dp)
1260*4882a593Smuzhiyun 					args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
1261*4882a593Smuzhiyun 				else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1262*4882a593Smuzhiyun 					args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
1263*4882a593Smuzhiyun 				else
1264*4882a593Smuzhiyun 					args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1265*4882a593Smuzhiyun 			}
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 			if (is_dp)
1268*4882a593Smuzhiyun 				args.v4.ucLaneNum = dp_lane_count;
1269*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1270*4882a593Smuzhiyun 				args.v4.ucLaneNum = 8;
1271*4882a593Smuzhiyun 			else
1272*4882a593Smuzhiyun 				args.v4.ucLaneNum = 4;
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 			if (dig->linkb)
1275*4882a593Smuzhiyun 				args.v4.acConfig.ucLinkSel = 1;
1276*4882a593Smuzhiyun 			if (dig_encoder & 1)
1277*4882a593Smuzhiyun 				args.v4.acConfig.ucEncoderSel = 1;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 			/* Select the PLL for the PHY
1280*4882a593Smuzhiyun 			 * DP PHY should be clocked from external src if there is
1281*4882a593Smuzhiyun 			 * one.
1282*4882a593Smuzhiyun 			 */
1283*4882a593Smuzhiyun 			/* On DCE5 DCPLL usually generates the DP ref clock */
1284*4882a593Smuzhiyun 			if (is_dp) {
1285*4882a593Smuzhiyun 				if (rdev->clock.dp_extclk)
1286*4882a593Smuzhiyun 					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
1287*4882a593Smuzhiyun 				else
1288*4882a593Smuzhiyun 					args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
1289*4882a593Smuzhiyun 			} else
1290*4882a593Smuzhiyun 				args.v4.acConfig.ucRefClkSource = pll_id;
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1293*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1294*4882a593Smuzhiyun 				args.v4.acConfig.ucTransmitterSel = 0;
1295*4882a593Smuzhiyun 				break;
1296*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1297*4882a593Smuzhiyun 				args.v4.acConfig.ucTransmitterSel = 1;
1298*4882a593Smuzhiyun 				break;
1299*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1300*4882a593Smuzhiyun 				args.v4.acConfig.ucTransmitterSel = 2;
1301*4882a593Smuzhiyun 				break;
1302*4882a593Smuzhiyun 			}
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 			if (is_dp)
1305*4882a593Smuzhiyun 				args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
1306*4882a593Smuzhiyun 			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1307*4882a593Smuzhiyun 				if (dig->coherent_mode)
1308*4882a593Smuzhiyun 					args.v4.acConfig.fCoherentMode = 1;
1309*4882a593Smuzhiyun 				if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1310*4882a593Smuzhiyun 					args.v4.acConfig.fDualLinkConnector = 1;
1311*4882a593Smuzhiyun 			}
1312*4882a593Smuzhiyun 			break;
1313*4882a593Smuzhiyun 		case 5:
1314*4882a593Smuzhiyun 			args.v5.ucAction = action;
1315*4882a593Smuzhiyun 			if (is_dp)
1316*4882a593Smuzhiyun 				args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
1317*4882a593Smuzhiyun 			else
1318*4882a593Smuzhiyun 				args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1321*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1322*4882a593Smuzhiyun 				if (dig->linkb)
1323*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
1324*4882a593Smuzhiyun 				else
1325*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
1326*4882a593Smuzhiyun 				break;
1327*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1328*4882a593Smuzhiyun 				if (dig->linkb)
1329*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
1330*4882a593Smuzhiyun 				else
1331*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
1332*4882a593Smuzhiyun 				break;
1333*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1334*4882a593Smuzhiyun 				if (dig->linkb)
1335*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
1336*4882a593Smuzhiyun 				else
1337*4882a593Smuzhiyun 					args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
1338*4882a593Smuzhiyun 				break;
1339*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1340*4882a593Smuzhiyun 				args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
1341*4882a593Smuzhiyun 				break;
1342*4882a593Smuzhiyun 			}
1343*4882a593Smuzhiyun 			if (is_dp)
1344*4882a593Smuzhiyun 				args.v5.ucLaneNum = dp_lane_count;
1345*4882a593Smuzhiyun 			else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1346*4882a593Smuzhiyun 				args.v5.ucLaneNum = 8;
1347*4882a593Smuzhiyun 			else
1348*4882a593Smuzhiyun 				args.v5.ucLaneNum = 4;
1349*4882a593Smuzhiyun 			args.v5.ucConnObjId = connector_object_id;
1350*4882a593Smuzhiyun 			args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 			if (is_dp && rdev->clock.dp_extclk)
1353*4882a593Smuzhiyun 				args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
1354*4882a593Smuzhiyun 			else
1355*4882a593Smuzhiyun 				args.v5.asConfig.ucPhyClkSrcId = pll_id;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 			if (is_dp)
1358*4882a593Smuzhiyun 				args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
1359*4882a593Smuzhiyun 			else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
1360*4882a593Smuzhiyun 				if (dig->coherent_mode)
1361*4882a593Smuzhiyun 					args.v5.asConfig.ucCoherentMode = 1;
1362*4882a593Smuzhiyun 			}
1363*4882a593Smuzhiyun 			if (hpd_id == RADEON_HPD_NONE)
1364*4882a593Smuzhiyun 				args.v5.asConfig.ucHPDSel = 0;
1365*4882a593Smuzhiyun 			else
1366*4882a593Smuzhiyun 				args.v5.asConfig.ucHPDSel = hpd_id + 1;
1367*4882a593Smuzhiyun 			args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
1368*4882a593Smuzhiyun 			args.v5.ucDPLaneSet = lane_set;
1369*4882a593Smuzhiyun 			break;
1370*4882a593Smuzhiyun 		default:
1371*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1372*4882a593Smuzhiyun 			break;
1373*4882a593Smuzhiyun 		}
1374*4882a593Smuzhiyun 		break;
1375*4882a593Smuzhiyun 	default:
1376*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
1377*4882a593Smuzhiyun 		break;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun void
atombios_dig_transmitter_setup(struct drm_encoder * encoder,int action,uint8_t lane_num,uint8_t lane_set)1384*4882a593Smuzhiyun atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
1385*4882a593Smuzhiyun {
1386*4882a593Smuzhiyun 	atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
1387*4882a593Smuzhiyun }
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun bool
atombios_set_edp_panel_power(struct drm_connector * connector,int action)1390*4882a593Smuzhiyun atombios_set_edp_panel_power(struct drm_connector *connector, int action)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1393*4882a593Smuzhiyun 	struct drm_device *dev = radeon_connector->base.dev;
1394*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1395*4882a593Smuzhiyun 	union dig_transmitter_control args;
1396*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
1397*4882a593Smuzhiyun 	uint8_t frev, crev;
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
1400*4882a593Smuzhiyun 		goto done;
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	if (!ASIC_IS_DCE4(rdev))
1403*4882a593Smuzhiyun 		goto done;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
1406*4882a593Smuzhiyun 	    (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
1407*4882a593Smuzhiyun 		goto done;
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1410*4882a593Smuzhiyun 		goto done;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	args.v1.ucAction = action;
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	/* wait for the panel to power up */
1419*4882a593Smuzhiyun 	if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
1420*4882a593Smuzhiyun 		int i;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 		for (i = 0; i < 300; i++) {
1423*4882a593Smuzhiyun 			if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
1424*4882a593Smuzhiyun 				return true;
1425*4882a593Smuzhiyun 			mdelay(1);
1426*4882a593Smuzhiyun 		}
1427*4882a593Smuzhiyun 		return false;
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun done:
1430*4882a593Smuzhiyun 	return true;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun union external_encoder_control {
1434*4882a593Smuzhiyun 	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
1435*4882a593Smuzhiyun 	EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun static void
atombios_external_encoder_setup(struct drm_encoder * encoder,struct drm_encoder * ext_encoder,int action)1439*4882a593Smuzhiyun atombios_external_encoder_setup(struct drm_encoder *encoder,
1440*4882a593Smuzhiyun 				struct drm_encoder *ext_encoder,
1441*4882a593Smuzhiyun 				int action)
1442*4882a593Smuzhiyun {
1443*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1444*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1445*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1446*4882a593Smuzhiyun 	struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
1447*4882a593Smuzhiyun 	union external_encoder_control args;
1448*4882a593Smuzhiyun 	struct drm_connector *connector;
1449*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
1450*4882a593Smuzhiyun 	u8 frev, crev;
1451*4882a593Smuzhiyun 	int dp_clock = 0;
1452*4882a593Smuzhiyun 	int dp_lane_count = 0;
1453*4882a593Smuzhiyun 	int connector_object_id = 0;
1454*4882a593Smuzhiyun 	u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1457*4882a593Smuzhiyun 		connector = radeon_get_connector_for_encoder_init(encoder);
1458*4882a593Smuzhiyun 	else
1459*4882a593Smuzhiyun 		connector = radeon_get_connector_for_encoder(encoder);
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	if (connector) {
1462*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1463*4882a593Smuzhiyun 		struct radeon_connector_atom_dig *dig_connector =
1464*4882a593Smuzhiyun 			radeon_connector->con_priv;
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 		dp_clock = dig_connector->dp_clock;
1467*4882a593Smuzhiyun 		dp_lane_count = dig_connector->dp_lane_count;
1468*4882a593Smuzhiyun 		connector_object_id =
1469*4882a593Smuzhiyun 			(radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1475*4882a593Smuzhiyun 		return;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	switch (frev) {
1478*4882a593Smuzhiyun 	case 1:
1479*4882a593Smuzhiyun 		/* no params on frev 1 */
1480*4882a593Smuzhiyun 		break;
1481*4882a593Smuzhiyun 	case 2:
1482*4882a593Smuzhiyun 		switch (crev) {
1483*4882a593Smuzhiyun 		case 1:
1484*4882a593Smuzhiyun 		case 2:
1485*4882a593Smuzhiyun 			args.v1.sDigEncoder.ucAction = action;
1486*4882a593Smuzhiyun 			args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1487*4882a593Smuzhiyun 			args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
1490*4882a593Smuzhiyun 				if (dp_clock == 270000)
1491*4882a593Smuzhiyun 					args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
1492*4882a593Smuzhiyun 				args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
1493*4882a593Smuzhiyun 			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1494*4882a593Smuzhiyun 				args.v1.sDigEncoder.ucLaneNum = 8;
1495*4882a593Smuzhiyun 			else
1496*4882a593Smuzhiyun 				args.v1.sDigEncoder.ucLaneNum = 4;
1497*4882a593Smuzhiyun 			break;
1498*4882a593Smuzhiyun 		case 3:
1499*4882a593Smuzhiyun 			args.v3.sExtEncoder.ucAction = action;
1500*4882a593Smuzhiyun 			if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
1501*4882a593Smuzhiyun 				args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
1502*4882a593Smuzhiyun 			else
1503*4882a593Smuzhiyun 				args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
1504*4882a593Smuzhiyun 			args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
1507*4882a593Smuzhiyun 				if (dp_clock == 270000)
1508*4882a593Smuzhiyun 					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
1509*4882a593Smuzhiyun 				else if (dp_clock == 540000)
1510*4882a593Smuzhiyun 					args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
1511*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
1512*4882a593Smuzhiyun 			} else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
1513*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucLaneNum = 8;
1514*4882a593Smuzhiyun 			else
1515*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucLaneNum = 4;
1516*4882a593Smuzhiyun 			switch (ext_enum) {
1517*4882a593Smuzhiyun 			case GRAPH_OBJECT_ENUM_ID1:
1518*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
1519*4882a593Smuzhiyun 				break;
1520*4882a593Smuzhiyun 			case GRAPH_OBJECT_ENUM_ID2:
1521*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
1522*4882a593Smuzhiyun 				break;
1523*4882a593Smuzhiyun 			case GRAPH_OBJECT_ENUM_ID3:
1524*4882a593Smuzhiyun 				args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
1525*4882a593Smuzhiyun 				break;
1526*4882a593Smuzhiyun 			}
1527*4882a593Smuzhiyun 			args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
1528*4882a593Smuzhiyun 			break;
1529*4882a593Smuzhiyun 		default:
1530*4882a593Smuzhiyun 			DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1531*4882a593Smuzhiyun 			return;
1532*4882a593Smuzhiyun 		}
1533*4882a593Smuzhiyun 		break;
1534*4882a593Smuzhiyun 	default:
1535*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1536*4882a593Smuzhiyun 		return;
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun static void
atombios_yuv_setup(struct drm_encoder * encoder,bool enable)1542*4882a593Smuzhiyun atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1545*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1546*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1547*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1548*4882a593Smuzhiyun 	ENABLE_YUV_PS_ALLOCATION args;
1549*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
1550*4882a593Smuzhiyun 	uint32_t temp, reg;
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
1555*4882a593Smuzhiyun 		reg = R600_BIOS_3_SCRATCH;
1556*4882a593Smuzhiyun 	else
1557*4882a593Smuzhiyun 		reg = RADEON_BIOS_3_SCRATCH;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	/* XXX: fix up scratch reg handling */
1560*4882a593Smuzhiyun 	temp = RREG32(reg);
1561*4882a593Smuzhiyun 	if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1562*4882a593Smuzhiyun 		WREG32(reg, (ATOM_S3_TV1_ACTIVE |
1563*4882a593Smuzhiyun 			     (radeon_crtc->crtc_id << 18)));
1564*4882a593Smuzhiyun 	else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1565*4882a593Smuzhiyun 		WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
1566*4882a593Smuzhiyun 	else
1567*4882a593Smuzhiyun 		WREG32(reg, 0);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun 	if (enable)
1570*4882a593Smuzhiyun 		args.ucEnable = ATOM_ENABLE;
1571*4882a593Smuzhiyun 	args.ucCRTC = radeon_crtc->crtc_id;
1572*4882a593Smuzhiyun 
1573*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1574*4882a593Smuzhiyun 
1575*4882a593Smuzhiyun 	WREG32(reg, temp);
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun static void
radeon_atom_encoder_dpms_avivo(struct drm_encoder * encoder,int mode)1579*4882a593Smuzhiyun radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
1580*4882a593Smuzhiyun {
1581*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1582*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1583*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1584*4882a593Smuzhiyun 	DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
1585*4882a593Smuzhiyun 	int index = 0;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
1590*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1591*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1592*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
1593*4882a593Smuzhiyun 		break;
1594*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1595*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1596*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1597*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
1598*4882a593Smuzhiyun 		break;
1599*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1600*4882a593Smuzhiyun 		index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1601*4882a593Smuzhiyun 		break;
1602*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1603*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1604*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
1605*4882a593Smuzhiyun 		else
1606*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
1607*4882a593Smuzhiyun 		break;
1608*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1609*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1610*4882a593Smuzhiyun 		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1611*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1612*4882a593Smuzhiyun 		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1613*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1614*4882a593Smuzhiyun 		else
1615*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
1616*4882a593Smuzhiyun 		break;
1617*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1618*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1619*4882a593Smuzhiyun 		if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1620*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
1621*4882a593Smuzhiyun 		else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1622*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
1623*4882a593Smuzhiyun 		else
1624*4882a593Smuzhiyun 			index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
1625*4882a593Smuzhiyun 		break;
1626*4882a593Smuzhiyun 	default:
1627*4882a593Smuzhiyun 		return;
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	switch (mode) {
1631*4882a593Smuzhiyun 	case DRM_MODE_DPMS_ON:
1632*4882a593Smuzhiyun 		args.ucAction = ATOM_ENABLE;
1633*4882a593Smuzhiyun 		/* workaround for DVOOutputControl on some RS690 systems */
1634*4882a593Smuzhiyun 		if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
1635*4882a593Smuzhiyun 			u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
1636*4882a593Smuzhiyun 			WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
1637*4882a593Smuzhiyun 			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1638*4882a593Smuzhiyun 			WREG32(RADEON_BIOS_3_SCRATCH, reg);
1639*4882a593Smuzhiyun 		} else
1640*4882a593Smuzhiyun 			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1641*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1642*4882a593Smuzhiyun 			if (rdev->mode_info.bl_encoder) {
1643*4882a593Smuzhiyun 				struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1646*4882a593Smuzhiyun 			} else {
1647*4882a593Smuzhiyun 				args.ucAction = ATOM_LCD_BLON;
1648*4882a593Smuzhiyun 				atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1649*4882a593Smuzhiyun 			}
1650*4882a593Smuzhiyun 		}
1651*4882a593Smuzhiyun 		break;
1652*4882a593Smuzhiyun 	case DRM_MODE_DPMS_STANDBY:
1653*4882a593Smuzhiyun 	case DRM_MODE_DPMS_SUSPEND:
1654*4882a593Smuzhiyun 	case DRM_MODE_DPMS_OFF:
1655*4882a593Smuzhiyun 		args.ucAction = ATOM_DISABLE;
1656*4882a593Smuzhiyun 		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1657*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1658*4882a593Smuzhiyun 			args.ucAction = ATOM_LCD_BLOFF;
1659*4882a593Smuzhiyun 			atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1660*4882a593Smuzhiyun 		}
1661*4882a593Smuzhiyun 		break;
1662*4882a593Smuzhiyun 	}
1663*4882a593Smuzhiyun }
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun static void
radeon_atom_encoder_dpms_dig(struct drm_encoder * encoder,int mode)1666*4882a593Smuzhiyun radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1669*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1670*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1671*4882a593Smuzhiyun 	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
1672*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
1673*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1674*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = NULL;
1675*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
1676*4882a593Smuzhiyun 	bool travis_quirk = false;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	if (connector) {
1679*4882a593Smuzhiyun 		radeon_connector = to_radeon_connector(connector);
1680*4882a593Smuzhiyun 		radeon_dig_connector = radeon_connector->con_priv;
1681*4882a593Smuzhiyun 		if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
1682*4882a593Smuzhiyun 		     ENCODER_OBJECT_ID_TRAVIS) &&
1683*4882a593Smuzhiyun 		    (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
1684*4882a593Smuzhiyun 		    !ASIC_IS_DCE5(rdev))
1685*4882a593Smuzhiyun 			travis_quirk = true;
1686*4882a593Smuzhiyun 	}
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	switch (mode) {
1689*4882a593Smuzhiyun 	case DRM_MODE_DPMS_ON:
1690*4882a593Smuzhiyun 		if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
1691*4882a593Smuzhiyun 			if (!connector)
1692*4882a593Smuzhiyun 				dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
1693*4882a593Smuzhiyun 			else
1694*4882a593Smuzhiyun 				dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 			/* setup and enable the encoder */
1697*4882a593Smuzhiyun 			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1698*4882a593Smuzhiyun 			atombios_dig_encoder_setup(encoder,
1699*4882a593Smuzhiyun 						   ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
1700*4882a593Smuzhiyun 						   dig->panel_mode);
1701*4882a593Smuzhiyun 			if (ext_encoder) {
1702*4882a593Smuzhiyun 				if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
1703*4882a593Smuzhiyun 					atombios_external_encoder_setup(encoder, ext_encoder,
1704*4882a593Smuzhiyun 									EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
1705*4882a593Smuzhiyun 			}
1706*4882a593Smuzhiyun 		} else if (ASIC_IS_DCE4(rdev)) {
1707*4882a593Smuzhiyun 			/* setup and enable the encoder */
1708*4882a593Smuzhiyun 			atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
1709*4882a593Smuzhiyun 		} else {
1710*4882a593Smuzhiyun 			/* setup and enable the encoder and transmitter */
1711*4882a593Smuzhiyun 			atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
1712*4882a593Smuzhiyun 			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
1713*4882a593Smuzhiyun 		}
1714*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1715*4882a593Smuzhiyun 			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1716*4882a593Smuzhiyun 				atombios_set_edp_panel_power(connector,
1717*4882a593Smuzhiyun 							     ATOM_TRANSMITTER_ACTION_POWER_ON);
1718*4882a593Smuzhiyun 				radeon_dig_connector->edp_on = true;
1719*4882a593Smuzhiyun 			}
1720*4882a593Smuzhiyun 		}
1721*4882a593Smuzhiyun 		/* enable the transmitter */
1722*4882a593Smuzhiyun 		atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
1723*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1724*4882a593Smuzhiyun 			/* DP_SET_POWER_D0 is set in radeon_dp_link_train */
1725*4882a593Smuzhiyun 			radeon_dp_link_train(encoder, connector);
1726*4882a593Smuzhiyun 			if (ASIC_IS_DCE4(rdev))
1727*4882a593Smuzhiyun 				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
1728*4882a593Smuzhiyun 		}
1729*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1730*4882a593Smuzhiyun 			if (rdev->mode_info.bl_encoder)
1731*4882a593Smuzhiyun 				atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
1732*4882a593Smuzhiyun 			else
1733*4882a593Smuzhiyun 				atombios_dig_transmitter_setup(encoder,
1734*4882a593Smuzhiyun 							       ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
1735*4882a593Smuzhiyun 		}
1736*4882a593Smuzhiyun 		if (ext_encoder)
1737*4882a593Smuzhiyun 			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
1738*4882a593Smuzhiyun 		break;
1739*4882a593Smuzhiyun 	case DRM_MODE_DPMS_STANDBY:
1740*4882a593Smuzhiyun 	case DRM_MODE_DPMS_SUSPEND:
1741*4882a593Smuzhiyun 	case DRM_MODE_DPMS_OFF:
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 		/* don't power off encoders with active MST links */
1744*4882a593Smuzhiyun 		if (dig->active_mst_links)
1745*4882a593Smuzhiyun 			return;
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 		if (ASIC_IS_DCE4(rdev)) {
1748*4882a593Smuzhiyun 			if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
1749*4882a593Smuzhiyun 				atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
1750*4882a593Smuzhiyun 		}
1751*4882a593Smuzhiyun 		if (ext_encoder)
1752*4882a593Smuzhiyun 			atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
1753*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
1754*4882a593Smuzhiyun 			atombios_dig_transmitter_setup(encoder,
1755*4882a593Smuzhiyun 						       ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
1758*4882a593Smuzhiyun 		    connector && !travis_quirk)
1759*4882a593Smuzhiyun 			radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1760*4882a593Smuzhiyun 		if (ASIC_IS_DCE4(rdev)) {
1761*4882a593Smuzhiyun 			/* disable the transmitter */
1762*4882a593Smuzhiyun 			atombios_dig_transmitter_setup(encoder,
1763*4882a593Smuzhiyun 						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1764*4882a593Smuzhiyun 		} else {
1765*4882a593Smuzhiyun 			/* disable the encoder and transmitter */
1766*4882a593Smuzhiyun 			atombios_dig_transmitter_setup(encoder,
1767*4882a593Smuzhiyun 						       ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
1768*4882a593Smuzhiyun 			atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
1769*4882a593Smuzhiyun 		}
1770*4882a593Smuzhiyun 		if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
1771*4882a593Smuzhiyun 			if (travis_quirk)
1772*4882a593Smuzhiyun 				radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
1773*4882a593Smuzhiyun 			if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
1774*4882a593Smuzhiyun 				atombios_set_edp_panel_power(connector,
1775*4882a593Smuzhiyun 							     ATOM_TRANSMITTER_ACTION_POWER_OFF);
1776*4882a593Smuzhiyun 				radeon_dig_connector->edp_on = false;
1777*4882a593Smuzhiyun 			}
1778*4882a593Smuzhiyun 		}
1779*4882a593Smuzhiyun 		break;
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun static void
radeon_atom_encoder_dpms(struct drm_encoder * encoder,int mode)1784*4882a593Smuzhiyun radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1787*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1788*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1789*4882a593Smuzhiyun 	int encoder_mode = atombios_get_encoder_mode(encoder);
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
1792*4882a593Smuzhiyun 		  radeon_encoder->encoder_id, mode, radeon_encoder->devices,
1793*4882a593Smuzhiyun 		  radeon_encoder->active_device);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if ((radeon_audio != 0) &&
1796*4882a593Smuzhiyun 	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
1797*4882a593Smuzhiyun 	     ENCODER_MODE_IS_DP(encoder_mode)))
1798*4882a593Smuzhiyun 		radeon_audio_dpms(encoder, mode);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
1801*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1802*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1803*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1804*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1805*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1806*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DDI:
1807*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1808*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1809*4882a593Smuzhiyun 		radeon_atom_encoder_dpms_avivo(encoder, mode);
1810*4882a593Smuzhiyun 		break;
1811*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1812*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1813*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1814*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1815*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1816*4882a593Smuzhiyun 		radeon_atom_encoder_dpms_dig(encoder, mode);
1817*4882a593Smuzhiyun 		break;
1818*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1819*4882a593Smuzhiyun 		if (ASIC_IS_DCE5(rdev)) {
1820*4882a593Smuzhiyun 			switch (mode) {
1821*4882a593Smuzhiyun 			case DRM_MODE_DPMS_ON:
1822*4882a593Smuzhiyun 				atombios_dvo_setup(encoder, ATOM_ENABLE);
1823*4882a593Smuzhiyun 				break;
1824*4882a593Smuzhiyun 			case DRM_MODE_DPMS_STANDBY:
1825*4882a593Smuzhiyun 			case DRM_MODE_DPMS_SUSPEND:
1826*4882a593Smuzhiyun 			case DRM_MODE_DPMS_OFF:
1827*4882a593Smuzhiyun 				atombios_dvo_setup(encoder, ATOM_DISABLE);
1828*4882a593Smuzhiyun 				break;
1829*4882a593Smuzhiyun 			}
1830*4882a593Smuzhiyun 		} else if (ASIC_IS_DCE3(rdev))
1831*4882a593Smuzhiyun 			radeon_atom_encoder_dpms_dig(encoder, mode);
1832*4882a593Smuzhiyun 		else
1833*4882a593Smuzhiyun 			radeon_atom_encoder_dpms_avivo(encoder, mode);
1834*4882a593Smuzhiyun 		break;
1835*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1836*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1837*4882a593Smuzhiyun 		if (ASIC_IS_DCE5(rdev)) {
1838*4882a593Smuzhiyun 			switch (mode) {
1839*4882a593Smuzhiyun 			case DRM_MODE_DPMS_ON:
1840*4882a593Smuzhiyun 				atombios_dac_setup(encoder, ATOM_ENABLE);
1841*4882a593Smuzhiyun 				break;
1842*4882a593Smuzhiyun 			case DRM_MODE_DPMS_STANDBY:
1843*4882a593Smuzhiyun 			case DRM_MODE_DPMS_SUSPEND:
1844*4882a593Smuzhiyun 			case DRM_MODE_DPMS_OFF:
1845*4882a593Smuzhiyun 				atombios_dac_setup(encoder, ATOM_DISABLE);
1846*4882a593Smuzhiyun 				break;
1847*4882a593Smuzhiyun 			}
1848*4882a593Smuzhiyun 		} else
1849*4882a593Smuzhiyun 			radeon_atom_encoder_dpms_avivo(encoder, mode);
1850*4882a593Smuzhiyun 		break;
1851*4882a593Smuzhiyun 	default:
1852*4882a593Smuzhiyun 		return;
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun union crtc_source_param {
1860*4882a593Smuzhiyun 	SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
1861*4882a593Smuzhiyun 	SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
1862*4882a593Smuzhiyun };
1863*4882a593Smuzhiyun 
1864*4882a593Smuzhiyun static void
atombios_set_encoder_crtc_source(struct drm_encoder * encoder)1865*4882a593Smuzhiyun atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
1868*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
1869*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1870*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1871*4882a593Smuzhiyun 	union crtc_source_param args;
1872*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
1873*4882a593Smuzhiyun 	uint8_t frev, crev;
1874*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
1879*4882a593Smuzhiyun 		return;
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 	switch (frev) {
1882*4882a593Smuzhiyun 	case 1:
1883*4882a593Smuzhiyun 		switch (crev) {
1884*4882a593Smuzhiyun 		case 1:
1885*4882a593Smuzhiyun 		default:
1886*4882a593Smuzhiyun 			if (ASIC_IS_AVIVO(rdev))
1887*4882a593Smuzhiyun 				args.v1.ucCRTC = radeon_crtc->crtc_id;
1888*4882a593Smuzhiyun 			else {
1889*4882a593Smuzhiyun 				if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1)
1890*4882a593Smuzhiyun 					args.v1.ucCRTC = radeon_crtc->crtc_id;
1891*4882a593Smuzhiyun 				else
1892*4882a593Smuzhiyun 					args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
1893*4882a593Smuzhiyun 			}
1894*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1895*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1896*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1897*4882a593Smuzhiyun 				args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
1898*4882a593Smuzhiyun 				break;
1899*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1900*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1901*4882a593Smuzhiyun 				if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
1902*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
1903*4882a593Smuzhiyun 				else
1904*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
1905*4882a593Smuzhiyun 				break;
1906*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1907*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_DDI:
1908*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1909*4882a593Smuzhiyun 				args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
1910*4882a593Smuzhiyun 				break;
1911*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1912*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1913*4882a593Smuzhiyun 				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1914*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1915*4882a593Smuzhiyun 				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1916*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1917*4882a593Smuzhiyun 				else
1918*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1919*4882a593Smuzhiyun 				break;
1920*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1921*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1922*4882a593Smuzhiyun 				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1923*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
1924*4882a593Smuzhiyun 				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1925*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1926*4882a593Smuzhiyun 				else
1927*4882a593Smuzhiyun 					args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1928*4882a593Smuzhiyun 				break;
1929*4882a593Smuzhiyun 			}
1930*4882a593Smuzhiyun 			break;
1931*4882a593Smuzhiyun 		case 2:
1932*4882a593Smuzhiyun 			args.v2.ucCRTC = radeon_crtc->crtc_id;
1933*4882a593Smuzhiyun 			if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
1934*4882a593Smuzhiyun 				struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
1935*4882a593Smuzhiyun 
1936*4882a593Smuzhiyun 				if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
1937*4882a593Smuzhiyun 					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1938*4882a593Smuzhiyun 				else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
1939*4882a593Smuzhiyun 					args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
1940*4882a593Smuzhiyun 				else
1941*4882a593Smuzhiyun 					args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1942*4882a593Smuzhiyun 			} else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1943*4882a593Smuzhiyun 				args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
1944*4882a593Smuzhiyun 			} else {
1945*4882a593Smuzhiyun 				args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1946*4882a593Smuzhiyun 			}
1947*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
1948*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1949*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1950*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1951*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
1952*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1953*4882a593Smuzhiyun 				dig = radeon_encoder->enc_priv;
1954*4882a593Smuzhiyun 				switch (dig->dig_encoder) {
1955*4882a593Smuzhiyun 				case 0:
1956*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1957*4882a593Smuzhiyun 					break;
1958*4882a593Smuzhiyun 				case 1:
1959*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1960*4882a593Smuzhiyun 					break;
1961*4882a593Smuzhiyun 				case 2:
1962*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
1963*4882a593Smuzhiyun 					break;
1964*4882a593Smuzhiyun 				case 3:
1965*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
1966*4882a593Smuzhiyun 					break;
1967*4882a593Smuzhiyun 				case 4:
1968*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
1969*4882a593Smuzhiyun 					break;
1970*4882a593Smuzhiyun 				case 5:
1971*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
1972*4882a593Smuzhiyun 					break;
1973*4882a593Smuzhiyun 				case 6:
1974*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
1975*4882a593Smuzhiyun 					break;
1976*4882a593Smuzhiyun 				}
1977*4882a593Smuzhiyun 				break;
1978*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1979*4882a593Smuzhiyun 				args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1980*4882a593Smuzhiyun 				break;
1981*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1982*4882a593Smuzhiyun 				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1983*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1984*4882a593Smuzhiyun 				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1985*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1986*4882a593Smuzhiyun 				else
1987*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1988*4882a593Smuzhiyun 				break;
1989*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1990*4882a593Smuzhiyun 				if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
1991*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1992*4882a593Smuzhiyun 				else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
1993*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1994*4882a593Smuzhiyun 				else
1995*4882a593Smuzhiyun 					args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1996*4882a593Smuzhiyun 				break;
1997*4882a593Smuzhiyun 			}
1998*4882a593Smuzhiyun 			break;
1999*4882a593Smuzhiyun 		}
2000*4882a593Smuzhiyun 		break;
2001*4882a593Smuzhiyun 	default:
2002*4882a593Smuzhiyun 		DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
2003*4882a593Smuzhiyun 		return;
2004*4882a593Smuzhiyun 	}
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	/* update scratch regs with new routing */
2009*4882a593Smuzhiyun 	radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun void
atombios_set_mst_encoder_crtc_source(struct drm_encoder * encoder,int fe)2013*4882a593Smuzhiyun atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, int fe)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2016*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2017*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2018*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
2019*4882a593Smuzhiyun 	uint8_t frev, crev;
2020*4882a593Smuzhiyun 	union crtc_source_param args;
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2025*4882a593Smuzhiyun 		return;
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	if (frev != 1 && crev != 2)
2028*4882a593Smuzhiyun 		DRM_ERROR("Unknown table for MST %d, %d\n", frev, crev);
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	args.v2.ucCRTC = radeon_crtc->crtc_id;
2031*4882a593Smuzhiyun 	args.v2.ucEncodeMode = ATOM_ENCODER_MODE_DP_MST;
2032*4882a593Smuzhiyun 
2033*4882a593Smuzhiyun 	switch (fe) {
2034*4882a593Smuzhiyun 	case 0:
2035*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
2036*4882a593Smuzhiyun 		break;
2037*4882a593Smuzhiyun 	case 1:
2038*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
2039*4882a593Smuzhiyun 		break;
2040*4882a593Smuzhiyun 	case 2:
2041*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
2042*4882a593Smuzhiyun 		break;
2043*4882a593Smuzhiyun 	case 3:
2044*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
2045*4882a593Smuzhiyun 		break;
2046*4882a593Smuzhiyun 	case 4:
2047*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
2048*4882a593Smuzhiyun 		break;
2049*4882a593Smuzhiyun 	case 5:
2050*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
2051*4882a593Smuzhiyun 		break;
2052*4882a593Smuzhiyun 	case 6:
2053*4882a593Smuzhiyun 		args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
2054*4882a593Smuzhiyun 		break;
2055*4882a593Smuzhiyun 	}
2056*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2057*4882a593Smuzhiyun }
2058*4882a593Smuzhiyun 
2059*4882a593Smuzhiyun static void
atombios_apply_encoder_quirks(struct drm_encoder * encoder,struct drm_display_mode * mode)2060*4882a593Smuzhiyun atombios_apply_encoder_quirks(struct drm_encoder *encoder,
2061*4882a593Smuzhiyun 			      struct drm_display_mode *mode)
2062*4882a593Smuzhiyun {
2063*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2064*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2065*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2066*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	/* Funky macbooks */
2069*4882a593Smuzhiyun 	if ((dev->pdev->device == 0x71C5) &&
2070*4882a593Smuzhiyun 	    (dev->pdev->subsystem_vendor == 0x106b) &&
2071*4882a593Smuzhiyun 	    (dev->pdev->subsystem_device == 0x0080)) {
2072*4882a593Smuzhiyun 		if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2073*4882a593Smuzhiyun 			uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
2076*4882a593Smuzhiyun 			lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
2077*4882a593Smuzhiyun 
2078*4882a593Smuzhiyun 			WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
2079*4882a593Smuzhiyun 		}
2080*4882a593Smuzhiyun 	}
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	/* set scaler clears this on some chips */
2083*4882a593Smuzhiyun 	if (ASIC_IS_AVIVO(rdev) &&
2084*4882a593Smuzhiyun 	    (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
2085*4882a593Smuzhiyun 		if (ASIC_IS_DCE8(rdev)) {
2086*4882a593Smuzhiyun 			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2087*4882a593Smuzhiyun 				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
2088*4882a593Smuzhiyun 				       CIK_INTERLEAVE_EN);
2089*4882a593Smuzhiyun 			else
2090*4882a593Smuzhiyun 				WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2091*4882a593Smuzhiyun 		} else if (ASIC_IS_DCE4(rdev)) {
2092*4882a593Smuzhiyun 			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2093*4882a593Smuzhiyun 				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
2094*4882a593Smuzhiyun 				       EVERGREEN_INTERLEAVE_EN);
2095*4882a593Smuzhiyun 			else
2096*4882a593Smuzhiyun 				WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2097*4882a593Smuzhiyun 		} else {
2098*4882a593Smuzhiyun 			if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2099*4882a593Smuzhiyun 				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
2100*4882a593Smuzhiyun 				       AVIVO_D1MODE_INTERLEAVE_EN);
2101*4882a593Smuzhiyun 			else
2102*4882a593Smuzhiyun 				WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
2103*4882a593Smuzhiyun 		}
2104*4882a593Smuzhiyun 	}
2105*4882a593Smuzhiyun }
2106*4882a593Smuzhiyun 
radeon_atom_release_dig_encoder(struct radeon_device * rdev,int enc_idx)2107*4882a593Smuzhiyun void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
2108*4882a593Smuzhiyun {
2109*4882a593Smuzhiyun 	if (enc_idx < 0)
2110*4882a593Smuzhiyun 		return;
2111*4882a593Smuzhiyun 	rdev->mode_info.active_encoders &= ~(1 << enc_idx);
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
radeon_atom_pick_dig_encoder(struct drm_encoder * encoder,int fe_idx)2114*4882a593Smuzhiyun int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2117*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2118*4882a593Smuzhiyun 	struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
2119*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2120*4882a593Smuzhiyun 	struct drm_encoder *test_encoder;
2121*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2122*4882a593Smuzhiyun 	uint32_t dig_enc_in_use = 0;
2123*4882a593Smuzhiyun 	int enc_idx = -1;
2124*4882a593Smuzhiyun 
2125*4882a593Smuzhiyun 	if (fe_idx >= 0) {
2126*4882a593Smuzhiyun 		enc_idx = fe_idx;
2127*4882a593Smuzhiyun 		goto assigned;
2128*4882a593Smuzhiyun 	}
2129*4882a593Smuzhiyun 	if (ASIC_IS_DCE6(rdev)) {
2130*4882a593Smuzhiyun 		/* DCE6 */
2131*4882a593Smuzhiyun 		switch (radeon_encoder->encoder_id) {
2132*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2133*4882a593Smuzhiyun 			if (dig->linkb)
2134*4882a593Smuzhiyun 				enc_idx = 1;
2135*4882a593Smuzhiyun 			else
2136*4882a593Smuzhiyun 				enc_idx = 0;
2137*4882a593Smuzhiyun 			break;
2138*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2139*4882a593Smuzhiyun 			if (dig->linkb)
2140*4882a593Smuzhiyun 				enc_idx = 3;
2141*4882a593Smuzhiyun 			else
2142*4882a593Smuzhiyun 				enc_idx = 2;
2143*4882a593Smuzhiyun 			break;
2144*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2145*4882a593Smuzhiyun 			if (dig->linkb)
2146*4882a593Smuzhiyun 				enc_idx = 5;
2147*4882a593Smuzhiyun 			else
2148*4882a593Smuzhiyun 				enc_idx = 4;
2149*4882a593Smuzhiyun 			break;
2150*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2151*4882a593Smuzhiyun 			enc_idx = 6;
2152*4882a593Smuzhiyun 			break;
2153*4882a593Smuzhiyun 		}
2154*4882a593Smuzhiyun 		goto assigned;
2155*4882a593Smuzhiyun 	} else if (ASIC_IS_DCE4(rdev)) {
2156*4882a593Smuzhiyun 		/* DCE4/5 */
2157*4882a593Smuzhiyun 		if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
2158*4882a593Smuzhiyun 			/* ontario follows DCE4 */
2159*4882a593Smuzhiyun 			if (rdev->family == CHIP_PALM) {
2160*4882a593Smuzhiyun 				if (dig->linkb)
2161*4882a593Smuzhiyun 					enc_idx = 1;
2162*4882a593Smuzhiyun 				else
2163*4882a593Smuzhiyun 					enc_idx = 0;
2164*4882a593Smuzhiyun 			} else
2165*4882a593Smuzhiyun 				/* llano follows DCE3.2 */
2166*4882a593Smuzhiyun 				enc_idx = radeon_crtc->crtc_id;
2167*4882a593Smuzhiyun 		} else {
2168*4882a593Smuzhiyun 			switch (radeon_encoder->encoder_id) {
2169*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2170*4882a593Smuzhiyun 				if (dig->linkb)
2171*4882a593Smuzhiyun 					enc_idx = 1;
2172*4882a593Smuzhiyun 				else
2173*4882a593Smuzhiyun 					enc_idx = 0;
2174*4882a593Smuzhiyun 				break;
2175*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2176*4882a593Smuzhiyun 				if (dig->linkb)
2177*4882a593Smuzhiyun 					enc_idx = 3;
2178*4882a593Smuzhiyun 				else
2179*4882a593Smuzhiyun 					enc_idx = 2;
2180*4882a593Smuzhiyun 				break;
2181*4882a593Smuzhiyun 			case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2182*4882a593Smuzhiyun 				if (dig->linkb)
2183*4882a593Smuzhiyun 					enc_idx = 5;
2184*4882a593Smuzhiyun 				else
2185*4882a593Smuzhiyun 					enc_idx = 4;
2186*4882a593Smuzhiyun 				break;
2187*4882a593Smuzhiyun 			}
2188*4882a593Smuzhiyun 		}
2189*4882a593Smuzhiyun 		goto assigned;
2190*4882a593Smuzhiyun 	}
2191*4882a593Smuzhiyun 
2192*4882a593Smuzhiyun 	/*
2193*4882a593Smuzhiyun 	 * On DCE32 any encoder can drive any block so usually just use crtc id,
2194*4882a593Smuzhiyun 	 * but Apple thinks different at least on iMac10,1, so there use linkb,
2195*4882a593Smuzhiyun 	 * otherwise the internal eDP panel will stay dark.
2196*4882a593Smuzhiyun 	 */
2197*4882a593Smuzhiyun 	if (ASIC_IS_DCE32(rdev)) {
2198*4882a593Smuzhiyun 		if (dmi_match(DMI_PRODUCT_NAME, "iMac10,1"))
2199*4882a593Smuzhiyun 			enc_idx = (dig->linkb) ? 1 : 0;
2200*4882a593Smuzhiyun 		else
2201*4882a593Smuzhiyun 			enc_idx = radeon_crtc->crtc_id;
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 		goto assigned;
2204*4882a593Smuzhiyun 	}
2205*4882a593Smuzhiyun 
2206*4882a593Smuzhiyun 	/* on DCE3 - LVTMA can only be driven by DIGB */
2207*4882a593Smuzhiyun 	list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
2208*4882a593Smuzhiyun 		struct radeon_encoder *radeon_test_encoder;
2209*4882a593Smuzhiyun 
2210*4882a593Smuzhiyun 		if (encoder == test_encoder)
2211*4882a593Smuzhiyun 			continue;
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 		if (!radeon_encoder_is_digital(test_encoder))
2214*4882a593Smuzhiyun 			continue;
2215*4882a593Smuzhiyun 
2216*4882a593Smuzhiyun 		radeon_test_encoder = to_radeon_encoder(test_encoder);
2217*4882a593Smuzhiyun 		dig = radeon_test_encoder->enc_priv;
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 		if (dig->dig_encoder >= 0)
2220*4882a593Smuzhiyun 			dig_enc_in_use |= (1 << dig->dig_encoder);
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
2224*4882a593Smuzhiyun 		if (dig_enc_in_use & 0x2)
2225*4882a593Smuzhiyun 			DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
2226*4882a593Smuzhiyun 		return 1;
2227*4882a593Smuzhiyun 	}
2228*4882a593Smuzhiyun 	if (!(dig_enc_in_use & 1))
2229*4882a593Smuzhiyun 		return 0;
2230*4882a593Smuzhiyun 	return 1;
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun assigned:
2233*4882a593Smuzhiyun 	if (enc_idx == -1) {
2234*4882a593Smuzhiyun 		DRM_ERROR("Got encoder index incorrect - returning 0\n");
2235*4882a593Smuzhiyun 		return 0;
2236*4882a593Smuzhiyun 	}
2237*4882a593Smuzhiyun 	if (rdev->mode_info.active_encoders & (1 << enc_idx))
2238*4882a593Smuzhiyun 		DRM_ERROR("chosen encoder in use %d\n", enc_idx);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	rdev->mode_info.active_encoders |= (1 << enc_idx);
2241*4882a593Smuzhiyun 	return enc_idx;
2242*4882a593Smuzhiyun }
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun /* This only needs to be called once at startup */
2245*4882a593Smuzhiyun void
radeon_atom_encoder_init(struct radeon_device * rdev)2246*4882a593Smuzhiyun radeon_atom_encoder_init(struct radeon_device *rdev)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun 	struct drm_device *dev = rdev->ddev;
2249*4882a593Smuzhiyun 	struct drm_encoder *encoder;
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2252*4882a593Smuzhiyun 		struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2253*4882a593Smuzhiyun 		struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun 		switch (radeon_encoder->encoder_id) {
2256*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2257*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2258*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2259*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2260*4882a593Smuzhiyun 		case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2261*4882a593Smuzhiyun 			atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
2262*4882a593Smuzhiyun 			break;
2263*4882a593Smuzhiyun 		default:
2264*4882a593Smuzhiyun 			break;
2265*4882a593Smuzhiyun 		}
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 		if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
2268*4882a593Smuzhiyun 			atombios_external_encoder_setup(encoder, ext_encoder,
2269*4882a593Smuzhiyun 							EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun }
2272*4882a593Smuzhiyun 
2273*4882a593Smuzhiyun static void
radeon_atom_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2274*4882a593Smuzhiyun radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
2275*4882a593Smuzhiyun 			     struct drm_display_mode *mode,
2276*4882a593Smuzhiyun 			     struct drm_display_mode *adjusted_mode)
2277*4882a593Smuzhiyun {
2278*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2279*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2280*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2281*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2282*4882a593Smuzhiyun 	int encoder_mode;
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	radeon_encoder->pixel_clock = adjusted_mode->clock;
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	/* need to call this here rather than in prepare() since we need some crtc info */
2287*4882a593Smuzhiyun 	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
2290*4882a593Smuzhiyun 		if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
2291*4882a593Smuzhiyun 			atombios_yuv_setup(encoder, true);
2292*4882a593Smuzhiyun 		else
2293*4882a593Smuzhiyun 			atombios_yuv_setup(encoder, false);
2294*4882a593Smuzhiyun 	}
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
2297*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2298*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2299*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2300*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2301*4882a593Smuzhiyun 		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
2302*4882a593Smuzhiyun 		break;
2303*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2304*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2305*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2306*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2307*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2308*4882a593Smuzhiyun 		/* handled in dpms */
2309*4882a593Smuzhiyun 		break;
2310*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2311*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2312*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2313*4882a593Smuzhiyun 		atombios_dvo_setup(encoder, ATOM_ENABLE);
2314*4882a593Smuzhiyun 		break;
2315*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2316*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2317*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2318*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2319*4882a593Smuzhiyun 		atombios_dac_setup(encoder, ATOM_ENABLE);
2320*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
2321*4882a593Smuzhiyun 			if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2322*4882a593Smuzhiyun 				atombios_tv_setup(encoder, ATOM_ENABLE);
2323*4882a593Smuzhiyun 			else
2324*4882a593Smuzhiyun 				atombios_tv_setup(encoder, ATOM_DISABLE);
2325*4882a593Smuzhiyun 		}
2326*4882a593Smuzhiyun 		break;
2327*4882a593Smuzhiyun 	}
2328*4882a593Smuzhiyun 
2329*4882a593Smuzhiyun 	atombios_apply_encoder_quirks(encoder, adjusted_mode);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	encoder_mode = atombios_get_encoder_mode(encoder);
2332*4882a593Smuzhiyun 	if (connector && (radeon_audio != 0) &&
2333*4882a593Smuzhiyun 	    ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
2334*4882a593Smuzhiyun 	     ENCODER_MODE_IS_DP(encoder_mode)))
2335*4882a593Smuzhiyun 		radeon_audio_mode_set(encoder, adjusted_mode);
2336*4882a593Smuzhiyun }
2337*4882a593Smuzhiyun 
2338*4882a593Smuzhiyun static bool
atombios_dac_load_detect(struct drm_encoder * encoder,struct drm_connector * connector)2339*4882a593Smuzhiyun atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2340*4882a593Smuzhiyun {
2341*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2342*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2343*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2344*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2345*4882a593Smuzhiyun 
2346*4882a593Smuzhiyun 	if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
2347*4882a593Smuzhiyun 				       ATOM_DEVICE_CV_SUPPORT |
2348*4882a593Smuzhiyun 				       ATOM_DEVICE_CRT_SUPPORT)) {
2349*4882a593Smuzhiyun 		DAC_LOAD_DETECTION_PS_ALLOCATION args;
2350*4882a593Smuzhiyun 		int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
2351*4882a593Smuzhiyun 		uint8_t frev, crev;
2352*4882a593Smuzhiyun 
2353*4882a593Smuzhiyun 		memset(&args, 0, sizeof(args));
2354*4882a593Smuzhiyun 
2355*4882a593Smuzhiyun 		if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2356*4882a593Smuzhiyun 			return false;
2357*4882a593Smuzhiyun 
2358*4882a593Smuzhiyun 		args.sDacload.ucMisc = 0;
2359*4882a593Smuzhiyun 
2360*4882a593Smuzhiyun 		if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
2361*4882a593Smuzhiyun 		    (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
2362*4882a593Smuzhiyun 			args.sDacload.ucDacType = ATOM_DAC_A;
2363*4882a593Smuzhiyun 		else
2364*4882a593Smuzhiyun 			args.sDacload.ucDacType = ATOM_DAC_B;
2365*4882a593Smuzhiyun 
2366*4882a593Smuzhiyun 		if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
2367*4882a593Smuzhiyun 			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
2368*4882a593Smuzhiyun 		else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
2369*4882a593Smuzhiyun 			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
2370*4882a593Smuzhiyun 		else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2371*4882a593Smuzhiyun 			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
2372*4882a593Smuzhiyun 			if (crev >= 3)
2373*4882a593Smuzhiyun 				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2374*4882a593Smuzhiyun 		} else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2375*4882a593Smuzhiyun 			args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
2376*4882a593Smuzhiyun 			if (crev >= 3)
2377*4882a593Smuzhiyun 				args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
2378*4882a593Smuzhiyun 		}
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 		atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2381*4882a593Smuzhiyun 
2382*4882a593Smuzhiyun 		return true;
2383*4882a593Smuzhiyun 	} else
2384*4882a593Smuzhiyun 		return false;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun 
2387*4882a593Smuzhiyun static enum drm_connector_status
radeon_atom_dac_detect(struct drm_encoder * encoder,struct drm_connector * connector)2388*4882a593Smuzhiyun radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2389*4882a593Smuzhiyun {
2390*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2391*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2392*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2393*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2394*4882a593Smuzhiyun 	uint32_t bios_0_scratch;
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	if (!atombios_dac_load_detect(encoder, connector)) {
2397*4882a593Smuzhiyun 		DRM_DEBUG_KMS("detect returned false \n");
2398*4882a593Smuzhiyun 		return connector_status_unknown;
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	if (rdev->family >= CHIP_R600)
2402*4882a593Smuzhiyun 		bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2403*4882a593Smuzhiyun 	else
2404*4882a593Smuzhiyun 		bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2405*4882a593Smuzhiyun 
2406*4882a593Smuzhiyun 	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2407*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2408*4882a593Smuzhiyun 		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2409*4882a593Smuzhiyun 			return connector_status_connected;
2410*4882a593Smuzhiyun 	}
2411*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2412*4882a593Smuzhiyun 		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2413*4882a593Smuzhiyun 			return connector_status_connected;
2414*4882a593Smuzhiyun 	}
2415*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2416*4882a593Smuzhiyun 		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2417*4882a593Smuzhiyun 			return connector_status_connected;
2418*4882a593Smuzhiyun 	}
2419*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2420*4882a593Smuzhiyun 		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2421*4882a593Smuzhiyun 			return connector_status_connected; /* CTV */
2422*4882a593Smuzhiyun 		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2423*4882a593Smuzhiyun 			return connector_status_connected; /* STV */
2424*4882a593Smuzhiyun 	}
2425*4882a593Smuzhiyun 	return connector_status_disconnected;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun 
2428*4882a593Smuzhiyun static enum drm_connector_status
radeon_atom_dig_detect(struct drm_encoder * encoder,struct drm_connector * connector)2429*4882a593Smuzhiyun radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
2430*4882a593Smuzhiyun {
2431*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2432*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2433*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2434*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2435*4882a593Smuzhiyun 	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2436*4882a593Smuzhiyun 	u32 bios_0_scratch;
2437*4882a593Smuzhiyun 
2438*4882a593Smuzhiyun 	if (!ASIC_IS_DCE4(rdev))
2439*4882a593Smuzhiyun 		return connector_status_unknown;
2440*4882a593Smuzhiyun 
2441*4882a593Smuzhiyun 	if (!ext_encoder)
2442*4882a593Smuzhiyun 		return connector_status_unknown;
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
2445*4882a593Smuzhiyun 		return connector_status_unknown;
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 	/* load detect on the dp bridge */
2448*4882a593Smuzhiyun 	atombios_external_encoder_setup(encoder, ext_encoder,
2449*4882a593Smuzhiyun 					EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
2450*4882a593Smuzhiyun 
2451*4882a593Smuzhiyun 	bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2452*4882a593Smuzhiyun 
2453*4882a593Smuzhiyun 	DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
2454*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2455*4882a593Smuzhiyun 		if (bios_0_scratch & ATOM_S0_CRT1_MASK)
2456*4882a593Smuzhiyun 			return connector_status_connected;
2457*4882a593Smuzhiyun 	}
2458*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2459*4882a593Smuzhiyun 		if (bios_0_scratch & ATOM_S0_CRT2_MASK)
2460*4882a593Smuzhiyun 			return connector_status_connected;
2461*4882a593Smuzhiyun 	}
2462*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
2463*4882a593Smuzhiyun 		if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
2464*4882a593Smuzhiyun 			return connector_status_connected;
2465*4882a593Smuzhiyun 	}
2466*4882a593Smuzhiyun 	if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
2467*4882a593Smuzhiyun 		if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
2468*4882a593Smuzhiyun 			return connector_status_connected; /* CTV */
2469*4882a593Smuzhiyun 		else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
2470*4882a593Smuzhiyun 			return connector_status_connected; /* STV */
2471*4882a593Smuzhiyun 	}
2472*4882a593Smuzhiyun 	return connector_status_disconnected;
2473*4882a593Smuzhiyun }
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun void
radeon_atom_ext_encoder_setup_ddc(struct drm_encoder * encoder)2476*4882a593Smuzhiyun radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun 	struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
2479*4882a593Smuzhiyun 
2480*4882a593Smuzhiyun 	if (ext_encoder)
2481*4882a593Smuzhiyun 		/* ddc_setup on the dp bridge */
2482*4882a593Smuzhiyun 		atombios_external_encoder_setup(encoder, ext_encoder,
2483*4882a593Smuzhiyun 						EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
2484*4882a593Smuzhiyun 
2485*4882a593Smuzhiyun }
2486*4882a593Smuzhiyun 
radeon_atom_encoder_prepare(struct drm_encoder * encoder)2487*4882a593Smuzhiyun static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
2488*4882a593Smuzhiyun {
2489*4882a593Smuzhiyun 	struct radeon_device *rdev = encoder->dev->dev_private;
2490*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2491*4882a593Smuzhiyun 	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
2492*4882a593Smuzhiyun 
2493*4882a593Smuzhiyun 	if ((radeon_encoder->active_device &
2494*4882a593Smuzhiyun 	     (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
2495*4882a593Smuzhiyun 	    (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
2496*4882a593Smuzhiyun 	     ENCODER_OBJECT_ID_NONE)) {
2497*4882a593Smuzhiyun 		struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
2498*4882a593Smuzhiyun 		if (dig) {
2499*4882a593Smuzhiyun 			if (dig->dig_encoder >= 0)
2500*4882a593Smuzhiyun 				radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2501*4882a593Smuzhiyun 			dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
2502*4882a593Smuzhiyun 			if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
2503*4882a593Smuzhiyun 				if (rdev->family >= CHIP_R600)
2504*4882a593Smuzhiyun 					dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
2505*4882a593Smuzhiyun 				else
2506*4882a593Smuzhiyun 					/* RS600/690/740 have only 1 afmt block */
2507*4882a593Smuzhiyun 					dig->afmt = rdev->mode_info.afmt[0];
2508*4882a593Smuzhiyun 			}
2509*4882a593Smuzhiyun 		}
2510*4882a593Smuzhiyun 	}
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	radeon_atom_output_lock(encoder, true);
2513*4882a593Smuzhiyun 
2514*4882a593Smuzhiyun 	if (connector) {
2515*4882a593Smuzhiyun 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 		/* select the clock/data port if it uses a router */
2518*4882a593Smuzhiyun 		if (radeon_connector->router.cd_valid)
2519*4882a593Smuzhiyun 			radeon_router_select_cd_port(radeon_connector);
2520*4882a593Smuzhiyun 
2521*4882a593Smuzhiyun 		/* turn eDP panel on for mode set */
2522*4882a593Smuzhiyun 		if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
2523*4882a593Smuzhiyun 			atombios_set_edp_panel_power(connector,
2524*4882a593Smuzhiyun 						     ATOM_TRANSMITTER_ACTION_POWER_ON);
2525*4882a593Smuzhiyun 	}
2526*4882a593Smuzhiyun 
2527*4882a593Smuzhiyun 	/* this is needed for the pll/ss setup to work correctly in some cases */
2528*4882a593Smuzhiyun 	atombios_set_encoder_crtc_source(encoder);
2529*4882a593Smuzhiyun 	/* set up the FMT blocks */
2530*4882a593Smuzhiyun 	if (ASIC_IS_DCE8(rdev))
2531*4882a593Smuzhiyun 		dce8_program_fmt(encoder);
2532*4882a593Smuzhiyun 	else if (ASIC_IS_DCE4(rdev))
2533*4882a593Smuzhiyun 		dce4_program_fmt(encoder);
2534*4882a593Smuzhiyun 	else if (ASIC_IS_DCE3(rdev))
2535*4882a593Smuzhiyun 		dce3_program_fmt(encoder);
2536*4882a593Smuzhiyun 	else if (ASIC_IS_AVIVO(rdev))
2537*4882a593Smuzhiyun 		avivo_program_fmt(encoder);
2538*4882a593Smuzhiyun }
2539*4882a593Smuzhiyun 
radeon_atom_encoder_commit(struct drm_encoder * encoder)2540*4882a593Smuzhiyun static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
2541*4882a593Smuzhiyun {
2542*4882a593Smuzhiyun 	/* need to call this here as we need the crtc set up */
2543*4882a593Smuzhiyun 	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
2544*4882a593Smuzhiyun 	radeon_atom_output_lock(encoder, false);
2545*4882a593Smuzhiyun }
2546*4882a593Smuzhiyun 
radeon_atom_encoder_disable(struct drm_encoder * encoder)2547*4882a593Smuzhiyun static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
2548*4882a593Smuzhiyun {
2549*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
2550*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2551*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2552*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
2553*4882a593Smuzhiyun 
2554*4882a593Smuzhiyun 	/* check for pre-DCE3 cards with shared encoders;
2555*4882a593Smuzhiyun 	 * can't really use the links individually, so don't disable
2556*4882a593Smuzhiyun 	 * the encoder if it's in use by another connector
2557*4882a593Smuzhiyun 	 */
2558*4882a593Smuzhiyun 	if (!ASIC_IS_DCE3(rdev)) {
2559*4882a593Smuzhiyun 		struct drm_encoder *other_encoder;
2560*4882a593Smuzhiyun 		struct radeon_encoder *other_radeon_encoder;
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 		list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
2563*4882a593Smuzhiyun 			other_radeon_encoder = to_radeon_encoder(other_encoder);
2564*4882a593Smuzhiyun 			if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
2565*4882a593Smuzhiyun 			    drm_helper_encoder_in_use(other_encoder))
2566*4882a593Smuzhiyun 				goto disable_done;
2567*4882a593Smuzhiyun 		}
2568*4882a593Smuzhiyun 	}
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
2573*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2574*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2575*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2576*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2577*4882a593Smuzhiyun 		atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
2578*4882a593Smuzhiyun 		break;
2579*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2580*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2581*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2582*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2583*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2584*4882a593Smuzhiyun 		/* handled in dpms */
2585*4882a593Smuzhiyun 		break;
2586*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2587*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2588*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2589*4882a593Smuzhiyun 		atombios_dvo_setup(encoder, ATOM_DISABLE);
2590*4882a593Smuzhiyun 		break;
2591*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2592*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2593*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2594*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2595*4882a593Smuzhiyun 		atombios_dac_setup(encoder, ATOM_DISABLE);
2596*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
2597*4882a593Smuzhiyun 			atombios_tv_setup(encoder, ATOM_DISABLE);
2598*4882a593Smuzhiyun 		break;
2599*4882a593Smuzhiyun 	}
2600*4882a593Smuzhiyun 
2601*4882a593Smuzhiyun disable_done:
2602*4882a593Smuzhiyun 	if (radeon_encoder_is_digital(encoder)) {
2603*4882a593Smuzhiyun 		if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
2604*4882a593Smuzhiyun 			if (rdev->asic->display.hdmi_enable)
2605*4882a593Smuzhiyun 				radeon_hdmi_enable(rdev, encoder, false);
2606*4882a593Smuzhiyun 		}
2607*4882a593Smuzhiyun 		if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
2608*4882a593Smuzhiyun 			dig = radeon_encoder->enc_priv;
2609*4882a593Smuzhiyun 			radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
2610*4882a593Smuzhiyun 			dig->dig_encoder = -1;
2611*4882a593Smuzhiyun 			radeon_encoder->active_device = 0;
2612*4882a593Smuzhiyun 		}
2613*4882a593Smuzhiyun 	} else
2614*4882a593Smuzhiyun 		radeon_encoder->active_device = 0;
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun /* these are handled by the primary encoders */
radeon_atom_ext_prepare(struct drm_encoder * encoder)2618*4882a593Smuzhiyun static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
2619*4882a593Smuzhiyun {
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun }
2622*4882a593Smuzhiyun 
radeon_atom_ext_commit(struct drm_encoder * encoder)2623*4882a593Smuzhiyun static void radeon_atom_ext_commit(struct drm_encoder *encoder)
2624*4882a593Smuzhiyun {
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun }
2627*4882a593Smuzhiyun 
2628*4882a593Smuzhiyun static void
radeon_atom_ext_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)2629*4882a593Smuzhiyun radeon_atom_ext_mode_set(struct drm_encoder *encoder,
2630*4882a593Smuzhiyun 			 struct drm_display_mode *mode,
2631*4882a593Smuzhiyun 			 struct drm_display_mode *adjusted_mode)
2632*4882a593Smuzhiyun {
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun 
radeon_atom_ext_disable(struct drm_encoder * encoder)2636*4882a593Smuzhiyun static void radeon_atom_ext_disable(struct drm_encoder *encoder)
2637*4882a593Smuzhiyun {
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun }
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun static void
radeon_atom_ext_dpms(struct drm_encoder * encoder,int mode)2642*4882a593Smuzhiyun radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
2643*4882a593Smuzhiyun {
2644*4882a593Smuzhiyun 
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun 
2647*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
2648*4882a593Smuzhiyun 	.dpms = radeon_atom_ext_dpms,
2649*4882a593Smuzhiyun 	.prepare = radeon_atom_ext_prepare,
2650*4882a593Smuzhiyun 	.mode_set = radeon_atom_ext_mode_set,
2651*4882a593Smuzhiyun 	.commit = radeon_atom_ext_commit,
2652*4882a593Smuzhiyun 	.disable = radeon_atom_ext_disable,
2653*4882a593Smuzhiyun 	/* no detect for TMDS/LVDS yet */
2654*4882a593Smuzhiyun };
2655*4882a593Smuzhiyun 
2656*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
2657*4882a593Smuzhiyun 	.dpms = radeon_atom_encoder_dpms,
2658*4882a593Smuzhiyun 	.mode_fixup = radeon_atom_mode_fixup,
2659*4882a593Smuzhiyun 	.prepare = radeon_atom_encoder_prepare,
2660*4882a593Smuzhiyun 	.mode_set = radeon_atom_encoder_mode_set,
2661*4882a593Smuzhiyun 	.commit = radeon_atom_encoder_commit,
2662*4882a593Smuzhiyun 	.disable = radeon_atom_encoder_disable,
2663*4882a593Smuzhiyun 	.detect = radeon_atom_dig_detect,
2664*4882a593Smuzhiyun };
2665*4882a593Smuzhiyun 
2666*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
2667*4882a593Smuzhiyun 	.dpms = radeon_atom_encoder_dpms,
2668*4882a593Smuzhiyun 	.mode_fixup = radeon_atom_mode_fixup,
2669*4882a593Smuzhiyun 	.prepare = radeon_atom_encoder_prepare,
2670*4882a593Smuzhiyun 	.mode_set = radeon_atom_encoder_mode_set,
2671*4882a593Smuzhiyun 	.commit = radeon_atom_encoder_commit,
2672*4882a593Smuzhiyun 	.detect = radeon_atom_dac_detect,
2673*4882a593Smuzhiyun };
2674*4882a593Smuzhiyun 
radeon_enc_destroy(struct drm_encoder * encoder)2675*4882a593Smuzhiyun void radeon_enc_destroy(struct drm_encoder *encoder)
2676*4882a593Smuzhiyun {
2677*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2678*4882a593Smuzhiyun 	if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2679*4882a593Smuzhiyun 		radeon_atom_backlight_exit(radeon_encoder);
2680*4882a593Smuzhiyun 	kfree(radeon_encoder->enc_priv);
2681*4882a593Smuzhiyun 	drm_encoder_cleanup(encoder);
2682*4882a593Smuzhiyun 	kfree(radeon_encoder);
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun 
2685*4882a593Smuzhiyun static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
2686*4882a593Smuzhiyun 	.destroy = radeon_enc_destroy,
2687*4882a593Smuzhiyun };
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun static struct radeon_encoder_atom_dac *
radeon_atombios_set_dac_info(struct radeon_encoder * radeon_encoder)2690*4882a593Smuzhiyun radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
2691*4882a593Smuzhiyun {
2692*4882a593Smuzhiyun 	struct drm_device *dev = radeon_encoder->base.dev;
2693*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2694*4882a593Smuzhiyun 	struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	if (!dac)
2697*4882a593Smuzhiyun 		return NULL;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 	dac->tv_std = radeon_atombios_get_tv_info(rdev);
2700*4882a593Smuzhiyun 	return dac;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun 
2703*4882a593Smuzhiyun static struct radeon_encoder_atom_dig *
radeon_atombios_set_dig_info(struct radeon_encoder * radeon_encoder)2704*4882a593Smuzhiyun radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
2705*4882a593Smuzhiyun {
2706*4882a593Smuzhiyun 	int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
2707*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
2708*4882a593Smuzhiyun 
2709*4882a593Smuzhiyun 	if (!dig)
2710*4882a593Smuzhiyun 		return NULL;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	/* coherent mode by default */
2713*4882a593Smuzhiyun 	dig->coherent_mode = true;
2714*4882a593Smuzhiyun 	dig->dig_encoder = -1;
2715*4882a593Smuzhiyun 
2716*4882a593Smuzhiyun 	if (encoder_enum == 2)
2717*4882a593Smuzhiyun 		dig->linkb = true;
2718*4882a593Smuzhiyun 	else
2719*4882a593Smuzhiyun 		dig->linkb = false;
2720*4882a593Smuzhiyun 
2721*4882a593Smuzhiyun 	return dig;
2722*4882a593Smuzhiyun }
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun void
radeon_add_atom_encoder(struct drm_device * dev,uint32_t encoder_enum,uint32_t supported_device,u16 caps)2725*4882a593Smuzhiyun radeon_add_atom_encoder(struct drm_device *dev,
2726*4882a593Smuzhiyun 			uint32_t encoder_enum,
2727*4882a593Smuzhiyun 			uint32_t supported_device,
2728*4882a593Smuzhiyun 			u16 caps)
2729*4882a593Smuzhiyun {
2730*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
2731*4882a593Smuzhiyun 	struct drm_encoder *encoder;
2732*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder;
2733*4882a593Smuzhiyun 
2734*4882a593Smuzhiyun 	/* see if we already added it */
2735*4882a593Smuzhiyun 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2736*4882a593Smuzhiyun 		radeon_encoder = to_radeon_encoder(encoder);
2737*4882a593Smuzhiyun 		if (radeon_encoder->encoder_enum == encoder_enum) {
2738*4882a593Smuzhiyun 			radeon_encoder->devices |= supported_device;
2739*4882a593Smuzhiyun 			return;
2740*4882a593Smuzhiyun 		}
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	}
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun 	/* add a new one */
2745*4882a593Smuzhiyun 	radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
2746*4882a593Smuzhiyun 	if (!radeon_encoder)
2747*4882a593Smuzhiyun 		return;
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	encoder = &radeon_encoder->base;
2750*4882a593Smuzhiyun 	switch (rdev->num_crtc) {
2751*4882a593Smuzhiyun 	case 1:
2752*4882a593Smuzhiyun 		encoder->possible_crtcs = 0x1;
2753*4882a593Smuzhiyun 		break;
2754*4882a593Smuzhiyun 	case 2:
2755*4882a593Smuzhiyun 	default:
2756*4882a593Smuzhiyun 		encoder->possible_crtcs = 0x3;
2757*4882a593Smuzhiyun 		break;
2758*4882a593Smuzhiyun 	case 4:
2759*4882a593Smuzhiyun 		encoder->possible_crtcs = 0xf;
2760*4882a593Smuzhiyun 		break;
2761*4882a593Smuzhiyun 	case 6:
2762*4882a593Smuzhiyun 		encoder->possible_crtcs = 0x3f;
2763*4882a593Smuzhiyun 		break;
2764*4882a593Smuzhiyun 	}
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	radeon_encoder->enc_priv = NULL;
2767*4882a593Smuzhiyun 
2768*4882a593Smuzhiyun 	radeon_encoder->encoder_enum = encoder_enum;
2769*4882a593Smuzhiyun 	radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
2770*4882a593Smuzhiyun 	radeon_encoder->devices = supported_device;
2771*4882a593Smuzhiyun 	radeon_encoder->rmx_type = RMX_OFF;
2772*4882a593Smuzhiyun 	radeon_encoder->underscan_type = UNDERSCAN_OFF;
2773*4882a593Smuzhiyun 	radeon_encoder->is_ext_encoder = false;
2774*4882a593Smuzhiyun 	radeon_encoder->caps = caps;
2775*4882a593Smuzhiyun 
2776*4882a593Smuzhiyun 	switch (radeon_encoder->encoder_id) {
2777*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVDS:
2778*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
2779*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
2780*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
2781*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2782*4882a593Smuzhiyun 			radeon_encoder->rmx_type = RMX_FULL;
2783*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2784*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_LVDS, NULL);
2785*4882a593Smuzhiyun 			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2786*4882a593Smuzhiyun 		} else {
2787*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2788*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_TMDS, NULL);
2789*4882a593Smuzhiyun 			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2790*4882a593Smuzhiyun 		}
2791*4882a593Smuzhiyun 		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2792*4882a593Smuzhiyun 		break;
2793*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC1:
2794*4882a593Smuzhiyun 		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2795*4882a593Smuzhiyun 				 DRM_MODE_ENCODER_DAC, NULL);
2796*4882a593Smuzhiyun 		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2797*4882a593Smuzhiyun 		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2798*4882a593Smuzhiyun 		break;
2799*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DAC2:
2800*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
2801*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
2802*4882a593Smuzhiyun 		drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2803*4882a593Smuzhiyun 				 DRM_MODE_ENCODER_TVDAC, NULL);
2804*4882a593Smuzhiyun 		radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
2805*4882a593Smuzhiyun 		drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
2806*4882a593Smuzhiyun 		break;
2807*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DVO1:
2808*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
2809*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_DDI:
2810*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2811*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
2812*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2813*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2814*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2815*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
2816*4882a593Smuzhiyun 			radeon_encoder->rmx_type = RMX_FULL;
2817*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2818*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_LVDS, NULL);
2819*4882a593Smuzhiyun 			radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
2820*4882a593Smuzhiyun 		} else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
2821*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2822*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_DAC, NULL);
2823*4882a593Smuzhiyun 			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2824*4882a593Smuzhiyun 		} else {
2825*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2826*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_TMDS, NULL);
2827*4882a593Smuzhiyun 			radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
2828*4882a593Smuzhiyun 		}
2829*4882a593Smuzhiyun 		drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
2830*4882a593Smuzhiyun 		break;
2831*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_SI170B:
2832*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_CH7303:
2833*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
2834*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
2835*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_TITFP513:
2836*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_VT1623:
2837*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_HDMI_SI1930:
2838*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_TRAVIS:
2839*4882a593Smuzhiyun 	case ENCODER_OBJECT_ID_NUTMEG:
2840*4882a593Smuzhiyun 		/* these are handled by the primary encoders */
2841*4882a593Smuzhiyun 		radeon_encoder->is_ext_encoder = true;
2842*4882a593Smuzhiyun 		if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
2843*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2844*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_LVDS, NULL);
2845*4882a593Smuzhiyun 		else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
2846*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2847*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_DAC, NULL);
2848*4882a593Smuzhiyun 		else
2849*4882a593Smuzhiyun 			drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
2850*4882a593Smuzhiyun 					 DRM_MODE_ENCODER_TMDS, NULL);
2851*4882a593Smuzhiyun 		drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
2852*4882a593Smuzhiyun 		break;
2853*4882a593Smuzhiyun 	}
2854*4882a593Smuzhiyun }
2855