xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/atombios_dp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007-8 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * Copyright 2008 Red Hat Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice shall be included in
13*4882a593Smuzhiyun  * all copies or substantial portions of the Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21*4882a593Smuzhiyun  * OTHER DEALINGS IN THE SOFTWARE.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Authors: Dave Airlie
24*4882a593Smuzhiyun  *          Alex Deucher
25*4882a593Smuzhiyun  *          Jerome Glisse
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <drm/radeon_drm.h>
29*4882a593Smuzhiyun #include "radeon.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "atom.h"
32*4882a593Smuzhiyun #include "atom-bits.h"
33*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* move these to drm_dp_helper.c/h */
36*4882a593Smuzhiyun #define DP_LINK_CONFIGURATION_SIZE 9
37*4882a593Smuzhiyun #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static char *voltage_names[] = {
40*4882a593Smuzhiyun 	"0.4V", "0.6V", "0.8V", "1.2V"
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun static char *pre_emph_names[] = {
43*4882a593Smuzhiyun 	"0dB", "3.5dB", "6dB", "9.5dB"
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /***** radeon AUX functions *****/
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Atom needs data in little endian format so swap as appropriate when copying
49*4882a593Smuzhiyun  * data to or from atom. Note that atom operates on dw units.
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * Use to_le=true when sending data to atom and provide at least
52*4882a593Smuzhiyun  * ALIGN(num_bytes,4) bytes in the dst buffer.
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * Use to_le=false when receiving data from atom and provide ALIGN(num_bytes,4)
55*4882a593Smuzhiyun  * byes in the src buffer.
56*4882a593Smuzhiyun  */
radeon_atom_copy_swap(u8 * dst,u8 * src,u8 num_bytes,bool to_le)57*4882a593Smuzhiyun void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
60*4882a593Smuzhiyun 	u32 src_tmp[5], dst_tmp[5];
61*4882a593Smuzhiyun 	int i;
62*4882a593Smuzhiyun 	u8 align_num_bytes = ALIGN(num_bytes, 4);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	if (to_le) {
65*4882a593Smuzhiyun 		memcpy(src_tmp, src, num_bytes);
66*4882a593Smuzhiyun 		for (i = 0; i < align_num_bytes / 4; i++)
67*4882a593Smuzhiyun 			dst_tmp[i] = cpu_to_le32(src_tmp[i]);
68*4882a593Smuzhiyun 		memcpy(dst, dst_tmp, align_num_bytes);
69*4882a593Smuzhiyun 	} else {
70*4882a593Smuzhiyun 		memcpy(src_tmp, src, align_num_bytes);
71*4882a593Smuzhiyun 		for (i = 0; i < align_num_bytes / 4; i++)
72*4882a593Smuzhiyun 			dst_tmp[i] = le32_to_cpu(src_tmp[i]);
73*4882a593Smuzhiyun 		memcpy(dst, dst_tmp, num_bytes);
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun #else
76*4882a593Smuzhiyun 	memcpy(dst, src, num_bytes);
77*4882a593Smuzhiyun #endif
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun union aux_channel_transaction {
81*4882a593Smuzhiyun 	PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
82*4882a593Smuzhiyun 	PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
radeon_process_aux_ch(struct radeon_i2c_chan * chan,u8 * send,int send_bytes,u8 * recv,int recv_size,u8 delay,u8 * ack)85*4882a593Smuzhiyun static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
86*4882a593Smuzhiyun 				 u8 *send, int send_bytes,
87*4882a593Smuzhiyun 				 u8 *recv, int recv_size,
88*4882a593Smuzhiyun 				 u8 delay, u8 *ack)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct drm_device *dev = chan->dev;
91*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
92*4882a593Smuzhiyun 	union aux_channel_transaction args;
93*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
94*4882a593Smuzhiyun 	unsigned char *base;
95*4882a593Smuzhiyun 	int recv_bytes;
96*4882a593Smuzhiyun 	int r = 0;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	mutex_lock(&chan->mutex);
101*4882a593Smuzhiyun 	mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	radeon_atom_copy_swap(base, send, send_bytes, true);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
108*4882a593Smuzhiyun 	args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
109*4882a593Smuzhiyun 	args.v1.ucDataOutLen = 0;
110*4882a593Smuzhiyun 	args.v1.ucChannelID = chan->rec.i2c_id;
111*4882a593Smuzhiyun 	args.v1.ucDelay = delay / 10;
112*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(rdev))
113*4882a593Smuzhiyun 		args.v2.ucHPD_ID = chan->rec.hpd;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	*ack = args.v1.ucReplyStatus;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* timeout */
120*4882a593Smuzhiyun 	if (args.v1.ucReplyStatus == 1) {
121*4882a593Smuzhiyun 		DRM_DEBUG_KMS("dp_aux_ch timeout\n");
122*4882a593Smuzhiyun 		r = -ETIMEDOUT;
123*4882a593Smuzhiyun 		goto done;
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/* flags not zero */
127*4882a593Smuzhiyun 	if (args.v1.ucReplyStatus == 2) {
128*4882a593Smuzhiyun 		DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
129*4882a593Smuzhiyun 		r = -EIO;
130*4882a593Smuzhiyun 		goto done;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/* error */
134*4882a593Smuzhiyun 	if (args.v1.ucReplyStatus == 3) {
135*4882a593Smuzhiyun 		DRM_DEBUG_KMS("dp_aux_ch error\n");
136*4882a593Smuzhiyun 		r = -EIO;
137*4882a593Smuzhiyun 		goto done;
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	recv_bytes = args.v1.ucDataOutLen;
141*4882a593Smuzhiyun 	if (recv_bytes > recv_size)
142*4882a593Smuzhiyun 		recv_bytes = recv_size;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (recv && recv_size)
145*4882a593Smuzhiyun 		radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	r = recv_bytes;
148*4882a593Smuzhiyun done:
149*4882a593Smuzhiyun 	mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
150*4882a593Smuzhiyun 	mutex_unlock(&chan->mutex);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return r;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define BARE_ADDRESS_SIZE 3
156*4882a593Smuzhiyun #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static ssize_t
radeon_dp_aux_transfer_atom(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)159*4882a593Smuzhiyun radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct radeon_i2c_chan *chan =
162*4882a593Smuzhiyun 		container_of(aux, struct radeon_i2c_chan, aux);
163*4882a593Smuzhiyun 	int ret;
164*4882a593Smuzhiyun 	u8 tx_buf[20];
165*4882a593Smuzhiyun 	size_t tx_size;
166*4882a593Smuzhiyun 	u8 ack, delay = 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (WARN_ON(msg->size > 16))
169*4882a593Smuzhiyun 		return -E2BIG;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	tx_buf[0] = msg->address & 0xff;
172*4882a593Smuzhiyun 	tx_buf[1] = (msg->address >> 8) & 0xff;
173*4882a593Smuzhiyun 	tx_buf[2] = (msg->request << 4) |
174*4882a593Smuzhiyun 		((msg->address >> 16) & 0xf);
175*4882a593Smuzhiyun 	tx_buf[3] = msg->size ? (msg->size - 1) : 0;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	switch (msg->request & ~DP_AUX_I2C_MOT) {
178*4882a593Smuzhiyun 	case DP_AUX_NATIVE_WRITE:
179*4882a593Smuzhiyun 	case DP_AUX_I2C_WRITE:
180*4882a593Smuzhiyun 	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
181*4882a593Smuzhiyun 		/* The atom implementation only supports writes with a max payload of
182*4882a593Smuzhiyun 		 * 12 bytes since it uses 4 bits for the total count (header + payload)
183*4882a593Smuzhiyun 		 * in the parameter space.  The atom interface supports 16 byte
184*4882a593Smuzhiyun 		 * payloads for reads. The hw itself supports up to 16 bytes of payload.
185*4882a593Smuzhiyun 		 */
186*4882a593Smuzhiyun 		if (WARN_ON_ONCE(msg->size > 12))
187*4882a593Smuzhiyun 			return -E2BIG;
188*4882a593Smuzhiyun 		/* tx_size needs to be 4 even for bare address packets since the atom
189*4882a593Smuzhiyun 		 * table needs the info in tx_buf[3].
190*4882a593Smuzhiyun 		 */
191*4882a593Smuzhiyun 		tx_size = HEADER_SIZE + msg->size;
192*4882a593Smuzhiyun 		if (msg->size == 0)
193*4882a593Smuzhiyun 			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
194*4882a593Smuzhiyun 		else
195*4882a593Smuzhiyun 			tx_buf[3] |= tx_size << 4;
196*4882a593Smuzhiyun 		memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
197*4882a593Smuzhiyun 		ret = radeon_process_aux_ch(chan,
198*4882a593Smuzhiyun 					    tx_buf, tx_size, NULL, 0, delay, &ack);
199*4882a593Smuzhiyun 		if (ret >= 0)
200*4882a593Smuzhiyun 			/* Return payload size. */
201*4882a593Smuzhiyun 			ret = msg->size;
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	case DP_AUX_NATIVE_READ:
204*4882a593Smuzhiyun 	case DP_AUX_I2C_READ:
205*4882a593Smuzhiyun 		/* tx_size needs to be 4 even for bare address packets since the atom
206*4882a593Smuzhiyun 		 * table needs the info in tx_buf[3].
207*4882a593Smuzhiyun 		 */
208*4882a593Smuzhiyun 		tx_size = HEADER_SIZE;
209*4882a593Smuzhiyun 		if (msg->size == 0)
210*4882a593Smuzhiyun 			tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
211*4882a593Smuzhiyun 		else
212*4882a593Smuzhiyun 			tx_buf[3] |= tx_size << 4;
213*4882a593Smuzhiyun 		ret = radeon_process_aux_ch(chan,
214*4882a593Smuzhiyun 					    tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	default:
217*4882a593Smuzhiyun 		ret = -EINVAL;
218*4882a593Smuzhiyun 		break;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (ret >= 0)
222*4882a593Smuzhiyun 		msg->reply = ack >> 4;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return ret;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
radeon_dp_aux_init(struct radeon_connector * radeon_connector)227*4882a593Smuzhiyun void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct drm_device *dev = radeon_connector->base.dev;
230*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
234*4882a593Smuzhiyun 	radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
235*4882a593Smuzhiyun 	if (ASIC_IS_DCE5(rdev)) {
236*4882a593Smuzhiyun 		if (radeon_auxch)
237*4882a593Smuzhiyun 			radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
238*4882a593Smuzhiyun 		else
239*4882a593Smuzhiyun 			radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
240*4882a593Smuzhiyun 	} else {
241*4882a593Smuzhiyun 		radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
245*4882a593Smuzhiyun 	if (!ret)
246*4882a593Smuzhiyun 		radeon_connector->ddc_bus->has_aux = true;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /***** general DP utility functions *****/
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #define DP_VOLTAGE_MAX         DP_TRAIN_VOLTAGE_SWING_LEVEL_3
254*4882a593Smuzhiyun #define DP_PRE_EMPHASIS_MAX    DP_TRAIN_PRE_EMPH_LEVEL_3
255*4882a593Smuzhiyun 
dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],int lane_count,u8 train_set[4])256*4882a593Smuzhiyun static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
257*4882a593Smuzhiyun 				int lane_count,
258*4882a593Smuzhiyun 				u8 train_set[4])
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	u8 v = 0;
261*4882a593Smuzhiyun 	u8 p = 0;
262*4882a593Smuzhiyun 	int lane;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	for (lane = 0; lane < lane_count; lane++) {
265*4882a593Smuzhiyun 		u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
266*4882a593Smuzhiyun 		u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
269*4882a593Smuzhiyun 			  lane,
270*4882a593Smuzhiyun 			  voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
271*4882a593Smuzhiyun 			  pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 		if (this_v > v)
274*4882a593Smuzhiyun 			v = this_v;
275*4882a593Smuzhiyun 		if (this_p > p)
276*4882a593Smuzhiyun 			p = this_p;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (v >= DP_VOLTAGE_MAX)
280*4882a593Smuzhiyun 		v |= DP_TRAIN_MAX_SWING_REACHED;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (p >= DP_PRE_EMPHASIS_MAX)
283*4882a593Smuzhiyun 		p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
286*4882a593Smuzhiyun 		  voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
287*4882a593Smuzhiyun 		  pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	for (lane = 0; lane < 4; lane++)
290*4882a593Smuzhiyun 		train_set[lane] = v | p;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun /* convert bits per color to bits per pixel */
294*4882a593Smuzhiyun /* get bpc from the EDID */
convert_bpc_to_bpp(int bpc)295*4882a593Smuzhiyun static int convert_bpc_to_bpp(int bpc)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	if (bpc == 0)
298*4882a593Smuzhiyun 		return 24;
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		return bpc * 3;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /***** radeon specific DP functions *****/
304*4882a593Smuzhiyun 
radeon_dp_get_dp_link_config(struct drm_connector * connector,const u8 dpcd[DP_DPCD_SIZE],unsigned pix_clock,unsigned * dp_lanes,unsigned * dp_rate)305*4882a593Smuzhiyun static int radeon_dp_get_dp_link_config(struct drm_connector *connector,
306*4882a593Smuzhiyun 					const u8 dpcd[DP_DPCD_SIZE],
307*4882a593Smuzhiyun 					unsigned pix_clock,
308*4882a593Smuzhiyun 					unsigned *dp_lanes, unsigned *dp_rate)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
311*4882a593Smuzhiyun 	static const unsigned link_rates[3] = { 162000, 270000, 540000 };
312*4882a593Smuzhiyun 	unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
313*4882a593Smuzhiyun 	unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
314*4882a593Smuzhiyun 	unsigned lane_num, i, max_pix_clock;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
317*4882a593Smuzhiyun 	    ENCODER_OBJECT_ID_NUTMEG) {
318*4882a593Smuzhiyun 		for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
319*4882a593Smuzhiyun 			max_pix_clock = (lane_num * 270000 * 8) / bpp;
320*4882a593Smuzhiyun 			if (max_pix_clock >= pix_clock) {
321*4882a593Smuzhiyun 				*dp_lanes = lane_num;
322*4882a593Smuzhiyun 				*dp_rate = 270000;
323*4882a593Smuzhiyun 				return 0;
324*4882a593Smuzhiyun 			}
325*4882a593Smuzhiyun 		}
326*4882a593Smuzhiyun 	} else {
327*4882a593Smuzhiyun 		for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
328*4882a593Smuzhiyun 			for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
329*4882a593Smuzhiyun 				max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
330*4882a593Smuzhiyun 				if (max_pix_clock >= pix_clock) {
331*4882a593Smuzhiyun 					*dp_lanes = lane_num;
332*4882a593Smuzhiyun 					*dp_rate = link_rates[i];
333*4882a593Smuzhiyun 					return 0;
334*4882a593Smuzhiyun 				}
335*4882a593Smuzhiyun 			}
336*4882a593Smuzhiyun 		}
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return -EINVAL;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
radeon_dp_encoder_service(struct radeon_device * rdev,int action,int dp_clock,u8 ucconfig,u8 lane_num)342*4882a593Smuzhiyun static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
343*4882a593Smuzhiyun 				    int action, int dp_clock,
344*4882a593Smuzhiyun 				    u8 ucconfig, u8 lane_num)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	DP_ENCODER_SERVICE_PARAMETERS args;
347*4882a593Smuzhiyun 	int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	memset(&args, 0, sizeof(args));
350*4882a593Smuzhiyun 	args.ucLinkClock = dp_clock / 10;
351*4882a593Smuzhiyun 	args.ucConfig = ucconfig;
352*4882a593Smuzhiyun 	args.ucAction = action;
353*4882a593Smuzhiyun 	args.ucLaneNum = lane_num;
354*4882a593Smuzhiyun 	args.ucStatus = 0;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
357*4882a593Smuzhiyun 	return args.ucStatus;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
radeon_dp_getsinktype(struct radeon_connector * radeon_connector)360*4882a593Smuzhiyun u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct drm_device *dev = radeon_connector->base.dev;
363*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
366*4882a593Smuzhiyun 					 radeon_connector->ddc_bus->rec.i2c_id, 0);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
radeon_dp_probe_oui(struct radeon_connector * radeon_connector)369*4882a593Smuzhiyun static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
372*4882a593Smuzhiyun 	u8 buf[3];
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
375*4882a593Smuzhiyun 		return;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
378*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
379*4882a593Smuzhiyun 			      buf[0], buf[1], buf[2]);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
382*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
383*4882a593Smuzhiyun 			      buf[0], buf[1], buf[2]);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
radeon_dp_getdpcd(struct radeon_connector * radeon_connector)386*4882a593Smuzhiyun bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
389*4882a593Smuzhiyun 	u8 msg[DP_DPCD_SIZE];
390*4882a593Smuzhiyun 	int ret;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
393*4882a593Smuzhiyun 			       DP_DPCD_SIZE);
394*4882a593Smuzhiyun 	if (ret == DP_DPCD_SIZE) {
395*4882a593Smuzhiyun 		memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
398*4882a593Smuzhiyun 			      dig_connector->dpcd);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 		radeon_dp_probe_oui(radeon_connector);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		return true;
403*4882a593Smuzhiyun 	}
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	dig_connector->dpcd[0] = 0;
406*4882a593Smuzhiyun 	return false;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
radeon_dp_get_panel_mode(struct drm_encoder * encoder,struct drm_connector * connector)409*4882a593Smuzhiyun int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
410*4882a593Smuzhiyun 			     struct drm_connector *connector)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
413*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
414*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
415*4882a593Smuzhiyun 	int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
416*4882a593Smuzhiyun 	u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
417*4882a593Smuzhiyun 	u8 tmp;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (!ASIC_IS_DCE4(rdev))
420*4882a593Smuzhiyun 		return panel_mode;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (!radeon_connector->con_priv)
423*4882a593Smuzhiyun 		return panel_mode;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
426*4882a593Smuzhiyun 		/* DP bridge chips */
427*4882a593Smuzhiyun 		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
428*4882a593Smuzhiyun 				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
429*4882a593Smuzhiyun 			if (tmp & 1)
430*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
431*4882a593Smuzhiyun 			else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
432*4882a593Smuzhiyun 				 (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
433*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
434*4882a593Smuzhiyun 			else
435*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
436*4882a593Smuzhiyun 		}
437*4882a593Smuzhiyun 	} else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
438*4882a593Smuzhiyun 		/* eDP */
439*4882a593Smuzhiyun 		if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
440*4882a593Smuzhiyun 				      DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
441*4882a593Smuzhiyun 			if (tmp & 1)
442*4882a593Smuzhiyun 				panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
443*4882a593Smuzhiyun 		}
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return panel_mode;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
radeon_dp_set_link_config(struct drm_connector * connector,const struct drm_display_mode * mode)449*4882a593Smuzhiyun void radeon_dp_set_link_config(struct drm_connector *connector,
450*4882a593Smuzhiyun 			       const struct drm_display_mode *mode)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
453*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector;
454*4882a593Smuzhiyun 	int ret;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	if (!radeon_connector->con_priv)
457*4882a593Smuzhiyun 		return;
458*4882a593Smuzhiyun 	dig_connector = radeon_connector->con_priv;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
461*4882a593Smuzhiyun 	    (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
462*4882a593Smuzhiyun 		ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
463*4882a593Smuzhiyun 						   mode->clock,
464*4882a593Smuzhiyun 						   &dig_connector->dp_lane_count,
465*4882a593Smuzhiyun 						   &dig_connector->dp_clock);
466*4882a593Smuzhiyun 		if (ret) {
467*4882a593Smuzhiyun 			dig_connector->dp_clock = 0;
468*4882a593Smuzhiyun 			dig_connector->dp_lane_count = 0;
469*4882a593Smuzhiyun 		}
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
radeon_dp_mode_valid_helper(struct drm_connector * connector,struct drm_display_mode * mode)473*4882a593Smuzhiyun int radeon_dp_mode_valid_helper(struct drm_connector *connector,
474*4882a593Smuzhiyun 				struct drm_display_mode *mode)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
477*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector;
478*4882a593Smuzhiyun 	unsigned dp_clock, dp_lanes;
479*4882a593Smuzhiyun 	int ret;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if ((mode->clock > 340000) &&
482*4882a593Smuzhiyun 	    (!radeon_connector_is_dp12_capable(connector)))
483*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	if (!radeon_connector->con_priv)
486*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
487*4882a593Smuzhiyun 	dig_connector = radeon_connector->con_priv;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
490*4882a593Smuzhiyun 					   mode->clock,
491*4882a593Smuzhiyun 					   &dp_lanes,
492*4882a593Smuzhiyun 					   &dp_clock);
493*4882a593Smuzhiyun 	if (ret)
494*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if ((dp_clock == 540000) &&
497*4882a593Smuzhiyun 	    (!radeon_connector_is_dp12_capable(connector)))
498*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return MODE_OK;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
radeon_dp_needs_link_train(struct radeon_connector * radeon_connector)503*4882a593Smuzhiyun bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
506*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
509*4882a593Smuzhiyun 	    <= 0)
510*4882a593Smuzhiyun 		return false;
511*4882a593Smuzhiyun 	if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
512*4882a593Smuzhiyun 		return false;
513*4882a593Smuzhiyun 	return true;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
radeon_dp_set_rx_power_state(struct drm_connector * connector,u8 power_state)516*4882a593Smuzhiyun void radeon_dp_set_rx_power_state(struct drm_connector *connector,
517*4882a593Smuzhiyun 				  u8 power_state)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector = to_radeon_connector(connector);
520*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (!radeon_connector->con_priv)
523*4882a593Smuzhiyun 		return;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	dig_connector = radeon_connector->con_priv;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* power up/down the sink */
528*4882a593Smuzhiyun 	if (dig_connector->dpcd[0] >= 0x11) {
529*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
530*4882a593Smuzhiyun 				   DP_SET_POWER, power_state);
531*4882a593Smuzhiyun 		usleep_range(1000, 2000);
532*4882a593Smuzhiyun 	}
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun struct radeon_dp_link_train_info {
537*4882a593Smuzhiyun 	struct radeon_device *rdev;
538*4882a593Smuzhiyun 	struct drm_encoder *encoder;
539*4882a593Smuzhiyun 	struct drm_connector *connector;
540*4882a593Smuzhiyun 	int enc_id;
541*4882a593Smuzhiyun 	int dp_clock;
542*4882a593Smuzhiyun 	int dp_lane_count;
543*4882a593Smuzhiyun 	bool tp3_supported;
544*4882a593Smuzhiyun 	u8 dpcd[DP_RECEIVER_CAP_SIZE];
545*4882a593Smuzhiyun 	u8 train_set[4];
546*4882a593Smuzhiyun 	u8 link_status[DP_LINK_STATUS_SIZE];
547*4882a593Smuzhiyun 	u8 tries;
548*4882a593Smuzhiyun 	bool use_dpencoder;
549*4882a593Smuzhiyun 	struct drm_dp_aux *aux;
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
radeon_dp_update_vs_emph(struct radeon_dp_link_train_info * dp_info)552*4882a593Smuzhiyun static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	/* set the initial vs/emph on the source */
555*4882a593Smuzhiyun 	atombios_dig_transmitter_setup(dp_info->encoder,
556*4882a593Smuzhiyun 				       ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
557*4882a593Smuzhiyun 				       0, dp_info->train_set[0]); /* sets all lanes at once */
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* set the vs/emph on the sink */
560*4882a593Smuzhiyun 	drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
561*4882a593Smuzhiyun 			  dp_info->train_set, dp_info->dp_lane_count);
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
radeon_dp_set_tp(struct radeon_dp_link_train_info * dp_info,int tp)564*4882a593Smuzhiyun static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	int rtp = 0;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* set training pattern on the source */
569*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
570*4882a593Smuzhiyun 		switch (tp) {
571*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_1:
572*4882a593Smuzhiyun 			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
573*4882a593Smuzhiyun 			break;
574*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_2:
575*4882a593Smuzhiyun 			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
576*4882a593Smuzhiyun 			break;
577*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_3:
578*4882a593Smuzhiyun 			rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
579*4882a593Smuzhiyun 			break;
580*4882a593Smuzhiyun 		}
581*4882a593Smuzhiyun 		atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
582*4882a593Smuzhiyun 	} else {
583*4882a593Smuzhiyun 		switch (tp) {
584*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_1:
585*4882a593Smuzhiyun 			rtp = 0;
586*4882a593Smuzhiyun 			break;
587*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_2:
588*4882a593Smuzhiyun 			rtp = 1;
589*4882a593Smuzhiyun 			break;
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
592*4882a593Smuzhiyun 					  dp_info->dp_clock, dp_info->enc_id, rtp);
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* enable training pattern on the sink */
596*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
radeon_dp_link_train_init(struct radeon_dp_link_train_info * dp_info)599*4882a593Smuzhiyun static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
602*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
603*4882a593Smuzhiyun 	u8 tmp;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	/* power up the sink */
606*4882a593Smuzhiyun 	radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	/* possibly enable downspread on the sink */
609*4882a593Smuzhiyun 	if (dp_info->dpcd[3] & 0x1)
610*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux,
611*4882a593Smuzhiyun 				   DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
612*4882a593Smuzhiyun 	else
613*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux,
614*4882a593Smuzhiyun 				   DP_DOWNSPREAD_CTRL, 0);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
617*4882a593Smuzhiyun 		drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* set the lane count on the sink */
620*4882a593Smuzhiyun 	tmp = dp_info->dp_lane_count;
621*4882a593Smuzhiyun 	if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
622*4882a593Smuzhiyun 		tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
623*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	/* set the link rate on the sink */
626*4882a593Smuzhiyun 	tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
627*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/* start training on the source */
630*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
631*4882a593Smuzhiyun 		atombios_dig_encoder_setup(dp_info->encoder,
632*4882a593Smuzhiyun 					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
633*4882a593Smuzhiyun 	else
634*4882a593Smuzhiyun 		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
635*4882a593Smuzhiyun 					  dp_info->dp_clock, dp_info->enc_id, 0);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* disable the training pattern on the sink */
638*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux,
639*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_SET,
640*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_DISABLE);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun 
radeon_dp_link_train_finish(struct radeon_dp_link_train_info * dp_info)645*4882a593Smuzhiyun static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	udelay(400);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* disable the training pattern on the sink */
650*4882a593Smuzhiyun 	drm_dp_dpcd_writeb(dp_info->aux,
651*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_SET,
652*4882a593Smuzhiyun 			   DP_TRAINING_PATTERN_DISABLE);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* disable the training pattern on the source */
655*4882a593Smuzhiyun 	if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
656*4882a593Smuzhiyun 		atombios_dig_encoder_setup(dp_info->encoder,
657*4882a593Smuzhiyun 					   ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
658*4882a593Smuzhiyun 	else
659*4882a593Smuzhiyun 		radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
660*4882a593Smuzhiyun 					  dp_info->dp_clock, dp_info->enc_id, 0);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
radeon_dp_link_train_cr(struct radeon_dp_link_train_info * dp_info)665*4882a593Smuzhiyun static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	bool clock_recovery;
668*4882a593Smuzhiyun  	u8 voltage;
669*4882a593Smuzhiyun 	int i;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
672*4882a593Smuzhiyun 	memset(dp_info->train_set, 0, 4);
673*4882a593Smuzhiyun 	radeon_dp_update_vs_emph(dp_info);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	udelay(400);
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* clock recovery loop */
678*4882a593Smuzhiyun 	clock_recovery = false;
679*4882a593Smuzhiyun 	dp_info->tries = 0;
680*4882a593Smuzhiyun 	voltage = 0xff;
681*4882a593Smuzhiyun 	while (1) {
682*4882a593Smuzhiyun 		drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 		if (drm_dp_dpcd_read_link_status(dp_info->aux,
685*4882a593Smuzhiyun 						 dp_info->link_status) <= 0) {
686*4882a593Smuzhiyun 			DRM_ERROR("displayport link status failed\n");
687*4882a593Smuzhiyun 			break;
688*4882a593Smuzhiyun 		}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
691*4882a593Smuzhiyun 			clock_recovery = true;
692*4882a593Smuzhiyun 			break;
693*4882a593Smuzhiyun 		}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 		for (i = 0; i < dp_info->dp_lane_count; i++) {
696*4882a593Smuzhiyun 			if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
697*4882a593Smuzhiyun 				break;
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 		if (i == dp_info->dp_lane_count) {
700*4882a593Smuzhiyun 			DRM_ERROR("clock recovery reached max voltage\n");
701*4882a593Smuzhiyun 			break;
702*4882a593Smuzhiyun 		}
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
705*4882a593Smuzhiyun 			++dp_info->tries;
706*4882a593Smuzhiyun 			if (dp_info->tries == 5) {
707*4882a593Smuzhiyun 				DRM_ERROR("clock recovery tried 5 times\n");
708*4882a593Smuzhiyun 				break;
709*4882a593Smuzhiyun 			}
710*4882a593Smuzhiyun 		} else
711*4882a593Smuzhiyun 			dp_info->tries = 0;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 		voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		/* Compute new train_set as requested by sink */
716*4882a593Smuzhiyun 		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 		radeon_dp_update_vs_emph(dp_info);
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 	if (!clock_recovery) {
721*4882a593Smuzhiyun 		DRM_ERROR("clock recovery failed\n");
722*4882a593Smuzhiyun 		return -1;
723*4882a593Smuzhiyun 	} else {
724*4882a593Smuzhiyun 		DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
725*4882a593Smuzhiyun 			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
726*4882a593Smuzhiyun 			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
727*4882a593Smuzhiyun 			  DP_TRAIN_PRE_EMPHASIS_SHIFT);
728*4882a593Smuzhiyun 		return 0;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
radeon_dp_link_train_ce(struct radeon_dp_link_train_info * dp_info)732*4882a593Smuzhiyun static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	bool channel_eq;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (dp_info->tp3_supported)
737*4882a593Smuzhiyun 		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
738*4882a593Smuzhiyun 	else
739*4882a593Smuzhiyun 		radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	/* channel equalization loop */
742*4882a593Smuzhiyun 	dp_info->tries = 0;
743*4882a593Smuzhiyun 	channel_eq = false;
744*4882a593Smuzhiyun 	while (1) {
745*4882a593Smuzhiyun 		drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		if (drm_dp_dpcd_read_link_status(dp_info->aux,
748*4882a593Smuzhiyun 						 dp_info->link_status) <= 0) {
749*4882a593Smuzhiyun 			DRM_ERROR("displayport link status failed\n");
750*4882a593Smuzhiyun 			break;
751*4882a593Smuzhiyun 		}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 		if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
754*4882a593Smuzhiyun 			channel_eq = true;
755*4882a593Smuzhiyun 			break;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		/* Try 5 times */
759*4882a593Smuzhiyun 		if (dp_info->tries > 5) {
760*4882a593Smuzhiyun 			DRM_ERROR("channel eq failed: 5 tries\n");
761*4882a593Smuzhiyun 			break;
762*4882a593Smuzhiyun 		}
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 		/* Compute new train_set as requested by sink */
765*4882a593Smuzhiyun 		dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 		radeon_dp_update_vs_emph(dp_info);
768*4882a593Smuzhiyun 		dp_info->tries++;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (!channel_eq) {
772*4882a593Smuzhiyun 		DRM_ERROR("channel eq failed\n");
773*4882a593Smuzhiyun 		return -1;
774*4882a593Smuzhiyun 	} else {
775*4882a593Smuzhiyun 		DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
776*4882a593Smuzhiyun 			  dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
777*4882a593Smuzhiyun 			  (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
778*4882a593Smuzhiyun 			  >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
779*4882a593Smuzhiyun 		return 0;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
radeon_dp_link_train(struct drm_encoder * encoder,struct drm_connector * connector)783*4882a593Smuzhiyun void radeon_dp_link_train(struct drm_encoder *encoder,
784*4882a593Smuzhiyun 			  struct drm_connector *connector)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct drm_device *dev = encoder->dev;
787*4882a593Smuzhiyun 	struct radeon_device *rdev = dev->dev_private;
788*4882a593Smuzhiyun 	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
789*4882a593Smuzhiyun 	struct radeon_encoder_atom_dig *dig;
790*4882a593Smuzhiyun 	struct radeon_connector *radeon_connector;
791*4882a593Smuzhiyun 	struct radeon_connector_atom_dig *dig_connector;
792*4882a593Smuzhiyun 	struct radeon_dp_link_train_info dp_info;
793*4882a593Smuzhiyun 	int index;
794*4882a593Smuzhiyun 	u8 tmp, frev, crev;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (!radeon_encoder->enc_priv)
797*4882a593Smuzhiyun 		return;
798*4882a593Smuzhiyun 	dig = radeon_encoder->enc_priv;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	radeon_connector = to_radeon_connector(connector);
801*4882a593Smuzhiyun 	if (!radeon_connector->con_priv)
802*4882a593Smuzhiyun 		return;
803*4882a593Smuzhiyun 	dig_connector = radeon_connector->con_priv;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
806*4882a593Smuzhiyun 	    (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
807*4882a593Smuzhiyun 		return;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* DPEncoderService newer than 1.1 can't program properly the
810*4882a593Smuzhiyun 	 * training pattern. When facing such version use the
811*4882a593Smuzhiyun 	 * DIGXEncoderControl (X== 1 | 2)
812*4882a593Smuzhiyun 	 */
813*4882a593Smuzhiyun 	dp_info.use_dpencoder = true;
814*4882a593Smuzhiyun 	index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
815*4882a593Smuzhiyun 	if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
816*4882a593Smuzhiyun 		if (crev > 1)
817*4882a593Smuzhiyun 			dp_info.use_dpencoder = false;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	dp_info.enc_id = 0;
821*4882a593Smuzhiyun 	if (dig->dig_encoder)
822*4882a593Smuzhiyun 		dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
823*4882a593Smuzhiyun 	else
824*4882a593Smuzhiyun 		dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
825*4882a593Smuzhiyun 	if (dig->linkb)
826*4882a593Smuzhiyun 		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
827*4882a593Smuzhiyun 	else
828*4882a593Smuzhiyun 		dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
831*4882a593Smuzhiyun 	    == 1) {
832*4882a593Smuzhiyun 		if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
833*4882a593Smuzhiyun 			dp_info.tp3_supported = true;
834*4882a593Smuzhiyun 		else
835*4882a593Smuzhiyun 			dp_info.tp3_supported = false;
836*4882a593Smuzhiyun 	} else {
837*4882a593Smuzhiyun 		dp_info.tp3_supported = false;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
841*4882a593Smuzhiyun 	dp_info.rdev = rdev;
842*4882a593Smuzhiyun 	dp_info.encoder = encoder;
843*4882a593Smuzhiyun 	dp_info.connector = connector;
844*4882a593Smuzhiyun 	dp_info.dp_lane_count = dig_connector->dp_lane_count;
845*4882a593Smuzhiyun 	dp_info.dp_clock = dig_connector->dp_clock;
846*4882a593Smuzhiyun 	dp_info.aux = &radeon_connector->ddc_bus->aux;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	if (radeon_dp_link_train_init(&dp_info))
849*4882a593Smuzhiyun 		goto done;
850*4882a593Smuzhiyun 	if (radeon_dp_link_train_cr(&dp_info))
851*4882a593Smuzhiyun 		goto done;
852*4882a593Smuzhiyun 	if (radeon_dp_link_train_ce(&dp_info))
853*4882a593Smuzhiyun 		goto done;
854*4882a593Smuzhiyun done:
855*4882a593Smuzhiyun 	if (radeon_dp_link_train_finish(&dp_info))
856*4882a593Smuzhiyun 		return;
857*4882a593Smuzhiyun }
858