1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun /*
4*4882a593Smuzhiyun * Versatile family (ARM reference designs) handling for the PL11x.
5*4882a593Smuzhiyun * This is based on code and know-how in the previous frame buffer
6*4882a593Smuzhiyun * driver in drivers/video/fbdev/amba-clcd.c:
7*4882a593Smuzhiyun * Copyright (C) 2001 ARM Limited, by David A Rusling
8*4882a593Smuzhiyun * Updated to 2.5 by Deep Blue Solutions Ltd.
9*4882a593Smuzhiyun * Major contributions and discoveries by Russell King.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/vexpress.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "pl111_versatile.h"
22*4882a593Smuzhiyun #include "pl111_drm.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static struct regmap *versatile_syscon_map;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun * We detect the different syscon types from the compatible strings.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun enum versatile_clcd {
30*4882a593Smuzhiyun INTEGRATOR_IMPD1,
31*4882a593Smuzhiyun INTEGRATOR_CLCD_CM,
32*4882a593Smuzhiyun VERSATILE_CLCD,
33*4882a593Smuzhiyun REALVIEW_CLCD_EB,
34*4882a593Smuzhiyun REALVIEW_CLCD_PB1176,
35*4882a593Smuzhiyun REALVIEW_CLCD_PB11MP,
36*4882a593Smuzhiyun REALVIEW_CLCD_PBA8,
37*4882a593Smuzhiyun REALVIEW_CLCD_PBX,
38*4882a593Smuzhiyun VEXPRESS_CLCD_V2M,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const struct of_device_id versatile_clcd_of_match[] = {
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun .compatible = "arm,core-module-integrator",
44*4882a593Smuzhiyun .data = (void *)INTEGRATOR_CLCD_CM,
45*4882a593Smuzhiyun },
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun .compatible = "arm,versatile-sysreg",
48*4882a593Smuzhiyun .data = (void *)VERSATILE_CLCD,
49*4882a593Smuzhiyun },
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun .compatible = "arm,realview-eb-syscon",
52*4882a593Smuzhiyun .data = (void *)REALVIEW_CLCD_EB,
53*4882a593Smuzhiyun },
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun .compatible = "arm,realview-pb1176-syscon",
56*4882a593Smuzhiyun .data = (void *)REALVIEW_CLCD_PB1176,
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun .compatible = "arm,realview-pb11mp-syscon",
60*4882a593Smuzhiyun .data = (void *)REALVIEW_CLCD_PB11MP,
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun .compatible = "arm,realview-pba8-syscon",
64*4882a593Smuzhiyun .data = (void *)REALVIEW_CLCD_PBA8,
65*4882a593Smuzhiyun },
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun .compatible = "arm,realview-pbx-syscon",
68*4882a593Smuzhiyun .data = (void *)REALVIEW_CLCD_PBX,
69*4882a593Smuzhiyun },
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun .compatible = "arm,vexpress-muxfpga",
72*4882a593Smuzhiyun .data = (void *)VEXPRESS_CLCD_V2M,
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun {},
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct of_device_id impd1_clcd_of_match[] = {
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun .compatible = "arm,im-pd1-syscon",
80*4882a593Smuzhiyun .data = (void *)INTEGRATOR_IMPD1,
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun {},
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Core module CLCD control on the Integrator/CP, bits
87*4882a593Smuzhiyun * 8 thru 19 of the CM_CONTROL register controls a bunch
88*4882a593Smuzhiyun * of CLCD settings.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun #define INTEGRATOR_HDR_CTRL_OFFSET 0x0C
91*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDBIASEN BIT(8)
92*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDBIASUP BIT(9)
93*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDBIASDN BIT(10)
94*4882a593Smuzhiyun /* Bits 11,12,13 controls the LCD or VGA bridge type */
95*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDMUX_LCD24 BIT(11)
96*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDMUX_SHARP (BIT(11)|BIT(12))
97*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDMUX_VGA555 BIT(13)
98*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCDMUX_VGA24 (BIT(11)|BIT(12)|BIT(13))
99*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD0_EN BIT(14)
100*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD1_EN BIT(15)
101*4882a593Smuzhiyun /* R/L flip on Sharp */
102*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD_STATIC1 BIT(16)
103*4882a593Smuzhiyun /* U/D flip on Sharp */
104*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD_STATIC2 BIT(17)
105*4882a593Smuzhiyun /* No connection on Sharp */
106*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD_STATIC BIT(18)
107*4882a593Smuzhiyun /* 0 = 24bit VGA, 1 = 18bit VGA */
108*4882a593Smuzhiyun #define INTEGRATOR_CLCD_LCD_N24BITEN BIT(19)
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define INTEGRATOR_CLCD_MASK GENMASK(19, 8)
111*4882a593Smuzhiyun
pl111_integrator_enable(struct drm_device * drm,u32 format)112*4882a593Smuzhiyun static void pl111_integrator_enable(struct drm_device *drm, u32 format)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun u32 val;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun dev_info(drm->dev, "enable Integrator CLCD connectors\n");
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* FIXME: really needed? */
119*4882a593Smuzhiyun val = INTEGRATOR_CLCD_LCD_STATIC1 | INTEGRATOR_CLCD_LCD_STATIC2 |
120*4882a593Smuzhiyun INTEGRATOR_CLCD_LCD0_EN | INTEGRATOR_CLCD_LCD1_EN;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun switch (format) {
123*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
124*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
125*4882a593Smuzhiyun /* 24bit formats */
126*4882a593Smuzhiyun val |= INTEGRATOR_CLCD_LCDMUX_VGA24;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case DRM_FORMAT_XBGR1555:
129*4882a593Smuzhiyun case DRM_FORMAT_XRGB1555:
130*4882a593Smuzhiyun /* Pseudocolor, RGB555, BGR555 */
131*4882a593Smuzhiyun val |= INTEGRATOR_CLCD_LCDMUX_VGA555;
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun default:
134*4882a593Smuzhiyun dev_err(drm->dev, "unhandled format on Integrator 0x%08x\n",
135*4882a593Smuzhiyun format);
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
140*4882a593Smuzhiyun INTEGRATOR_HDR_CTRL_OFFSET,
141*4882a593Smuzhiyun INTEGRATOR_CLCD_MASK,
142*4882a593Smuzhiyun val);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define IMPD1_CTRL_OFFSET 0x18
146*4882a593Smuzhiyun #define IMPD1_CTRL_DISP_LCD (0 << 0)
147*4882a593Smuzhiyun #define IMPD1_CTRL_DISP_VGA (1 << 0)
148*4882a593Smuzhiyun #define IMPD1_CTRL_DISP_LCD1 (2 << 0)
149*4882a593Smuzhiyun #define IMPD1_CTRL_DISP_ENABLE (1 << 2)
150*4882a593Smuzhiyun #define IMPD1_CTRL_DISP_MASK (7 << 0)
151*4882a593Smuzhiyun
pl111_impd1_enable(struct drm_device * drm,u32 format)152*4882a593Smuzhiyun static void pl111_impd1_enable(struct drm_device *drm, u32 format)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun u32 val;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun dev_info(drm->dev, "enable IM-PD1 CLCD connectors\n");
157*4882a593Smuzhiyun val = IMPD1_CTRL_DISP_VGA | IMPD1_CTRL_DISP_ENABLE;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
160*4882a593Smuzhiyun IMPD1_CTRL_OFFSET,
161*4882a593Smuzhiyun IMPD1_CTRL_DISP_MASK,
162*4882a593Smuzhiyun val);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
pl111_impd1_disable(struct drm_device * drm)165*4882a593Smuzhiyun static void pl111_impd1_disable(struct drm_device *drm)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun dev_info(drm->dev, "disable IM-PD1 CLCD connectors\n");
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
170*4882a593Smuzhiyun IMPD1_CTRL_OFFSET,
171*4882a593Smuzhiyun IMPD1_CTRL_DISP_MASK,
172*4882a593Smuzhiyun 0);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * This configuration register in the Versatile and RealView
177*4882a593Smuzhiyun * family is uniformly present but appears more and more
178*4882a593Smuzhiyun * unutilized starting with the RealView series.
179*4882a593Smuzhiyun */
180*4882a593Smuzhiyun #define SYS_CLCD 0x50
181*4882a593Smuzhiyun #define SYS_CLCD_MODE_MASK (BIT(0)|BIT(1))
182*4882a593Smuzhiyun #define SYS_CLCD_MODE_888 0
183*4882a593Smuzhiyun #define SYS_CLCD_MODE_5551 BIT(0)
184*4882a593Smuzhiyun #define SYS_CLCD_MODE_565_R_LSB BIT(1)
185*4882a593Smuzhiyun #define SYS_CLCD_MODE_565_B_LSB (BIT(0)|BIT(1))
186*4882a593Smuzhiyun #define SYS_CLCD_CONNECTOR_MASK (BIT(2)|BIT(3)|BIT(4)|BIT(5))
187*4882a593Smuzhiyun #define SYS_CLCD_NLCDIOON BIT(2)
188*4882a593Smuzhiyun #define SYS_CLCD_VDDPOSSWITCH BIT(3)
189*4882a593Smuzhiyun #define SYS_CLCD_PWR3V5SWITCH BIT(4)
190*4882a593Smuzhiyun #define SYS_CLCD_VDDNEGSWITCH BIT(5)
191*4882a593Smuzhiyun
pl111_versatile_disable(struct drm_device * drm)192*4882a593Smuzhiyun static void pl111_versatile_disable(struct drm_device *drm)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun dev_info(drm->dev, "disable Versatile CLCD connectors\n");
195*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
196*4882a593Smuzhiyun SYS_CLCD,
197*4882a593Smuzhiyun SYS_CLCD_CONNECTOR_MASK,
198*4882a593Smuzhiyun 0);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
pl111_versatile_enable(struct drm_device * drm,u32 format)201*4882a593Smuzhiyun static void pl111_versatile_enable(struct drm_device *drm, u32 format)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u32 val = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun dev_info(drm->dev, "enable Versatile CLCD connectors\n");
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun switch (format) {
208*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
209*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
210*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
211*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
212*4882a593Smuzhiyun val |= SYS_CLCD_MODE_888;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
215*4882a593Smuzhiyun val |= SYS_CLCD_MODE_565_R_LSB;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
218*4882a593Smuzhiyun val |= SYS_CLCD_MODE_565_B_LSB;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case DRM_FORMAT_ABGR1555:
221*4882a593Smuzhiyun case DRM_FORMAT_XBGR1555:
222*4882a593Smuzhiyun case DRM_FORMAT_ARGB1555:
223*4882a593Smuzhiyun case DRM_FORMAT_XRGB1555:
224*4882a593Smuzhiyun val |= SYS_CLCD_MODE_5551;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun default:
227*4882a593Smuzhiyun dev_err(drm->dev, "unhandled format on Versatile 0x%08x\n",
228*4882a593Smuzhiyun format);
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Set up the MUX */
233*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
234*4882a593Smuzhiyun SYS_CLCD,
235*4882a593Smuzhiyun SYS_CLCD_MODE_MASK,
236*4882a593Smuzhiyun val);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Then enable the display */
239*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
240*4882a593Smuzhiyun SYS_CLCD,
241*4882a593Smuzhiyun SYS_CLCD_CONNECTOR_MASK,
242*4882a593Smuzhiyun SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
pl111_realview_clcd_disable(struct drm_device * drm)245*4882a593Smuzhiyun static void pl111_realview_clcd_disable(struct drm_device *drm)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun dev_info(drm->dev, "disable RealView CLCD connectors\n");
248*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
249*4882a593Smuzhiyun SYS_CLCD,
250*4882a593Smuzhiyun SYS_CLCD_CONNECTOR_MASK,
251*4882a593Smuzhiyun 0);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
pl111_realview_clcd_enable(struct drm_device * drm,u32 format)254*4882a593Smuzhiyun static void pl111_realview_clcd_enable(struct drm_device *drm, u32 format)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun dev_info(drm->dev, "enable RealView CLCD connectors\n");
257*4882a593Smuzhiyun regmap_update_bits(versatile_syscon_map,
258*4882a593Smuzhiyun SYS_CLCD,
259*4882a593Smuzhiyun SYS_CLCD_CONNECTOR_MASK,
260*4882a593Smuzhiyun SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* PL110 pixel formats for Integrator, vanilla PL110 */
264*4882a593Smuzhiyun static const u32 pl110_integrator_pixel_formats[] = {
265*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
266*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
267*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
268*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
269*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
270*4882a593Smuzhiyun DRM_FORMAT_XBGR1555,
271*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
272*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Extended PL110 pixel formats for Integrator and Versatile */
276*4882a593Smuzhiyun static const u32 pl110_versatile_pixel_formats[] = {
277*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
278*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
279*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
280*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
281*4882a593Smuzhiyun DRM_FORMAT_BGR565, /* Uses external PLD */
282*4882a593Smuzhiyun DRM_FORMAT_RGB565, /* Uses external PLD */
283*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
284*4882a593Smuzhiyun DRM_FORMAT_XBGR1555,
285*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
286*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun static const u32 pl111_realview_pixel_formats[] = {
290*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
291*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
292*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
293*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
294*4882a593Smuzhiyun DRM_FORMAT_BGR565,
295*4882a593Smuzhiyun DRM_FORMAT_RGB565,
296*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
297*4882a593Smuzhiyun DRM_FORMAT_XBGR1555,
298*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
299*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
300*4882a593Smuzhiyun DRM_FORMAT_ABGR4444,
301*4882a593Smuzhiyun DRM_FORMAT_XBGR4444,
302*4882a593Smuzhiyun DRM_FORMAT_ARGB4444,
303*4882a593Smuzhiyun DRM_FORMAT_XRGB4444,
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * The Integrator variant is a PL110 with a bunch of broken, or not
308*4882a593Smuzhiyun * yet implemented features
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun static const struct pl111_variant_data pl110_integrator = {
311*4882a593Smuzhiyun .name = "PL110 Integrator",
312*4882a593Smuzhiyun .is_pl110 = true,
313*4882a593Smuzhiyun .broken_clockdivider = true,
314*4882a593Smuzhiyun .broken_vblank = true,
315*4882a593Smuzhiyun .formats = pl110_integrator_pixel_formats,
316*4882a593Smuzhiyun .nformats = ARRAY_SIZE(pl110_integrator_pixel_formats),
317*4882a593Smuzhiyun .fb_bpp = 16,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * The IM-PD1 variant is a PL110 with a bunch of broken, or not
322*4882a593Smuzhiyun * yet implemented features
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun static const struct pl111_variant_data pl110_impd1 = {
325*4882a593Smuzhiyun .name = "PL110 IM-PD1",
326*4882a593Smuzhiyun .is_pl110 = true,
327*4882a593Smuzhiyun .broken_clockdivider = true,
328*4882a593Smuzhiyun .broken_vblank = true,
329*4882a593Smuzhiyun .formats = pl110_integrator_pixel_formats,
330*4882a593Smuzhiyun .nformats = ARRAY_SIZE(pl110_integrator_pixel_formats),
331*4882a593Smuzhiyun .fb_bpp = 16,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun * This is the in-between PL110 variant found in the ARM Versatile,
336*4882a593Smuzhiyun * supporting RGB565/BGR565
337*4882a593Smuzhiyun */
338*4882a593Smuzhiyun static const struct pl111_variant_data pl110_versatile = {
339*4882a593Smuzhiyun .name = "PL110 Versatile",
340*4882a593Smuzhiyun .is_pl110 = true,
341*4882a593Smuzhiyun .external_bgr = true,
342*4882a593Smuzhiyun .formats = pl110_versatile_pixel_formats,
343*4882a593Smuzhiyun .nformats = ARRAY_SIZE(pl110_versatile_pixel_formats),
344*4882a593Smuzhiyun .fb_bpp = 16,
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun * RealView PL111 variant, the only real difference from the vanilla
349*4882a593Smuzhiyun * PL111 is that we select 16bpp framebuffer by default to be able
350*4882a593Smuzhiyun * to get 1024x768 without saturating the memory bus.
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun static const struct pl111_variant_data pl111_realview = {
353*4882a593Smuzhiyun .name = "PL111 RealView",
354*4882a593Smuzhiyun .formats = pl111_realview_pixel_formats,
355*4882a593Smuzhiyun .nformats = ARRAY_SIZE(pl111_realview_pixel_formats),
356*4882a593Smuzhiyun .fb_bpp = 16,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * Versatile Express PL111 variant, again we just push the maximum
361*4882a593Smuzhiyun * BPP to 16 to be able to get 1024x768 without saturating the memory
362*4882a593Smuzhiyun * bus. The clockdivider also seems broken on the Versatile Express.
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun static const struct pl111_variant_data pl111_vexpress = {
365*4882a593Smuzhiyun .name = "PL111 Versatile Express",
366*4882a593Smuzhiyun .formats = pl111_realview_pixel_formats,
367*4882a593Smuzhiyun .nformats = ARRAY_SIZE(pl111_realview_pixel_formats),
368*4882a593Smuzhiyun .fb_bpp = 16,
369*4882a593Smuzhiyun .broken_clockdivider = true,
370*4882a593Smuzhiyun };
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun #define VEXPRESS_FPGAMUX_MOTHERBOARD 0x00
373*4882a593Smuzhiyun #define VEXPRESS_FPGAMUX_DAUGHTERBOARD_1 0x01
374*4882a593Smuzhiyun #define VEXPRESS_FPGAMUX_DAUGHTERBOARD_2 0x02
375*4882a593Smuzhiyun
pl111_vexpress_clcd_init(struct device * dev,struct device_node * np,struct pl111_drm_dev_private * priv)376*4882a593Smuzhiyun static int pl111_vexpress_clcd_init(struct device *dev, struct device_node *np,
377*4882a593Smuzhiyun struct pl111_drm_dev_private *priv)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct platform_device *pdev;
380*4882a593Smuzhiyun struct device_node *root;
381*4882a593Smuzhiyun struct device_node *child;
382*4882a593Smuzhiyun struct device_node *ct_clcd = NULL;
383*4882a593Smuzhiyun struct regmap *map;
384*4882a593Smuzhiyun bool has_coretile_clcd = false;
385*4882a593Smuzhiyun bool has_coretile_hdlcd = false;
386*4882a593Smuzhiyun bool mux_motherboard = true;
387*4882a593Smuzhiyun u32 val;
388*4882a593Smuzhiyun int ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_VEXPRESS_CONFIG))
391*4882a593Smuzhiyun return -ENODEV;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * Check if we have a CLCD or HDLCD on the core tile by checking if a
395*4882a593Smuzhiyun * CLCD or HDLCD is available in the root of the device tree.
396*4882a593Smuzhiyun */
397*4882a593Smuzhiyun root = of_find_node_by_path("/");
398*4882a593Smuzhiyun if (!root)
399*4882a593Smuzhiyun return -EINVAL;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun for_each_available_child_of_node(root, child) {
402*4882a593Smuzhiyun if (of_device_is_compatible(child, "arm,pl111")) {
403*4882a593Smuzhiyun has_coretile_clcd = true;
404*4882a593Smuzhiyun ct_clcd = child;
405*4882a593Smuzhiyun of_node_put(child);
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun if (of_device_is_compatible(child, "arm,hdlcd")) {
409*4882a593Smuzhiyun has_coretile_hdlcd = true;
410*4882a593Smuzhiyun of_node_put(child);
411*4882a593Smuzhiyun break;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun of_node_put(root);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /*
418*4882a593Smuzhiyun * If there is a coretile HDLCD and it has a driver,
419*4882a593Smuzhiyun * do not mux the CLCD on the motherboard to the DVI.
420*4882a593Smuzhiyun */
421*4882a593Smuzhiyun if (has_coretile_hdlcd && IS_ENABLED(CONFIG_DRM_HDLCD))
422*4882a593Smuzhiyun mux_motherboard = false;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * On the Vexpress CA9 we let the CLCD on the coretile
426*4882a593Smuzhiyun * take precedence, so also in this case do not mux the
427*4882a593Smuzhiyun * motherboard to the DVI.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun if (has_coretile_clcd)
430*4882a593Smuzhiyun mux_motherboard = false;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun if (mux_motherboard) {
433*4882a593Smuzhiyun dev_info(dev, "DVI muxed to motherboard CLCD\n");
434*4882a593Smuzhiyun val = VEXPRESS_FPGAMUX_MOTHERBOARD;
435*4882a593Smuzhiyun } else if (ct_clcd == dev->of_node) {
436*4882a593Smuzhiyun dev_info(dev,
437*4882a593Smuzhiyun "DVI muxed to daughterboard 1 (core tile) CLCD\n");
438*4882a593Smuzhiyun val = VEXPRESS_FPGAMUX_DAUGHTERBOARD_1;
439*4882a593Smuzhiyun } else {
440*4882a593Smuzhiyun dev_info(dev, "core tile graphics present\n");
441*4882a593Smuzhiyun dev_info(dev, "this device will be deactivated\n");
442*4882a593Smuzhiyun return -ENODEV;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* Call into deep Vexpress configuration API */
446*4882a593Smuzhiyun pdev = of_find_device_by_node(np);
447*4882a593Smuzhiyun if (!pdev) {
448*4882a593Smuzhiyun dev_err(dev, "can't find the sysreg device, deferring\n");
449*4882a593Smuzhiyun return -EPROBE_DEFER;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun map = devm_regmap_init_vexpress_config(&pdev->dev);
453*4882a593Smuzhiyun if (IS_ERR(map)) {
454*4882a593Smuzhiyun platform_device_put(pdev);
455*4882a593Smuzhiyun return PTR_ERR(map);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun ret = regmap_write(map, 0, val);
459*4882a593Smuzhiyun platform_device_put(pdev);
460*4882a593Smuzhiyun if (ret) {
461*4882a593Smuzhiyun dev_err(dev, "error setting DVI muxmode\n");
462*4882a593Smuzhiyun return -ENODEV;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun priv->variant = &pl111_vexpress;
466*4882a593Smuzhiyun dev_info(dev, "initializing Versatile Express PL111\n");
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
pl111_versatile_init(struct device * dev,struct pl111_drm_dev_private * priv)471*4882a593Smuzhiyun int pl111_versatile_init(struct device *dev, struct pl111_drm_dev_private *priv)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun const struct of_device_id *clcd_id;
474*4882a593Smuzhiyun enum versatile_clcd versatile_clcd_type;
475*4882a593Smuzhiyun struct device_node *np;
476*4882a593Smuzhiyun struct regmap *map;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun np = of_find_matching_node_and_match(NULL, versatile_clcd_of_match,
479*4882a593Smuzhiyun &clcd_id);
480*4882a593Smuzhiyun if (!np) {
481*4882a593Smuzhiyun /* Non-ARM reference designs, just bail out */
482*4882a593Smuzhiyun return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun versatile_clcd_type = (enum versatile_clcd)clcd_id->data;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* Versatile Express special handling */
488*4882a593Smuzhiyun if (versatile_clcd_type == VEXPRESS_CLCD_V2M) {
489*4882a593Smuzhiyun int ret = pl111_vexpress_clcd_init(dev, np, priv);
490*4882a593Smuzhiyun of_node_put(np);
491*4882a593Smuzhiyun if (ret)
492*4882a593Smuzhiyun dev_err(dev, "Versatile Express init failed - %d", ret);
493*4882a593Smuzhiyun return ret;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun * On the Integrator, check if we should use the IM-PD1 instead,
498*4882a593Smuzhiyun * if we find it, it will take precedence. This is on the Integrator/AP
499*4882a593Smuzhiyun * which only has this option for PL110 graphics.
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun if (versatile_clcd_type == INTEGRATOR_CLCD_CM) {
502*4882a593Smuzhiyun np = of_find_matching_node_and_match(NULL, impd1_clcd_of_match,
503*4882a593Smuzhiyun &clcd_id);
504*4882a593Smuzhiyun if (np)
505*4882a593Smuzhiyun versatile_clcd_type = (enum versatile_clcd)clcd_id->data;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun map = syscon_node_to_regmap(np);
509*4882a593Smuzhiyun of_node_put(np);
510*4882a593Smuzhiyun if (IS_ERR(map)) {
511*4882a593Smuzhiyun dev_err(dev, "no Versatile syscon regmap\n");
512*4882a593Smuzhiyun return PTR_ERR(map);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun switch (versatile_clcd_type) {
516*4882a593Smuzhiyun case INTEGRATOR_CLCD_CM:
517*4882a593Smuzhiyun versatile_syscon_map = map;
518*4882a593Smuzhiyun priv->variant = &pl110_integrator;
519*4882a593Smuzhiyun priv->variant_display_enable = pl111_integrator_enable;
520*4882a593Smuzhiyun dev_info(dev, "set up callbacks for Integrator PL110\n");
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun case INTEGRATOR_IMPD1:
523*4882a593Smuzhiyun versatile_syscon_map = map;
524*4882a593Smuzhiyun priv->variant = &pl110_impd1;
525*4882a593Smuzhiyun priv->variant_display_enable = pl111_impd1_enable;
526*4882a593Smuzhiyun priv->variant_display_disable = pl111_impd1_disable;
527*4882a593Smuzhiyun dev_info(dev, "set up callbacks for IM-PD1 PL110\n");
528*4882a593Smuzhiyun break;
529*4882a593Smuzhiyun case VERSATILE_CLCD:
530*4882a593Smuzhiyun versatile_syscon_map = map;
531*4882a593Smuzhiyun /* This can do RGB565 with external PLD */
532*4882a593Smuzhiyun priv->variant = &pl110_versatile;
533*4882a593Smuzhiyun priv->variant_display_enable = pl111_versatile_enable;
534*4882a593Smuzhiyun priv->variant_display_disable = pl111_versatile_disable;
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * The Versatile has a variant halfway between PL110
537*4882a593Smuzhiyun * and PL111 where these two registers have already been
538*4882a593Smuzhiyun * swapped.
539*4882a593Smuzhiyun */
540*4882a593Smuzhiyun priv->ienb = CLCD_PL111_IENB;
541*4882a593Smuzhiyun priv->ctrl = CLCD_PL111_CNTL;
542*4882a593Smuzhiyun dev_info(dev, "set up callbacks for Versatile PL110\n");
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case REALVIEW_CLCD_EB:
545*4882a593Smuzhiyun case REALVIEW_CLCD_PB1176:
546*4882a593Smuzhiyun case REALVIEW_CLCD_PB11MP:
547*4882a593Smuzhiyun case REALVIEW_CLCD_PBA8:
548*4882a593Smuzhiyun case REALVIEW_CLCD_PBX:
549*4882a593Smuzhiyun versatile_syscon_map = map;
550*4882a593Smuzhiyun priv->variant = &pl111_realview;
551*4882a593Smuzhiyun priv->variant_display_enable = pl111_realview_clcd_enable;
552*4882a593Smuzhiyun priv->variant_display_disable = pl111_realview_clcd_disable;
553*4882a593Smuzhiyun dev_info(dev, "set up callbacks for RealView PL111\n");
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun default:
556*4882a593Smuzhiyun dev_info(dev, "unknown Versatile system controller\n");
557*4882a593Smuzhiyun break;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pl111_versatile_init);
563