1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright 2018 Marty E. Plummer <hanetzer@startmail.com> */
3*4882a593Smuzhiyun /* Copyright 2019 Linaro, Ltd., Rob Herring <robh@kernel.org> */
4*4882a593Smuzhiyun /* Copyright 2019 Collabora ltd. */
5*4882a593Smuzhiyun #include <linux/bitfield.h>
6*4882a593Smuzhiyun #include <linux/bitmap.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "panfrost_device.h"
16*4882a593Smuzhiyun #include "panfrost_features.h"
17*4882a593Smuzhiyun #include "panfrost_issues.h"
18*4882a593Smuzhiyun #include "panfrost_gpu.h"
19*4882a593Smuzhiyun #include "panfrost_perfcnt.h"
20*4882a593Smuzhiyun #include "panfrost_regs.h"
21*4882a593Smuzhiyun
panfrost_gpu_irq_handler(int irq,void * data)22*4882a593Smuzhiyun static irqreturn_t panfrost_gpu_irq_handler(int irq, void *data)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun struct panfrost_device *pfdev = data;
25*4882a593Smuzhiyun u32 state = gpu_read(pfdev, GPU_INT_STAT);
26*4882a593Smuzhiyun u32 fault_status = gpu_read(pfdev, GPU_FAULT_STATUS);
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun if (!state)
29*4882a593Smuzhiyun return IRQ_NONE;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun if (state & GPU_IRQ_MASK_ERROR) {
32*4882a593Smuzhiyun u64 address = (u64) gpu_read(pfdev, GPU_FAULT_ADDRESS_HI) << 32;
33*4882a593Smuzhiyun address |= gpu_read(pfdev, GPU_FAULT_ADDRESS_LO);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun dev_warn(pfdev->dev, "GPU Fault 0x%08x (%s) at 0x%016llx\n",
36*4882a593Smuzhiyun fault_status & 0xFF, panfrost_exception_name(pfdev, fault_status),
37*4882a593Smuzhiyun address);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (state & GPU_IRQ_MULTIPLE_FAULT)
40*4882a593Smuzhiyun dev_warn(pfdev->dev, "There were multiple GPU faults - some have not been reported\n");
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_MASK, 0);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (state & GPU_IRQ_PERFCNT_SAMPLE_COMPLETED)
46*4882a593Smuzhiyun panfrost_perfcnt_sample_done(pfdev);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (state & GPU_IRQ_CLEAN_CACHES_COMPLETED)
49*4882a593Smuzhiyun panfrost_perfcnt_clean_cache_done(pfdev);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_CLEAR, state);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return IRQ_HANDLED;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
panfrost_gpu_soft_reset(struct panfrost_device * pfdev)56*4882a593Smuzhiyun int panfrost_gpu_soft_reset(struct panfrost_device *pfdev)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun int ret;
59*4882a593Smuzhiyun u32 val;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_MASK, 0);
62*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_CLEAR, GPU_IRQ_RESET_COMPLETED);
63*4882a593Smuzhiyun gpu_write(pfdev, GPU_CMD, GPU_CMD_SOFT_RESET);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(pfdev->iomem + GPU_INT_RAWSTAT,
66*4882a593Smuzhiyun val, val & GPU_IRQ_RESET_COMPLETED, 100, 10000);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (ret) {
69*4882a593Smuzhiyun dev_err(pfdev->dev, "gpu soft reset timed out\n");
70*4882a593Smuzhiyun return ret;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_CLEAR, GPU_IRQ_MASK_ALL);
74*4882a593Smuzhiyun gpu_write(pfdev, GPU_INT_MASK, GPU_IRQ_MASK_ALL);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
panfrost_gpu_amlogic_quirk(struct panfrost_device * pfdev)79*4882a593Smuzhiyun void panfrost_gpu_amlogic_quirk(struct panfrost_device *pfdev)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * The Amlogic integrated Mali-T820, Mali-G31 & Mali-G52 needs
83*4882a593Smuzhiyun * these undocumented bits in GPU_PWR_OVERRIDE1 to be set in order
84*4882a593Smuzhiyun * to operate correctly.
85*4882a593Smuzhiyun */
86*4882a593Smuzhiyun gpu_write(pfdev, GPU_PWR_KEY, GPU_PWR_KEY_UNLOCK);
87*4882a593Smuzhiyun gpu_write(pfdev, GPU_PWR_OVERRIDE1, 0xfff | (0x20 << 16));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
panfrost_gpu_init_quirks(struct panfrost_device * pfdev)90*4882a593Smuzhiyun static void panfrost_gpu_init_quirks(struct panfrost_device *pfdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun u32 quirks = 0;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (panfrost_has_hw_issue(pfdev, HW_ISSUE_8443) ||
95*4882a593Smuzhiyun panfrost_has_hw_issue(pfdev, HW_ISSUE_11035))
96*4882a593Smuzhiyun quirks |= SC_LS_PAUSEBUFFER_DISABLE;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (panfrost_has_hw_issue(pfdev, HW_ISSUE_10327))
99*4882a593Smuzhiyun quirks |= SC_SDC_DISABLE_OQ_DISCARD;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (panfrost_has_hw_issue(pfdev, HW_ISSUE_10797))
102*4882a593Smuzhiyun quirks |= SC_ENABLE_TEXGRD_FLAGS;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (!panfrost_has_hw_issue(pfdev, GPUCORE_1619)) {
105*4882a593Smuzhiyun if (panfrost_model_cmp(pfdev, 0x750) < 0) /* T60x, T62x, T72x */
106*4882a593Smuzhiyun quirks |= SC_LS_ATTR_CHECK_DISABLE;
107*4882a593Smuzhiyun else if (panfrost_model_cmp(pfdev, 0x880) <= 0) /* T76x, T8xx */
108*4882a593Smuzhiyun quirks |= SC_LS_ALLOW_ATTR_TYPES;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (panfrost_has_hw_feature(pfdev, HW_FEATURE_TLS_HASHING))
112*4882a593Smuzhiyun quirks |= SC_TLS_HASH_ENABLE;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (quirks)
115*4882a593Smuzhiyun gpu_write(pfdev, GPU_SHADER_CONFIG, quirks);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun quirks = gpu_read(pfdev, GPU_TILER_CONFIG);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Set tiler clock gate override if required */
121*4882a593Smuzhiyun if (panfrost_has_hw_issue(pfdev, HW_ISSUE_T76X_3953))
122*4882a593Smuzhiyun quirks |= TC_CLOCK_GATE_OVERRIDE;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun gpu_write(pfdev, GPU_TILER_CONFIG, quirks);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun quirks = gpu_read(pfdev, GPU_L2_MMU_CONFIG);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Limit read & write ID width for AXI */
130*4882a593Smuzhiyun if (panfrost_has_hw_feature(pfdev, HW_FEATURE_3BIT_EXT_RW_L2_MMU_CONFIG))
131*4882a593Smuzhiyun quirks &= ~(L2_MMU_CONFIG_3BIT_LIMIT_EXTERNAL_READS |
132*4882a593Smuzhiyun L2_MMU_CONFIG_3BIT_LIMIT_EXTERNAL_WRITES);
133*4882a593Smuzhiyun else
134*4882a593Smuzhiyun quirks &= ~(L2_MMU_CONFIG_LIMIT_EXTERNAL_READS |
135*4882a593Smuzhiyun L2_MMU_CONFIG_LIMIT_EXTERNAL_WRITES);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun gpu_write(pfdev, GPU_L2_MMU_CONFIG, quirks);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun quirks = 0;
140*4882a593Smuzhiyun if ((panfrost_model_eq(pfdev, 0x860) || panfrost_model_eq(pfdev, 0x880)) &&
141*4882a593Smuzhiyun pfdev->features.revision >= 0x2000)
142*4882a593Smuzhiyun quirks |= JM_MAX_JOB_THROTTLE_LIMIT << JM_JOB_THROTTLE_LIMIT_SHIFT;
143*4882a593Smuzhiyun else if (panfrost_model_eq(pfdev, 0x6000) &&
144*4882a593Smuzhiyun pfdev->features.coherency_features == COHERENCY_ACE)
145*4882a593Smuzhiyun quirks |= (COHERENCY_ACE_LITE | COHERENCY_ACE) <<
146*4882a593Smuzhiyun JM_FORCE_COHERENCY_FEATURES_SHIFT;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (quirks)
149*4882a593Smuzhiyun gpu_write(pfdev, GPU_JM_CONFIG, quirks);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Here goes platform specific quirks */
152*4882a593Smuzhiyun if (pfdev->comp->vendor_quirk)
153*4882a593Smuzhiyun pfdev->comp->vendor_quirk(pfdev);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun #define MAX_HW_REVS 6
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct panfrost_model {
159*4882a593Smuzhiyun const char *name;
160*4882a593Smuzhiyun u32 id;
161*4882a593Smuzhiyun u32 id_mask;
162*4882a593Smuzhiyun u64 features;
163*4882a593Smuzhiyun u64 issues;
164*4882a593Smuzhiyun struct {
165*4882a593Smuzhiyun u32 revision;
166*4882a593Smuzhiyun u64 issues;
167*4882a593Smuzhiyun } revs[MAX_HW_REVS];
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #define GPU_MODEL(_name, _id, ...) \
171*4882a593Smuzhiyun {\
172*4882a593Smuzhiyun .name = __stringify(_name), \
173*4882a593Smuzhiyun .id = _id, \
174*4882a593Smuzhiyun .features = hw_features_##_name, \
175*4882a593Smuzhiyun .issues = hw_issues_##_name, \
176*4882a593Smuzhiyun .revs = { __VA_ARGS__ }, \
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun #define GPU_REV_EXT(name, _rev, _p, _s, stat) \
180*4882a593Smuzhiyun {\
181*4882a593Smuzhiyun .revision = (_rev) << 12 | (_p) << 4 | (_s), \
182*4882a593Smuzhiyun .issues = hw_issues_##name##_r##_rev##p##_p##stat, \
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun #define GPU_REV(name, r, p) GPU_REV_EXT(name, r, p, 0, )
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static const struct panfrost_model gpu_models[] = {
187*4882a593Smuzhiyun /* T60x has an oddball version */
188*4882a593Smuzhiyun GPU_MODEL(t600, 0x600,
189*4882a593Smuzhiyun GPU_REV_EXT(t600, 0, 0, 1, _15dev0)),
190*4882a593Smuzhiyun GPU_MODEL(t620, 0x620,
191*4882a593Smuzhiyun GPU_REV(t620, 0, 1), GPU_REV(t620, 1, 0)),
192*4882a593Smuzhiyun GPU_MODEL(t720, 0x720),
193*4882a593Smuzhiyun GPU_MODEL(t760, 0x750,
194*4882a593Smuzhiyun GPU_REV(t760, 0, 0), GPU_REV(t760, 0, 1),
195*4882a593Smuzhiyun GPU_REV_EXT(t760, 0, 1, 0, _50rel0),
196*4882a593Smuzhiyun GPU_REV(t760, 0, 2), GPU_REV(t760, 0, 3)),
197*4882a593Smuzhiyun GPU_MODEL(t820, 0x820),
198*4882a593Smuzhiyun GPU_MODEL(t830, 0x830),
199*4882a593Smuzhiyun GPU_MODEL(t860, 0x860),
200*4882a593Smuzhiyun GPU_MODEL(t880, 0x880),
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun GPU_MODEL(g71, 0x6000,
203*4882a593Smuzhiyun GPU_REV_EXT(g71, 0, 0, 1, _05dev0)),
204*4882a593Smuzhiyun GPU_MODEL(g72, 0x6001),
205*4882a593Smuzhiyun GPU_MODEL(g51, 0x7000),
206*4882a593Smuzhiyun GPU_MODEL(g76, 0x7001),
207*4882a593Smuzhiyun GPU_MODEL(g52, 0x7002),
208*4882a593Smuzhiyun GPU_MODEL(g31, 0x7003,
209*4882a593Smuzhiyun GPU_REV(g31, 1, 0)),
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
panfrost_gpu_init_features(struct panfrost_device * pfdev)212*4882a593Smuzhiyun static void panfrost_gpu_init_features(struct panfrost_device *pfdev)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun u32 gpu_id, num_js, major, minor, status, rev;
215*4882a593Smuzhiyun const char *name = "unknown";
216*4882a593Smuzhiyun u64 hw_feat = 0;
217*4882a593Smuzhiyun u64 hw_issues = hw_issues_all;
218*4882a593Smuzhiyun const struct panfrost_model *model;
219*4882a593Smuzhiyun int i;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun pfdev->features.l2_features = gpu_read(pfdev, GPU_L2_FEATURES);
222*4882a593Smuzhiyun pfdev->features.core_features = gpu_read(pfdev, GPU_CORE_FEATURES);
223*4882a593Smuzhiyun pfdev->features.tiler_features = gpu_read(pfdev, GPU_TILER_FEATURES);
224*4882a593Smuzhiyun pfdev->features.mem_features = gpu_read(pfdev, GPU_MEM_FEATURES);
225*4882a593Smuzhiyun pfdev->features.mmu_features = gpu_read(pfdev, GPU_MMU_FEATURES);
226*4882a593Smuzhiyun pfdev->features.thread_features = gpu_read(pfdev, GPU_THREAD_FEATURES);
227*4882a593Smuzhiyun pfdev->features.max_threads = gpu_read(pfdev, GPU_THREAD_MAX_THREADS);
228*4882a593Smuzhiyun pfdev->features.thread_max_workgroup_sz = gpu_read(pfdev, GPU_THREAD_MAX_WORKGROUP_SIZE);
229*4882a593Smuzhiyun pfdev->features.thread_max_barrier_sz = gpu_read(pfdev, GPU_THREAD_MAX_BARRIER_SIZE);
230*4882a593Smuzhiyun pfdev->features.coherency_features = gpu_read(pfdev, GPU_COHERENCY_FEATURES);
231*4882a593Smuzhiyun for (i = 0; i < 4; i++)
232*4882a593Smuzhiyun pfdev->features.texture_features[i] = gpu_read(pfdev, GPU_TEXTURE_FEATURES(i));
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun pfdev->features.as_present = gpu_read(pfdev, GPU_AS_PRESENT);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun pfdev->features.js_present = gpu_read(pfdev, GPU_JS_PRESENT);
237*4882a593Smuzhiyun num_js = hweight32(pfdev->features.js_present);
238*4882a593Smuzhiyun for (i = 0; i < num_js; i++)
239*4882a593Smuzhiyun pfdev->features.js_features[i] = gpu_read(pfdev, GPU_JS_FEATURES(i));
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun pfdev->features.shader_present = gpu_read(pfdev, GPU_SHADER_PRESENT_LO);
242*4882a593Smuzhiyun pfdev->features.shader_present |= (u64)gpu_read(pfdev, GPU_SHADER_PRESENT_HI) << 32;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun pfdev->features.tiler_present = gpu_read(pfdev, GPU_TILER_PRESENT_LO);
245*4882a593Smuzhiyun pfdev->features.tiler_present |= (u64)gpu_read(pfdev, GPU_TILER_PRESENT_HI) << 32;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun pfdev->features.l2_present = gpu_read(pfdev, GPU_L2_PRESENT_LO);
248*4882a593Smuzhiyun pfdev->features.l2_present |= (u64)gpu_read(pfdev, GPU_L2_PRESENT_HI) << 32;
249*4882a593Smuzhiyun pfdev->features.nr_core_groups = hweight64(pfdev->features.l2_present);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun pfdev->features.stack_present = gpu_read(pfdev, GPU_STACK_PRESENT_LO);
252*4882a593Smuzhiyun pfdev->features.stack_present |= (u64)gpu_read(pfdev, GPU_STACK_PRESENT_HI) << 32;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun pfdev->features.thread_tls_alloc = gpu_read(pfdev, GPU_THREAD_TLS_ALLOC);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun gpu_id = gpu_read(pfdev, GPU_ID);
257*4882a593Smuzhiyun pfdev->features.revision = gpu_id & 0xffff;
258*4882a593Smuzhiyun pfdev->features.id = gpu_id >> 16;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* The T60x has an oddball ID value. Fix it up to the standard Midgard
261*4882a593Smuzhiyun * format so we (and userspace) don't have to special case it.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun if (pfdev->features.id == 0x6956)
264*4882a593Smuzhiyun pfdev->features.id = 0x0600;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun major = (pfdev->features.revision >> 12) & 0xf;
267*4882a593Smuzhiyun minor = (pfdev->features.revision >> 4) & 0xff;
268*4882a593Smuzhiyun status = pfdev->features.revision & 0xf;
269*4882a593Smuzhiyun rev = pfdev->features.revision;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun gpu_id = pfdev->features.id;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun for (model = gpu_models; model->name; model++) {
274*4882a593Smuzhiyun int best = -1;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (!panfrost_model_eq(pfdev, model->id))
277*4882a593Smuzhiyun continue;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun name = model->name;
280*4882a593Smuzhiyun hw_feat = model->features;
281*4882a593Smuzhiyun hw_issues |= model->issues;
282*4882a593Smuzhiyun for (i = 0; i < MAX_HW_REVS; i++) {
283*4882a593Smuzhiyun if (model->revs[i].revision == rev) {
284*4882a593Smuzhiyun best = i;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun } else if (model->revs[i].revision == (rev & ~0xf))
287*4882a593Smuzhiyun best = i;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (best >= 0)
291*4882a593Smuzhiyun hw_issues |= model->revs[best].issues;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun break;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun bitmap_from_u64(pfdev->features.hw_features, hw_feat);
297*4882a593Smuzhiyun bitmap_from_u64(pfdev->features.hw_issues, hw_issues);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun dev_info(pfdev->dev, "mali-%s id 0x%x major 0x%x minor 0x%x status 0x%x",
300*4882a593Smuzhiyun name, gpu_id, major, minor, status);
301*4882a593Smuzhiyun dev_info(pfdev->dev, "features: %64pb, issues: %64pb",
302*4882a593Smuzhiyun pfdev->features.hw_features,
303*4882a593Smuzhiyun pfdev->features.hw_issues);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun dev_info(pfdev->dev, "Features: L2:0x%08x Shader:0x%08x Tiler:0x%08x Mem:0x%0x MMU:0x%08x AS:0x%x JS:0x%x",
306*4882a593Smuzhiyun pfdev->features.l2_features,
307*4882a593Smuzhiyun pfdev->features.core_features,
308*4882a593Smuzhiyun pfdev->features.tiler_features,
309*4882a593Smuzhiyun pfdev->features.mem_features,
310*4882a593Smuzhiyun pfdev->features.mmu_features,
311*4882a593Smuzhiyun pfdev->features.as_present,
312*4882a593Smuzhiyun pfdev->features.js_present);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun dev_info(pfdev->dev, "shader_present=0x%0llx l2_present=0x%0llx",
315*4882a593Smuzhiyun pfdev->features.shader_present, pfdev->features.l2_present);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
panfrost_gpu_power_on(struct panfrost_device * pfdev)318*4882a593Smuzhiyun void panfrost_gpu_power_on(struct panfrost_device *pfdev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun int ret;
321*4882a593Smuzhiyun u32 val;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun panfrost_gpu_init_quirks(pfdev);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Just turn on everything for now */
326*4882a593Smuzhiyun gpu_write(pfdev, L2_PWRON_LO, pfdev->features.l2_present);
327*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(pfdev->iomem + L2_READY_LO,
328*4882a593Smuzhiyun val, val == pfdev->features.l2_present, 100, 20000);
329*4882a593Smuzhiyun if (ret)
330*4882a593Smuzhiyun dev_err(pfdev->dev, "error powering up gpu L2");
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun gpu_write(pfdev, SHADER_PWRON_LO, pfdev->features.shader_present);
333*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(pfdev->iomem + SHADER_READY_LO,
334*4882a593Smuzhiyun val, val == pfdev->features.shader_present, 100, 20000);
335*4882a593Smuzhiyun if (ret)
336*4882a593Smuzhiyun dev_err(pfdev->dev, "error powering up gpu shader");
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun gpu_write(pfdev, TILER_PWRON_LO, pfdev->features.tiler_present);
339*4882a593Smuzhiyun ret = readl_relaxed_poll_timeout(pfdev->iomem + TILER_READY_LO,
340*4882a593Smuzhiyun val, val == pfdev->features.tiler_present, 100, 1000);
341*4882a593Smuzhiyun if (ret)
342*4882a593Smuzhiyun dev_err(pfdev->dev, "error powering up gpu tiler");
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
panfrost_gpu_power_off(struct panfrost_device * pfdev)345*4882a593Smuzhiyun void panfrost_gpu_power_off(struct panfrost_device *pfdev)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun gpu_write(pfdev, TILER_PWROFF_LO, 0);
348*4882a593Smuzhiyun gpu_write(pfdev, SHADER_PWROFF_LO, 0);
349*4882a593Smuzhiyun gpu_write(pfdev, L2_PWROFF_LO, 0);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
panfrost_gpu_init(struct panfrost_device * pfdev)352*4882a593Smuzhiyun int panfrost_gpu_init(struct panfrost_device *pfdev)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun int err, irq;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun err = panfrost_gpu_soft_reset(pfdev);
357*4882a593Smuzhiyun if (err)
358*4882a593Smuzhiyun return err;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun panfrost_gpu_init_features(pfdev);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun err = dma_set_mask_and_coherent(pfdev->dev,
363*4882a593Smuzhiyun DMA_BIT_MASK(FIELD_GET(0xff00, pfdev->features.mmu_features)));
364*4882a593Smuzhiyun if (err)
365*4882a593Smuzhiyun return err;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun dma_set_max_seg_size(pfdev->dev, UINT_MAX);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun irq = platform_get_irq_byname(to_platform_device(pfdev->dev), "gpu");
370*4882a593Smuzhiyun if (irq <= 0)
371*4882a593Smuzhiyun return -ENODEV;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun err = devm_request_irq(pfdev->dev, irq, panfrost_gpu_irq_handler,
374*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME "-gpu", pfdev);
375*4882a593Smuzhiyun if (err) {
376*4882a593Smuzhiyun dev_err(pfdev->dev, "failed to request gpu irq");
377*4882a593Smuzhiyun return err;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun panfrost_gpu_power_on(pfdev);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
panfrost_gpu_fini(struct panfrost_device * pfdev)385*4882a593Smuzhiyun void panfrost_gpu_fini(struct panfrost_device *pfdev)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun panfrost_gpu_power_off(pfdev);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
panfrost_gpu_get_latest_flush_id(struct panfrost_device * pfdev)390*4882a593Smuzhiyun u32 panfrost_gpu_get_latest_flush_id(struct panfrost_device *pfdev)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun u32 flush_id;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (panfrost_has_hw_feature(pfdev, HW_FEATURE_FLUSH_REDUCTION)) {
395*4882a593Smuzhiyun /* Flush reduction only makes sense when the GPU is kept powered on between jobs */
396*4882a593Smuzhiyun if (pm_runtime_get_if_in_use(pfdev->dev)) {
397*4882a593Smuzhiyun flush_id = gpu_read(pfdev, GPU_LATEST_FLUSH_ID);
398*4882a593Smuzhiyun pm_runtime_put(pfdev->dev);
399*4882a593Smuzhiyun return flush_id;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun }
405