xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-xinpeng-xpp055c272.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Xinpeng xpp055c272 5.5" MIPI-DSI panel driver
4*4882a593Smuzhiyun  * Copyright (C) 2019 Theobroma Systems Design und Consulting GmbH
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * based on
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Rockteck jh057n00900 5.5" MIPI-DSI panel driver
9*4882a593Smuzhiyun  * Copyright (C) Purism SPC 2019
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
13*4882a593Smuzhiyun #include <drm/drm_modes.h>
14*4882a593Smuzhiyun #include <drm/drm_panel.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <video/display_timing.h>
17*4882a593Smuzhiyun #include <video/mipi_display.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
21*4882a593Smuzhiyun #include <linux/media-bus-format.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Manufacturer specific Commands send via DSI */
27*4882a593Smuzhiyun #define XPP055C272_CMD_ALL_PIXEL_OFF	0x22
28*4882a593Smuzhiyun #define XPP055C272_CMD_ALL_PIXEL_ON	0x23
29*4882a593Smuzhiyun #define XPP055C272_CMD_SETDISP		0xb2
30*4882a593Smuzhiyun #define XPP055C272_CMD_SETRGBIF		0xb3
31*4882a593Smuzhiyun #define XPP055C272_CMD_SETCYC		0xb4
32*4882a593Smuzhiyun #define XPP055C272_CMD_SETBGP		0xb5
33*4882a593Smuzhiyun #define XPP055C272_CMD_SETVCOM		0xb6
34*4882a593Smuzhiyun #define XPP055C272_CMD_SETOTP		0xb7
35*4882a593Smuzhiyun #define XPP055C272_CMD_SETPOWER_EXT	0xb8
36*4882a593Smuzhiyun #define XPP055C272_CMD_SETEXTC		0xb9
37*4882a593Smuzhiyun #define XPP055C272_CMD_SETMIPI		0xbA
38*4882a593Smuzhiyun #define XPP055C272_CMD_SETVDC		0xbc
39*4882a593Smuzhiyun #define XPP055C272_CMD_SETPCR		0xbf
40*4882a593Smuzhiyun #define XPP055C272_CMD_SETSCR		0xc0
41*4882a593Smuzhiyun #define XPP055C272_CMD_SETPOWER		0xc1
42*4882a593Smuzhiyun #define XPP055C272_CMD_SETECO		0xc6
43*4882a593Smuzhiyun #define XPP055C272_CMD_SETPANEL		0xcc
44*4882a593Smuzhiyun #define XPP055C272_CMD_SETGAMMA		0xe0
45*4882a593Smuzhiyun #define XPP055C272_CMD_SETEQ		0xe3
46*4882a593Smuzhiyun #define XPP055C272_CMD_SETGIP1		0xe9
47*4882a593Smuzhiyun #define XPP055C272_CMD_SETGIP2		0xea
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun struct xpp055c272 {
50*4882a593Smuzhiyun 	struct device *dev;
51*4882a593Smuzhiyun 	struct drm_panel panel;
52*4882a593Smuzhiyun 	struct gpio_desc *reset_gpio;
53*4882a593Smuzhiyun 	struct regulator *vci;
54*4882a593Smuzhiyun 	struct regulator *iovcc;
55*4882a593Smuzhiyun 	bool prepared;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
panel_to_xpp055c272(struct drm_panel * panel)58*4882a593Smuzhiyun static inline struct xpp055c272 *panel_to_xpp055c272(struct drm_panel *panel)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	return container_of(panel, struct xpp055c272, panel);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define dsi_generic_write_seq(dsi, cmd, seq...) do {			\
64*4882a593Smuzhiyun 		static const u8 b[] = { cmd, seq };			\
65*4882a593Smuzhiyun 		int ret;						\
66*4882a593Smuzhiyun 		ret = mipi_dsi_dcs_write_buffer(dsi, b, ARRAY_SIZE(b));	\
67*4882a593Smuzhiyun 		if (ret < 0)						\
68*4882a593Smuzhiyun 			return ret;					\
69*4882a593Smuzhiyun 	} while (0)
70*4882a593Smuzhiyun 
xpp055c272_init_sequence(struct xpp055c272 * ctx)71*4882a593Smuzhiyun static int xpp055c272_init_sequence(struct xpp055c272 *ctx)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
74*4882a593Smuzhiyun 	struct device *dev = ctx->dev;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/*
77*4882a593Smuzhiyun 	 * Init sequence was supplied by the panel vendor without much
78*4882a593Smuzhiyun 	 * documentation.
79*4882a593Smuzhiyun 	 */
80*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETEXTC, 0xf1, 0x12, 0x83);
81*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETMIPI,
82*4882a593Smuzhiyun 			      0x33, 0x81, 0x05, 0xf9, 0x0e, 0x0e, 0x00, 0x00,
83*4882a593Smuzhiyun 			      0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x44, 0x25,
84*4882a593Smuzhiyun 			      0x00, 0x91, 0x0a, 0x00, 0x00, 0x02, 0x4f, 0x01,
85*4882a593Smuzhiyun 			      0x00, 0x00, 0x37);
86*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETPOWER_EXT, 0x25);
87*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETPCR, 0x02, 0x11, 0x00);
88*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETRGBIF,
89*4882a593Smuzhiyun 			      0x0c, 0x10, 0x0a, 0x50, 0x03, 0xff, 0x00, 0x00,
90*4882a593Smuzhiyun 			      0x00, 0x00);
91*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETSCR,
92*4882a593Smuzhiyun 			      0x73, 0x73, 0x50, 0x50, 0x00, 0x00, 0x08, 0x70,
93*4882a593Smuzhiyun 			      0x00);
94*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETVDC, 0x46);
95*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETPANEL, 0x0b);
96*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETCYC, 0x80);
97*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETDISP, 0xc8, 0x12, 0x30);
98*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETEQ,
99*4882a593Smuzhiyun 			      0x07, 0x07, 0x0B, 0x0B, 0x03, 0x0B, 0x00, 0x00,
100*4882a593Smuzhiyun 			      0x00, 0x00, 0xFF, 0x00, 0xC0, 0x10);
101*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETPOWER,
102*4882a593Smuzhiyun 			      0x53, 0x00, 0x1e, 0x1e, 0x77, 0xe1, 0xcc, 0xdd,
103*4882a593Smuzhiyun 			      0x67, 0x77, 0x33, 0x33);
104*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETECO, 0x00, 0x00, 0xff,
105*4882a593Smuzhiyun 			      0xff, 0x01, 0xff);
106*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETBGP, 0x09, 0x09);
107*4882a593Smuzhiyun 	msleep(20);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETVCOM, 0x87, 0x95);
110*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETGIP1,
111*4882a593Smuzhiyun 			      0xc2, 0x10, 0x05, 0x05, 0x10, 0x05, 0xa0, 0x12,
112*4882a593Smuzhiyun 			      0x31, 0x23, 0x3f, 0x81, 0x0a, 0xa0, 0x37, 0x18,
113*4882a593Smuzhiyun 			      0x00, 0x80, 0x01, 0x00, 0x00, 0x00, 0x00, 0x80,
114*4882a593Smuzhiyun 			      0x01, 0x00, 0x00, 0x00, 0x48, 0xf8, 0x86, 0x42,
115*4882a593Smuzhiyun 			      0x08, 0x88, 0x88, 0x80, 0x88, 0x88, 0x88, 0x58,
116*4882a593Smuzhiyun 			      0xf8, 0x87, 0x53, 0x18, 0x88, 0x88, 0x81, 0x88,
117*4882a593Smuzhiyun 			      0x88, 0x88, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00,
118*4882a593Smuzhiyun 			      0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00);
119*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETGIP2,
120*4882a593Smuzhiyun 			      0x00, 0x1a, 0x00, 0x00, 0x00, 0x00, 0x02, 0x00,
121*4882a593Smuzhiyun 			      0x00, 0x00, 0x00, 0x00, 0x1f, 0x88, 0x81, 0x35,
122*4882a593Smuzhiyun 			      0x78, 0x88, 0x88, 0x85, 0x88, 0x88, 0x88, 0x0f,
123*4882a593Smuzhiyun 			      0x88, 0x80, 0x24, 0x68, 0x88, 0x88, 0x84, 0x88,
124*4882a593Smuzhiyun 			      0x88, 0x88, 0x23, 0x10, 0x00, 0x00, 0x1c, 0x00,
125*4882a593Smuzhiyun 			      0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
126*4882a593Smuzhiyun 			      0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x30, 0x05,
127*4882a593Smuzhiyun 			      0xa0, 0x00, 0x00, 0x00, 0x00);
128*4882a593Smuzhiyun 	dsi_generic_write_seq(dsi, XPP055C272_CMD_SETGAMMA,
129*4882a593Smuzhiyun 			      0x00, 0x06, 0x08, 0x2a, 0x31, 0x3f, 0x38, 0x36,
130*4882a593Smuzhiyun 			      0x07, 0x0c, 0x0d, 0x11, 0x13, 0x12, 0x13, 0x11,
131*4882a593Smuzhiyun 			      0x18, 0x00, 0x06, 0x08, 0x2a, 0x31, 0x3f, 0x38,
132*4882a593Smuzhiyun 			      0x36, 0x07, 0x0c, 0x0d, 0x11, 0x13, 0x12, 0x13,
133*4882a593Smuzhiyun 			      0x11, 0x18);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	msleep(60);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	dev_dbg(dev, "Panel init sequence done\n");
138*4882a593Smuzhiyun 	return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
xpp055c272_unprepare(struct drm_panel * panel)141*4882a593Smuzhiyun static int xpp055c272_unprepare(struct drm_panel *panel)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	struct xpp055c272 *ctx = panel_to_xpp055c272(panel);
144*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (!ctx->prepared)
148*4882a593Smuzhiyun 		return 0;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_off(dsi);
151*4882a593Smuzhiyun 	if (ret < 0)
152*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to set display off: %d\n", ret);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	mipi_dsi_dcs_enter_sleep_mode(dsi);
155*4882a593Smuzhiyun 	if (ret < 0) {
156*4882a593Smuzhiyun 		dev_err(ctx->dev, "failed to enter sleep mode: %d\n", ret);
157*4882a593Smuzhiyun 		return ret;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	regulator_disable(ctx->iovcc);
161*4882a593Smuzhiyun 	regulator_disable(ctx->vci);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	ctx->prepared = false;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
xpp055c272_prepare(struct drm_panel * panel)168*4882a593Smuzhiyun static int xpp055c272_prepare(struct drm_panel *panel)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	struct xpp055c272 *ctx = panel_to_xpp055c272(panel);
171*4882a593Smuzhiyun 	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
172*4882a593Smuzhiyun 	int ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (ctx->prepared)
175*4882a593Smuzhiyun 		return 0;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	dev_dbg(ctx->dev, "Resetting the panel\n");
178*4882a593Smuzhiyun 	ret = regulator_enable(ctx->vci);
179*4882a593Smuzhiyun 	if (ret < 0) {
180*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to enable vci supply: %d\n", ret);
181*4882a593Smuzhiyun 		return ret;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	ret = regulator_enable(ctx->iovcc);
184*4882a593Smuzhiyun 	if (ret < 0) {
185*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to enable iovcc supply: %d\n", ret);
186*4882a593Smuzhiyun 		goto disable_vci;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	gpiod_set_value_cansleep(ctx->reset_gpio, 1);
190*4882a593Smuzhiyun 	/* T6: 10us */
191*4882a593Smuzhiyun 	usleep_range(10, 20);
192*4882a593Smuzhiyun 	gpiod_set_value_cansleep(ctx->reset_gpio, 0);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* T8: 20ms */
195*4882a593Smuzhiyun 	msleep(20);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = xpp055c272_init_sequence(ctx);
198*4882a593Smuzhiyun 	if (ret < 0) {
199*4882a593Smuzhiyun 		dev_err(ctx->dev, "Panel init sequence failed: %d\n", ret);
200*4882a593Smuzhiyun 		goto disable_iovcc;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_exit_sleep_mode(dsi);
204*4882a593Smuzhiyun 	if (ret < 0) {
205*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to exit sleep mode: %d\n", ret);
206*4882a593Smuzhiyun 		goto disable_iovcc;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	/* T9: 120ms */
210*4882a593Smuzhiyun 	msleep(120);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	ret = mipi_dsi_dcs_set_display_on(dsi);
213*4882a593Smuzhiyun 	if (ret < 0) {
214*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to set display on: %d\n", ret);
215*4882a593Smuzhiyun 		goto disable_iovcc;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	msleep(50);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	ctx->prepared = true;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun disable_iovcc:
225*4882a593Smuzhiyun 	regulator_disable(ctx->iovcc);
226*4882a593Smuzhiyun disable_vci:
227*4882a593Smuzhiyun 	regulator_disable(ctx->vci);
228*4882a593Smuzhiyun 	return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun static const struct drm_display_mode default_mode = {
232*4882a593Smuzhiyun 	.hdisplay	= 720,
233*4882a593Smuzhiyun 	.hsync_start	= 720 + 40,
234*4882a593Smuzhiyun 	.hsync_end	= 720 + 40 + 10,
235*4882a593Smuzhiyun 	.htotal		= 720 + 40 + 10 + 40,
236*4882a593Smuzhiyun 	.vdisplay	= 1280,
237*4882a593Smuzhiyun 	.vsync_start	= 1280 + 22,
238*4882a593Smuzhiyun 	.vsync_end	= 1280 + 22 + 4,
239*4882a593Smuzhiyun 	.vtotal		= 1280 + 22 + 4 + 11,
240*4882a593Smuzhiyun 	.clock		= 64000,
241*4882a593Smuzhiyun 	.width_mm	= 68,
242*4882a593Smuzhiyun 	.height_mm	= 121,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
xpp055c272_get_modes(struct drm_panel * panel,struct drm_connector * connector)245*4882a593Smuzhiyun static int xpp055c272_get_modes(struct drm_panel *panel,
246*4882a593Smuzhiyun 				struct drm_connector *connector)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct xpp055c272 *ctx = panel_to_xpp055c272(panel);
249*4882a593Smuzhiyun 	struct drm_display_mode *mode;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, &default_mode);
252*4882a593Smuzhiyun 	if (!mode) {
253*4882a593Smuzhiyun 		dev_err(ctx->dev, "Failed to add mode %ux%u@%u\n",
254*4882a593Smuzhiyun 			default_mode.hdisplay, default_mode.vdisplay,
255*4882a593Smuzhiyun 			drm_mode_vrefresh(&default_mode));
256*4882a593Smuzhiyun 		return -ENOMEM;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	drm_mode_set_name(mode);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
262*4882a593Smuzhiyun 	connector->display_info.width_mm = mode->width_mm;
263*4882a593Smuzhiyun 	connector->display_info.height_mm = mode->height_mm;
264*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	return 1;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static const struct drm_panel_funcs xpp055c272_funcs = {
270*4882a593Smuzhiyun 	.unprepare	= xpp055c272_unprepare,
271*4882a593Smuzhiyun 	.prepare	= xpp055c272_prepare,
272*4882a593Smuzhiyun 	.get_modes	= xpp055c272_get_modes,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
xpp055c272_probe(struct mipi_dsi_device * dsi)275*4882a593Smuzhiyun static int xpp055c272_probe(struct mipi_dsi_device *dsi)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct device *dev = &dsi->dev;
278*4882a593Smuzhiyun 	struct xpp055c272 *ctx;
279*4882a593Smuzhiyun 	int ret;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
282*4882a593Smuzhiyun 	if (!ctx)
283*4882a593Smuzhiyun 		return -ENOMEM;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
286*4882a593Smuzhiyun 	if (IS_ERR(ctx->reset_gpio)) {
287*4882a593Smuzhiyun 		dev_err(dev, "cannot get reset gpio\n");
288*4882a593Smuzhiyun 		return PTR_ERR(ctx->reset_gpio);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	ctx->vci = devm_regulator_get(dev, "vci");
292*4882a593Smuzhiyun 	if (IS_ERR(ctx->vci)) {
293*4882a593Smuzhiyun 		ret = PTR_ERR(ctx->vci);
294*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
295*4882a593Smuzhiyun 			dev_err(dev, "Failed to request vci regulator: %d\n", ret);
296*4882a593Smuzhiyun 		return ret;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	ctx->iovcc = devm_regulator_get(dev, "iovcc");
300*4882a593Smuzhiyun 	if (IS_ERR(ctx->iovcc)) {
301*4882a593Smuzhiyun 		ret = PTR_ERR(ctx->iovcc);
302*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
303*4882a593Smuzhiyun 			dev_err(dev, "Failed to request iovcc regulator: %d\n", ret);
304*4882a593Smuzhiyun 		return ret;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	mipi_dsi_set_drvdata(dsi, ctx);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	ctx->dev = dev;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	dsi->lanes = 4;
312*4882a593Smuzhiyun 	dsi->format = MIPI_DSI_FMT_RGB888;
313*4882a593Smuzhiyun 	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
314*4882a593Smuzhiyun 			  MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_EOT_PACKET;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	drm_panel_init(&ctx->panel, &dsi->dev, &xpp055c272_funcs,
317*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DSI);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	ret = drm_panel_of_backlight(&ctx->panel);
320*4882a593Smuzhiyun 	if (ret)
321*4882a593Smuzhiyun 		return ret;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	drm_panel_add(&ctx->panel);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	ret = mipi_dsi_attach(dsi);
326*4882a593Smuzhiyun 	if (ret < 0) {
327*4882a593Smuzhiyun 		dev_err(dev, "mipi_dsi_attach failed: %d\n", ret);
328*4882a593Smuzhiyun 		drm_panel_remove(&ctx->panel);
329*4882a593Smuzhiyun 		return ret;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
xpp055c272_shutdown(struct mipi_dsi_device * dsi)335*4882a593Smuzhiyun static void xpp055c272_shutdown(struct mipi_dsi_device *dsi)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct xpp055c272 *ctx = mipi_dsi_get_drvdata(dsi);
338*4882a593Smuzhiyun 	int ret;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ret = drm_panel_unprepare(&ctx->panel);
341*4882a593Smuzhiyun 	if (ret < 0)
342*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Failed to unprepare panel: %d\n", ret);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	ret = drm_panel_disable(&ctx->panel);
345*4882a593Smuzhiyun 	if (ret < 0)
346*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Failed to disable panel: %d\n", ret);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
xpp055c272_remove(struct mipi_dsi_device * dsi)349*4882a593Smuzhiyun static int xpp055c272_remove(struct mipi_dsi_device *dsi)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct xpp055c272 *ctx = mipi_dsi_get_drvdata(dsi);
352*4882a593Smuzhiyun 	int ret;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	xpp055c272_shutdown(dsi);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	ret = mipi_dsi_detach(dsi);
357*4882a593Smuzhiyun 	if (ret < 0)
358*4882a593Smuzhiyun 		dev_err(&dsi->dev, "Failed to detach from DSI host: %d\n", ret);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	drm_panel_remove(&ctx->panel);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun static const struct of_device_id xpp055c272_of_match[] = {
366*4882a593Smuzhiyun 	{ .compatible = "xinpeng,xpp055c272" },
367*4882a593Smuzhiyun 	{ /* sentinel */ }
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, xpp055c272_of_match);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun static struct mipi_dsi_driver xpp055c272_driver = {
372*4882a593Smuzhiyun 	.driver = {
373*4882a593Smuzhiyun 		.name = "panel-xinpeng-xpp055c272",
374*4882a593Smuzhiyun 		.of_match_table = xpp055c272_of_match,
375*4882a593Smuzhiyun 	},
376*4882a593Smuzhiyun 	.probe	= xpp055c272_probe,
377*4882a593Smuzhiyun 	.remove = xpp055c272_remove,
378*4882a593Smuzhiyun 	.shutdown = xpp055c272_shutdown,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun module_mipi_dsi_driver(xpp055c272_driver);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun MODULE_AUTHOR("Heiko Stuebner <heiko.stuebner@theobroma-systems.com>");
383*4882a593Smuzhiyun MODULE_DESCRIPTION("DRM driver for Xinpeng xpp055c272 MIPI DSI panel");
384*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
385