xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/panel/panel-tpo-td028ttec1.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Toppoly TD028TTEC1 Panel Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2019 Texas Instruments Incorporated
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Based on the omapdrm-specific panel-tpo-td028ttec1 driver
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2008 Nokia Corporation
10*4882a593Smuzhiyun  * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Neo 1973 code (jbt6k74.c):
13*4882a593Smuzhiyun  * Copyright (C) 2006-2007 OpenMoko, Inc.
14*4882a593Smuzhiyun  * Author: Harald Welte <laforge@openmoko.org>
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * Ported and adapted from Neo 1973 U-Boot by:
17*4882a593Smuzhiyun  * H. Nikolaus Schaller <hns@goldelico.com>
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <linux/spi/spi.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <drm/drm_connector.h>
25*4882a593Smuzhiyun #include <drm/drm_modes.h>
26*4882a593Smuzhiyun #include <drm/drm_panel.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define JBT_COMMAND			0x000
29*4882a593Smuzhiyun #define JBT_DATA			0x100
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define JBT_REG_SLEEP_IN		0x10
32*4882a593Smuzhiyun #define JBT_REG_SLEEP_OUT		0x11
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define JBT_REG_DISPLAY_OFF		0x28
35*4882a593Smuzhiyun #define JBT_REG_DISPLAY_ON		0x29
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define JBT_REG_RGB_FORMAT		0x3a
38*4882a593Smuzhiyun #define JBT_REG_QUAD_RATE		0x3b
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define JBT_REG_POWER_ON_OFF		0xb0
41*4882a593Smuzhiyun #define JBT_REG_BOOSTER_OP		0xb1
42*4882a593Smuzhiyun #define JBT_REG_BOOSTER_MODE		0xb2
43*4882a593Smuzhiyun #define JBT_REG_BOOSTER_FREQ		0xb3
44*4882a593Smuzhiyun #define JBT_REG_OPAMP_SYSCLK		0xb4
45*4882a593Smuzhiyun #define JBT_REG_VSC_VOLTAGE		0xb5
46*4882a593Smuzhiyun #define JBT_REG_VCOM_VOLTAGE		0xb6
47*4882a593Smuzhiyun #define JBT_REG_EXT_DISPL		0xb7
48*4882a593Smuzhiyun #define JBT_REG_OUTPUT_CONTROL		0xb8
49*4882a593Smuzhiyun #define JBT_REG_DCCLK_DCEV		0xb9
50*4882a593Smuzhiyun #define JBT_REG_DISPLAY_MODE1		0xba
51*4882a593Smuzhiyun #define JBT_REG_DISPLAY_MODE2		0xbb
52*4882a593Smuzhiyun #define JBT_REG_DISPLAY_MODE		0xbc
53*4882a593Smuzhiyun #define JBT_REG_ASW_SLEW		0xbd
54*4882a593Smuzhiyun #define JBT_REG_DUMMY_DISPLAY		0xbe
55*4882a593Smuzhiyun #define JBT_REG_DRIVE_SYSTEM		0xbf
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define JBT_REG_SLEEP_OUT_FR_A		0xc0
58*4882a593Smuzhiyun #define JBT_REG_SLEEP_OUT_FR_B		0xc1
59*4882a593Smuzhiyun #define JBT_REG_SLEEP_OUT_FR_C		0xc2
60*4882a593Smuzhiyun #define JBT_REG_SLEEP_IN_LCCNT_D	0xc3
61*4882a593Smuzhiyun #define JBT_REG_SLEEP_IN_LCCNT_E	0xc4
62*4882a593Smuzhiyun #define JBT_REG_SLEEP_IN_LCCNT_F	0xc5
63*4882a593Smuzhiyun #define JBT_REG_SLEEP_IN_LCCNT_G	0xc6
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define JBT_REG_GAMMA1_FINE_1		0xc7
66*4882a593Smuzhiyun #define JBT_REG_GAMMA1_FINE_2		0xc8
67*4882a593Smuzhiyun #define JBT_REG_GAMMA1_INCLINATION	0xc9
68*4882a593Smuzhiyun #define JBT_REG_GAMMA1_BLUE_OFFSET	0xca
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define JBT_REG_BLANK_CONTROL		0xcf
71*4882a593Smuzhiyun #define JBT_REG_BLANK_TH_TV		0xd0
72*4882a593Smuzhiyun #define JBT_REG_CKV_ON_OFF		0xd1
73*4882a593Smuzhiyun #define JBT_REG_CKV_1_2			0xd2
74*4882a593Smuzhiyun #define JBT_REG_OEV_TIMING		0xd3
75*4882a593Smuzhiyun #define JBT_REG_ASW_TIMING_1		0xd4
76*4882a593Smuzhiyun #define JBT_REG_ASW_TIMING_2		0xd5
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define JBT_REG_HCLOCK_VGA		0xec
79*4882a593Smuzhiyun #define JBT_REG_HCLOCK_QVGA		0xed
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct td028ttec1_panel {
82*4882a593Smuzhiyun 	struct drm_panel panel;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	struct spi_device *spi;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define to_td028ttec1_device(p) container_of(p, struct td028ttec1_panel, panel)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun  * noinline_for_stack so we don't get multiple copies of tx_buf
91*4882a593Smuzhiyun  * on the stack in case of gcc-plugin-structleak
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun static int noinline_for_stack
jbt_ret_write_0(struct td028ttec1_panel * lcd,u8 reg,int * err)94*4882a593Smuzhiyun jbt_ret_write_0(struct td028ttec1_panel *lcd, u8 reg, int *err)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	struct spi_device *spi = lcd->spi;
97*4882a593Smuzhiyun 	u16 tx_buf = JBT_COMMAND | reg;
98*4882a593Smuzhiyun 	int ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (err && *err)
101*4882a593Smuzhiyun 		return *err;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	ret = spi_write(spi, (u8 *)&tx_buf, sizeof(tx_buf));
104*4882a593Smuzhiyun 	if (ret < 0) {
105*4882a593Smuzhiyun 		dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
106*4882a593Smuzhiyun 		if (err)
107*4882a593Smuzhiyun 			*err = ret;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return ret;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static int noinline_for_stack
jbt_reg_write_1(struct td028ttec1_panel * lcd,u8 reg,u8 data,int * err)114*4882a593Smuzhiyun jbt_reg_write_1(struct td028ttec1_panel *lcd,
115*4882a593Smuzhiyun 		u8 reg, u8 data, int *err)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct spi_device *spi = lcd->spi;
118*4882a593Smuzhiyun 	u16 tx_buf[2];
119*4882a593Smuzhiyun 	int ret;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (err && *err)
122*4882a593Smuzhiyun 		return *err;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	tx_buf[0] = JBT_COMMAND | reg;
125*4882a593Smuzhiyun 	tx_buf[1] = JBT_DATA | data;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	ret = spi_write(spi, (u8 *)tx_buf, sizeof(tx_buf));
128*4882a593Smuzhiyun 	if (ret < 0) {
129*4882a593Smuzhiyun 		dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
130*4882a593Smuzhiyun 		if (err)
131*4882a593Smuzhiyun 			*err = ret;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return ret;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun static int noinline_for_stack
jbt_reg_write_2(struct td028ttec1_panel * lcd,u8 reg,u16 data,int * err)138*4882a593Smuzhiyun jbt_reg_write_2(struct td028ttec1_panel *lcd,
139*4882a593Smuzhiyun 		u8 reg, u16 data, int *err)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct spi_device *spi = lcd->spi;
142*4882a593Smuzhiyun 	u16 tx_buf[3];
143*4882a593Smuzhiyun 	int ret;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (err && *err)
146*4882a593Smuzhiyun 		return *err;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	tx_buf[0] = JBT_COMMAND | reg;
149*4882a593Smuzhiyun 	tx_buf[1] = JBT_DATA | (data >> 8);
150*4882a593Smuzhiyun 	tx_buf[2] = JBT_DATA | (data & 0xff);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	ret = spi_write(spi, (u8 *)tx_buf, sizeof(tx_buf));
153*4882a593Smuzhiyun 	if (ret < 0) {
154*4882a593Smuzhiyun 		dev_err(&spi->dev, "%s: SPI write failed: %d\n", __func__, ret);
155*4882a593Smuzhiyun 		if (err)
156*4882a593Smuzhiyun 			*err = ret;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return ret;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
td028ttec1_prepare(struct drm_panel * panel)162*4882a593Smuzhiyun static int td028ttec1_prepare(struct drm_panel *panel)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
165*4882a593Smuzhiyun 	unsigned int i;
166*4882a593Smuzhiyun 	int ret = 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	/* Three times command zero */
169*4882a593Smuzhiyun 	for (i = 0; i < 3; ++i) {
170*4882a593Smuzhiyun 		jbt_ret_write_0(lcd, 0x00, &ret);
171*4882a593Smuzhiyun 		usleep_range(1000, 2000);
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* deep standby out */
175*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x17, &ret);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* RGB I/F on, RAM write off, QVGA through, SIGCON enable */
178*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE, 0x80, &ret);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Quad mode off */
181*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_QUAD_RATE, 0x00, &ret);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	/* AVDD on, XVDD on */
184*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x16, &ret);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Output control */
187*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_OUTPUT_CONTROL, 0xfff9, &ret);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* Sleep mode off */
190*4882a593Smuzhiyun 	jbt_ret_write_0(lcd, JBT_REG_SLEEP_OUT, &ret);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* at this point we have like 50% grey */
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* initialize register set */
195*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE1, 0x01, &ret);
196*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DISPLAY_MODE2, 0x00, &ret);
197*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_RGB_FORMAT, 0x60, &ret);
198*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DRIVE_SYSTEM, 0x10, &ret);
199*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_BOOSTER_OP, 0x56, &ret);
200*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_BOOSTER_MODE, 0x33, &ret);
201*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_BOOSTER_FREQ, 0x11, &ret);
202*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_BOOSTER_FREQ, 0x11, &ret);
203*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_OPAMP_SYSCLK, 0x02, &ret);
204*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_VSC_VOLTAGE, 0x2b, &ret);
205*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_VCOM_VOLTAGE, 0x40, &ret);
206*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_EXT_DISPL, 0x03, &ret);
207*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DCCLK_DCEV, 0x04, &ret);
208*4882a593Smuzhiyun 	/*
209*4882a593Smuzhiyun 	 * default of 0x02 in JBT_REG_ASW_SLEW responsible for 72Hz requirement
210*4882a593Smuzhiyun 	 * to avoid red / blue flicker
211*4882a593Smuzhiyun 	 */
212*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_ASW_SLEW, 0x04, &ret);
213*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_DUMMY_DISPLAY, 0x00, &ret);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_A, 0x11, &ret);
216*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_B, 0x11, &ret);
217*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_SLEEP_OUT_FR_C, 0x11, &ret);
218*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_D, 0x2040, &ret);
219*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_E, 0x60c0, &ret);
220*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_F, 0x1020, &ret);
221*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_SLEEP_IN_LCCNT_G, 0x60c0, &ret);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_GAMMA1_FINE_1, 0x5533, &ret);
224*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_GAMMA1_FINE_2, 0x00, &ret);
225*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_GAMMA1_INCLINATION, 0x00, &ret);
226*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_GAMMA1_BLUE_OFFSET, 0x00, &ret);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_HCLOCK_VGA, 0x1f0, &ret);
229*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_BLANK_CONTROL, 0x02, &ret);
230*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_BLANK_TH_TV, 0x0804, &ret);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_CKV_ON_OFF, 0x01, &ret);
233*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_CKV_1_2, 0x0000, &ret);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_OEV_TIMING, 0x0d0e, &ret);
236*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_ASW_TIMING_1, 0x11a4, &ret);
237*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_ASW_TIMING_2, 0x0e, &ret);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return ret;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
td028ttec1_enable(struct drm_panel * panel)242*4882a593Smuzhiyun static int td028ttec1_enable(struct drm_panel *panel)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
245*4882a593Smuzhiyun 	int ret;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = jbt_ret_write_0(lcd, JBT_REG_DISPLAY_ON, NULL);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
td028ttec1_disable(struct drm_panel * panel)254*4882a593Smuzhiyun static int td028ttec1_disable(struct drm_panel *panel)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	jbt_ret_write_0(lcd, JBT_REG_DISPLAY_OFF, NULL);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
td028ttec1_unprepare(struct drm_panel * panel)263*4882a593Smuzhiyun static int td028ttec1_unprepare(struct drm_panel *panel)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd = to_td028ttec1_device(panel);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	jbt_reg_write_2(lcd, JBT_REG_OUTPUT_CONTROL, 0x8002, NULL);
268*4882a593Smuzhiyun 	jbt_ret_write_0(lcd, JBT_REG_SLEEP_IN, NULL);
269*4882a593Smuzhiyun 	jbt_reg_write_1(lcd, JBT_REG_POWER_ON_OFF, 0x00, NULL);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun static const struct drm_display_mode td028ttec1_mode = {
275*4882a593Smuzhiyun 	.clock = 22153,
276*4882a593Smuzhiyun 	.hdisplay = 480,
277*4882a593Smuzhiyun 	.hsync_start = 480 + 24,
278*4882a593Smuzhiyun 	.hsync_end = 480 + 24 + 8,
279*4882a593Smuzhiyun 	.htotal = 480 + 24 + 8 + 8,
280*4882a593Smuzhiyun 	.vdisplay = 640,
281*4882a593Smuzhiyun 	.vsync_start = 640 + 4,
282*4882a593Smuzhiyun 	.vsync_end = 640 + 4 + 2,
283*4882a593Smuzhiyun 	.vtotal = 640 + 4 + 2 + 2,
284*4882a593Smuzhiyun 	.type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED,
285*4882a593Smuzhiyun 	.flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
286*4882a593Smuzhiyun 	.width_mm = 43,
287*4882a593Smuzhiyun 	.height_mm = 58,
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
td028ttec1_get_modes(struct drm_panel * panel,struct drm_connector * connector)290*4882a593Smuzhiyun static int td028ttec1_get_modes(struct drm_panel *panel,
291*4882a593Smuzhiyun 				struct drm_connector *connector)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct drm_display_mode *mode;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	mode = drm_mode_duplicate(connector->dev, &td028ttec1_mode);
296*4882a593Smuzhiyun 	if (!mode)
297*4882a593Smuzhiyun 		return -ENOMEM;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	drm_mode_set_name(mode);
300*4882a593Smuzhiyun 	drm_mode_probed_add(connector, mode);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	connector->display_info.width_mm = td028ttec1_mode.width_mm;
303*4882a593Smuzhiyun 	connector->display_info.height_mm = td028ttec1_mode.height_mm;
304*4882a593Smuzhiyun 	/*
305*4882a593Smuzhiyun 	 * FIXME: According to the datasheet sync signals are sampled on the
306*4882a593Smuzhiyun 	 * rising edge of the clock, but the code running on the OpenMoko Neo
307*4882a593Smuzhiyun 	 * FreeRunner and Neo 1973 indicates sampling on the falling edge. This
308*4882a593Smuzhiyun 	 * should be tested on a real device.
309*4882a593Smuzhiyun 	 */
310*4882a593Smuzhiyun 	connector->display_info.bus_flags = DRM_BUS_FLAG_DE_HIGH
311*4882a593Smuzhiyun 					  | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
312*4882a593Smuzhiyun 					  | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	return 1;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const struct drm_panel_funcs td028ttec1_funcs = {
318*4882a593Smuzhiyun 	.prepare = td028ttec1_prepare,
319*4882a593Smuzhiyun 	.enable = td028ttec1_enable,
320*4882a593Smuzhiyun 	.disable = td028ttec1_disable,
321*4882a593Smuzhiyun 	.unprepare = td028ttec1_unprepare,
322*4882a593Smuzhiyun 	.get_modes = td028ttec1_get_modes,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
td028ttec1_probe(struct spi_device * spi)325*4882a593Smuzhiyun static int td028ttec1_probe(struct spi_device *spi)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd;
328*4882a593Smuzhiyun 	int ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	lcd = devm_kzalloc(&spi->dev, sizeof(*lcd), GFP_KERNEL);
331*4882a593Smuzhiyun 	if (!lcd)
332*4882a593Smuzhiyun 		return -ENOMEM;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	spi_set_drvdata(spi, lcd);
335*4882a593Smuzhiyun 	lcd->spi = spi;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	spi->mode = SPI_MODE_3;
338*4882a593Smuzhiyun 	spi->bits_per_word = 9;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	ret = spi_setup(spi);
341*4882a593Smuzhiyun 	if (ret < 0) {
342*4882a593Smuzhiyun 		dev_err(&spi->dev, "failed to setup SPI: %d\n", ret);
343*4882a593Smuzhiyun 		return ret;
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	drm_panel_init(&lcd->panel, &lcd->spi->dev, &td028ttec1_funcs,
347*4882a593Smuzhiyun 		       DRM_MODE_CONNECTOR_DPI);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ret = drm_panel_of_backlight(&lcd->panel);
350*4882a593Smuzhiyun 	if (ret)
351*4882a593Smuzhiyun 		return ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	drm_panel_add(&lcd->panel);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
td028ttec1_remove(struct spi_device * spi)358*4882a593Smuzhiyun static int td028ttec1_remove(struct spi_device *spi)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	struct td028ttec1_panel *lcd = spi_get_drvdata(spi);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	drm_panel_remove(&lcd->panel);
363*4882a593Smuzhiyun 	drm_panel_disable(&lcd->panel);
364*4882a593Smuzhiyun 	drm_panel_unprepare(&lcd->panel);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct of_device_id td028ttec1_of_match[] = {
370*4882a593Smuzhiyun 	{ .compatible = "tpo,td028ttec1", },
371*4882a593Smuzhiyun 	/* DT backward compatibility. */
372*4882a593Smuzhiyun 	{ .compatible = "toppoly,td028ttec1", },
373*4882a593Smuzhiyun 	{ /* sentinel */ },
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, td028ttec1_of_match);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static const struct spi_device_id td028ttec1_ids[] = {
379*4882a593Smuzhiyun 	{ "td028ttec1", 0 },
380*4882a593Smuzhiyun 	{ /* sentinel */ }
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, td028ttec1_ids);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static struct spi_driver td028ttec1_driver = {
386*4882a593Smuzhiyun 	.probe		= td028ttec1_probe,
387*4882a593Smuzhiyun 	.remove		= td028ttec1_remove,
388*4882a593Smuzhiyun 	.id_table	= td028ttec1_ids,
389*4882a593Smuzhiyun 	.driver		= {
390*4882a593Smuzhiyun 		.name   = "panel-tpo-td028ttec1",
391*4882a593Smuzhiyun 		.of_match_table = td028ttec1_of_match,
392*4882a593Smuzhiyun 	},
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun module_spi_driver(td028ttec1_driver);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun MODULE_AUTHOR("H. Nikolaus Schaller <hns@goldelico.com>");
398*4882a593Smuzhiyun MODULE_DESCRIPTION("Toppoly TD028TTEC1 panel driver");
399*4882a593Smuzhiyun MODULE_LICENSE("GPL");
400